US20110069568A1 - Semiconductor memory device having local sense amplifier with on/off control - Google Patents

Semiconductor memory device having local sense amplifier with on/off control Download PDF

Info

Publication number
US20110069568A1
US20110069568A1 US12/952,328 US95232810A US2011069568A1 US 20110069568 A1 US20110069568 A1 US 20110069568A1 US 95232810 A US95232810 A US 95232810A US 2011069568 A1 US2011069568 A1 US 2011069568A1
Authority
US
United States
Prior art keywords
signal
sense amplifier
local
data
output
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/952,328
Inventor
Sang-woong Shin
Chul-Soo Kim
Young-Hyun Jun
Sang-Bo Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Publication of US20110069568A1 publication Critical patent/US20110069568A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/08Control thereof
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/409Read-write [R-W] circuits 
    • G11C11/4091Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/409Read-write [R-W] circuits 
    • G11C11/4094Bit-line management or control circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/12Bit line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, equalising circuits, for bit lines
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2207/00Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
    • G11C2207/005Transfer gates, i.e. gates coupling the sense amplifier output to data lines, I/O lines or global bit lines
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2207/00Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
    • G11C2207/06Sense amplifier related aspects
    • G11C2207/063Current sense amplifiers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2207/00Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
    • G11C2207/06Sense amplifier related aspects
    • G11C2207/065Sense amplifier drivers

Definitions

  • the present invention relates to a semiconductor memory device, and more particularly, to a semiconductor memory device with a local sense amplifier that can be turned on only if required.
  • a semiconductor memory device such as a dynamic random access memory (DRAM) or a synchronous random access memory (SRAM)
  • DRAM dynamic random access memory
  • SRAM synchronous random access memory
  • data read in a read operation sequentially passes through a plurality of sense amplifiers and is then output. Since data read from a memory cell has a low voltage, the voltage of the data is amplified by a bit line sense amplifier. The amplified voltage of the data is amplified again by a data sense amplifier, and then the data is output.
  • FIG. 1 illustrates such a path of data read in a read operation.
  • FIG. 1 is a schematic circuit diagram of a conventional semiconductor memory device 100 .
  • the semiconductor memory device 100 includes a memory cell 110 in an array block, a pair of bit lines BL and /BL connected to the memory cell 110 , an equalization circuit 120 that precharges the bit lines BL and /BL, a pair of local input/output (I/O) lines LIO and /LIO to be connected to the bit lines 13 L and /BL in response to a column selection line signal CSL, a pair of global I/O lines GIO and /GIO to be connected to the local I/O lines LIO and /LIO in response to a control signal LGIOMUX, a pair of data I/O lines DIO and /DIO to be connected to the global I/O lines GIO and /GIO in response to a control signal IOMUX, and a data sense amplifier 130 .
  • I/O input/output
  • a voltage of data stored in the memory cell 110 is amplified by a bit line sense amplifier (not shown) and the data sense amplifier 130 , and then, the data is read at a high logic level or a low logic level.
  • an /RAS active command (not shown) is activated to activate a word line connected to a memory cell of a row address from which the data is to be read.
  • the word line is activated, data stored in all memory cells connected to the activated word line is transmitted to bit lines corresponding to the memory cells, respectively.
  • bit line sense amplifier amplifies a voltage of data output from the bit lines BL and /BL according to a logic level of the data, i.e., at a high logic level or a low level.
  • the data output from the bit lines BL and /BL is transmitted to the data I/O lines DIO and /DIO in response to the column selection line signal CSL activated in response to a /CAS active command (not shown).
  • tRCD which is a major parameter for high-speed operation of semiconductor memory devices, denotes a duration between an execution of an /RAS active command and a /CAS active command, i.e., an /RAS to /CAS delay time. The lower the tRCD value, the faster an operating speed of a system using a DRAM.
  • FIG. 2A illustrates a tRCD parameter of a semiconductor memory device.
  • FIG. 2B illustrates a relationship between amplification of data output from a pair of bit lines and the tRCD parameter.
  • the tRCD parameter has a minimum value when the difference in voltage or current between data output from the data I/O lines DIO and /DIO has a minimum value that the data sense amplifier 130 can detect.
  • the tRCD parameter can be reduced to a minimum value, in an internal operation of the semiconductor memory device 100 of FIG. 1 , the lower the tRCD value, the more likely it is that the column selection line signal CSL will be activated before voltages of data output from the bit lines BL and /BL are completely amplified.
  • the difference in voltage or current between data output from the data I/O lines DIO and /DIO to be applied to the data sense amplifier 130 becomes reduced. If the difference in voltage or current is too small for the data sense amplifier 130 to detect, incorrect data may be read.
  • the added sense amplifier can be turned on if necessary, it is possible to reduce an amount of current required to use the added sense amplifier.
  • An embodiment of the present invention provides a local sense amplifier that can be controlled to be turned on only if necessary.
  • a semiconductor memory device comprising a plurality of memory cells in one or more array blocks; a pair of local input/output lines comprising a local input/output line and an inverted local input/output line; a pair of global input/output lines comprising a global input/output line and an inverted global input/output line; a local sense amplifier amplifying voltages of data signals output from the local input/output lines and transmitting the data to the global input/output lines in response to a local sense control signal; and a data sense amplifier amplifying voltages of data signals output from the data input/output lines connected to the global input/output lines and outputting the data from the semiconductor memory device in response to a sensing enable signal.
  • the data sense amplifier can be a current type sense amplifier.
  • the semiconductor memory device can further include a load transistor unit allowing current to flow through the global input/output lines in response to a load signal, and a selection switching unit connecting the data sense amplifier to one of the memory cell array blocks in response to a selection signal.
  • the load transistor unit comprises a first load transistor having a first terminal to which a first voltage is applied, a second terminal connected to the global input/output line, and a gate to which the load signal is input; and a second load transistor having a first terminal to which the first voltage is applied, a second terminal connected to the inverted global input/output line, and a gate to which the load signal is input.
  • the semiconductor memory device can further include a local input/output line precharge controller for precharging voltages of the local input/output lines to a predetermined voltage in response to precharge control signals.
  • a semiconductor memory device including a plurality of memory cell array blocks; a bit line sense amplifier amplifying voltages of data output from a pair of bit lines connected to the memory cell array blocks and transmitting the data to a pair of local input/output lines; a local sense amplifier amplifying voltages of data output from the local input/output lines and transmitting the data to a pair of global input/output lines in response to a local sense control signal; a data sense amplifier amplifying voltages of data output from a pair of data input/output lines connected to the global input/output lines and outputting the data from the semiconductor memory device in response to a sensing enable signal; and a controller activating the local sense control signal for a predetermined duration in response to a first signal and a second signal.
  • the first signal can be activated in response to a row active command, and the local sense amplifier can be activated for a predetermined duration after the first signal is activated.
  • the first signal is a bit line sense enable signal which activates the bit line sense amplifier, and the local sense amplifier is activated for a predetermined duration after the bit line sense enable signal is activated.
  • the second signal can be activated or deactivated to be in phase with a column selection line signal that connects the bit lines and the local input/output lines.
  • the controller preferably comprises a pulse generator generating a first pulse signal activated for a predetermined duration in response to the first signal; and a local sense control signal generator activating the local sense control signal when both the first pulse signal and the second signal are activated, and deactivating the local sense control signal when the second signal is deactivated.
  • the semiconductor memory device can further include a local input/output line precharge controller for precharging the local input/output lines in response to a precharge control signal, wherein the controller can further comprise a precharge control signal generator activating the precharge control signal for a predetermined duration when the local sense control signal is deactivated.
  • the controller is preferably located in a periphery region outside a memory core.
  • the data sense amplifier is one of a current type sense amplifier and a voltage type sense amplifier.
  • a semiconductor memory device comprising a plurality of memory cell array blocks; a bit line sense amplifier amplifying voltages of data output from a pair of bit lines connected to the memory cell array blocks and transmitting the data to a pair of local input/output lines; a local sense amplifier amplifying voltages of data output from the local input/output lines and transmitting the data to a pair of global input/output lines in response to a predetermined signal; a data sense amplifier amplifying voltages of data output from a pair of data input/output lines connected to the global input/output lines and outputting the data from the semiconductor memory device in response to a sensing enable signal; and a local sense amplifier controller generating the predetermined signal which controls the local sense amplifier in response to a control signal and a local sense control signal.
  • the local sense amplifier operates in response to the local sense control signal when the control signal is activated, and does not operate when the control signal is deactivated.
  • the local sense amplifier controller performs an AND operation on the control signal and the local sense control signal to generate the predetermined signal.
  • the control signal can be activated or deactivated by one of a mode register set and a fuse unit.
  • a semiconductor memory device comprising a plurality of memory cell array blocks; a bit line sense amplifier amplifying voltages of data output from a pair of bit lines connected to the memory cell array blocks and transmitting the data to a pair of local input/output lines; a local sense amplifier amplifying voltages of data output from the local input/output lines and transmitting the data to a pair of global input/output lines in response to a local sense control signal; a data sense amplifier amplifying voltages of data output from a pair of data input/output lines connected to the global input/output lines and outputting the data from the semiconductor memory device in response to a sensing enable signal; and a controller deactivating the local sense control signal when a control signal is deactivated and activating the local sense control signal for a predetermined duration in response to a first signal and a second signal when the control signal is activated.
  • the control signal can be activated or deactivated by one of a mode register set and a fuse unit.
  • the first signal is activated in response to a row active command, and the local sense amplifier is activated for a predetermined duration after the first signal is activated.
  • the first signal is a bit line sense enable signal which activates the bit line sense amplifier, and the local sense amplifier is activated for a predetermined duration after the bit line sense enable signal is activated.
  • the control signal can be activated or deactivated to be in phase with a column selection line signal which connects the bit lines and the local input/output lines amplifier.
  • the controller comprises a third signal generator performing an AND operation on the control signal and the second signal to generate a third signal; a pulse generator generating a first pulse signal which is activated for a predetermined duration in response to the first signal; and a local sense control signal generator deactivating the local sense control signal when the third signal is deactivated and activating the local sense control signal when both the first pulse signal and the third signal are activated.
  • the semiconductor memory device can further include a local input/output line precharge controller precharging the local input/output lines in response to a precharge control signal, wherein the controller further comprises a precharge control signal generator activating the precharge control signal for a predetermined duration when the local sense control signal is deactivated.
  • FIG. 1 is a schematic circuit diagram of a conventional semiconductor memory device
  • FIG. 2A illustrates a tRCD parameter of a semiconductor memory device
  • FIG. 2B illustrates a relationship between amplification of data output from a pair of hit lines and the tRCD parameter
  • FIG. 3 is a circuit diagram of a semiconductor memory device according to an embodiment of the present invention.
  • FIG. 4 is a timing diagram of a read operation of the semiconductor memory device illustrated in FIG. 3 ;
  • FIG. 5 is a block diagram of a semiconductor memory device according to another embodiment of the present invention.
  • FIG. 6 is a mixed block and circuit diagram of a semiconductor memory device according to yet another embodiment of the present invention.
  • FIG. 7 is a circuit diagram of a controller illustrated in FIG. 6 ;
  • FIG. 8 is a timing diagram of an operation of the semiconductor memory device illustrated in FIG. 6 ;
  • FIG. 9 is a block diagram of a semiconductor memory device according to still another embodiment of the present invention.
  • FIG. 10 is a circuit diagram of a controller illustrated in FIG. 9 .
  • FIG. 3 is a circuit diagram of a semiconductor memory device 300 according to an embodiment of the present invention.
  • FIG. 4 is a timing diagram of a read operation of the semiconductor memory device 300 according to an embodiment of the present invention.
  • the semiconductor memory device 300 includes a plurality of memory cells 310 in an array block, a pair of local input/output (I/O) lines LIO and /LIO, a pair of global I/O lines GIO and /GIO, a local sense amplifier 320 , a local I/O line precharge controller 360 , and a data sense amplifier 330 .
  • the local sense amplifier 320 amplifies voltages of data output from the local I/O lines LIO and /LIO and then transmits the data to the global I/O lines GIO and /GIO, in response to a local sense control signal LSAEN generated according to a read command.
  • the local I/O line precharge controller 360 precharges the local I/O lines LIO and /LIO to an operating voltage VINT during row activation of the memory device, and precharges them to a voltage VBL that is about half the operating voltage VINT during a precharge operation of the memory device.
  • the data sense amplifier 330 which in this embodiment is a current type sense amplifier, amplifies and outputs the difference in current between the data I/O lines DIO and /DIO connected to the global I/O lines GIO and /GIO in response to a sensing enable signal PIOSE generated according to a read command. That is, the semiconductor memory device 300 is constructed such that the local sense amplifier 320 and the current type data sense amplifier 330 are connected.
  • precharge controller 360 In a precharge state in which a row active command ACT_CMD has yet to be given, the local I/O lines LIO and /LIO are precharged by precharge controller 360 to a predetermined voltage VBL in response to a precharge control signal LIOEQP.
  • the local I/O lines LIO and /LIO are precharged by precharge controller 360 to the operating voltage VINT in response to a precharge control signal LIOEQA. Also, data output from a memory cell 310 connected to an activated word line in a memory block is transmitted to the bit lines BL and /BL, and data output from the bit lines BL and /BL is amplified by a bit line sense amplifier 315 in response to a bit line sense amplification control signal BLSAEN.
  • a read command RD_CMD When a read command RD_CMD is given, precharging of the local I/O lines LIO and /LIO in response to the precharge control signal LIOEQA is stopped, and the local I/O lines LIO and /LIO are floated at the operating voltage VINT.
  • a column selection line signal CSL is activated, and then data output from the bit lines BL and /BL is transmitted to the local I/O lines LIO and /LIO, thereby performing charge sharing.
  • the local I/O line LIO is maintained at the operating voltage VINT, and the voltage of the inverted local I/O line /LIO becomes lower than the operating voltage VINT (i).
  • the column selection line signal CSL may be continuously activated depending on a burst length.
  • the local sense amplifier 320 amplifies voltages of data output from the local I/O lines LIO and /LIO in response to the local sense control signal LSAEN and transmits the data to the global I/O lines GIO and /GIO (ii).
  • the local sense amplifier 320 maintains the local I/O line LIO at the operating voltage VINT and amplifies the voltage of the inverted local I/O line /LIO to a ground voltage VSS.
  • Transistors CTR 1 and CTR 2 which are both connected to respond to the control signal IOMUX, connect the global I/O lines GIO and /GIO to the local I/O lines LIO and /LIO respectively during a write operation, and are turned off during a read operation.
  • a selection switching unit 350 connects the global I/O lines GIO and /GIO to the data I/O lines DIO and /DIO in response to a selection signal SELS. That is, the selection switching unit 350 selects a bank (not shown) to be connected to the data I/O lines DIO and /DIO.
  • transistors SSTR 1 and SSTR 2 are turned on to connect the global I/O lines GIO and /GIO to the data I/O lines DIO and /DIO (iii).
  • FIG. 3 illustrates the global I/O lines GIO and /GIO connected to the selection switching unit 350 for convenience.
  • a plurality of global I/O lines (not shown) and a plurality of memory arrays (not shown) may be connected to the data I/O lines DIO and /DIO.
  • a load transistor unit 340 includes a first load transistor LTR 1 and a second load transistor LTR 2 .
  • a first voltage V 1 is applied to a first terminal of the first load transistor LTR 1 , a second terminal of which is connected to the global I/O line GIO, and a load signal LOADS is input to its gate.
  • the first voltage V 1 is a predetermined voltage.
  • the first voltage V 1 is applied to a first terminal of the second load transistor LTR 2 , a second terminal of which is connected to the inverted global I/O line /GIO, and the load signal LOADS is input to its gate.
  • the first and second load transistors LTR 1 and LTR 2 supply a predetermined current to the global I/O lines GIO and /GIO and the data I/O lines DIO and /DIO in response to the load signal LOADS.
  • the current supplied to the inverted global I/O line /GIO is conducted to the ground voltage VSS via the local sense amplifier 320 , and thus, a small amount of current is supplied to the inverted data I/O line /DIO.
  • the current supplied to the global I/O line GIO is not conducted to the ground voltage VSS via the local sense amplifier 320 , the current is supplied to the data I/O line DIO.
  • the data sense amplifier 330 detects the difference in current between the data I/O lines DIO and /DIO, amplifies the detected difference in current, transforms the amplified difference in current into a voltage, and outputs the voltage outside the semiconductor memory device 300 via output nodes NOUT 1 and NOUT 2 , in response to the sensing enable signal PIOSE.
  • the local I/O lines LIO and /LIO must be precharged to the operating voltage VINT again to continuously activate the column selection line signal CSL to read data according to a burst length when a read command is given.
  • the precharge control signal LIOEQA is activated at a high logic level to control a precharging operation when the column selection line signal CSL is deactivated, that is, when the local sense control signal LSAEN is deactivated. Then, a read operation is performed as described above.
  • the semiconductor memory device 300 is capable of increasing the tRCD parameter using the local sense amplifier 320 and the current type data sense amplifier 330 . That is, the tRCD parameter is increased by amplifying a difference in voltage between data using the local sense amplifier 320 before the data is transmitted to the sense amplifier 330 .
  • the current type data sense amplifier 330 does not additionally require precharging and equalizing for a data operation and is thus helpful to operate the semiconductor memory device 300 at a high speed compared to a voltage type data sense amplifier. Accordingly, an operating frequency of the semiconductor memory device 300 is also increased.
  • FIG. 5 is a block diagram of a semiconductor memory device 500 according to another embodiment of the present invention.
  • the semiconductor memory device 500 includes a plurality of memory cells 510 , a bit line sense amplifier 520 , a local I/O line precharge controller 525 , a local sense amplifier 530 , a data sense amplifier 540 , and a local sense amplifier controller 550 .
  • the constructions and operations of the memory cell arrays 510 , the bit line sense amplifier 520 , and the data sense amplifier 540 are the same as those of the memory cell arrays 310 , the bit line sense amplifier 315 , and the data sense amplifier 330 of the semiconductor memory device 300 of FIG. 3 , respectively.
  • the data sense amplifier 540 can be either a voltage type or a current type.
  • the local sense amplifier controller 550 generates a signal LSAEN 1 that determines whether the local sense amplifier 530 must be activated by performing an AND operation on a control signal CON input to a mode register set (MRS) (not shown) or a fuse unit (not shown), and a local sense control signal LSAEN generated according to a read command.
  • MCS mode register set
  • LSAEN local sense control signal
  • the local sense amplifier controller 550 can include an AND gate. To increase the tRGD parameter when operating the semiconductor memory device 500 , the control signal CON input to the MRS or the fuse unit is enabled and the local sense control signal LSAEN is generated according to a read command so as to operate the local sense amplifier 530 .
  • the control signal CON can be disabled so that the local sense amplifier 530 is kept off, i.e., non-amplifying.
  • the construction and operation of the local sense amplifier controller 550 that generates the control signal CON to be maintained in an activation or deactivation state by the MRS or the fuse unit, are known to those skilled in the art, and therefore will not be described.
  • FIG. 6 is a diagram of a semiconductor memory device 600 according to another embodiment of the present invention.
  • the semiconductor memory device 600 includes a plurality of memory cells 610 , a bit line sense amplifier 620 , a local I/O line precharge controller 660 , a local sense amplifier 630 , a data sense amplifier 640 , and a controller 650 .
  • the bit line sense amplifier 620 amplifies voltages of data output from a pair of bit lines BL and /BL connected to the memory cell arrays 510 and transmits the data to a pair of local I/O lines LIO and /LIO.
  • the local sense amplifier 630 amplifies voltages of data output from the local I/O lines LIO and /LIO and transmits the data to a pair of global I/O lines GIO and /GIO in response to a local sense control signal LSAEN.
  • the data sense amplifier 640 amplifies voltages of data output from a pair of data I/O lines DIO and /DIO connected to the global I/O lines GIO and /GIO and outputs the data from the semiconductor memory device 600 in response to a sensing enable signal PIOSE.
  • the data sense amplifier 640 can be a current type sense amplifier or a voltage type sense amplifier.
  • the constructions and operations of the array of memory cells 610 , the bit line sense amplifier 620 , the local I/O line precharge controller 660 , the local sense amplifier 630 , and the data sense amplifier 640 are the same as those of memory cell arrays, a bit line sense amplifier, a local I/O line precharge controller, a local sense amplifier, and a data sense amplifier of a semiconductor memory device as described above.
  • the controller 650 activates the local sense control signal LSAEN only under predetermined conditions in response to a first signal S 1 and a second signal S 2 . That the local sense control signal LSAEN is activated only under the predetermined conditions must be understood that the local sense amplifier 630 operates only under the same predetermined conditions.
  • the first signal S 1 is activated in response to a row active command.
  • the first signal S 1 is a bit line sense enable signal that activates the bit line sense amplifier 620 in response to a row active command ACT_CMD, and the second signal S 2 is generated to be in phase with a column selection line signal generated according to a read command.
  • a predetermined delay time after the bit line sense enable signal S 1 is activated is set to a minimum tRCD value, and the local sense amplifier 630 operates only when a column selection line signal CSL is activated within the delay time according to a read command. If the local sense amplifier 630 operates only when the column selection line signal CSL is activated within the delay time, it is possible to reduce a consumption of current compared to when the local sense amplifier 630 always operates.
  • FIG. 7 is a circuit diagram of the controller 650 of FIG. 6 according to an embodiment of the present invention.
  • FIG. 8 is a timing diagram illustrating an operation of the semiconductor memory device 600 according to an embodiment of the present invention. The operation of the semiconductor memory device 600 according to this embodiment of the present invention will now be described in greater detail with reference to FIGS. 6 through 8 .
  • the controller 650 includes a pulse generator 710 and a local sense control signal generator 730 .
  • the pulse generator 710 generates a first pulse signal PRCD that is activated for a predetermined duration in response to the first signal S 1 (i).
  • the first signal S 1 is a bit line sense enable signal that activates the bit line sense amplifier 620 after a row active command is given.
  • the pulse generator 710 includes a first delayer D 1 that delays the first signal S 1 , a first inverter INV 1 that inverts an output of the first delayer D 1 , and a first AND gate unit 720 that performs an AND operation on an output of the first inverter INV 1 and the first signal S 1 and outputs the result as the first pulse signal PRCD.
  • the first OR gate unit 720 can include a NAND gate N 1 and an inverter I 1 .
  • the delayer D 1 determines the duration for which the first pulse signal PRCD is to be activated.
  • the pulse generator 710 is an automatic pulse generator that is activated for a predetermined duration in response to the first signal S 1 .
  • the construction of the pulse generator 710 according to the present invention is not limited to the circuit shown.
  • the local sense control signal generator 730 activates a local sense control signal LSAEN when both the first pulse signal PRCD and the second signal S 2 are activated, and deactivates it when the second signal S 2 is deactivated.
  • the second signal S 2 is activated or deactivated to be in phase with the column selection line signal CSL that connects the bit lines BL and /BL to the local I/O lines LIO and /LIO. It is possible to synchronize the local sense control signal LSAEN with the column selection line signal CSL by associating the first pulse signal PRCD with the second signal S 2 .
  • the local sense control signal generator 730 includes a first transmission gate TRM 1 that transmits or blocks the first pulse signal PRCD in response to the second signal S 2 , a latch unit 735 that latches an output of the first transmission gate TRM 1 and includes inverters I 2 and I 3 , a second transmission gate TRM 2 that transmits or blocks an output of the latch unit 735 in response to the second signal S 2 , a second inverter INV 2 that inverts an output of the second transmission gate TRM 2 , and a second AND gate unit 740 that performs an AND operation on an output of the second inverter INV 2 and the second signal S 2 and outputs the result as the local sense control signal LSAEN.
  • the second AND gate unit 740 can include a NAND gate N 2 and an inverter I 4 .
  • the first pulse signal PRCD is stored in the latch unit 735 .
  • the first pulse signal PRCD sequentially passes through the second transmission gate TRM 2 and the second AND gate unit 740 , and is then output as the local sense control signal LSAEN from the second AND gate unit 740 .
  • a voltage of the data output from the local I/O lines LIO and /LIO is amplified by the local sense amplifier 630 , the data is transmitted to the global I/O lines GIO and /GIO (iv).
  • the data sense amplifier 640 activated in response to the sensing enable signal PIOSE amplifies a voltage of data transmitted to the data I/O lines DIO and /DIO from the global I/O lines GIO and /GIO, and outputs the data from the semiconductor memory device 600 (v).
  • the local sense control signal LSAEN is not activated even if the second signal S 2 is activated. Therefore, the local sense amplifier 630 operates for a predetermined time after the first signal S 1 , that is, the bit line sense enable signal, is activated.
  • the semiconductor memory device 600 further includes a local I/O line precharge controller 660 that precharges the local I/O lines LIO and /LIO in response to a precharge control signal LIOEQA.
  • the controller 650 as shown in FIG. 7 further includes a precharge control signal generator 750 that activates the precharge control signal LIOEQA for a predetermined time when the local sense control signal LSAEN is deactivated.
  • the local I/O line precharge controller 660 precharges the local I/O lines LIO and /LIO when the column selection line signal CSL is deactivated, that is, while the local sense amplifier 630 does not operate.
  • the precharge control signal generator 750 includes a third inverter INV 3 that inverts the local sense control signal LSAEN, a second delayer D 2 that delays an output of the third inverter INV 3 , a fourth inverter INV 4 that inverts an output of the second delayer D 2 , and a third AND gate unit 760 that performs an AND operation on the output of the third inverter INV 3 and an output of the fourth inverter INV 4 to generate the precharge control signal LIOEQA.
  • the third AND gate unit 760 can include a NAND gate N 3 and an inverter I 5 .
  • the precharge control signal LIOEQA is activated for a predetermined duration when the local sense control signal LSAEN is deactivated (vi).
  • the duration for which the precharge control signal LIOEQA is activated is determined by the second delayer D 2 .
  • controller 650 allows the local sense amplifier 630 of the semiconductor memory device 600 to operate only for a predetermined time after the bit line sense enable signal is activated, thereby increasing the tRCD parameter and reducing the consumption of current.
  • the controller 650 is arranged in a periphery region outside a memory core.
  • FIG. 9 is a block diagram of a semiconductor memory device 900 according to still another embodiment of the present invention.
  • FIG. 10 is a circuit diagram of a controller 910 of FIG. 9 .
  • the semiconductor memory device 900 includes a plurality of memory cells 610 , a bit line sense amplifier 620 , a local I/O line precharge controller 660 , a local sense amplifier 630 , a data sense amplifier 640 , and the controller 910 .
  • the controller 910 deactivates a local sense control signal LSAEN when a control signal CON is deactivated, and activates the local sense control signal LSAEN only in a certain case in response to first and second signals S 1 and S 2 when the control signal CON is activated.
  • the controller 910 performs both the functions of the local sense amplifier controller 550 of FIG. 5 and the controller 650 of FIG. 6 . To reduce a consumption of current regardless of the tRCD parameter when operating the semiconductor memory device 900 , the controller 910 deactivates the local sense control signal so that the local sense amplifier 630 does not operate in response to the control signal CON.
  • the controller 910 receives the activated control signal CON, and activates the local sense control signal LSAEN for certain cases in response to the first and second signals S 1 and S 2 , similar to the controller 650 of FIG. 6 .
  • the controller 910 includes a third signal generator 1010 , a pulse generator 710 , and a local sense control signal generator 730 .
  • the third signal generator 1010 generates a third signal S 3 by performing an AND operation on the control signal CON and the second signal S 2 .
  • the pulse generator 710 generates a first pulse signal PRCD activated for a predetermined duration in response to the first signal S 1 .
  • the local sense control signal generator 730 deactivates the local sense control signal LSAEN when the third signal S 3 is deactivated, and activates it when both the first pulse signal PRCD and the third signal S 3 are activated.
  • the third signal generator 1010 includes a NAND gate N 4 and an inverter I 6 .
  • the control signal CON is at a low logic level
  • the third signal S 3 is always at a low logic level
  • the local sense control signal generator 730 deactivates the local sense control signal LSAEN.
  • the control signal CON is at a high logic level
  • the logic level of the third signal S 3 becomes equal to that of the second signal S 2 . That is, the third signal generator 1010 inputs the third signal S 3 to the local sense control signal generator 730 in the same manner in which the second signal S 2 is input to the local sense control signal generator 730 of FIG. 7 .
  • the operation of the third signal generator 1010 is the same as that of the controller 650 of FIG. 6 .
  • a semiconductor memory device is capable of turning on or off a local sense amplifier according to operating conditions, thereby increasing a tRCD parameter and reducing a consumption of current. Also, a local sense amplifier is combined with a current type data sense amplifier that does not require precharging and equalizing during a read operation, thus improving an operating speed of the semiconductor memory device.

Abstract

A semiconductor memory device includes a plurality of memory cell array blocks, a bit line sense amplifier, a local sense amplifier that can be controlled to be turned on or off, a data sense amplifier, and a controller. The controller activates a local sense control signal for a predetermined duration in response to first and second signals. The first signal is a bit line sense enable signal that activates the bit line sense amplifier, and the local sense amplifier is activated for a predetermined duration after the bit line sense enable signal is activated. The second signal is activated or deactivated in phase with a column selection line signal that connects a pair of bit lines and a pair of local input/output lines. Accordingly, it is possible to turn on or off the local sense amplifier according to operating conditions, thereby increasing a tRCD parameter and reducing the consumption of current. The operating speed of the semiconductor memory device can be improved by combining the local sense amplifier with a current type data sense amplifier that does not require precharging and equalization during a read operation.

Description

    CROSS-REFERENCE TO RELATED PATENT APPLICATIONS
  • This application claims the priority of Korean Patent Application No. 10-2004-0061090, filed on Aug. 3, 2004, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a semiconductor memory device, and more particularly, to a semiconductor memory device with a local sense amplifier that can be turned on only if required.
  • 2. Description of the Related Art
  • In a semiconductor memory device such as a dynamic random access memory (DRAM) or a synchronous random access memory (SRAM), data read in a read operation sequentially passes through a plurality of sense amplifiers and is then output. Since data read from a memory cell has a low voltage, the voltage of the data is amplified by a bit line sense amplifier. The amplified voltage of the data is amplified again by a data sense amplifier, and then the data is output. FIG. 1 illustrates such a path of data read in a read operation.
  • FIG. 1 is a schematic circuit diagram of a conventional semiconductor memory device 100. The semiconductor memory device 100 includes a memory cell 110 in an array block, a pair of bit lines BL and /BL connected to the memory cell 110, an equalization circuit 120 that precharges the bit lines BL and /BL, a pair of local input/output (I/O) lines LIO and /LIO to be connected to the bit lines 13L and /BL in response to a column selection line signal CSL, a pair of global I/O lines GIO and /GIO to be connected to the local I/O lines LIO and /LIO in response to a control signal LGIOMUX, a pair of data I/O lines DIO and /DIO to be connected to the global I/O lines GIO and /GIO in response to a control signal IOMUX, and a data sense amplifier 130.
  • As described above, a voltage of data stored in the memory cell 110 is amplified by a bit line sense amplifier (not shown) and the data sense amplifier 130, and then, the data is read at a high logic level or a low logic level.
  • More specifically, during a read operation of the semiconductor memory device 100, an /RAS active command (not shown) is activated to activate a word line connected to a memory cell of a row address from which the data is to be read. When the word line is activated, data stored in all memory cells connected to the activated word line is transmitted to bit lines corresponding to the memory cells, respectively.
  • Next, the bit line sense amplifier amplifies a voltage of data output from the bit lines BL and /BL according to a logic level of the data, i.e., at a high logic level or a low level. Next, the data output from the bit lines BL and /BL is transmitted to the data I/O lines DIO and /DIO in response to the column selection line signal CSL activated in response to a /CAS active command (not shown).
  • Recent trends have seen an increase in integration density of semiconductor memory devices and a reduction of a voltage thereof. An increase in the density results in an increase in the load capacitance across each pair of data lines, and a reduction in the voltage results in a reduction in the difference between voltages of the pairs of data lines applied to corresponding amplifiers.
  • Accordingly, it becomes more and more difficult for amplifiers to detect data with a minimum voltage difference and amplify voltages of the data. Further, semiconductor memory devices are required to operate at high speeds. tRCD, which is a major parameter for high-speed operation of semiconductor memory devices, denotes a duration between an execution of an /RAS active command and a /CAS active command, i.e., an /RAS to /CAS delay time. The lower the tRCD value, the faster an operating speed of a system using a DRAM.
  • FIG. 2A illustrates a tRCD parameter of a semiconductor memory device. FIG. 2B illustrates a relationship between amplification of data output from a pair of bit lines and the tRCD parameter.
  • The tRCD parameter has a minimum value when the difference in voltage or current between data output from the data I/O lines DIO and /DIO has a minimum value that the data sense amplifier 130 can detect.
  • Referring to FIG. 2B, while the tRCD parameter can be reduced to a minimum value, in an internal operation of the semiconductor memory device 100 of FIG. 1, the lower the tRCD value, the more likely it is that the column selection line signal CSL will be activated before voltages of data output from the bit lines BL and /BL are completely amplified. Thus, the difference in voltage or current between data output from the data I/O lines DIO and /DIO to be applied to the data sense amplifier 130 becomes reduced. If the difference in voltage or current is too small for the data sense amplifier 130 to detect, incorrect data may be read.
  • SUMMARY OF THE INVENTION
  • It is possible to increase the tRCD parameter by adding a sense amplifier capable of amplifying a voltage of data between the data sense amplifier 130 and a bit line sense amplifier (not shown), thereby improving a performance of the semiconductor memory device.
  • Further, when the added sense amplifier can be turned on if necessary, it is possible to reduce an amount of current required to use the added sense amplifier.
  • An embodiment of the present invention provides a local sense amplifier that can be controlled to be turned on only if necessary.
  • According to an aspect of the present invention, there is provided a semiconductor memory device comprising a plurality of memory cells in one or more array blocks; a pair of local input/output lines comprising a local input/output line and an inverted local input/output line; a pair of global input/output lines comprising a global input/output line and an inverted global input/output line; a local sense amplifier amplifying voltages of data signals output from the local input/output lines and transmitting the data to the global input/output lines in response to a local sense control signal; and a data sense amplifier amplifying voltages of data signals output from the data input/output lines connected to the global input/output lines and outputting the data from the semiconductor memory device in response to a sensing enable signal. The data sense amplifier can be a current type sense amplifier.
  • The semiconductor memory device can further include a load transistor unit allowing current to flow through the global input/output lines in response to a load signal, and a selection switching unit connecting the data sense amplifier to one of the memory cell array blocks in response to a selection signal. The load transistor unit comprises a first load transistor having a first terminal to which a first voltage is applied, a second terminal connected to the global input/output line, and a gate to which the load signal is input; and a second load transistor having a first terminal to which the first voltage is applied, a second terminal connected to the inverted global input/output line, and a gate to which the load signal is input.
  • The semiconductor memory device can further include a local input/output line precharge controller for precharging voltages of the local input/output lines to a predetermined voltage in response to precharge control signals.
  • According to another aspect of the present invention, there is provided a semiconductor memory device including a plurality of memory cell array blocks; a bit line sense amplifier amplifying voltages of data output from a pair of bit lines connected to the memory cell array blocks and transmitting the data to a pair of local input/output lines; a local sense amplifier amplifying voltages of data output from the local input/output lines and transmitting the data to a pair of global input/output lines in response to a local sense control signal; a data sense amplifier amplifying voltages of data output from a pair of data input/output lines connected to the global input/output lines and outputting the data from the semiconductor memory device in response to a sensing enable signal; and a controller activating the local sense control signal for a predetermined duration in response to a first signal and a second signal.
  • The first signal can be activated in response to a row active command, and the local sense amplifier can be activated for a predetermined duration after the first signal is activated.
  • The first signal is a bit line sense enable signal which activates the bit line sense amplifier, and the local sense amplifier is activated for a predetermined duration after the bit line sense enable signal is activated.
  • The second signal can be activated or deactivated to be in phase with a column selection line signal that connects the bit lines and the local input/output lines.
  • The controller preferably comprises a pulse generator generating a first pulse signal activated for a predetermined duration in response to the first signal; and a local sense control signal generator activating the local sense control signal when both the first pulse signal and the second signal are activated, and deactivating the local sense control signal when the second signal is deactivated.
  • The semiconductor memory device can further include a local input/output line precharge controller for precharging the local input/output lines in response to a precharge control signal, wherein the controller can further comprise a precharge control signal generator activating the precharge control signal for a predetermined duration when the local sense control signal is deactivated.
  • The controller is preferably located in a periphery region outside a memory core. The data sense amplifier is one of a current type sense amplifier and a voltage type sense amplifier.
  • According to yet another aspect of the present invention, there is provided a semiconductor memory device comprising a plurality of memory cell array blocks; a bit line sense amplifier amplifying voltages of data output from a pair of bit lines connected to the memory cell array blocks and transmitting the data to a pair of local input/output lines; a local sense amplifier amplifying voltages of data output from the local input/output lines and transmitting the data to a pair of global input/output lines in response to a predetermined signal; a data sense amplifier amplifying voltages of data output from a pair of data input/output lines connected to the global input/output lines and outputting the data from the semiconductor memory device in response to a sensing enable signal; and a local sense amplifier controller generating the predetermined signal which controls the local sense amplifier in response to a control signal and a local sense control signal. The local sense amplifier operates in response to the local sense control signal when the control signal is activated, and does not operate when the control signal is deactivated.
  • The local sense amplifier controller performs an AND operation on the control signal and the local sense control signal to generate the predetermined signal.
  • The control signal can be activated or deactivated by one of a mode register set and a fuse unit.
  • According to still another aspect of the present invention, there is provided a semiconductor memory device comprising a plurality of memory cell array blocks; a bit line sense amplifier amplifying voltages of data output from a pair of bit lines connected to the memory cell array blocks and transmitting the data to a pair of local input/output lines; a local sense amplifier amplifying voltages of data output from the local input/output lines and transmitting the data to a pair of global input/output lines in response to a local sense control signal; a data sense amplifier amplifying voltages of data output from a pair of data input/output lines connected to the global input/output lines and outputting the data from the semiconductor memory device in response to a sensing enable signal; and a controller deactivating the local sense control signal when a control signal is deactivated and activating the local sense control signal for a predetermined duration in response to a first signal and a second signal when the control signal is activated.
  • The control signal can be activated or deactivated by one of a mode register set and a fuse unit. The first signal is activated in response to a row active command, and the local sense amplifier is activated for a predetermined duration after the first signal is activated. The first signal is a bit line sense enable signal which activates the bit line sense amplifier, and the local sense amplifier is activated for a predetermined duration after the bit line sense enable signal is activated.
  • The control signal can be activated or deactivated to be in phase with a column selection line signal which connects the bit lines and the local input/output lines amplifier.
  • The controller comprises a third signal generator performing an AND operation on the control signal and the second signal to generate a third signal; a pulse generator generating a first pulse signal which is activated for a predetermined duration in response to the first signal; and a local sense control signal generator deactivating the local sense control signal when the third signal is deactivated and activating the local sense control signal when both the first pulse signal and the third signal are activated.
  • The semiconductor memory device can further include a local input/output line precharge controller precharging the local input/output lines in response to a precharge control signal, wherein the controller further comprises a precharge control signal generator activating the precharge control signal for a predetermined duration when the local sense control signal is deactivated.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other aspects and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
  • FIG. 1 is a schematic circuit diagram of a conventional semiconductor memory device;
  • FIG. 2A illustrates a tRCD parameter of a semiconductor memory device;
  • FIG. 2B illustrates a relationship between amplification of data output from a pair of hit lines and the tRCD parameter;
  • FIG. 3 is a circuit diagram of a semiconductor memory device according to an embodiment of the present invention;
  • FIG. 4 is a timing diagram of a read operation of the semiconductor memory device illustrated in FIG. 3;
  • FIG. 5 is a block diagram of a semiconductor memory device according to another embodiment of the present invention;
  • FIG. 6 is a mixed block and circuit diagram of a semiconductor memory device according to yet another embodiment of the present invention;
  • FIG. 7 is a circuit diagram of a controller illustrated in FIG. 6;
  • FIG. 8 is a timing diagram of an operation of the semiconductor memory device illustrated in FIG. 6;
  • FIG. 9 is a block diagram of a semiconductor memory device according to still another embodiment of the present invention; and
  • FIG. 10 is a circuit diagram of a controller illustrated in FIG. 9.
  • DETAILED DESCRIPTION
  • Hereinafter, exemplary embodiments of the present invention will be described in detail with reference to the accompanying drawings. Like reference numerals denote like elements in the drawings.
  • FIG. 3 is a circuit diagram of a semiconductor memory device 300 according to an embodiment of the present invention. FIG. 4 is a timing diagram of a read operation of the semiconductor memory device 300 according to an embodiment of the present invention.
  • Referring to FIGS. 3 and 4, the semiconductor memory device 300 includes a plurality of memory cells 310 in an array block, a pair of local input/output (I/O) lines LIO and /LIO, a pair of global I/O lines GIO and /GIO, a local sense amplifier 320, a local I/O line precharge controller 360, and a data sense amplifier 330. The local sense amplifier 320 amplifies voltages of data output from the local I/O lines LIO and /LIO and then transmits the data to the global I/O lines GIO and /GIO, in response to a local sense control signal LSAEN generated according to a read command.
  • The local I/O line precharge controller 360 precharges the local I/O lines LIO and /LIO to an operating voltage VINT during row activation of the memory device, and precharges them to a voltage VBL that is about half the operating voltage VINT during a precharge operation of the memory device.
  • The data sense amplifier 330, which in this embodiment is a current type sense amplifier, amplifies and outputs the difference in current between the data I/O lines DIO and /DIO connected to the global I/O lines GIO and /GIO in response to a sensing enable signal PIOSE generated according to a read command. That is, the semiconductor memory device 300 is constructed such that the local sense amplifier 320 and the current type data sense amplifier 330 are connected.
  • Hereinafter, an operation of the semiconductor memory device 300 according to an embodiment of the present invention is described in detail with reference to FIGS. 3 and 4.
  • It is assumed for this example that data is read from a memory cell that stores data 1. In a precharge state in which a row active command ACT_CMD has yet to be given, the local I/O lines LIO and /LIO are precharged by precharge controller 360 to a predetermined voltage VBL in response to a precharge control signal LIOEQP.
  • When the row active command ACT_CMD is given, the local I/O lines LIO and /LIO are precharged by precharge controller 360 to the operating voltage VINT in response to a precharge control signal LIOEQA. Also, data output from a memory cell 310 connected to an activated word line in a memory block is transmitted to the bit lines BL and /BL, and data output from the bit lines BL and /BL is amplified by a bit line sense amplifier 315 in response to a bit line sense amplification control signal BLSAEN.
  • When a read command RD_CMD is given, precharging of the local I/O lines LIO and /LIO in response to the precharge control signal LIOEQA is stopped, and the local I/O lines LIO and /LIO are floated at the operating voltage VINT. Next, a column selection line signal CSL is activated, and then data output from the bit lines BL and /BL is transmitted to the local I/O lines LIO and /LIO, thereby performing charge sharing. The local I/O line LIO is maintained at the operating voltage VINT, and the voltage of the inverted local I/O line /LIO becomes lower than the operating voltage VINT (i). The column selection line signal CSL may be continuously activated depending on a burst length. The local sense amplifier 320 amplifies voltages of data output from the local I/O lines LIO and /LIO in response to the local sense control signal LSAEN and transmits the data to the global I/O lines GIO and /GIO (ii). The local sense amplifier 320 maintains the local I/O line LIO at the operating voltage VINT and amplifies the voltage of the inverted local I/O line /LIO to a ground voltage VSS.
  • Transistors CTR1 and CTR2, which are both connected to respond to the control signal IOMUX, connect the global I/O lines GIO and /GIO to the local I/O lines LIO and /LIO respectively during a write operation, and are turned off during a read operation.
  • A selection switching unit 350 connects the global I/O lines GIO and /GIO to the data I/O lines DIO and /DIO in response to a selection signal SELS. That is, the selection switching unit 350 selects a bank (not shown) to be connected to the data I/O lines DIO and /DIO.
  • When the selection signal SELS is activated at a low logic level, transistors SSTR1 and SSTR2 are turned on to connect the global I/O lines GIO and /GIO to the data I/O lines DIO and /DIO (iii).
  • FIG. 3 illustrates the global I/O lines GIO and /GIO connected to the selection switching unit 350 for convenience. However, according to the present invention, a plurality of global I/O lines (not shown) and a plurality of memory arrays (not shown) may be connected to the data I/O lines DIO and /DIO. A load transistor unit 340 includes a first load transistor LTR1 and a second load transistor LTR2. A first voltage V1 is applied to a first terminal of the first load transistor LTR1, a second terminal of which is connected to the global I/O line GIO, and a load signal LOADS is input to its gate. The first voltage V1 is a predetermined voltage.
  • The first voltage V1 is applied to a first terminal of the second load transistor LTR2, a second terminal of which is connected to the inverted global I/O line /GIO, and the load signal LOADS is input to its gate.
  • The first and second load transistors LTR1 and LTR2 supply a predetermined current to the global I/O lines GIO and /GIO and the data I/O lines DIO and /DIO in response to the load signal LOADS. The current supplied to the inverted global I/O line /GIO is conducted to the ground voltage VSS via the local sense amplifier 320, and thus, a small amount of current is supplied to the inverted data I/O line /DIO. In contrast, since the current supplied to the global I/O line GIO is not conducted to the ground voltage VSS via the local sense amplifier 320, the current is supplied to the data I/O line DIO.
  • The data sense amplifier 330 detects the difference in current between the data I/O lines DIO and /DIO, amplifies the detected difference in current, transforms the amplified difference in current into a voltage, and outputs the voltage outside the semiconductor memory device 300 via output nodes NOUT1 and NOUT2, in response to the sensing enable signal PIOSE.
  • The local I/O lines LIO and /LIO must be precharged to the operating voltage VINT again to continuously activate the column selection line signal CSL to read data according to a burst length when a read command is given. Specifically, when the column selection line signal CSL is disabled, the local sense control signal LSAEN is also disabled and the local I/O lines LIO and /LIO are precharged again to the operating voltage VINT in response to the precharge control signal LIOEQA. The precharge control signal LIOEQA is activated at a high logic level to control a precharging operation when the column selection line signal CSL is deactivated, that is, when the local sense control signal LSAEN is deactivated. Then, a read operation is performed as described above.
  • As described above, the semiconductor memory device 300 is capable of increasing the tRCD parameter using the local sense amplifier 320 and the current type data sense amplifier 330. That is, the tRCD parameter is increased by amplifying a difference in voltage between data using the local sense amplifier 320 before the data is transmitted to the sense amplifier 330. The current type data sense amplifier 330 does not additionally require precharging and equalizing for a data operation and is thus helpful to operate the semiconductor memory device 300 at a high speed compared to a voltage type data sense amplifier. Accordingly, an operating frequency of the semiconductor memory device 300 is also increased.
  • FIG. 5 is a block diagram of a semiconductor memory device 500 according to another embodiment of the present invention. The semiconductor memory device 500 includes a plurality of memory cells 510, a bit line sense amplifier 520, a local I/O line precharge controller 525, a local sense amplifier 530, a data sense amplifier 540, and a local sense amplifier controller 550.
  • The constructions and operations of the memory cell arrays 510, the bit line sense amplifier 520, and the data sense amplifier 540 are the same as those of the memory cell arrays 310, the bit line sense amplifier 315, and the data sense amplifier 330 of the semiconductor memory device 300 of FIG. 3, respectively. However, unlike in the semiconductor memory device 300, the data sense amplifier 540 can be either a voltage type or a current type. The local sense amplifier controller 550 generates a signal LSAEN1 that determines whether the local sense amplifier 530 must be activated by performing an AND operation on a control signal CON input to a mode register set (MRS) (not shown) or a fuse unit (not shown), and a local sense control signal LSAEN generated according to a read command. The local sense amplifier controller 550 can include an AND gate. To increase the tRGD parameter when operating the semiconductor memory device 500, the control signal CON input to the MRS or the fuse unit is enabled and the local sense control signal LSAEN is generated according to a read command so as to operate the local sense amplifier 530.
  • To reduce the consumption of current regardless of the tRCD parameter when operating the semiconductor memory device 500, the control signal CON can be disabled so that the local sense amplifier 530 is kept off, i.e., non-amplifying. The construction and operation of the local sense amplifier controller 550 that generates the control signal CON to be maintained in an activation or deactivation state by the MRS or the fuse unit, are known to those skilled in the art, and therefore will not be described.
  • FIG. 6 is a diagram of a semiconductor memory device 600 according to another embodiment of the present invention. The semiconductor memory device 600 includes a plurality of memory cells 610, a bit line sense amplifier 620, a local I/O line precharge controller 660, a local sense amplifier 630, a data sense amplifier 640, and a controller 650.
  • The bit line sense amplifier 620 amplifies voltages of data output from a pair of bit lines BL and /BL connected to the memory cell arrays 510 and transmits the data to a pair of local I/O lines LIO and /LIO.
  • The local sense amplifier 630 amplifies voltages of data output from the local I/O lines LIO and /LIO and transmits the data to a pair of global I/O lines GIO and /GIO in response to a local sense control signal LSAEN.
  • The data sense amplifier 640 amplifies voltages of data output from a pair of data I/O lines DIO and /DIO connected to the global I/O lines GIO and /GIO and outputs the data from the semiconductor memory device 600 in response to a sensing enable signal PIOSE. The data sense amplifier 640 can be a current type sense amplifier or a voltage type sense amplifier.
  • The constructions and operations of the array of memory cells 610, the bit line sense amplifier 620, the local I/O line precharge controller 660, the local sense amplifier 630, and the data sense amplifier 640 are the same as those of memory cell arrays, a bit line sense amplifier, a local I/O line precharge controller, a local sense amplifier, and a data sense amplifier of a semiconductor memory device as described above.
  • The controller 650 activates the local sense control signal LSAEN only under predetermined conditions in response to a first signal S1 and a second signal S2. That the local sense control signal LSAEN is activated only under the predetermined conditions must be understood that the local sense amplifier 630 operates only under the same predetermined conditions.
  • The first signal S1 is activated in response to a row active command. In particular, in this embodiment, the first signal S1 is a bit line sense enable signal that activates the bit line sense amplifier 620 in response to a row active command ACT_CMD, and the second signal S2 is generated to be in phase with a column selection line signal generated according to a read command.
  • More specifically, a predetermined delay time after the bit line sense enable signal S1 is activated is set to a minimum tRCD value, and the local sense amplifier 630 operates only when a column selection line signal CSL is activated within the delay time according to a read command. If the local sense amplifier 630 operates only when the column selection line signal CSL is activated within the delay time, it is possible to reduce a consumption of current compared to when the local sense amplifier 630 always operates.
  • FIG. 7 is a circuit diagram of the controller 650 of FIG. 6 according to an embodiment of the present invention. FIG. 8 is a timing diagram illustrating an operation of the semiconductor memory device 600 according to an embodiment of the present invention. The operation of the semiconductor memory device 600 according to this embodiment of the present invention will now be described in greater detail with reference to FIGS. 6 through 8.
  • The controller 650 includes a pulse generator 710 and a local sense control signal generator 730. The pulse generator 710 generates a first pulse signal PRCD that is activated for a predetermined duration in response to the first signal S1 (i). As described above, the first signal S1 is a bit line sense enable signal that activates the bit line sense amplifier 620 after a row active command is given.
  • More specifically, the pulse generator 710 includes a first delayer D1 that delays the first signal S1, a first inverter INV1 that inverts an output of the first delayer D1, and a first AND gate unit 720 that performs an AND operation on an output of the first inverter INV1 and the first signal S1 and outputs the result as the first pulse signal PRCD. The first OR gate unit 720 can include a NAND gate N1 and an inverter I1.
  • The delayer D1 determines the duration for which the first pulse signal PRCD is to be activated. The pulse generator 710 is an automatic pulse generator that is activated for a predetermined duration in response to the first signal S1. The construction of the pulse generator 710 according to the present invention is not limited to the circuit shown.
  • The local sense control signal generator 730 activates a local sense control signal LSAEN when both the first pulse signal PRCD and the second signal S2 are activated, and deactivates it when the second signal S2 is deactivated. The second signal S2 is activated or deactivated to be in phase with the column selection line signal CSL that connects the bit lines BL and /BL to the local I/O lines LIO and /LIO. It is possible to synchronize the local sense control signal LSAEN with the column selection line signal CSL by associating the first pulse signal PRCD with the second signal S2. The local sense control signal generator 730 includes a first transmission gate TRM1 that transmits or blocks the first pulse signal PRCD in response to the second signal S2, a latch unit 735 that latches an output of the first transmission gate TRM1 and includes inverters I2 and I3, a second transmission gate TRM2 that transmits or blocks an output of the latch unit 735 in response to the second signal S2, a second inverter INV2 that inverts an output of the second transmission gate TRM2, and a second AND gate unit 740 that performs an AND operation on an output of the second inverter INV2 and the second signal S2 and outputs the result as the local sense control signal LSAEN.
  • The second AND gate unit 740 can include a NAND gate N2 and an inverter I4. When the second signal S2 is at a low logic level, the first pulse signal PRCD is stored in the latch unit 735. When the second signal S2 is at a high logic level, the first pulse signal PRCD sequentially passes through the second transmission gate TRM2 and the second AND gate unit 740, and is then output as the local sense control signal LSAEN from the second AND gate unit 740. While the first pulse signal PRCD is activated, data is transmitted to the local I/O lines LIO and /LIO in response to the column selection line signal CSL, and the local sense control signal LSAEN is activated in response to the second signal S2 activated in phase with the column selection line signal CSL (iii).
  • Then, referring to FIG. 6, a voltage of the data output from the local I/O lines LIO and /LIO is amplified by the local sense amplifier 630, the data is transmitted to the global I/O lines GIO and /GIO (iv). Next, the data sense amplifier 640 activated in response to the sensing enable signal PIOSE amplifies a voltage of data transmitted to the data I/O lines DIO and /DIO from the global I/O lines GIO and /GIO, and outputs the data from the semiconductor memory device 600 (v).
  • When the first pulse signal PRCD is activated for a predetermined time and then deactivated, the local sense control signal LSAEN is not activated even if the second signal S2 is activated. Therefore, the local sense amplifier 630 operates for a predetermined time after the first signal S1, that is, the bit line sense enable signal, is activated.
  • The semiconductor memory device 600 further includes a local I/O line precharge controller 660 that precharges the local I/O lines LIO and /LIO in response to a precharge control signal LIOEQA. The controller 650 as shown in FIG. 7 further includes a precharge control signal generator 750 that activates the precharge control signal LIOEQA for a predetermined time when the local sense control signal LSAEN is deactivated.
  • The local I/O line precharge controller 660 precharges the local I/O lines LIO and /LIO when the column selection line signal CSL is deactivated, that is, while the local sense amplifier 630 does not operate.
  • The precharge control signal generator 750 includes a third inverter INV3 that inverts the local sense control signal LSAEN, a second delayer D2 that delays an output of the third inverter INV3, a fourth inverter INV4 that inverts an output of the second delayer D2, and a third AND gate unit 760 that performs an AND operation on the output of the third inverter INV3 and an output of the fourth inverter INV4 to generate the precharge control signal LIOEQA.
  • The third AND gate unit 760 can include a NAND gate N3 and an inverter I5. The precharge control signal LIOEQA is activated for a predetermined duration when the local sense control signal LSAEN is deactivated (vi). The duration for which the precharge control signal LIOEQA is activated is determined by the second delayer D2.
  • As described above, use of the controller 650 allows the local sense amplifier 630 of the semiconductor memory device 600 to operate only for a predetermined time after the bit line sense enable signal is activated, thereby increasing the tRCD parameter and reducing the consumption of current. The controller 650 is arranged in a periphery region outside a memory core.
  • FIG. 9 is a block diagram of a semiconductor memory device 900 according to still another embodiment of the present invention. FIG. 10 is a circuit diagram of a controller 910 of FIG. 9.
  • Referring to FIGS. 9 and 10, the semiconductor memory device 900 includes a plurality of memory cells 610, a bit line sense amplifier 620, a local I/O line precharge controller 660, a local sense amplifier 630, a data sense amplifier 640, and the controller 910. The controller 910 deactivates a local sense control signal LSAEN when a control signal CON is deactivated, and activates the local sense control signal LSAEN only in a certain case in response to first and second signals S1 and S2 when the control signal CON is activated.
  • The controller 910 performs both the functions of the local sense amplifier controller 550 of FIG. 5 and the controller 650 of FIG. 6. To reduce a consumption of current regardless of the tRCD parameter when operating the semiconductor memory device 900, the controller 910 deactivates the local sense control signal so that the local sense amplifier 630 does not operate in response to the control signal CON.
  • In contrast, to increase the tRCD parameter and reduce the consumption of current in operating the semiconductor memory device 900, the controller 910 receives the activated control signal CON, and activates the local sense control signal LSAEN for certain cases in response to the first and second signals S1 and S2, similar to the controller 650 of FIG. 6. Referring to FIG. 10, the controller 910 includes a third signal generator 1010, a pulse generator 710, and a local sense control signal generator 730. The third signal generator 1010 generates a third signal S3 by performing an AND operation on the control signal CON and the second signal S2. The pulse generator 710 generates a first pulse signal PRCD activated for a predetermined duration in response to the first signal S1.
  • The local sense control signal generator 730 deactivates the local sense control signal LSAEN when the third signal S3 is deactivated, and activates it when both the first pulse signal PRCD and the third signal S3 are activated.
  • The third signal generator 1010 includes a NAND gate N4 and an inverter I6. When the control signal CON is at a low logic level, the third signal S3 is always at a low logic level, and then, the local sense control signal generator 730 deactivates the local sense control signal LSAEN. When the control signal CON is at a high logic level, the logic level of the third signal S3 becomes equal to that of the second signal S2. That is, the third signal generator 1010 inputs the third signal S3 to the local sense control signal generator 730 in the same manner in which the second signal S2 is input to the local sense control signal generator 730 of FIG. 7. In this case, the operation of the third signal generator 1010 is the same as that of the controller 650 of FIG. 6.
  • As described above, a semiconductor memory device according to the present invention is capable of turning on or off a local sense amplifier according to operating conditions, thereby increasing a tRCD parameter and reducing a consumption of current. Also, a local sense amplifier is combined with a current type data sense amplifier that does not require precharging and equalizing during a read operation, thus improving an operating speed of the semiconductor memory device.
  • While this invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention as defined by the appended claims.

Claims (19)

1. A semiconductor memory device comprising:
a plurality of memory cells;
a pair of local input/output lines comprising a local input/output line and an inverted local input/output line coupled to one or more of the memory cells;
a pair of global input/output lines comprising a global input/output line and an inverted global input/output line;
a local sense amplifier amplifying voltages of data signals output from the local input/output lines and transmitting the data to the global input/output lines in response to a local sense control signal; and
a data sense amplifier amplifying voltages of data signals output from the data input/output lines connected to the global input/output lines and outputting the data from the semiconductor memory device in response to a sensing enable signal,
wherein the data sense amplifier is a current type sense amplifier.
2. The semiconductor memory device of claim 1, further comprising:
a load transistor unit allowing current to flow through the global input/output lines in response to a load signal; and
a selection switching unit connecting the data sense amplifier to one of the memory cell array blocks in response to a selection signal,
wherein the load transistor unit comprises:
a first load transistor having a first terminal to which a first voltage is applied, a second terminal connected to the global input/output line, and a gate to which the load signal is input; and
a second load transistor having a first terminal to which the first voltage is applied, a second terminal connected to the inverted global input/output line, and a gate to which the load signal is input.
3. The semiconductor memory device of claim 1, further comprising a local input/output line pre charge controller for pre charging voltages of the local input/output lines to a predetermined voltage in response to precharge control signals.
4. A semiconductor memory device comprising:
a plurality of memory cells;
a bit line sense amplifier amplifying voltages of data output from a pair of bit lines connected to the memory cells and transmitting the data to a pair of local input/output lines;
a local sense amplifier amplifying voltages of data output from the local input/output lines and transmitting the data to a pair of global input/output lines in response to a local sense control signal;
a data sense amplifier amplifying voltages of data output from a pair of data input/output lines connected to the global input/output lines and outputting the data from the semiconductor memory device in response to a sensing enable signal; and
a controller activating the local sense control signal for a predetermined duration in response to a first signal and a second signal.
5. The semiconductor memory device of claim 4, wherein the first signal is activated in response to a row active command, and the local sense amplifier is activated for a predetermined duration after the first signal is activated.
6. The semiconductor memory device of claim 4, wherein the first signal is a bit line sense enable signal which activates the bit line sense amplifier, and the local sense amplifier is activated for a predetermined duration after the bit line sense enable signal is activated.
7. The semiconductor memory device of claim 4, wherein the second signal is activated or deactivated to be in phase with a column selection line signal that connects the bit lines and the local input/output lines.
8. The semiconductor memory device of claim 4, wherein the controller comprises:
a pulse generator generating a first pulse signal activated for a predetermined duration in response to the first signal; and
a local sense control signal generator activating the local sense control signal when both the first pulse signal and the second signal are activated, and deactivating the local sense control signal when the second signal is deactivated.
9. The semiconductor memory device of claim 8, wherein the pulse generator comprises:
a first delayer delaying the first signal;
a first inverter inverting an output of the first delayer; and
a first AND gate unit performing an AND operation on an output of the first inverter and the first signal to generate the first pulse signal.
10. The semiconductor memory device of claim 8, wherein the local sense control signal generator comprises:
a first transmission gate transmitting or blocking the first pulse signal in response to the second signal;
a latch unit latching an output of the first transmission gate;
a second transmission gate transmitting or blocking an output of the latch unit in response to the second signal;
a second inverter inverting an output of the second transmission gate; and
a second AND gate unit performing an AND operation on an output of the second inverter and the second signal to generate the local sense control signal.
11. The semiconductor memory device of claim 4, further comprising a local input/output line precharge controller for precharging the local input/output lines in response to a precharge control signal,
wherein the controller further comprises a pre charge control signal generator activating the precharge control signal for a predetermined duration when the local sense control signal is deactivated.
12. The semiconductor memory device of claim 11, wherein the precharge control signal generator comprises:
a third inverter inverting the local sense control signal;
a second delayer delaying an output of the third inverter;
a fourth inverter inverting an output of the second delayer; and
a third AND gate unit performing an AND operation on the output of the third inverter and an output of the fourth inverter to generate the precharge control signal.
13. The semiconductor memory device of claim 4, wherein the controller is located in a periphery region outside a memory core.
14. The semiconductor memory device of claim 4, wherein the data sense amplifier is one of a current type sense amplifier and a voltage type sense amplifier.
15. A semiconductor memory device comprising:
a plurality of memory cells;
a bit line sense amplifier amplifying voltages of data output from a pair of bit lines connected to the memory cells and transmitting the data to a pair of local input/output lines;
a local sense amplifier amplifying voltages of data output from the local input/output lines and transmitting the data to a pair of global input/output lines in response to a predetermined signal;
a data sense amplifier amplifying voltages of data output from a pair of data input/output lines connected to the global input/output lines and outputting the data from the semiconductor memory device in response to a sensing enable signal; and
a local sense amplifier controller generating the predetermined signal which controls the local sense amplifier in response to a control signal and a local sense control signal,
wherein the local sense amplifier operates in response to the local sense control signal when the control signal is activated, and does not operate when the control signal is deactivated.
16. The semiconductor memory device of claim 15, wherein the local sense amplifier controller performs an AND operation on the control signal and the local sense control signal to generate the predetermined signal.
17. The semiconductor memory device of claim 15, wherein the control signal is activated or deactivated by one of a mode register set and a fuse unit.
18. The semiconductor memory device of claim 15, wherein the data sense amplifier is one of a current type sense amplifier and a voltage type sense amplifier.
19-40. (canceled)
US12/952,328 2004-08-03 2010-11-23 Semiconductor memory device having local sense amplifier with on/off control Abandoned US20110069568A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2004-0061090 2004-08-03
KR1020040061090A KR100555568B1 (en) 2004-08-03 2004-08-03 Semiconductor memory device having local sense amplifier with on/off control

Publications (1)

Publication Number Publication Date
US20110069568A1 true US20110069568A1 (en) 2011-03-24

Family

ID=36166541

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/188,184 Expired - Fee Related US7855926B2 (en) 2004-08-03 2005-07-20 Semiconductor memory device having local sense amplifier with on/off control
US12/952,328 Abandoned US20110069568A1 (en) 2004-08-03 2010-11-23 Semiconductor memory device having local sense amplifier with on/off control

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/188,184 Expired - Fee Related US7855926B2 (en) 2004-08-03 2005-07-20 Semiconductor memory device having local sense amplifier with on/off control

Country Status (6)

Country Link
US (2) US7855926B2 (en)
JP (1) JP5294535B2 (en)
KR (1) KR100555568B1 (en)
CN (1) CN100583291C (en)
DE (1) DE102005035760A1 (en)
TW (2) TWI316718B (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140063979A1 (en) * 2012-08-28 2014-03-06 SK Hynix Inc. Semiconductor device and data output circuit therefor
US9087558B2 (en) 2013-02-19 2015-07-21 Samsung Electronics Co., Ltd. Sense amplifier circuit and semiconductor memory device
US9368229B2 (en) 2014-09-04 2016-06-14 SK Hynix Inc. Semiconductor integrated circuit device including fuse block
US9589604B1 (en) 2015-09-17 2017-03-07 International Business Machines Corporation Single ended bitline current sense amplifier for SRAM applications
TWI755211B (en) * 2020-09-30 2022-02-11 補丁科技股份有限公司 Dram with inter-section, page-data-copy scheme for low power and wide data access, and memory chip
TWI788042B (en) * 2020-11-03 2022-12-21 南韓商三星電子股份有限公司 Sense amplifier and semiconductor memory device
US11755685B2 (en) 2020-09-30 2023-09-12 Piecemakers Technology, Inc. Apparatus for data processing in conjunction with memory array access

Families Citing this family (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100555568B1 (en) * 2004-08-03 2006-03-03 삼성전자주식회사 Semiconductor memory device having local sense amplifier with on/off control
KR100621772B1 (en) * 2005-02-02 2006-09-14 삼성전자주식회사 Read out circuit in semiconductor memory device and disable control method thereof
KR100720644B1 (en) * 2005-11-17 2007-05-21 삼성전자주식회사 Memory device and method of operating the same
JP2007207344A (en) * 2006-02-01 2007-08-16 Micron Technology Inc Low-voltage data path and current sense amplifier
KR100671209B1 (en) * 2006-02-13 2007-01-19 창원대학교 산학협력단 A sensing circuit of flash memory using low power
KR100763247B1 (en) * 2006-05-25 2007-10-04 삼성전자주식회사 Semiconductor memory device having local sense amplifier
KR100763253B1 (en) * 2006-05-30 2007-10-04 삼성전자주식회사 Semiconductor memory device and method for precharge therefore
US7561462B2 (en) * 2006-11-16 2009-07-14 Taiwan Semiconductor Manufacturing Company, Ltd. Circuit and method for a high speed dynamic RAM
KR100791638B1 (en) * 2007-02-07 2008-01-04 고려대학교 산학협력단 Method for preparing carbon nanotube from liquid phase catalyst precursor employing rapid thermal chemical vapor deposition
KR100878313B1 (en) * 2007-06-11 2009-01-14 주식회사 하이닉스반도체 Data I/O Line Control Circuit And Semiconductor Integrated Circuit Including The Same.
KR100930384B1 (en) 2007-06-25 2009-12-08 주식회사 하이닉스반도체 Input / output line detection amplifier and semiconductor memory device using same
US7733711B2 (en) * 2008-09-08 2010-06-08 Freescale Semiconductor, Inc. Circuit and method for optimizing memory sense amplifier timing
KR101596283B1 (en) * 2008-12-19 2016-02-23 삼성전자 주식회사 Semiconductor memory device having improved precharge scheme for local I/O lines
JP2010170641A (en) * 2009-01-26 2010-08-05 Fujitsu Ltd Semiconductor memory circuit device and read control method
KR101622922B1 (en) * 2009-03-06 2016-05-20 삼성전자 주식회사 Semiconductor memory device having improved precharge scheme for local I/O lines
KR20100102817A (en) * 2009-03-12 2010-09-27 삼성전자주식회사 Control signal driving circuit in semiconductor device
KR101069670B1 (en) * 2009-03-12 2011-10-04 주식회사 하이닉스반도체 Semiconductor memory arraratus
KR20110004084A (en) * 2009-07-07 2011-01-13 삼성전자주식회사 Semiconductor device
KR20110054773A (en) 2009-11-18 2011-05-25 삼성전자주식회사 Semiconductor memory device for improving bit line disturbance
KR101143471B1 (en) * 2010-07-02 2012-05-11 에스케이하이닉스 주식회사 Sense amplifier and semiconductor apparatus including the same
KR20130043475A (en) * 2011-10-20 2013-04-30 에스케이하이닉스 주식회사 Data transmission circuit of semiconductor memory apparatus
CN102768852B (en) * 2012-08-01 2015-03-18 北京大学 Sensitive amplifier
US9263122B2 (en) * 2013-10-21 2016-02-16 Taiwan Semiconductor Manufacturing Company Ltd. Data-controlled auxiliary branches for SRAM cell
KR20150089539A (en) * 2014-01-28 2015-08-05 에스케이하이닉스 주식회사 Precharge circuit and semiconductor memory apparatus using the same
CN107221352B (en) * 2017-05-17 2023-09-12 西安紫光国芯半导体有限公司 Method for optimizing tRCD parameters
US11092646B1 (en) * 2020-02-18 2021-08-17 Qualcomm Incorporated Determining a voltage and/or frequency for a performance mode
US20230230633A1 (en) * 2022-01-14 2023-07-20 Changxin Memory Technologies, Inc. Sense amplifying circuit and method, and semiconductor memory
CN117542389A (en) * 2024-01-10 2024-02-09 长鑫存储技术(西安)有限公司 Semiconductor memory

Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4586166A (en) * 1983-08-31 1986-04-29 Texas Instruments Incorporated SRAM with improved sensing circuit
US5412607A (en) * 1993-05-28 1995-05-02 Oki Electric Industry Co., Ltd. Semiconductor memory device
US5856949A (en) * 1997-03-07 1999-01-05 Advanced Micro Devices, Inc. Current sense amplifier for RAMs
US6111796A (en) * 1999-03-01 2000-08-29 Motorola, Inc. Programmable delay control for sense amplifiers in a memory
US6285612B1 (en) * 2000-06-26 2001-09-04 International Business Machines Corporation Reduced bit line equalization level sensing scheme
US6611446B2 (en) * 1999-09-17 2003-08-26 Kabushiki Kaisha Toshiba Semiconductor memory with multistage local sense amplifier
US20040037140A1 (en) * 2002-08-21 2004-02-26 Kyung-Woo Kang Sense amplifier drive circuits responsive to predecoded column addresses and methods for operating the same
US20040052140A1 (en) * 2002-09-17 2004-03-18 Moo-Sung Chae Integrated circuit memory devices including active load circuits and related methods
US20040085841A1 (en) * 2002-11-01 2004-05-06 Kyu-Nam Lim Semiconductor memory device having hierarchical structure of data input/output line and precharge method thereof
US6816416B2 (en) * 2002-02-22 2004-11-09 Samsung Electronics Co., Ltd. Memory device having reduced layout area
US6859409B2 (en) * 2003-03-15 2005-02-22 Samsung Electronics Co., Ltd. Semiconductor memory having sense amplifier architecture
US6868034B2 (en) * 2002-11-19 2005-03-15 Samsung Electronics Co., Ltd. Circuits and methods for changing page length in a semiconductor memory device
US6930941B2 (en) * 2003-01-08 2005-08-16 Renesas Technology Corp. Semiconductor memory device having potential amplitude of global bit line pair restricted to partial swing
US6985398B2 (en) * 2003-09-26 2006-01-10 Infineon Technologies Ag Memory device having multiple array structure for increased bandwidth
US6985394B2 (en) * 2002-12-05 2006-01-10 Samsung Electronics Co., Ltd Integrated circuit devices including input/output line pairs and precharge circuits and related memory devices
US7002858B2 (en) * 2003-07-24 2006-02-21 Samsung Electronics Co., Ltd. Semiconductor memory device which selectively controls a local input/output line sense amplifier
US7855926B2 (en) * 2004-08-03 2010-12-21 Samsung Electronics Co., Ltd. Semiconductor memory device having local sense amplifier with on/off control

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2509004B2 (en) * 1991-03-04 1996-06-19 株式会社東芝 Semiconductor memory device
KR940007639B1 (en) * 1991-07-23 1994-08-22 삼성전자 주식회사 Data transmitting circuit having divided input/output line
JPH05189976A (en) * 1991-09-03 1993-07-30 Seiko Epson Corp Semiconductor device and electronic equipment
JP2956382B2 (en) * 1992-10-02 1999-10-04 日本電気株式会社 Semiconductor memory circuit
KR200184782Y1 (en) 1997-08-30 2000-06-01 김동철 Fluorescent lighting circuit
JP4299406B2 (en) * 1999-08-19 2009-07-22 エルピーダメモリ株式会社 Semiconductor memory device
KR100328843B1 (en) 2000-02-29 2002-03-20 박종섭 Control apparatus for sense amplifier
US6754119B2 (en) * 2001-07-26 2004-06-22 Samsung Electronics Co., Ltd. Sense amplifier for memory device
JP4328495B2 (en) * 2002-05-23 2009-09-09 エルピーダメモリ株式会社 Semiconductor memory device
JP4397166B2 (en) * 2003-01-28 2010-01-13 株式会社ルネサステクノロジ Semiconductor memory device

Patent Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4586166A (en) * 1983-08-31 1986-04-29 Texas Instruments Incorporated SRAM with improved sensing circuit
US5412607A (en) * 1993-05-28 1995-05-02 Oki Electric Industry Co., Ltd. Semiconductor memory device
US5856949A (en) * 1997-03-07 1999-01-05 Advanced Micro Devices, Inc. Current sense amplifier for RAMs
US6111796A (en) * 1999-03-01 2000-08-29 Motorola, Inc. Programmable delay control for sense amplifiers in a memory
US6611446B2 (en) * 1999-09-17 2003-08-26 Kabushiki Kaisha Toshiba Semiconductor memory with multistage local sense amplifier
US6285612B1 (en) * 2000-06-26 2001-09-04 International Business Machines Corporation Reduced bit line equalization level sensing scheme
US6816416B2 (en) * 2002-02-22 2004-11-09 Samsung Electronics Co., Ltd. Memory device having reduced layout area
US20040037140A1 (en) * 2002-08-21 2004-02-26 Kyung-Woo Kang Sense amplifier drive circuits responsive to predecoded column addresses and methods for operating the same
US20040052140A1 (en) * 2002-09-17 2004-03-18 Moo-Sung Chae Integrated circuit memory devices including active load circuits and related methods
US20040085841A1 (en) * 2002-11-01 2004-05-06 Kyu-Nam Lim Semiconductor memory device having hierarchical structure of data input/output line and precharge method thereof
US6930939B2 (en) * 2002-11-01 2005-08-16 Samsung Electronics Co., Ltd. Semiconductor memory device having hierarchical structure of data input/output line and precharge method thereof
US6868034B2 (en) * 2002-11-19 2005-03-15 Samsung Electronics Co., Ltd. Circuits and methods for changing page length in a semiconductor memory device
US6985394B2 (en) * 2002-12-05 2006-01-10 Samsung Electronics Co., Ltd Integrated circuit devices including input/output line pairs and precharge circuits and related memory devices
US6930941B2 (en) * 2003-01-08 2005-08-16 Renesas Technology Corp. Semiconductor memory device having potential amplitude of global bit line pair restricted to partial swing
US6859409B2 (en) * 2003-03-15 2005-02-22 Samsung Electronics Co., Ltd. Semiconductor memory having sense amplifier architecture
US7002858B2 (en) * 2003-07-24 2006-02-21 Samsung Electronics Co., Ltd. Semiconductor memory device which selectively controls a local input/output line sense amplifier
US6985398B2 (en) * 2003-09-26 2006-01-10 Infineon Technologies Ag Memory device having multiple array structure for increased bandwidth
US7855926B2 (en) * 2004-08-03 2010-12-21 Samsung Electronics Co., Ltd. Semiconductor memory device having local sense amplifier with on/off control

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140063979A1 (en) * 2012-08-28 2014-03-06 SK Hynix Inc. Semiconductor device and data output circuit therefor
US8908447B2 (en) * 2012-08-28 2014-12-09 SK Hynix Inc. Semiconductor device and data output circuit therefor
US9087558B2 (en) 2013-02-19 2015-07-21 Samsung Electronics Co., Ltd. Sense amplifier circuit and semiconductor memory device
US9368229B2 (en) 2014-09-04 2016-06-14 SK Hynix Inc. Semiconductor integrated circuit device including fuse block
GB2558829A (en) * 2015-09-17 2018-07-18 Ibm Single ended bitline current sense amplifier for SRAM applications
WO2017046671A1 (en) * 2015-09-17 2017-03-23 International Business Machines Corporation Single ended bitline current sense amplifier for sram applications
US9589604B1 (en) 2015-09-17 2017-03-07 International Business Machines Corporation Single ended bitline current sense amplifier for SRAM applications
GB2558829B (en) * 2015-09-17 2019-03-06 Ibm Single ended bitline current sense amplifier for SRAM applications
TWI755211B (en) * 2020-09-30 2022-02-11 補丁科技股份有限公司 Dram with inter-section, page-data-copy scheme for low power and wide data access, and memory chip
US11250904B1 (en) 2020-09-30 2022-02-15 Piecemakers Technology, Inc. DRAM with inter-section, page-data-copy scheme for low power and wide data access
TWI792833B (en) * 2020-09-30 2023-02-11 補丁科技股份有限公司 Apparatus for page-data accessing in memory chip
US11721390B2 (en) 2020-09-30 2023-08-08 Piecemakers Technology, Inc. DRAM with inter-section, page-data-copy scheme for low power and wide data access
US11755685B2 (en) 2020-09-30 2023-09-12 Piecemakers Technology, Inc. Apparatus for data processing in conjunction with memory array access
TWI788042B (en) * 2020-11-03 2022-12-21 南韓商三星電子股份有限公司 Sense amplifier and semiconductor memory device

Also Published As

Publication number Publication date
CN100583291C (en) 2010-01-20
TW200943310A (en) 2009-10-16
TW200620313A (en) 2006-06-16
TWI316717B (en) 2009-11-01
KR100555568B1 (en) 2006-03-03
US20060028888A1 (en) 2006-02-09
KR20060012408A (en) 2006-02-08
JP2006048917A (en) 2006-02-16
CN1747066A (en) 2006-03-15
DE102005035760A1 (en) 2006-03-30
TWI316718B (en) 2009-11-01
US7855926B2 (en) 2010-12-21
JP5294535B2 (en) 2013-09-18

Similar Documents

Publication Publication Date Title
US7855926B2 (en) Semiconductor memory device having local sense amplifier with on/off control
US6226215B1 (en) Semiconductor memory device having reduced data access time and improve speed
KR100482405B1 (en) Semiconductor memory device having hierachical data input/output line and method for precharging therefor
US7619935B2 (en) Memory device with separate read and write gate voltage controls
US8213248B2 (en) Semiconductor memory device having improved local input/output line precharge scheme
US9627033B2 (en) Sense amplifier and semiconductor device for securing operation margin of sense amplifier
US7599238B2 (en) Semiconductor memory device and driving method thereof
JP2000163956A (en) Semiconductor storage device
US7248517B2 (en) Semiconductor memory device having local data line pair with delayed precharge voltage application point
US6980476B2 (en) Memory device with test mode for controlling of bitline sensing margin time
US6542426B2 (en) Cell data protection circuit in semiconductor memory device and method of driving refresh mode
US6320806B1 (en) Input/output line precharge circuit and semiconductor memory device adopting the same
US6795372B2 (en) Bit line sense amplifier driving control circuits and methods for synchronous drams that selectively supply and suspend supply of operating voltages
KR100297708B1 (en) Semiconductor memory device having clock synchronous precharge data I/O and precharge method using the same
US6275430B1 (en) Semiconductor memory device having global bit line precharge circuits
US5703829A (en) Synchronous type semiconductor memory device which can be adapted to high frequency system clock signal
US6243312B1 (en) Semiconductor memory device
KR100892727B1 (en) Semiconductor memory device and bitline sense amplifying method of the same
US7263026B2 (en) Semiconductor memory device and method for controlling the same
US20030058696A1 (en) Semiconductor memory device having reduced chip select output time
US6643201B2 (en) Memory device having read charge control, write charge control and floating or precharge circuits
US7961537B2 (en) Semiconductor integrated circuit
US7940589B2 (en) Bit line sense amplifier of semiconductor memory device and control method thereof
US20070070785A1 (en) Semiconductor memory device
KR0164394B1 (en) Data pass control circuit for semiconductor memory device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION