US20110108965A1 - Semiconductor device package - Google Patents

Semiconductor device package Download PDF

Info

Publication number
US20110108965A1
US20110108965A1 US12/617,477 US61747709A US2011108965A1 US 20110108965 A1 US20110108965 A1 US 20110108965A1 US 61747709 A US61747709 A US 61747709A US 2011108965 A1 US2011108965 A1 US 2011108965A1
Authority
US
United States
Prior art keywords
lead
lead frame
frame array
openings
semiconductor devices
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US12/617,477
Other versions
US8501539B2 (en
Inventor
Kevin J. Hess
Michael B. McShane
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shenzhen Xinguodu Tech Co Ltd
NXP BV
NXP USA Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US12/617,477 priority Critical patent/US8501539B2/en
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HESS, KEVIN J., MCSHANE, MICHAEL B.
Assigned to CITIBANK, N.A. reassignment CITIBANK, N.A. SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Publication of US20110108965A1 publication Critical patent/US20110108965A1/en
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Publication of US8501539B2 publication Critical patent/US8501539B2/en
Application granted granted Critical
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. SUPPLEMENT TO THE SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP USA, INC. reassignment NXP USA, INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to NXP USA, INC. reassignment NXP USA, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE PREVIOUSLY RECORDED AT REEL: 040632 FRAME: 0001. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME. Assignors: FREESCALE SEMICONDUCTOR INC.
Assigned to SHENZHEN XINGUODU TECHNOLOGY CO., LTD. reassignment SHENZHEN XINGUODU TECHNOLOGY CO., LTD. CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS.. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to NXP B.V. reassignment NXP B.V. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/561Batch processing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4842Mechanical treatment, e.g. punching, cutting, deforming, cold welding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • H01L23/49548Cross section geometry
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49579Lead-frames or other flat leads characterised by the materials of the lead frames or layers thereon
    • H01L23/49582Metallic layers on lead frames
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • H01L2224/854Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/85401Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/85411Tin (Sn) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • H01L2224/854Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/85438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/85444Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • H01L2224/854Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/85463Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/85464Palladium (Pd) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01028Nickel [Ni]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01046Palladium [Pd]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01083Bismuth [Bi]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • This invention relates in general to semiconductor device packages and more specifically to improvements in leads of semiconductor device packages.
  • Semiconductor device packages utilize leads for externally providing and receiving signals and power.
  • One type of semiconductor device package is a flat no lead package where the leads are exposed at the bottom major side and a side of the package. With some flat no lead packages, the encapsulant and leads are cut during singulation of the packages. However, cutting the leads during the singulation exposes unplated metal surfaces of the leads that may oxidize between manufacture and attachment to a system board. Such oxidation may inhibit soldering.
  • FIGS. 1-6 set forth views of various stages in the manufacture and installation of a semiconductor device package according to one embodiment of the present invention.
  • FIGS. 7-8 set forth views of various stages in the manufacture of a semiconductor device package according to another embodiment of the present invention.
  • FIG. 9 sets forth a view of a stage in the manufacture of a semiconductor device package according to another embodiment of the present invention.
  • FIGS. 10 and 11 set forth views of various stages in the manufacture of a semiconductor device package according to another embodiment of the present invention.
  • FIG. 12 is a flow diagram setting forth various stages in the manufacture and installation of a semiconductor device package according to one embodiment of the present invention.
  • FIG. 13 sets forth a cutaway side view of a stage in the manufacture of a semiconductor device package according to another embodiment of the present invention.
  • FIG. 14 shows a top view of a lead portion according to another embodiment of the present invention.
  • a semiconductor device package is manufactured to include a leads with through hole openings and solder wettable material in the openings.
  • the leads can be singulated along lines that intersect the openings. Singulation exposes the solder wettable material in the openings.
  • FIG. 1 is a top view of a lead frame array 101 for four flat no lead packages.
  • Lead frame array 101 is formed from a sheet of metal (e.g. copper, copper alloy, or other conductive lead frame material).
  • lead frame array 101 has a thickness in the range of 125 to 200 microns, but may have other thicknesses in other embodiments.
  • openings in lead frame array 101 are formed to define various structures of the lead frame array such as flag areas 103 , 105 , 107 , and 109 , tie bars ( 126 ), lead supports ( 125 ), interior lead portions ( 127 ), and edge lead portions ( 133 ).
  • the openings are formed by stamping or etching. In some embodiments, some openings may be formed by stamping and others may be formed by etching.
  • the tie bars ( 126 ) connect the flag areas to the edge portions 131 of the lead frame array 101 .
  • Lead supports ( 125 ) connect the lead portions to edge portions 131 of lead frame array 101 .
  • each package subsequently formed has three leads per side.
  • each package may include a different number of leads per side.
  • some sides of a package would not have leads.
  • some packages may include multiple flags or multiple semiconductor devices may be attached to a flag such that a package includes multiple semiconductor devices.
  • some packages may support an attached semiconductor device on the end portions or middle portions of leads extending from the edge areas.
  • Interior lead portions include portions that will be the leads for two packages when separated.
  • portion 127 includes one portion that will be a lead for a package of flag area 103 and another portion that will be a lead for a package of flag area 107 .
  • the lead frame array will be singulated along cut lines whose centers are shown by dashed lines 111 , 113 , 115 , 117 , 119 , and 121 .
  • singulation is performed by a saw or laser having a kerf width 123 .
  • the kerf width is in the range of 100 to 300 microns, but may have other widths in other embodiments.
  • the kerf width 123 has a greater width than lead support 125 connecting the interior lead portions ( 127 ) to the edge portion 131 of lead frame array 101 , and the through hole openings ( 129 , 134 ) have a greater width than kerf width 123 .
  • Edge portion 131 is not included in the package areas.
  • the lead portions e.g. 127 and 133
  • the lead portions include through hole openings (e.g. 129 and 134 , respectively).
  • the through hole openings extend from the topside of lead frame array 101 to the backside of lead frame array 101 .
  • These through hole openings will be subsequently filled (or at least partially filled) with a solder wettable material before encapsulation.
  • FIG. 2 shows a side cross-section view of interior lead portion 127 after lead frame array 101 has been plated and the through hole openings (e.g. 129 and 134 ) of the edge lead portions and the interior lead portions of lead frame array 101 have been filled with a solder wettable material.
  • Lead frame array 101 is plated with a plating material such as e.g. nickel palladium gold, tin, palladium, solder, other plating materials, or combinations thereof.
  • plating 201 has a thickness of 2 to 8 microns but may have other thicknesses in other embodiments.
  • Plating can be performed either by electrolytic plating, electroless plating, or other plating processes. In the embodiment shown in FIG.
  • both major sides (top and bottom relative to the view shown in FIG. 2 ) and the interior walls of the through hole openings are plated.
  • a lead frame may be plated by only one side of the lead frame array or other portion of the lead frame array being plated. See the embodiments of FIGS. 8 and 11 .
  • solder wettable material such as e.g. tin, bismuth, indium, gold, silver, solder, another solder wettable material, or combinations thereof.
  • solder includes an alloy of tin and lead but may include other solder materials in other embodiments.
  • the openings may be filled with a solder wettable material in a number of ways.
  • a ball of a solder wettable material which is slightly larger than the diameter of the through hole opening is placed on the opening on one side of the lead frame array. The ball is then melted or reflowed to fill the opening.
  • a solder wettable material wire is inserted into an opening and the wire is cut at the surface of the lead frame array followed by a reflow of the solder wettable material.
  • the lead frame array would be masked such that only the through hole openings of the lead frame array are exposed, wherein the solder wettable material is formed in the openings of the mask.
  • the through hole openings of the lead frame array would be filled with solder wettable material by a jetting process.
  • a lead frame array would be plated with a solder wettable material until the openings become blocked.
  • a mask would be formed over the lead frame array with openings in the mask corresponding to desired locations of the through hole openings of the lead frame array.
  • the through hole openings would be formed by etching the lead frame array material.
  • the openings would then be plated with a plating material and afterwards filled with a solder wettable material prior to removal of the mask.
  • the kerf width 123 is less than the diameter of through hole opening 129 .
  • FIG. 3 is a partial cross-section view of lead frame array 101 after semiconductor chips 301 and 303 have been attached to flag areas 103 and 107 , respectively, and the pads (e.g. 325 , 327 ) of the chips are wire bonded to the lead portions ( 127 ) of the lead frame array by wires 305 and 307 , respectively.
  • FIG. 3 also shows a partial view after the lead frame array, semiconductor chips, and wire bonds are encapsulated with an encapsulant 311 .
  • Chips 301 and 303 can be attached to the lead frame array with either a conductive or non-conductive material. In one embodiment, chips 301 and 303 are formed from processed wafers of semiconductor material.
  • pads 325 and 327 of the chips are wire bonded to portions of lead portion 127 e.g. by thermal sonic wire bonding, stitch bonding, or other types of wire bonding.
  • the pads of chips 301 and 303 may be electrically coupled to the lead portions by other structures or methods.
  • chips 301 and 303 may have a flip chip configuration where the bond pads contact the lead portions of a lead frame array.
  • encapsulant 311 is a molding compound (e.g. a plastic or epoxy resin) or other type of encapsulant that is flowed over a lead frame array and subsequently cured.
  • the encapsulant may be applied by other methods in other embodiments.
  • portions of package 315 and package 317 are shown.
  • the plated bottom side 322 of lead frame array 101 including the plated bottom side of the flag areas is exposed from the encapsulant.
  • the encapsulant continuously covers all of the semiconductors chips.
  • the chips may be encapsulated by a discontinuous encapsulant.
  • Encapsulated by a discontinuous encapsulant means that the encapsulating material is not continuous across the lead frame array but instead is formed at separate locations e.g. by a mold or form that isolates the encapsulant to the different package locations of a lead frame array.
  • FIG. 13 is a partial cross-section view of two packages 1303 and 1305 formed from a lead frame array prior to singulation. Each package is attached to lead frame portion 1311 .
  • Lead frame portion 1311 has through hole openings 1312 and 1314 in the lead frame array. Cut lines 1317 and 1318 bisect openings 1312 and 1314 , respectively.
  • the lead frame array is singulated by a punch tool 1320 that cuts the lead frame portion 1311 and solder wettable material that fills the through hole openings 1312 and 1314 along the cut lines 1317 and 1318 .
  • the lead frame array is encapsulated by a discontinuous encapsulant in that encapsulant 1313 and 1315 are formed separated such as e.g. by individual mold cavities.
  • the leads may be shaped and formed after singulation.
  • solder wettable material 203 blocks opening 129 such that the encapsulant does not fully fill the opening. If material 203 did not block opening 129 , then encapsulant may flow into the bottom of opening 129 . Such encapsulant would make subsequent soldering more difficult.
  • solder wettable material to block an opening instead of another type of blocking material, there does not have to be additional step of removing the other type of blocking material from the openings of the lead frame prior to soldering the package to a system board.
  • the resultant encapsulated structure is singulated along the cut lines including line 113 to separate the packages from each other.
  • the material in kerf width 123 is removed as part of the singulation.
  • FIG. 4 is a partial cross-section view of package 315 after the encapsulated structure has been singulated.
  • Package 315 includes a side 402 that was formed by cutting along line 113 .
  • Side 402 includes a side 403 of encapsulant 311 that is flush with a side 405 of solder wettable material 203 .
  • top side 409 and bottom side 411 are major sides of package 315 .
  • FIG. 5 is a side view of package 315 after singulation with side 402 facing outward.
  • Side 403 of encapsulant 311 is flush with a side 405 of solder wettable material 203 , as well as a side of lead portion 127 (and a portion of the plating 201 ).
  • the exposed portion of lead portion 127 is a surface that is readily oxidized and therefore may not be solder wettable if sufficient oxidation has occurred.
  • opening 129 is filled with a solder wettable material, the portion of lead portion 127 that forms the interior wall of opening 129 is not exposed during singulation and is not oxidized (due to the solder wettable material). Hence, it will allow for the formation of a solder joint with higher strength, increased reliability, and a longer operational life.
  • FIG. 6 shows a partial cross-section view of package 315 after it has been attached to a system board 603 .
  • Lead portion 127 is electrically coupled to trace 605 of system board 603 by solder 601 .
  • solder 601 is of the same solder material as portion 203 , but may be of a different material in other embodiments.
  • the solder is screen printed on the traces ( 605 ) of system board 603 .
  • Package 315 is placed on system board 603 and locally heated where the solder reflows on wettable surfaces such as the plated portions of lead portion 127 and hole 129 .
  • a solder mask 607 is used to control the spreading of solder during reflow.
  • lead portion 127 includes wettable surfaces on the side of the lead where opening 129 was formed, a better solder connection between the lead and trace 605 can be made in that solder attaches to both the bottom and sides of the lead. Also, because a through hole opening extends from one side of a lead portion to an opposite side, the solder wettable surface has a larger total area than if the opening would not extend all of the way through the lead portion.
  • the plating is performed before the through hole openings are filled with a solder wettable material. However in other embodiments, plating may be performed at different times in the process.
  • FIGS. 7 and 8 illustrate an embodiment where the plating is applied after encapsulation.
  • FIG. 7 shows a cross-section view of another embodiment of lead portion 127 of lead frame array 101 where the solder wettable material 701 is deposited in opening 129 before the plating of the lead frame array.
  • semiconductor devices are attached to lead frame array 101 .
  • the bond pads of the semiconductor devices are electrically coupled to the lead portions (e.g. by wire bonding).
  • the lead frame array structure (with the wire bonded devices) is encapsulated. After encapsulation, the exposed portions of lead frame array are plated followed by singulation.
  • FIG. 7 shows a cross-section view of another embodiment of lead portion 127 of lead frame array 101 where the solder wettable material 701 is deposited in opening 129 before the plating of the lead frame array.
  • semiconductor devices are attached to lead frame array 101 .
  • the bond pads of the semiconductor devices are electrically coupled to the lead portions (e.g. by wire bonding).
  • the lead frame array structure
  • solder wettable material 701 protects the interior wall 807 that defines opening 129 in lead portion 127 from oxidizing. Plating after the encapsulation results in plating 801 providing additional spacing between the package 800 and the system board when the package is attached.
  • solder wettable material 701 is the same material as the solder used to attach the package 800 to the system board. During solder reflow, the solder wettable material and the solder on the system board trace flow together. The end portion of the plating 801 is then embedded in the reflowed solder and provides for additional mechanical support of the lead after soldering.
  • FIG. 9 shows a cross-section view of a lead frame portion illustrating another embodiment.
  • the through hole openings ( 129 ) are filled with a solder wettable material 901 and then the lead frame array is plated with a plating material 903 .
  • the plating is also formed over the solder wettable material.
  • the chips are attach and electrically coupled to the lead frame array (e.g. by wire bonding) followed by encapsulation.
  • the solder wettable material 901 protects the lead portion interior walls of opening 129 from oxidation prior to soldering on a system board.
  • FIG. 10 is a cross-section view of another embodiment of a lead portion according to the present invention.
  • opening 129 includes two parts, opening part 1003 and opening part 1005 .
  • Each part is formed by etching the lead frame array from a particular major side.
  • Part 1003 is formed by etching the lead frame array from the top
  • part 1005 is formed by etching the lead frame array from the bottom (relative to the view shown in FIG. 10 ).
  • bottom part 1005 is bigger than top part 1003 in that it was etched for a longer period of time.
  • the lead frame array is made of copper and is etched with an etchant of aqueous ferric chloride. Other etchants may be used, such as aqueous hydrogen peroxide mixed with hydrochloric acid.
  • FIG. 11 shows a cross-section view of lead portion 127 (of the embodiment of FIG. 10 ) wherein top part 1003 of opening 129 is filled with a solder wettable material 1101 .
  • opening 129 is only partially filled but material 1101 blocks the opening.
  • the encapsulant material is prevented from flowing into the bottom part 1005 of opening 129 .
  • the surface tension of the solder wettable material holds the solder wettable material at the top portion during filling.
  • the bottom side of lead frame array 101 is plated with a plating material 1103 .
  • the lead frame array may be plated on both sides or plated on only portions of the lead frame array.
  • FIG. 12 sets forth a flow diagram for the manufacture and installation of a semiconductor device package according to one embodiment of the present invention.
  • a sheet of lead frame material is patterned (e.g. by etching and/or stamping) to form a lead frame array ( 101 ). See FIG. 1 .
  • the patterning forms through hole openings (e.g. 129 ) in the lead portions ( 127 ) of the array.
  • the lead frame array is plated by a plating material ( 201 ), and in operation 1205 , the though hole openings ( 129 , 134 ) are filled with a solder wettable material 203 . See FIG. 2 .
  • the semiconductor devices e.g. 301
  • the bond pads of the semiconductor devices are wire bonded to the lead frame array.
  • the lead frame array and semiconductor devices are encapsulated to form unsingulated packages. See FIG. 3 .
  • the encapsulated lead frame is singulated to separate the packages. See FIG. 4 .
  • the packages are sent to system manufacturers. In some embodiments, the packages may be shipped to different countries. Still in other embodiments, the packages may sit in inventory for weeks or months. Because, the interior walls of the holes of the leads are adjacent to a solder wettable material (e.g. 203 ), those lead surfaces do not oxidize and remain solder wettable even in non environmentally controlled warehouse conditions. Furthermore, because wettable material fills the holes and is flush with the cut surface of the lead (see FIG. 5 showing how side 405 is flush with the exposed side of lead portion ( 127 ), dirt, debris, or other contaminants do not accumulate in the portion of the through hole opening 129 of the singulated lead portion 127 . Referring to FIG.
  • a notch or recess in lead portion 127 may accumulate dirt or debris during storage or shipment. Such accumulation may present problems during soldering or require additional cleaning steps.
  • the package is attached to a system board (e.g. 603 ).
  • a system board e.g. 603
  • solder wettable material ( 203 ) located in the openings of each lead reflow with the solder paste deposited on the system board to provide a solder joint that electrically couples the lead to that system board pad ( 605 ). See FIG. 6 .
  • the solder joint is inspected to ensure reliability.
  • the inspection is performed by an automated optical inspection system that utilizes x-rays to determine if there is an open solder joint. Because lead portions 127 include openings whose vertical sidewalls are protected from oxidation, the solder joint is also formed on those vertical sidewalls. A solder joint forming on a vertical side wall can be inspected by an x-ray machine from the top down. If the solder joint was only formed on the bottom of a lead, then the joint could not be inspected from the top with an automated optical inspection system.
  • solder joint on the side as well as the bottom of a lead provides for a more reliable joint in that the joint forms on two surfaces perpendicular to each other instead of one.
  • the soldered vertical surface and increased wetted area the two-sided solder joint improve resistance to lateral forces after board attach.
  • the plating operation 1203 and through hole opening fill operation 1205 may be performed at different times in the process. For example, plating can be performed after operation 1205 or after operation 1211 . In addition, only one side of a lead frame array may be plated.
  • FIG. 14 is a top view of a lead portion 1401 .
  • Lead portion 1401 includes through hole openings 1402 and 1404 that extend from the top of lead portion 1401 to the bottom side of lead portion 1401 (the side facing away in FIG. 14 ).
  • solder wettable material 1403 and 1405 Located in through hole openings 1402 and 1404 are solder wettable material 1403 and 1405 respectively.
  • FIG. 14 also shows cutline 1407 in which lead portion 1401 will be subsequently separated.
  • the through hole openings in the embodiments of FIGS. 1-13 are shown with a circular shape. However, the through hole openings in other embodiments may have other shapes e.g. such as oblong, oval, square, or rectangular.
  • a method for forming a semiconductor device package includes providing a lead frame array having a plurality of leads.
  • Each of the plurality of leads includes an opening extending through the lead from a first surface of the lead to a second surface of the lead, opposite the first surface, and wherein each of the openings is at least partially filled with a solder wettable material.
  • the method includes attaching a plurality of semiconductor devices to the lead frame array, encapsulating the plurality of semiconductor devices and at least a portion of the lead frame array, and after the encapsulating, separating the plurality of semiconductor devices along separation lines which intersect the openings.
  • a method for forming a semiconductor device package includes providing a lead frame array having a plurality of leads.
  • Each of the plurality of leads includes an opening extending through the lead from a first surface of the lead to a second surface of the lead, opposite the first surface.
  • the method includes at least partially filling each of the openings with a solder wettable material.
  • the at least partially filling each of the openings blocks each of the openings with the solder wettable material.
  • the method also includes attaching a plurality of semiconductor devices to the lead frame array. Each semiconductor device is attached to a corresponding die flag of the lead frame array.
  • the method further includes plating the lead frame array, encapsulating the plurality of semiconductor devices, and after the encapsulating, separating the plurality of semiconductor devices along separation lines which intersect the openings.
  • a semiconductor device package in another embodiments, includes a semiconductor die, a lead electrically coupled to the semiconductor die, and an encapsulant over the semiconductor die and the lead.
  • the lead has a first surface exposed on a major surface of the encapsulant and a second surface exposed on a side surface of the encapsulant.
  • the second surface is flush with at least a portion of the side surface.
  • the at least a portion of the side surface is perpendicular to the major surface.
  • the lead comprises an opening that opens towards the second surface of the lead and the opening includes solder. Therein the solder has a surface flush with the second surface of the lead.

Abstract

A method for forming a semiconductor device package includes providing a lead frame array having a plurality of leads. Each of the plurality of leads includes an opening extending through the lead from a first surface of the lead to a second surface of the lead, opposite the first surface, and each of the openings is at least partially filled with a solder wettable material. A plurality of semiconductor devices are attached to the lead frame array. The plurality of semiconductor devices are encapsulated, and, after encapsulating, the plurality of semiconductor devices are separated along separation lines which intersect the openings

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • This invention relates in general to semiconductor device packages and more specifically to improvements in leads of semiconductor device packages.
  • 2. Description of the Related Art
  • Semiconductor device packages utilize leads for externally providing and receiving signals and power. One type of semiconductor device package is a flat no lead package where the leads are exposed at the bottom major side and a side of the package. With some flat no lead packages, the encapsulant and leads are cut during singulation of the packages. However, cutting the leads during the singulation exposes unplated metal surfaces of the leads that may oxidize between manufacture and attachment to a system board. Such oxidation may inhibit soldering.
  • What is needed is improved leads for a semiconductor device package.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention may be better understood, and its numerous objects, features, and advantages made apparent to those skilled in the art by referencing the accompanying drawings.
  • FIGS. 1-6 set forth views of various stages in the manufacture and installation of a semiconductor device package according to one embodiment of the present invention.
  • FIGS. 7-8 set forth views of various stages in the manufacture of a semiconductor device package according to another embodiment of the present invention.
  • FIG. 9 sets forth a view of a stage in the manufacture of a semiconductor device package according to another embodiment of the present invention.
  • FIGS. 10 and 11 set forth views of various stages in the manufacture of a semiconductor device package according to another embodiment of the present invention.
  • FIG. 12 is a flow diagram setting forth various stages in the manufacture and installation of a semiconductor device package according to one embodiment of the present invention.
  • FIG. 13 sets forth a cutaway side view of a stage in the manufacture of a semiconductor device package according to another embodiment of the present invention.
  • FIG. 14 shows a top view of a lead portion according to another embodiment of the present invention.
  • The use of the same reference symbols in different drawings indicates identical items unless otherwise noted. The Figures are not necessarily drawn to scale.
  • DETAILED DESCRIPTION
  • The following sets forth a detailed description of a mode for carrying out the invention. The description is intended to be illustrative of the invention and should not be taken to be limiting.
  • As set forth herein, a semiconductor device package is manufactured to include a leads with through hole openings and solder wettable material in the openings. The leads can be singulated along lines that intersect the openings. Singulation exposes the solder wettable material in the openings.
  • FIG. 1 is a top view of a lead frame array 101 for four flat no lead packages. Lead frame array 101 is formed from a sheet of metal (e.g. copper, copper alloy, or other conductive lead frame material). In one embodiment, lead frame array 101 has a thickness in the range of 125 to 200 microns, but may have other thicknesses in other embodiments. In one embodiment, openings in lead frame array 101 are formed to define various structures of the lead frame array such as flag areas 103, 105, 107, and 109, tie bars (126), lead supports (125), interior lead portions (127), and edge lead portions (133). In some embodiments, the openings are formed by stamping or etching. In some embodiments, some openings may be formed by stamping and others may be formed by etching.
  • Semiconductor chips (which include integrated circuits or other types of semiconductor devices) will be subsequently attached to the flag areas (103, 105, 107, and 109). The tie bars (126) connect the flag areas to the edge portions 131 of the lead frame array 101. Lead supports (125) connect the lead portions to edge portions 131 of lead frame array 101.
  • In the embodiment shown, four semiconductor device packages will be formed from lead frame array 101. However, a different number of packages may be formed from a lead frame array in different embodiments. In the embodiment shown, each package subsequently formed has three leads per side. However, in other embodiments, each package may include a different number of leads per side. Also, in some embodiments, some sides of a package would not have leads. Also in other embodiments, some packages may include multiple flags or multiple semiconductor devices may be attached to a flag such that a package includes multiple semiconductor devices. Still in other embodiments, some packages may support an attached semiconductor device on the end portions or middle portions of leads extending from the edge areas.
  • Interior lead portions (e.g. 127) include portions that will be the leads for two packages when separated. For example portion 127 includes one portion that will be a lead for a package of flag area 103 and another portion that will be a lead for a package of flag area 107.
  • After encapsulation, the lead frame array will be singulated along cut lines whose centers are shown by dashed lines 111, 113, 115, 117, 119, and 121. In one embodiment, singulation is performed by a saw or laser having a kerf width 123. In one embodiment, the kerf width is in the range of 100 to 300 microns, but may have other widths in other embodiments. In the embodiment shown, the kerf width 123 has a greater width than lead support 125 connecting the interior lead portions (127) to the edge portion 131 of lead frame array 101, and the through hole openings (129, 134) have a greater width than kerf width 123. Edge portion 131 is not included in the package areas.
  • In the embodiment shown, the lead portions (e.g. 127 and 133) include through hole openings (e.g. 129 and 134, respectively). The through hole openings extend from the topside of lead frame array 101 to the backside of lead frame array 101. These through hole openings will be subsequently filled (or at least partially filled) with a solder wettable material before encapsulation.
  • FIG. 2 shows a side cross-section view of interior lead portion 127 after lead frame array 101 has been plated and the through hole openings (e.g. 129 and 134) of the edge lead portions and the interior lead portions of lead frame array 101 have been filled with a solder wettable material. In one embodiment, Lead frame array 101 is plated with a plating material such as e.g. nickel palladium gold, tin, palladium, solder, other plating materials, or combinations thereof. In one embodiment, plating 201 has a thickness of 2 to 8 microns but may have other thicknesses in other embodiments. Plating can be performed either by electrolytic plating, electroless plating, or other plating processes. In the embodiment shown in FIG. 2, both major sides (top and bottom relative to the view shown in FIG. 2) and the interior walls of the through hole openings are plated. However, in other embodiments, a lead frame may be plated by only one side of the lead frame array or other portion of the lead frame array being plated. See the embodiments of FIGS. 8 and 11.
  • After the plating, the through hole openings are filled with a solder wettable material (203) such as e.g. tin, bismuth, indium, gold, silver, solder, another solder wettable material, or combinations thereof. In one embodiment, the solder includes an alloy of tin and lead but may include other solder materials in other embodiments.
  • The openings may be filled with a solder wettable material in a number of ways. In one embodiment, a ball of a solder wettable material which is slightly larger than the diameter of the through hole opening is placed on the opening on one side of the lead frame array. The ball is then melted or reflowed to fill the opening. In another embodiment, a solder wettable material wire is inserted into an opening and the wire is cut at the surface of the lead frame array followed by a reflow of the solder wettable material. In another embodiment, the lead frame array would be masked such that only the through hole openings of the lead frame array are exposed, wherein the solder wettable material is formed in the openings of the mask. In another embodiment, the through hole openings of the lead frame array would be filled with solder wettable material by a jetting process. In other embodiments, a lead frame array would be plated with a solder wettable material until the openings become blocked.
  • In other embodiments, a mask would be formed over the lead frame array with openings in the mask corresponding to desired locations of the through hole openings of the lead frame array. The through hole openings would be formed by etching the lead frame array material. The openings would then be plated with a plating material and afterwards filled with a solder wettable material prior to removal of the mask.
  • As shown in FIG. 2, the kerf width 123 is less than the diameter of through hole opening 129.
  • FIG. 3 is a partial cross-section view of lead frame array 101 after semiconductor chips 301 and 303 have been attached to flag areas 103 and 107, respectively, and the pads (e.g. 325, 327) of the chips are wire bonded to the lead portions (127) of the lead frame array by wires 305 and 307, respectively. FIG. 3 also shows a partial view after the lead frame array, semiconductor chips, and wire bonds are encapsulated with an encapsulant 311. Chips 301 and 303 can be attached to the lead frame array with either a conductive or non-conductive material. In one embodiment, chips 301 and 303 are formed from processed wafers of semiconductor material.
  • In the embodiment shown, pads 325 and 327 of the chips are wire bonded to portions of lead portion 127 e.g. by thermal sonic wire bonding, stitch bonding, or other types of wire bonding. However in other embodiments, the pads of chips 301 and 303 may be electrically coupled to the lead portions by other structures or methods. For example, chips 301 and 303 may have a flip chip configuration where the bond pads contact the lead portions of a lead frame array.
  • In one embodiment, encapsulant 311 is a molding compound (e.g. a plastic or epoxy resin) or other type of encapsulant that is flowed over a lead frame array and subsequently cured. However, the encapsulant may be applied by other methods in other embodiments. In the embodiment shown, portions of package 315 and package 317 are shown. In the embodiment shown, the plated bottom side 322 of lead frame array 101, including the plated bottom side of the flag areas is exposed from the encapsulant.
  • In the embodiment shown in FIG. 3, the encapsulant continuously covers all of the semiconductors chips. However, in other embodiments, the chips may be encapsulated by a discontinuous encapsulant. Encapsulated by a discontinuous encapsulant means that the encapsulating material is not continuous across the lead frame array but instead is formed at separate locations e.g. by a mold or form that isolates the encapsulant to the different package locations of a lead frame array.
  • For example, FIG. 13 is a partial cross-section view of two packages 1303 and 1305 formed from a lead frame array prior to singulation. Each package is attached to lead frame portion 1311. Lead frame portion 1311 has through hole openings 1312 and 1314 in the lead frame array. Cut lines 1317 and 1318 bisect openings 1312 and 1314, respectively. In the embodiment shown, the lead frame array is singulated by a punch tool 1320 that cuts the lead frame portion 1311 and solder wettable material that fills the through hole openings 1312 and 1314 along the cut lines 1317 and 1318. The lead frame array is encapsulated by a discontinuous encapsulant in that encapsulant 1313 and 1315 are formed separated such as e.g. by individual mold cavities. In another embodiment, the leads may be shaped and formed after singulation.
  • Referring back to FIG. 3, during encapsulation, the solder wettable material 203 blocks opening 129 such that the encapsulant does not fully fill the opening. If material 203 did not block opening 129, then encapsulant may flow into the bottom of opening 129. Such encapsulant would make subsequent soldering more difficult. By using a solder wettable material to block an opening instead of another type of blocking material, there does not have to be additional step of removing the other type of blocking material from the openings of the lead frame prior to soldering the package to a system board.
  • In subsequent processes, the resultant encapsulated structure is singulated along the cut lines including line 113 to separate the packages from each other. During the singulation, the material in kerf width 123 is removed as part of the singulation.
  • FIG. 4 is a partial cross-section view of package 315 after the encapsulated structure has been singulated. Package 315 includes a side 402 that was formed by cutting along line 113. Side 402 includes a side 403 of encapsulant 311 that is flush with a side 405 of solder wettable material 203. In the embodiment shown, top side 409 and bottom side 411 are major sides of package 315.
  • FIG. 5 is a side view of package 315 after singulation with side 402 facing outward. Side 403 of encapsulant 311 is flush with a side 405 of solder wettable material 203, as well as a side of lead portion 127 (and a portion of the plating 201). In the embodiment shown, the exposed portion of lead portion 127 is a surface that is readily oxidized and therefore may not be solder wettable if sufficient oxidation has occurred. However, because opening 129 is filled with a solder wettable material, the portion of lead portion 127 that forms the interior wall of opening 129 is not exposed during singulation and is not oxidized (due to the solder wettable material). Hence, it will allow for the formation of a solder joint with higher strength, increased reliability, and a longer operational life.
  • FIG. 6 shows a partial cross-section view of package 315 after it has been attached to a system board 603. Lead portion 127 is electrically coupled to trace 605 of system board 603 by solder 601. In one embodiment, solder 601 is of the same solder material as portion 203, but may be of a different material in other embodiments. In one embodiment, the solder is screen printed on the traces (605) of system board 603. Package 315 is placed on system board 603 and locally heated where the solder reflows on wettable surfaces such as the plated portions of lead portion 127 and hole 129. A solder mask 607 is used to control the spreading of solder during reflow. Because lead portion 127 includes wettable surfaces on the side of the lead where opening 129 was formed, a better solder connection between the lead and trace 605 can be made in that solder attaches to both the bottom and sides of the lead. Also, because a through hole opening extends from one side of a lead portion to an opposite side, the solder wettable surface has a larger total area than if the opening would not extend all of the way through the lead portion.
  • In the embodiment of FIG. 1-6, the plating is performed before the through hole openings are filled with a solder wettable material. However in other embodiments, plating may be performed at different times in the process.
  • For example, FIGS. 7 and 8 illustrate an embodiment where the plating is applied after encapsulation. FIG. 7 shows a cross-section view of another embodiment of lead portion 127 of lead frame array 101 where the solder wettable material 701 is deposited in opening 129 before the plating of the lead frame array. After filling the through hole openings of the lead portions as shown in FIG. 7, semiconductor devices are attached to lead frame array 101. The bond pads of the semiconductor devices are electrically coupled to the lead portions (e.g. by wire bonding). Afterwards, the lead frame array structure (with the wire bonded devices) is encapsulated. After encapsulation, the exposed portions of lead frame array are plated followed by singulation. FIG. 8 shows a portion of a package 800 after singulation of the encapsulated lead frame array. As shown in FIG. 8, solder wettable material 701 protects the interior wall 807 that defines opening 129 in lead portion 127 from oxidizing. Plating after the encapsulation results in plating 801 providing additional spacing between the package 800 and the system board when the package is attached.
  • In one embodiment the solder wettable material 701 is the same material as the solder used to attach the package 800 to the system board. During solder reflow, the solder wettable material and the solder on the system board trace flow together. The end portion of the plating 801 is then embedded in the reflowed solder and provides for additional mechanical support of the lead after soldering.
  • FIG. 9 shows a cross-section view of a lead frame portion illustrating another embodiment. In this embodiment, the through hole openings (129) are filled with a solder wettable material 901 and then the lead frame array is plated with a plating material 903. In this embodiment, the plating is also formed over the solder wettable material. Afterwards, the chips are attach and electrically coupled to the lead frame array (e.g. by wire bonding) followed by encapsulation. As with the embodiment of FIG. 8, the solder wettable material 901 protects the lead portion interior walls of opening 129 from oxidation prior to soldering on a system board.
  • FIG. 10 is a cross-section view of another embodiment of a lead portion according to the present invention. In FIG. 10, opening 129 includes two parts, opening part 1003 and opening part 1005. Each part is formed by etching the lead frame array from a particular major side. Part 1003 is formed by etching the lead frame array from the top, and part 1005 is formed by etching the lead frame array from the bottom (relative to the view shown in FIG. 10). As shown in FIG. 10, bottom part 1005 is bigger than top part 1003 in that it was etched for a longer period of time. In one embodiment, the lead frame array is made of copper and is etched with an etchant of aqueous ferric chloride. Other etchants may be used, such as aqueous hydrogen peroxide mixed with hydrochloric acid.
  • FIG. 11 shows a cross-section view of lead portion 127 (of the embodiment of FIG. 10) wherein top part 1003 of opening 129 is filled with a solder wettable material 1101. In the embodiment shown, opening 129 is only partially filled but material 1101 blocks the opening. Thus during subsequent encapsulation, the encapsulant material is prevented from flowing into the bottom part 1005 of opening 129. Because the part of opening between part 1003 and part 1005 is narrow, the surface tension of the solder wettable material holds the solder wettable material at the top portion during filling. After filling with a solder wettable material 1101, the bottom side of lead frame array 101 is plated with a plating material 1103. However, in other embodiments, the lead frame array may be plated on both sides or plated on only portions of the lead frame array.
  • FIG. 12 sets forth a flow diagram for the manufacture and installation of a semiconductor device package according to one embodiment of the present invention. In operation 1201, a sheet of lead frame material is patterned (e.g. by etching and/or stamping) to form a lead frame array (101). See FIG. 1. The patterning forms through hole openings (e.g. 129) in the lead portions (127) of the array. In operation 1203, the lead frame array is plated by a plating material (201), and in operation 1205, the though hole openings (129, 134) are filled with a solder wettable material 203. See FIG. 2.
  • In operation 1207, the semiconductor devices (e.g. 301) are attached to the lead frame array. In operation 1209, the bond pads of the semiconductor devices are wire bonded to the lead frame array. In operation 1211 the lead frame array and semiconductor devices are encapsulated to form unsingulated packages. See FIG. 3. In operation 1213, the encapsulated lead frame is singulated to separate the packages. See FIG. 4.
  • In operation 1215, the packages are sent to system manufacturers. In some embodiments, the packages may be shipped to different countries. Still in other embodiments, the packages may sit in inventory for weeks or months. Because, the interior walls of the holes of the leads are adjacent to a solder wettable material (e.g. 203), those lead surfaces do not oxidize and remain solder wettable even in non environmentally controlled warehouse conditions. Furthermore, because wettable material fills the holes and is flush with the cut surface of the lead (see FIG. 5 showing how side 405 is flush with the exposed side of lead portion (127), dirt, debris, or other contaminants do not accumulate in the portion of the through hole opening 129 of the singulated lead portion 127. Referring to FIG. 5, if material 203 is not located in lead portion 127, then a notch or recess in lead portion 127 (from the remaining portion of opening 129) may accumulate dirt or debris during storage or shipment. Such accumulation may present problems during soldering or require additional cleaning steps.
  • In operation 1217, the package is attached to a system board (e.g. 603). During attachment, solder wettable material (203) located in the openings of each lead reflow with the solder paste deposited on the system board to provide a solder joint that electrically couples the lead to that system board pad (605). See FIG. 6.
  • In operation 1219, the solder joint is inspected to ensure reliability. In one embodiment, the inspection is performed by an automated optical inspection system that utilizes x-rays to determine if there is an open solder joint. Because lead portions 127 include openings whose vertical sidewalls are protected from oxidation, the solder joint is also formed on those vertical sidewalls. A solder joint forming on a vertical side wall can be inspected by an x-ray machine from the top down. If the solder joint was only formed on the bottom of a lead, then the joint could not be inspected from the top with an automated optical inspection system. Also, forming a solder joint on the side as well as the bottom of a lead provides for a more reliable joint in that the joint forms on two surfaces perpendicular to each other instead of one. The soldered vertical surface and increased wetted area the two-sided solder joint improve resistance to lateral forces after board attach.
  • In other embodiments, the plating operation 1203 and through hole opening fill operation 1205 may be performed at different times in the process. For example, plating can be performed after operation 1205 or after operation 1211. In addition, only one side of a lead frame array may be plated.
  • As shown in the previous Figures, the through hole openings (e.g. 129) are completely surrounded by lead frame material before singulation. However, in other embodiments, the through hole openings are not completely surrounded by lead frame material. For example, FIG. 14 is a top view of a lead portion 1401. Lead portion 1401 includes through hole openings 1402 and 1404 that extend from the top of lead portion 1401 to the bottom side of lead portion 1401 (the side facing away in FIG. 14). Located in through hole openings 1402 and 1404 are solder wettable material 1403 and 1405 respectively. FIG. 14 also shows cutline 1407 in which lead portion 1401 will be subsequently separated.
  • The through hole openings in the embodiments of FIGS. 1-13 are shown with a circular shape. However, the through hole openings in other embodiments may have other shapes e.g. such as oblong, oval, square, or rectangular.
  • Although a no lead package has been described herein, aspects disclosed in this application may be utilized with other types of packages such as leaded packages.
  • In one embodiment, a method for forming a semiconductor device package includes providing a lead frame array having a plurality of leads. Each of the plurality of leads includes an opening extending through the lead from a first surface of the lead to a second surface of the lead, opposite the first surface, and wherein each of the openings is at least partially filled with a solder wettable material. The method includes attaching a plurality of semiconductor devices to the lead frame array, encapsulating the plurality of semiconductor devices and at least a portion of the lead frame array, and after the encapsulating, separating the plurality of semiconductor devices along separation lines which intersect the openings.
  • In another embodiment, a method for forming a semiconductor device package includes providing a lead frame array having a plurality of leads. Each of the plurality of leads includes an opening extending through the lead from a first surface of the lead to a second surface of the lead, opposite the first surface. The method includes at least partially filling each of the openings with a solder wettable material. The at least partially filling each of the openings blocks each of the openings with the solder wettable material. The method also includes attaching a plurality of semiconductor devices to the lead frame array. Each semiconductor device is attached to a corresponding die flag of the lead frame array. The method further includes plating the lead frame array, encapsulating the plurality of semiconductor devices, and after the encapsulating, separating the plurality of semiconductor devices along separation lines which intersect the openings.
  • In another embodiments, a semiconductor device package includes a semiconductor die, a lead electrically coupled to the semiconductor die, and an encapsulant over the semiconductor die and the lead. The lead has a first surface exposed on a major surface of the encapsulant and a second surface exposed on a side surface of the encapsulant. The second surface is flush with at least a portion of the side surface. The at least a portion of the side surface is perpendicular to the major surface. The lead comprises an opening that opens towards the second surface of the lead and the opening includes solder. Therein the solder has a surface flush with the second surface of the lead.
  • While particular embodiments of the present invention have been shown and described, it will be recognized to those skilled in the art that, based upon the teachings herein, further changes and modifications may be made without departing from this invention and its broader aspects, and thus, the appended claims are to encompass within their scope all such changes and modifications as are within the true spirit and scope of this invention.

Claims (20)

1. A method for forming a semiconductor device package, the method comprising:
providing a lead frame array having a plurality of leads, wherein each of the plurality of leads includes an opening extending through the lead from a first surface of the lead to a second surface of the lead, opposite the first surface, and wherein each of the openings is at least partially filled with a solder wettable material;
attaching a plurality of semiconductor devices to the lead frame array;
encapsulating the plurality of semiconductor devices and at least a portion of the lead frame array; and
after the encapsulating, separating the plurality of semiconductor devices along separation lines which intersect the openings.
2. The method of claim 1, wherein the providing the lead frame array is further characterized by the lead frame array being plated prior to the openings being at least partially filled with the solder wettable material.
3. The method of claim 1, wherein the providing the lead frame array is further characterized by the lead frame array being plated after the openings are at least partially filled with the solder wettable material.
4. The method of claim 1, wherein the encapsulating the plurality of semiconductor devices comprises encapsulating the plurality of devices with a continuous encapsulant that covers all of the plurality of devices.
5. The method of claim 1, wherein the encapsulating the plurality of semiconductor devices comprises encapsulating the plurality of devices with a discontinuous encapsulant.
6. The method of claim 1, wherein the attaching the plurality of semiconductor devices comprises electrically coupling the plurality of semiconductor devices and corresponding leads of the lead frame array.
7. The method of claim 1, wherein the providing the lead frame array is further characterized in that, for each of the openings, the solder wettable material that at least partially fills the opening, blocks the opening.
8. The method of claim 1, wherein the providing the lead frame array is further characterized in that each of the openings is completely surrounded by lead frame material.
9. A method for forming a semiconductor device package, the method comprising:
providing a lead frame array having a plurality of leads, wherein each of the plurality of leads includes an opening extending through the lead from a first surface of the lead to a second surface of the lead, opposite the first surface;
at least partially filling each of the openings with a solder wettable material, wherein the at least partially filling each of the openings blocks each of the openings with the solder wettable material;
attaching a plurality of semiconductor devices to the lead frame array, wherein each semiconductor device is attached to a corresponding die flag of the lead frame array;
plating the lead frame array;
encapsulating the plurality of semiconductor devices; and
after the encapsulating, separating the plurality of semiconductor devices along separation lines which intersect the openings.
10. The method of claim 9, wherein the plating is performed prior to the at least partially filling each of the openings with the solder wettable material.
11. The method of claim 9, wherein the plating is performed after the at least partially filling each of the openings with the solder wettable material and prior to the attaching the plurality of semiconductor devices.
12. The method of claim 9, wherein the plating is performed after the encapsulating.
13. The method of claim 9, wherein the encapsulating the plurality of semiconductor devices comprises encapsulating the plurality of devices with a continuous encapsulant that covers all of the plurality of devices.
14. The method of claim 9, wherein the attaching the plurality of semiconductor devices comprises forming wire bond connections between the plurality of semiconductor devices and corresponding leads of the lead frame array.
15. A semiconductor device package, comprising:
a semiconductor die;
a lead electrically coupled to the semiconductor die; and
an encapsulant over the semiconductor die and the lead, wherein the lead has a first surface exposed on a major surface of the encapsulant and a second surface exposed on a side surface of the encapsulant, wherein the second surface is flush with at least a portion of the side surface, wherein the at least a portion of the side surface is perpendicular to the major surface, wherein the lead comprises an opening that opens towards the second surface of the lead and the opening includes solder, wherein the solder has a surface flush with the second surface of the lead.
16. The semiconductor device package of claim 15, wherein only the first surface and the second surface of the lead are exposed.
17. The semiconductor device package of claim 15, wherein the lead further comprises a plated conductive layer.
18. The semiconductor device package of claim 15, further comprising a die flag, wherein the semiconductor die is attached to a first major surface of the die flag and the encapsulant exposes a second major surface of the die flag, the second major surface of the die flag opposite the first major surface of the die flag.
19. The semiconductor device package of claim 15, wherein the opening opens out towards the second surface and the first surface of the lead.
20. The semiconductor device package of claim 15, wherein the first surface of the lead is flush with the major surface of the encapsulant.
US12/617,477 2009-11-12 2009-11-12 Semiconductor device package Active 2032-04-13 US8501539B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/617,477 US8501539B2 (en) 2009-11-12 2009-11-12 Semiconductor device package

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/617,477 US8501539B2 (en) 2009-11-12 2009-11-12 Semiconductor device package

Publications (2)

Publication Number Publication Date
US20110108965A1 true US20110108965A1 (en) 2011-05-12
US8501539B2 US8501539B2 (en) 2013-08-06

Family

ID=43973539

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/617,477 Active 2032-04-13 US8501539B2 (en) 2009-11-12 2009-11-12 Semiconductor device package

Country Status (1)

Country Link
US (1) US8501539B2 (en)

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130049180A1 (en) * 2011-08-30 2013-02-28 Freescale Semiconductor, Inc Qfn device and lead frame therefor
CN102956788A (en) * 2011-08-17 2013-03-06 苏州爱来特光电科技有限公司 LED support
US8535982B1 (en) 2012-11-29 2013-09-17 Freescale Semiconductor, Inc. Providing an automatic optical inspection feature for solder joints on semiconductor packages
CN103378045A (en) * 2012-04-20 2013-10-30 新光电气工业株式会社 Lead frame, semiconductor package, and manufacturing method of the same
JP2013229542A (en) * 2012-03-27 2013-11-07 Shinko Electric Ind Co Ltd Lead frame, semiconductor device, and method for manufacturing lead frame
CN103531493A (en) * 2012-06-29 2014-01-22 飞思卡尔半导体公司 Semiconductor device package and manufacture method thereof
US20140048920A1 (en) * 2012-05-02 2014-02-20 Texas Instruments Incorporated Selective Leadframe Planishing
JP2014067750A (en) * 2012-09-24 2014-04-17 Seiko Instruments Inc Resin-encapsulated semiconductor device and method of manufacturing the same
CN103811453A (en) * 2012-11-09 2014-05-21 飞思卡尔半导体公司 Wettable lead ends on a flat-pack no-lead microelectronic package
CN105283954A (en) * 2013-05-03 2016-01-27 霍尼韦尔国际公司 Lead frame construct for lead-free solder connections
CN106206326A (en) * 2015-05-28 2016-12-07 意法半导体股份有限公司 The semiconductor device of method and correspondence for manufacturing surface-mount type semiconductor device
US20170162403A1 (en) * 2013-03-14 2017-06-08 Vishay-Siliconix Method for fabricating stack die package
US20170271244A1 (en) * 2016-03-21 2017-09-21 Texas Instruments Incorporated Lead frame with solder sidewalls
US20170271246A1 (en) * 2016-03-21 2017-09-21 Infineon Technologies Ag Leadframe leads having fully plated end faces
US9847283B1 (en) * 2016-11-06 2017-12-19 Nexperia B.V. Semiconductor device with wettable corner leads
US10229893B2 (en) 2010-09-09 2019-03-12 Vishay-Siliconix Dual lead frame semiconductor package and method of manufacture
EP3736857A1 (en) * 2019-05-07 2020-11-11 Nexperia B.V. Through hole side wettable flank
US11211320B2 (en) * 2019-12-31 2021-12-28 Texas Instruments Incorporated Package with shifted lead neck

Citations (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4920074A (en) * 1987-02-25 1990-04-24 Hitachi, Ltd. Surface mount plastic package semiconductor integrated circuit, manufacturing method thereof, as well as mounting method and mounted structure thereof
US5391439A (en) * 1990-09-27 1995-02-21 Dai Nippon Printing Co., Ltd. Leadframe adapted to support semiconductor elements
US5444293A (en) * 1993-09-22 1995-08-22 Opl Limited Structure and method for providing a lead frame with enhanced solder wetting leads
US5519251A (en) * 1992-10-20 1996-05-21 Fujitsu Limited Semiconductor device and method of producing the same
US6060768A (en) * 1995-05-09 2000-05-09 Fujitsu Limited Semiconductor device, method of manufacturing the semiconductor device, and method of manufacturing lead frame
US6201292B1 (en) * 1997-04-02 2001-03-13 Dai Nippon Insatsu Kabushiki Kaisha Resin-sealed semiconductor device, circuit member used therefor
US6238952B1 (en) * 2000-02-29 2001-05-29 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US6261864B1 (en) * 2000-01-28 2001-07-17 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US6306685B1 (en) * 2000-02-01 2001-10-23 Advanced Semiconductor Engineering, Inc. Method of molding a bump chip carrier and structure made thereby
US6333252B1 (en) * 2000-01-05 2001-12-25 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US6342730B1 (en) * 2000-01-28 2002-01-29 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US6400004B1 (en) * 2000-08-17 2002-06-04 Advanced Semiconductor Engineering, Inc. Leadless semiconductor package
US6420779B1 (en) * 1999-09-14 2002-07-16 St Assembly Test Services Ltd. Leadframe based chip scale package and method of producing the same
US6608366B1 (en) * 2002-04-15 2003-08-19 Harry J. Fogelson Lead frame with plated end leads
US6723585B1 (en) * 2002-10-31 2004-04-20 National Semiconductor Corporation Leadless package
US6744118B2 (en) * 2000-05-09 2004-06-01 Dainippon Printing Co., Ltd. Frame for semiconductor package
US6872599B1 (en) * 2002-12-10 2005-03-29 National Semiconductor Corporation Enhanced solder joint strength and ease of inspection of leadless leadframe package (LLP)
US20050067676A1 (en) * 2003-09-25 2005-03-31 Mahadevan Dave S. Method of forming a semiconductor package and structure thereof
US7033866B2 (en) * 2003-07-15 2006-04-25 Freescale Semiconductor, Inc. Method for making dual gauge leadframe
US7105383B2 (en) * 2002-08-29 2006-09-12 Freescale Semiconductor, Inc. Packaged semiconductor with coated leads and method therefore
US7348269B2 (en) * 2005-01-12 2008-03-25 Seiko Epson Corporation Manufacturing method of semiconductor device, semiconductor device, circuit board, electro-optic device, and electronic apparatus
US7382045B2 (en) * 2002-10-08 2008-06-03 Renesas Technology Corp. IC card and method of manufacturing the same
US7397112B2 (en) * 2004-12-24 2008-07-08 Yamaha Corporation Semiconductor package and lead frame therefor
US7402459B2 (en) * 2006-07-10 2008-07-22 Shanghai Kaihong Technology Co., Ltd. Quad flat no-lead (QFN) chip package assembly apparatus and method
US7405106B2 (en) * 2006-05-23 2008-07-29 International Business Machines Corporation Quad flat no-lead chip carrier with stand-off
US7405945B2 (en) * 2005-08-09 2008-07-29 Mitsubishi Electric Corporation Four-way lead flat package IC-mount printed circuit board, method of soldering four-way-lead flat package IC and air conditioner
US7405104B2 (en) * 2002-11-01 2008-07-29 Matsushita Electric Industrial Co., Ltd. Lead frame and method of producing the same, and resin-encapsulated semiconductor device and method of producing the same
US7413934B2 (en) * 2005-11-30 2008-08-19 Texas Instruments Incorporated Leadframes for improved moisture reliability and enhanced solderability of semiconductor devices
US7423337B1 (en) * 2002-08-19 2008-09-09 National Semiconductor Corporation Integrated circuit device package having a support coating for improved reliability during temperature cycling
US7458054B2 (en) * 2005-01-14 2008-11-25 Sharp Kabushiki Kaisha Method for designing integrated circuit package and method for manufacturing same
US7456049B2 (en) * 2003-11-19 2008-11-25 Rohm Co., Ltd. Method of fabricating lead frame and method of fabricating semiconductor device using the same, and lead frame and semiconductor device using the same
US7462870B2 (en) * 2003-06-20 2008-12-09 Nichia Corporation Molded package and semiconductor device using molded package
US7489026B2 (en) * 2006-10-31 2009-02-10 Freescale Semiconductor, Inc. Methods and apparatus for a Quad Flat No-Lead (QFN) package

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS629639A (en) 1985-07-05 1987-01-17 Nec Yamagata Ltd Manufacture of semiconductor device
JP2007214185A (en) 2006-02-07 2007-08-23 Denso Corp Lead frame
WO2009125250A1 (en) 2008-04-11 2009-10-15 Freescale Semiconductor, Inc. Integrated circuit package, method of manufacturing an integrated circuit package and printed circuit board

Patent Citations (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4920074A (en) * 1987-02-25 1990-04-24 Hitachi, Ltd. Surface mount plastic package semiconductor integrated circuit, manufacturing method thereof, as well as mounting method and mounted structure thereof
US5391439A (en) * 1990-09-27 1995-02-21 Dai Nippon Printing Co., Ltd. Leadframe adapted to support semiconductor elements
US5519251A (en) * 1992-10-20 1996-05-21 Fujitsu Limited Semiconductor device and method of producing the same
US5444293A (en) * 1993-09-22 1995-08-22 Opl Limited Structure and method for providing a lead frame with enhanced solder wetting leads
US6060768A (en) * 1995-05-09 2000-05-09 Fujitsu Limited Semiconductor device, method of manufacturing the semiconductor device, and method of manufacturing lead frame
US6201292B1 (en) * 1997-04-02 2001-03-13 Dai Nippon Insatsu Kabushiki Kaisha Resin-sealed semiconductor device, circuit member used therefor
US6420779B1 (en) * 1999-09-14 2002-07-16 St Assembly Test Services Ltd. Leadframe based chip scale package and method of producing the same
US6333252B1 (en) * 2000-01-05 2001-12-25 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US6495909B2 (en) * 2000-01-05 2002-12-17 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US6528893B2 (en) * 2000-01-28 2003-03-04 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US6261864B1 (en) * 2000-01-28 2001-07-17 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US6342730B1 (en) * 2000-01-28 2002-01-29 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US6861295B2 (en) * 2000-01-28 2005-03-01 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US6306685B1 (en) * 2000-02-01 2001-10-23 Advanced Semiconductor Engineering, Inc. Method of molding a bump chip carrier and structure made thereby
US6238952B1 (en) * 2000-02-29 2001-05-29 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US6700188B2 (en) * 2000-02-29 2004-03-02 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package having concave die pad and/or connections pads
US6744118B2 (en) * 2000-05-09 2004-06-01 Dainippon Printing Co., Ltd. Frame for semiconductor package
US6400004B1 (en) * 2000-08-17 2002-06-04 Advanced Semiconductor Engineering, Inc. Leadless semiconductor package
US6608366B1 (en) * 2002-04-15 2003-08-19 Harry J. Fogelson Lead frame with plated end leads
US7183630B1 (en) * 2002-04-15 2007-02-27 Amkor Technology, Inc. Lead frame with plated end leads
US7423337B1 (en) * 2002-08-19 2008-09-09 National Semiconductor Corporation Integrated circuit device package having a support coating for improved reliability during temperature cycling
US7105383B2 (en) * 2002-08-29 2006-09-12 Freescale Semiconductor, Inc. Packaged semiconductor with coated leads and method therefore
US7382045B2 (en) * 2002-10-08 2008-06-03 Renesas Technology Corp. IC card and method of manufacturing the same
US6723585B1 (en) * 2002-10-31 2004-04-20 National Semiconductor Corporation Leadless package
US7405104B2 (en) * 2002-11-01 2008-07-29 Matsushita Electric Industrial Co., Ltd. Lead frame and method of producing the same, and resin-encapsulated semiconductor device and method of producing the same
US6872599B1 (en) * 2002-12-10 2005-03-29 National Semiconductor Corporation Enhanced solder joint strength and ease of inspection of leadless leadframe package (LLP)
US20050116321A1 (en) * 2002-12-10 2005-06-02 National Semiconductor Corporation, A Delaware Corp. Enhanced solder joint strength and ease of inspection of leadless leadframe package (LLP)
US7023074B2 (en) * 2002-12-10 2006-04-04 National Semiconductor Corporation Enhanced solder joint strength and ease of inspection of leadless leadframe package (LLP)
US7462870B2 (en) * 2003-06-20 2008-12-09 Nichia Corporation Molded package and semiconductor device using molded package
US7033866B2 (en) * 2003-07-15 2006-04-25 Freescale Semiconductor, Inc. Method for making dual gauge leadframe
US20050067676A1 (en) * 2003-09-25 2005-03-31 Mahadevan Dave S. Method of forming a semiconductor package and structure thereof
US7456049B2 (en) * 2003-11-19 2008-11-25 Rohm Co., Ltd. Method of fabricating lead frame and method of fabricating semiconductor device using the same, and lead frame and semiconductor device using the same
US7397112B2 (en) * 2004-12-24 2008-07-08 Yamaha Corporation Semiconductor package and lead frame therefor
US7348269B2 (en) * 2005-01-12 2008-03-25 Seiko Epson Corporation Manufacturing method of semiconductor device, semiconductor device, circuit board, electro-optic device, and electronic apparatus
US7458054B2 (en) * 2005-01-14 2008-11-25 Sharp Kabushiki Kaisha Method for designing integrated circuit package and method for manufacturing same
US7405945B2 (en) * 2005-08-09 2008-07-29 Mitsubishi Electric Corporation Four-way lead flat package IC-mount printed circuit board, method of soldering four-way-lead flat package IC and air conditioner
US7413934B2 (en) * 2005-11-30 2008-08-19 Texas Instruments Incorporated Leadframes for improved moisture reliability and enhanced solderability of semiconductor devices
US7405106B2 (en) * 2006-05-23 2008-07-29 International Business Machines Corporation Quad flat no-lead chip carrier with stand-off
US7402459B2 (en) * 2006-07-10 2008-07-22 Shanghai Kaihong Technology Co., Ltd. Quad flat no-lead (QFN) chip package assembly apparatus and method
US7489026B2 (en) * 2006-10-31 2009-02-10 Freescale Semiconductor, Inc. Methods and apparatus for a Quad Flat No-Lead (QFN) package

Cited By (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10229893B2 (en) 2010-09-09 2019-03-12 Vishay-Siliconix Dual lead frame semiconductor package and method of manufacture
CN102956788A (en) * 2011-08-17 2013-03-06 苏州爱来特光电科技有限公司 LED support
US20130049180A1 (en) * 2011-08-30 2013-02-28 Freescale Semiconductor, Inc Qfn device and lead frame therefor
JP2013229542A (en) * 2012-03-27 2013-11-07 Shinko Electric Ind Co Ltd Lead frame, semiconductor device, and method for manufacturing lead frame
CN103378045A (en) * 2012-04-20 2013-10-30 新光电气工业株式会社 Lead frame, semiconductor package, and manufacturing method of the same
JP2013225595A (en) * 2012-04-20 2013-10-31 Shinko Electric Ind Co Ltd Lead frame, semiconductor package, and manufacturing methods of lead frame and semiconductor package
US8853841B2 (en) 2012-04-20 2014-10-07 Shinko Electric Industries Co., Ltd. Lead frame which includes terminal portion having through groove covered by lid portion, semiconductor package, and manufacturing method of the same
US8963300B2 (en) * 2012-05-02 2015-02-24 Texas Instruments Incorporation Semiconductor device with selective planished leadframe
US20140048920A1 (en) * 2012-05-02 2014-02-20 Texas Instruments Incorporated Selective Leadframe Planishing
US10438816B2 (en) 2012-05-02 2019-10-08 Texas Instruments Incorporated Selective planishing method for making a semiconductor device
US8841758B2 (en) * 2012-06-29 2014-09-23 Freescale Semiconductor, Inc. Semiconductor device package and method of manufacture
CN103531493A (en) * 2012-06-29 2014-01-22 飞思卡尔半导体公司 Semiconductor device package and manufacture method thereof
US9455216B2 (en) 2012-06-29 2016-09-27 Freescale Semiconductor, Inc. Semiconductor device package and method of manufacture
CN109599344A (en) * 2012-06-29 2019-04-09 恩智浦美国有限公司 Semiconductor packages and preparation method thereof
US9093436B2 (en) 2012-06-29 2015-07-28 Freescale Semiconductor, Inc. Semiconductor device package and method of manufacture
JP2014067750A (en) * 2012-09-24 2014-04-17 Seiko Instruments Inc Resin-encapsulated semiconductor device and method of manufacturing the same
CN103811453A (en) * 2012-11-09 2014-05-21 飞思卡尔半导体公司 Wettable lead ends on a flat-pack no-lead microelectronic package
US9070669B2 (en) 2012-11-09 2015-06-30 Freescale Semiconductor, Inc. Wettable lead ends on a flat-pack no-lead microelectronic package
US8535982B1 (en) 2012-11-29 2013-09-17 Freescale Semiconductor, Inc. Providing an automatic optical inspection feature for solder joints on semiconductor packages
US20170162403A1 (en) * 2013-03-14 2017-06-08 Vishay-Siliconix Method for fabricating stack die package
US10546840B2 (en) * 2013-03-14 2020-01-28 Vishay SIliconix, LLC Method for fabricating stack die package
CN105283954A (en) * 2013-05-03 2016-01-27 霍尼韦尔国际公司 Lead frame construct for lead-free solder connections
EP2992553A4 (en) * 2013-05-03 2017-03-08 Honeywell International Inc. Lead frame construct for lead-free solder connections
EP3098841B1 (en) * 2015-05-28 2021-04-21 STMicroelectronics S.r.l. Process for manufacturing a surface-mount semiconductor device, and corresponding semiconductor device
CN106206326A (en) * 2015-05-28 2016-12-07 意法半导体股份有限公司 The semiconductor device of method and correspondence for manufacturing surface-mount type semiconductor device
US10211129B2 (en) 2015-05-28 2019-02-19 Stmicroelectronics S.R.L. Process for manufacturing a surface-mount semiconductor device having exposed solder material
CN106206326B (en) * 2015-05-28 2022-05-13 意法半导体股份有限公司 Method for manufacturing a surface-mount type semiconductor device and corresponding semiconductor device
US10796986B2 (en) * 2016-03-21 2020-10-06 Infineon Technologies Ag Leadframe leads having fully plated end faces
US20170271246A1 (en) * 2016-03-21 2017-09-21 Infineon Technologies Ag Leadframe leads having fully plated end faces
US20170271244A1 (en) * 2016-03-21 2017-09-21 Texas Instruments Incorporated Lead frame with solder sidewalls
CN107221514A (en) * 2016-03-21 2017-09-29 英飞凌科技股份有限公司 Leadframe leads with full plating end face
CN107221523A (en) * 2016-03-21 2017-09-29 德州仪器公司 Lead frame with solder side wall
US11342252B2 (en) * 2016-03-21 2022-05-24 Infineon Technologies Ag Leadframe leads having fully plated end faces
US9847283B1 (en) * 2016-11-06 2017-12-19 Nexperia B.V. Semiconductor device with wettable corner leads
EP3736857A1 (en) * 2019-05-07 2020-11-11 Nexperia B.V. Through hole side wettable flank
US11227820B2 (en) 2019-05-07 2022-01-18 Nexperia B.V. Through hole side wettable flank
US11211320B2 (en) * 2019-12-31 2021-12-28 Texas Instruments Incorporated Package with shifted lead neck

Also Published As

Publication number Publication date
US8501539B2 (en) 2013-08-06

Similar Documents

Publication Publication Date Title
US8501539B2 (en) Semiconductor device package
US7608930B2 (en) Semiconductor device and method of manufacturing semiconductor device
US6872599B1 (en) Enhanced solder joint strength and ease of inspection of leadless leadframe package (LLP)
JP5259978B2 (en) Manufacturing method of semiconductor device
US7439097B2 (en) Taped lead frames and methods of making and using the same in semiconductor packaging
EP2953160B1 (en) Method of manufacturing a semiconductor device package
TWI587457B (en) Resin-encapsulated semiconductor device and method of manufacturing the same
US20150076675A1 (en) Leadframe package with wettable sides and method of manufacturing same
US20140151865A1 (en) Semiconductor device packages providing enhanced exposed toe fillets
JP5232394B2 (en) Manufacturing method of semiconductor device
US11049800B2 (en) Semiconductor device package with grooved substrate
JP2005529493A (en) Non-lead quad flat package with semiconductor devices
JP4329678B2 (en) Manufacturing method of lead frame used in semiconductor device
US20140211442A1 (en) Pre-soldered leadless package
CN110622299A (en) Integrated circuit package with pre-wetted contact sidewall surfaces
US8535982B1 (en) Providing an automatic optical inspection feature for solder joints on semiconductor packages
US20210265214A1 (en) Methods and apparatus for an improved integrated circuit package
JP7144157B2 (en) Semiconductor device and its manufacturing method
JP5702763B2 (en) Semiconductor device
JP2006147918A (en) Semiconductor device
JP2018085487A (en) Method of manufacturing semiconductor device and semiconductor device
KR101128999B1 (en) Manufacturing method for chip package and chip package produced by the method
KR101036354B1 (en) Structure and manufacture method for multi-row lead frame and semiconductor package
JP2005005363A (en) Semiconductor device and its manufacturing method
JP2008108967A (en) Lead frame and method for manufacturing semiconductor package using it

Legal Events

Date Code Title Description
AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HESS, KEVIN J.;MCSHANE, MICHAEL B.;REEL/FRAME:023521/0907

Effective date: 20091111

AS Assignment

Owner name: CITIBANK, N.A., NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024079/0082

Effective date: 20100212

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424

Effective date: 20130521

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266

Effective date: 20131101

AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037355/0723

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: SUPPLEMENT TO THE SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:039138/0001

Effective date: 20160525

AS Assignment

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001

Effective date: 20160622

AS Assignment

Owner name: NXP USA, INC., TEXAS

Free format text: CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:040632/0001

Effective date: 20161107

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536

Effective date: 20151207

AS Assignment

Owner name: NXP USA, INC., TEXAS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE PREVIOUSLY RECORDED AT REEL: 040632 FRAME: 0001. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:044209/0047

Effective date: 20161107

AS Assignment

Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001

Effective date: 20190217

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050744/0097

Effective date: 20190903

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421

Effective date: 20151207

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001

Effective date: 20160622

AS Assignment

Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001

Effective date: 20160912

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8