US20120168920A1 - Leadless semiconductor package and method of manufacture - Google Patents

Leadless semiconductor package and method of manufacture Download PDF

Info

Publication number
US20120168920A1
US20120168920A1 US12/982,743 US98274310A US2012168920A1 US 20120168920 A1 US20120168920 A1 US 20120168920A1 US 98274310 A US98274310 A US 98274310A US 2012168920 A1 US2012168920 A1 US 2012168920A1
Authority
US
United States
Prior art keywords
leadframe
metal
die paddle
package
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/982,743
Inventor
Jerry Tan
William Cabreros
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics Inc Philippines
STMicroelectronics lnc USA
Original Assignee
STMicroelectronics Inc Philippines
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics Inc Philippines filed Critical STMicroelectronics Inc Philippines
Priority to US12/982,743 priority Critical patent/US20120168920A1/en
Assigned to STMICROELECTRONICS, INC. reassignment STMICROELECTRONICS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CABREROS, WILLIAM, TAN, JERRY
Publication of US20120168920A1 publication Critical patent/US20120168920A1/en
Priority to US14/478,799 priority patent/US9117810B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49575Assemblies of semiconductor devices on lead frames
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4828Etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/561Batch processing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49503Lead-frames or other flat leads characterised by the die pad
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49579Lead-frames or other flat leads characterised by the materials of the lead frames or layers thereon
    • H01L23/49582Metallic layers on lead frames
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48253Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a potential ring of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4847Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
    • H01L2224/48471Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area being a ball bond, i.e. wedge-to-ball, reverse stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/4905Shape
    • H01L2224/49051Connectors having different shapes
    • H01L2224/49052Different loop heights
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00013Fully indexed content
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01028Nickel [Ni]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49121Beam lead frame or beam lead device

Definitions

  • the present disclosure relates to semiconductor packaging, and in particular to leadframe-based packages, to leadframes employed in such packages, and most particularly to flat, leadless type packages and leadframes, such as, e.g., QFN packages.
  • leadframe packages are relatively inexpensive to produce, are well known and understood, the tooling is already in hand or readily available, etc. Additionally, leadframe packages have some advantages over many other packages, including having better thermal transmission characteristics, and more being more robust. As industry demand moves toward smaller packages and higher contact density, leadframe technology continues to evolve, so that even within the general category of leadframe packages, there are many different types. However, leadframe-based packages have at least one element in common: they all have a leadframe. Leadframes are usually stamped or chemically milled from thin metal strips, which are generally formed in rolls. Typically, a leadframe includes a die paddle on which a semiconductor die is mounted, and a plurality of contact pads that are placed in electrical contact with respective bond pads of the leadframe.
  • Leadframes are machined from a roll, i.e., strip, of metal foil, usually copper, which can be plated to prevent oxidation that might otherwise interfere with making good electrical contact. Chemical milling is typically used to form leadframes that have very fine details, such as with near chip-scale frames and frames that employ a large number of leads.
  • FIG. 1 is a plan view of a portion of an exemplary leadframe strip 100 for a quad flat no-lead (QFN) semiconductor package.
  • the strip 100 of FIG. 1 includes a plurality of die paddles 102 , and a plurality of leads 104 associated with each die paddle.
  • Support stringers 106 extend between a support frame 108 and the die paddles 102 , and the bond pads are attached directly to the frame.
  • a semiconductor material die is attached to the die paddle 102 , usually via a thermally conductive adhesive. Bond wires are attached at one end to contact pads of the semiconductor die, and to respective ones of the leads 104 at the other end, thereby placing the leads in electrical contact with the contact pads of the semiconductor die.
  • a carrier tape Prior to attaching the semiconductor dies, a carrier tape is adhered to the back side of the leadframe strip 100 , and after the wire bonding step, a molding compound is applied over the semiconductor die and bonding wires to form a protective package body, the approximate dimensions of which are indicated by the dashed lines 110 of FIG. 1 .
  • the carrier tape prevents the molding compound from covering the back side of the leadframe, so that the back sides of the die paddles 102 and leads 104 are exposed for contact with a circuit board.
  • the carrier tape is removed and the packages are punched from the leadframe strip. In the punching process, portions of the leadframe that protrude from each package are trimmed very close to the face of the package.
  • each package permits a good thermal contact between the semiconductor die and a circuit board, while the exposed leads 104 enable mounting of the package to contacts on the circuit board that are positioned inside the footprint of the package, which reduces the surface area occupied by the package on the circuit board.
  • leadframe-based packages There is continual industry pressure to reduce the thickness of semiconductor packages, especially for use in consumer electronic devices such as cell phones and PDA devices. In some cases, OEM manufacturers require that a package height be no more than 400 ⁇ m, and it is likely that even thinner packages will be required in the future.
  • One problem associated with leadframe-based packages is that there is a minimum thickness requirement for leadframe material. Typically, leadframe strips cannot be much less than about 100 ⁇ m, because thinner material becomes virtually impossible to handle without damage. It lacks the strength and rigidity to withstand normal handling and the processes to which it is subjected during typical manufacturing operations.
  • FIG. 2 is a simple diagrammatic side view of a portion of a leadframe strip 120 according to known art.
  • a carrier strip 122 is provided, on which separate die paddles 124 and leads 126 are formed by a metal deposition process.
  • the carrier strip acts as a support substrate so that the die paddles and bond pads can be made much thinner than the nominal 100 ⁇ m limit of the traditional punched or chemically milled leadframe strips. Additionally, because the elements of the leadframe are individually formed, there is no requirement for a support frame, which permits greater freedom to the designer because there is no requirement that every feature have an unobstructed path to the perimeter.
  • a leadless semiconductor package including a package body on a leadframe that includes a die paddle and a plurality of bond pads, all of which have a back surface exposed at the back side of the body, but none of which extend as far as a lateral face of the body.
  • the die paddle and bond pads can be plated, on their respective front faces and/or back faces, with a protective metal layer.
  • molding compound is deposited over a front face of the leadframe on which the die paddle and bond pads are positioned.
  • the face of the leadframe is substantially continuous and without perforations for at least the lateral dimensions of the body.
  • a back side of the leadframe is etched to isolate the die paddle and bond pads, back surfaces of which remain exposed at a back face of the body after the etching.
  • a parent substrate is etched on a first face to define elements of the leadframe such as, e.g., the die paddle and the plurality of bond pads.
  • the substrate is also etched on a second face, opposite the first face, to define a plurality of cavities on the second face, each positioned directly opposite a corresponding one of the elements on the first face, and each sized and shaped to substantially match the size and shape of the corresponding element.
  • a protective metal layer is plated onto the surfaces of the elements of the lead frame and onto an inner wall of each of the cavities. The layer of metal plated onto the inner wall of each of the cavities acts as an etch stop to protect the corresponding element during the etch performed as part of the packaging process.
  • FIG. 1 is a plan view of a portion of an exemplary leadframe strip for a flat no-lead semiconductor package, according to known art.
  • FIG. 2 is a simple diagrammatic side view of a portion of another leadframe strip according to known art.
  • FIG. 3 is a plan view of a leadframe-based semiconductor package according to one embodiment.
  • FIG. 4 is a cross-sectional view of the semiconductor package of FIG. 3 taken along lines 4 - 4 of FIG. 3 .
  • FIG. 5 is a plan view of a leadframe-based semiconductor package according to another embodiment.
  • FIG. 6 is a cross-sectional view of the semiconductor package of FIG. 5 , taken along lines 6 - 6 of FIG. 5 .
  • FIG. 7 is a plan view of a portion of a leadframe strip according to one embodiment.
  • FIG. 8 is a perspective view of a portion of the leadframe strip of FIG. 7 , showing the front side of the leadframe, with a smaller portion cut away to show elements of the back side.
  • FIGS. 9A-9C are cross-sectional diagrams of the leadframe at respective stages of manufacture, according to one embodiment, as viewed from a position corresponding to the lines 9 A- 9 A of FIG. 8 .
  • FIGS. 10A-10D are diagrams showing respective stages of the assembly of semiconductor packages according to one embodiment, using the leadframe strip described with reference to FIGS. 7-9C .
  • FIGS. 10A , 10 B and 10 D are cross-sectional views of an assembly of semiconductor packages taken along a plane corresponding to the plane defined in FIG. 8 by lines 9 A- 9 A, but extended through two leadframes.
  • FIG. 10C is an enlarged view of a small portion of the assembly of FIG. 10B , as defined by the oval in FIG. 10B that is marked 100 .
  • FIG. 3 a plan view is provided of a leadframe-based semiconductor package 10 according to an embodiment.
  • the package 10 is encapsulated in a molding compound body 12 that is shown as though transparent in order to show the internal structure.
  • the package 10 is in a quad flat pack, no lead (QFN) configuration, and includes a semiconductor die 14 with a plurality of contact pads 17 , a plurality of bond pads 16 , and a plurality of bond wires 18 coupled between respective pairs of the bond pads and the contact pads.
  • QFN quad flat pack, no lead
  • FIG. 4 is a cross-sectional view of the semiconductor package 10 taken along lines 4 - 4 of FIG. 3 . Portions of a leadframe 21 are visible, including a die paddle 24 on which the semiconductor die 14 is mounted, and also including a plurality of bond pads 16 .
  • the die paddle 24 and bond pads 26 are formed from a common sheet of metal, preferably copper or a copper alloy.
  • An upper plating 26 and a lower plating 22 are positioned on each of the bond pads 16 , while the die paddle 24 includes an upper plating 28 and a lower plating 23 .
  • the leadframe elements, including the die paddle 24 and the bond pads 16 are exposed and electrically accessible at the back side of the package 10 .
  • FIG. 5 is a plan view of a leadframe-based semiconductor package 40 according to another embodiment.
  • the package 40 is substantially similar to the package 10 described with reference to FIGS. 3 and 4 , except that it also includes a contact ring 44 extending about the semiconductor device 14 and separated therefrom by a gap 42 which electrically isolates the contact ring from the device 14 .
  • the contact ring 44 may be provided, for example, where a number of the contact pads 17 on the semiconductor device 14 are required to be coupled to a common node, such as for a positive or negative power supply, or ground, etc., or where multiple contacts on an underlying circuit board are required to be coupled to such a common node.
  • the package 40 includes a leadframe 41 , partially shown in the cross-sectional view of FIG. 6 , which also shows that the contact ring 44 includes an upper plating 46 and a lower plating 52 .
  • the leadframe elements of the package 40 do not include features commonly associated with leadframe strips.
  • the die paddle 24 does not include support stringers, like those shown in the prior art device of FIG. 1 , to support the die paddle as part of the leadframe strip until a package is formed around it.
  • the die paddle 24 is completely surrounded by the contact ring 44 , so it would be impossible to have provided support stringers extending from the die paddle to a support frame while keeping the support ring electrically isolated from the die paddle.
  • the bond pads 16 do not include portions extending to the perimeter of the package as would normally be the case.
  • FIG. 7 is a plan view of a portion of a leadframe strip 60 according to one embodiment.
  • Leadframe features of a package similar to the package 40 described with reference to FIGS. 5 and 6 are shown.
  • Also shown in dashed lines are cut lines 25 along which semiconductor packages formed on the leadframe strip 60 will eventually be cut, and which approximately define the size and shape of the finished packages.
  • the leadframe strip 60 comprises a metal substrate 62 that is substantially continuous and unbroken, at least within the areas of the packages, as defined by the cut lines 25 . This will be explained in detail hereafter.
  • the leadframe strip 60 includes perforations 64 extending along the long edges of the strip to facilitate processing of the leadframe strip and by machinery used to make the strip and form semiconductor packages thereon.
  • FIG. 7 shows a leadframe strip with rows of two frames per row, the actual number of frames per row, as well as the configuration and location of perforations and fiducials for proper machine handling and processing depend on the design and size of the particular package, the size of the parent roll of material, the makes and models of the machinery that will be used to process the strip, etc.
  • FIG. 8 a perspective view of a portion of the leadframe strip 60 is provided, showing the front side of the leadframe, with a smaller portion cut away to show elements of the back side of the strip.
  • the leadframe strip 60 is preferably made from a parent roll of copper or copper alloy material.
  • the substrate 62 is formed so that the features of the leadframe extend above the surrounding surface 39 of the substrate, i.e., away from the lower portions of the front face.
  • a channel or trench 38 is part of the lower face 39 .
  • the channel 38 defines a separation between the contact ring 44 and the die paddle 24 .
  • Cavities are formed on the back side of the substrate 62 in positions directly opposite the leadframe elements formed on the front side: a cavity 32 is positioned opposite each of the bond pads 16 ; a groove or channel 34 is positioned opposite the contact ring 44 , and a cavity 36 is positioned opposite the die paddle 24 . Front surfaces of leadframe elements on the front face, including the die paddle 24 , the contact ring 44 , and the bond pads 16 , are provided with a layer of metal plated thereon. Inside walls of the cavities 32 , 34 , 36 formed in the back side of the substrate are also plated.
  • the metal used to plate the elements of the leadframe can be any appropriate formulation, but is preferably resistant to oxidation and corrosion, in order to provide a reliable contact surface for the wirebonding process.
  • the plating includes a layer of nickel, a layer of palladium, and a layer of gold. Total thickness of the plating will usually not exceed about 5 ⁇ m, and is preferably less than about 2 ⁇ m. Most of that thickness is made up of the nickel layer, with the layers of palladium and gold being relatively much thinner.
  • the metal plated in the cavities on the back side can be the same metals, or can be different metals.
  • the plated metal in the cavities will be used as an etch resist, then later during assembly of an electronic device that incorporates the completed package, the same metal will form contact surfaces for establishing electrical contact between the semiconductor die and contacts of a circuit board.
  • leadframe features formed in the manner described above can be referred to as lands, while the surrounding surface can be referred to as the lower face. This is not to be confused with the back side or back face of the substrate, which is on the opposite side from the lands.
  • the lower face 39 is part of the front face of the substrate 62 .
  • a process for manufacturing the leadframe 60 will be described in more detail with reference to FIGS. 9A-9C . Thereafter, a process for forming a semiconductor package on the leadframe, according to an embodiment, will be described with reference to FIGS. 10A-10D .
  • FIGS. 9A-9C are cross-sectional diagrams of a leadframe at respective stages of manufacture, according to one embodiment, as viewed from a position corresponding to the lines 9 A- 9 A of FIG. 8 .
  • the process begins with a strip 64 of copper having a thickness T 1 of about 100 ⁇ m.
  • a layer of metal 65 is plated onto a first side of the strip—hereafter the front side.
  • a layer of etch resist 66 is then deposited over the metal layer 65 and patterned to protect the portions of the parent strip that will become lands on the front side of the leadframe.
  • a second layer of etch resist 68 is deposited on the back side of the strip and patterned to expose the areas of the back side where the cavities are to be formed. This is the stage in the process that is shown in FIG. 9A .
  • the front side of the strip 64 is etched to remove the plated metal 65 that is not protected by the etch resist layer 66 , then both sides are etched to remove a selected thickness of the parent strip 64 to form cavities 32 , 34 , and 36 on the back side, and the lower face 39 , including the trench 38 , on the front side.
  • each side is etched to a depth of about half the total thickness of the strip 64 .
  • the lateral dimensions, shape, and position of each of the cavities 32 , 34 , 36 on the back side are selected so as to be aligned with and slightly smaller, in all lateral dimensions, than the corresponding land on the front side of the strip.
  • a web 72 extends around the entire perimeter of and supports each feature formed on the front side of the substrate.
  • the back side of the substrate is plated.
  • the material to be plated must be electrically conductive. Because the back side of the strip 64 is entirely covered by a layer of non-conductive etch resist except over the newly formed cavities 32 , 34 , and 36 , only the inner walls of the cavities are plated in the operation. If necessary, the front side of the strip can be temporarily covered to prevent plating on that side. Finally, the etch resist layers on both sides of the strip 64 are removed from the strip, leaving the completed leadframe, shown in close detail in FIG. 9C .
  • the cavities are disclosed as being slightly smaller than the corresponding feature on the opposite face of the substrate, according to an alternative embodiment, the cavities can be identical in size and shape to the corresponding feature.
  • the etch step is controlled to be terminated before the etch process extends half the total thickness from each side. instead, the process is controlled to terminate when between about 5%-10% of the thickness remains between the etches. In this way, a supporting structure similar to the web 72 will remain between the cavities and the lower face 39 .
  • One advantage to this embodiment is that the masks used to form the resist layers 66 and 68 can be mirror images of each other, which is simpler and less expensive to produce than a mask with features that are sized differently. In some cases it may even be possible to use the same mask on both sides. Of course, it would be necessary to use a negative-acting photoresist on one side, and a positive acting resist on the other.
  • FIGS. 10A-10D are diagrams showing respective stages of the assembly of semiconductor packages according to one embodiment, using the leadframe strip 60 described with reference to FIGS. 7-9C .
  • FIGS. 10A , 10 B and 10 D are cross-sectional views of an assembly of semiconductor packages 70 taken along a plane corresponding to the plane defined in FIG. 8 by lines 9 A- 9 A, but extended through two leadframes.
  • FIG. 10C is an enlarged view of a small portion of the assembly 70 , as defined by the oval in FIG. 10B that is marked 10 C.
  • semiconductor dice 14 are adhered to respective die paddles 24 , and contact pads of the dice are wirebonded to the appropriate bondpads 16 or contact rings 44 .
  • a molding compound layer 33 is then deposited over the leadframe 60 and cured, encapsulating the semiconductor dice 14 and bond wires 18 .
  • the molding compound 33 is entirely contained, on the back side, by the leadframe strip 60 , so an adhesive carrier, like that described in the background is not required.
  • the back side of the leadframe strip 60 is etched to selectively remove portions thereof.
  • an etch process that is formulated to dissolve copper, but not the metal plated into the cavities 32 , 34 , 36 , when applied from the back side of the strip, will remove the material of the substrate that lies between the cavities, until the process reaches the lower face 39 of the front side.
  • molding compound will have been deposited and cured on the front side, when the etch reaches the lower face, it will substantially stop, having only the narrow webs 72 against which to continue acting, and the etching process is terminated before it can have an appreciable effect on the lands of the leadframe, which are encapsulated in the molding compound 33 .
  • the etching of the back side of the leadframe strip 60 to remove all but the small portions of the leadframes that are protected by the metal deposits the elements of the leadframes are now electrically isolated from each other except where they are coupled by the bond wires 18 .
  • the portions of the plating that were on the sidewalls of the cavities will be unsupported, as shown in the detail of FIG. 10C .
  • the unsupported portions are little more than fragile burrs surrounding the contact surfaces on the back side of the package. The greatest danger is that pieces may break away and create short circuits or otherwise interfere with proper operation of the device. Accordingly, the assembly is pressure washed by as jet of high-pressure water, which quickly breaks off and removes all of the loose material, leaving the plated surfaces 22 , 46 , and 23 on the back side of the package.
  • the assembly 70 is cut into separate packages 40 , which are tested and marked.
  • each side of the substrate is etched to a depth of about half the total thickness of the substrate.
  • the distance from the lower face 39 to the front faces of the lands is equal to half the thickness of the original substrate, as is the depth of the cavities formed in the back side. Therefore, following the second etch step, described with reference to FIGS. 10B and 10C , half of the original thickness will have been removed. Assuming an original thickness of 100 ⁇ m, the remaining nominal thickness of the die paddle 24 and bond pads 16 is only 50 ⁇ m, which is also half of the minimum practical thickness of traditional leadframes, as explained in the background.
  • the relative depths can also be adjusted, so that the finished thickness of the leadframe is fully selectable. Even without changing the original thickness of the substrate, the finished thickness can be controlled to be anywhere from as thin as around 10 or 20 ⁇ m to as thick as about 60 or 70 ⁇ m.
  • the upper and lower limits will in part be determined by the kinds and sizes of leadframe elements formed on the substrate.
  • the substrate of the leadframe 60 of FIG. 8 is only about 50 ⁇ m in thickness.
  • this is acceptable here, where a traditional leadframe of a similar thickness would be far too weak, because, first, in the disclosed embodiments there are no perforations and no separate elements that must retain position and shape while only supported by thin and often cantilevered connections to a support frame; and second, because the alternating etched regions on the opposing sides of the substrate behave like corrugations in a piece of sheet metal, which serve to stiffen the metal to a condition that is far more rigid than the same thickness of sheet metal would be if completely flat.
  • a leadframe configured according to the principles disclosed above is not limited by the need to have all the elements coupled to a support frame. Instead, of being supported by a frame that lies in the same plane as the elements, but outside the finished dimensions of a putative package, the elements of the various embodiments are supported from structure that is much closer, lying a plane that defines a face of the intended package.
  • a semiconductor package formed in accordance with an embodiment will not have any portion of the original leadframe visible or exposed around its lateral perimeter. This is in contrast to most leadframe-based devises, including the one described in the background with reference to FIG. 1 . While the prior art leadframe described with reference to FIG. 2 is similar to the disclosed embodiments in this respect, it suffers from a number of other deficiencies, including the cost to produce the leadframe, and also the cost and complexity to use in packaging semiconductor devices.
  • the substrate of a leadframe can also be stamped to form lands on the front face and corresponding cavities on the back face.
  • the parent sheet is plated on both faces prior to being stamped, and the back side is also coated with an etch resist.
  • the back side is subjected to a brief abrasion after stamping, which removes the plating and resist on the back surface, without removing them from the cavities.
  • the etch resist is removed using the appropriate solvents.
  • front is used to refer to the side of a leadframe that would face away from a circuit board if the leadframe were in a package mounted to the circuit board according to its design.
  • back is used to refer to the side or face opposite the front side and facing the circuit board. Use of front and back with reference to other related elements are to be construed accordingly.
  • land is used to refer to the features of a leadframe that extend above the surrounding surface on the front face
  • lower face is used to refer to a part of the front face of a leadframe that extends around the lands but lies closer to the back face.
  • lateral is used to refer to directions or dimensions extending in a plane that lies substantially parallel to the front and back faces of a leadframe.
  • Coupled includes within its scope indirect coupling, such as when two elements are coupled with one or more intervening elements even where no intervening elements are recited.
  • indirect coupling such as when two elements are coupled with one or more intervening elements even where no intervening elements are recited.
  • this language also reads on embodiments in which fluid passes from a first heat exchanger through a turbine before entering a second heat exchanger.
  • the term over is used in the specification and claims to refer to the relative positions of two or more elements with respect to a third element, although the third element may be implied by the context.
  • the term on is used to refer to a physical relationship between two elements. Neither term should be construed as requiring direct physical contact between the elements, nor should they be construed as indicating any particular orientation, either absolute, or with respect to the third element. So, for example, if a claim recites a second layer positioned over a first layer on a substrate, this phrase indicates that the second layer is coupled to the substrate and that the first layer is between the second layer and the substrate. It does not indicate that the layers are necessarily in direct physical contact with each other or with the substrate, but may instead have one or more intervening layers or structures. It also does not indicate that the substrate is oriented in a manner that places the second layer physically above the first layer, nor that, for example, the layers are positioned over a front face of the substrate, as that term is used herein.
  • micron The unit symbol “ ⁇ m” is used herein to refer to a value in microns. One micron is equal to 1 ⁇ 10 ⁇ 6 meters.
  • a claim limitation recites a structure as an object of the limitation, that structure itself is not an element of the claim, but is a modifier of the subject.
  • a limitation that recites “a leadframe having a die paddle configured to receive a semiconductor die” the semiconductor die is not an element of the claim, but instead serves to define the scope of the term die paddle.
  • subsequent limitations in the same claim or dependent claims that recite or characterize additional elements relative to the semiconductor die do not render the die an element of that claim.

Abstract

A leadless semiconductor package includes a package body on a leadframe that includes a die paddle and a plurality of bond pads, none of which extend as far as a lateral face of the body. During manufacture of the package, molding compound is deposited over a face of the leadframe on which the die paddle and bond pads are positioned. After the molding compound is cured, a back side of the leadframe is etched to isolate the die paddle and bond pads, back surfaces of which remain exposed at a back face of the body. During manufacture of the leadframe, a parent substrate is etched to define the die paddle and a plurality of bond pads on one side of the substrate and a plurality of cavities on the opposite face.

Description

    BACKGROUND OF THE INVENTION
  • 1. Technical Field
  • The present disclosure relates to semiconductor packaging, and in particular to leadframe-based packages, to leadframes employed in such packages, and most particularly to flat, leadless type packages and leadframes, such as, e.g., QFN packages.
  • 2. Description of the Related Art
  • While significant advances have been made in semiconductor packaging, including the development of a very large number of packaging types, the majority of semiconductor devices still employ leadframe based packages. This is due to a number of reasons. In particular, leadframe packages are relatively inexpensive to produce, are well known and understood, the tooling is already in hand or readily available, etc. Additionally, leadframe packages have some advantages over many other packages, including having better thermal transmission characteristics, and more being more robust. As industry demand moves toward smaller packages and higher contact density, leadframe technology continues to evolve, so that even within the general category of leadframe packages, there are many different types. However, leadframe-based packages have at least one element in common: they all have a leadframe. Leadframes are usually stamped or chemically milled from thin metal strips, which are generally formed in rolls. Typically, a leadframe includes a die paddle on which a semiconductor die is mounted, and a plurality of contact pads that are placed in electrical contact with respective bond pads of the leadframe.
  • Leadframes are machined from a roll, i.e., strip, of metal foil, usually copper, which can be plated to prevent oxidation that might otherwise interfere with making good electrical contact. Chemical milling is typically used to form leadframes that have very fine details, such as with near chip-scale frames and frames that employ a large number of leads.
  • FIG. 1 is a plan view of a portion of an exemplary leadframe strip 100 for a quad flat no-lead (QFN) semiconductor package. The strip 100 of FIG. 1 includes a plurality of die paddles 102, and a plurality of leads 104 associated with each die paddle. Support stringers 106 extend between a support frame 108 and the die paddles 102, and the bond pads are attached directly to the frame. During the packaging process a semiconductor material die is attached to the die paddle 102, usually via a thermally conductive adhesive. Bond wires are attached at one end to contact pads of the semiconductor die, and to respective ones of the leads 104 at the other end, thereby placing the leads in electrical contact with the contact pads of the semiconductor die. Prior to attaching the semiconductor dies, a carrier tape is adhered to the back side of the leadframe strip 100, and after the wire bonding step, a molding compound is applied over the semiconductor die and bonding wires to form a protective package body, the approximate dimensions of which are indicated by the dashed lines 110 of FIG. 1. The carrier tape prevents the molding compound from covering the back side of the leadframe, so that the back sides of the die paddles 102 and leads 104 are exposed for contact with a circuit board. After the molding compound has been cured, the carrier tape is removed and the packages are punched from the leadframe strip. In the punching process, portions of the leadframe that protrude from each package are trimmed very close to the face of the package. The exposed die paddle on the back side of each package permits a good thermal contact between the semiconductor die and a circuit board, while the exposed leads 104 enable mounting of the package to contacts on the circuit board that are positioned inside the footprint of the package, which reduces the surface area occupied by the package on the circuit board.
  • There is continual industry pressure to reduce the thickness of semiconductor packages, especially for use in consumer electronic devices such as cell phones and PDA devices. In some cases, OEM manufacturers require that a package height be no more than 400 μm, and it is likely that even thinner packages will be required in the future. One problem associated with leadframe-based packages is that there is a minimum thickness requirement for leadframe material. Typically, leadframe strips cannot be much less than about 100 μm, because thinner material becomes virtually impossible to handle without damage. It lacks the strength and rigidity to withstand normal handling and the processes to which it is subjected during typical manufacturing operations. To the extent that special tooling and procedures could be devised to successfully handle thinner material, this would represent a significant additional expense and would eliminate one of the primary advantages of leadframes over other packaging formats, i.e., the ability of many existing automated systems to perform some or all of the processing steps required for more advanced package designs.
  • FIG. 2 is a simple diagrammatic side view of a portion of a leadframe strip 120 according to known art. A carrier strip 122 is provided, on which separate die paddles 124 and leads 126 are formed by a metal deposition process. The carrier strip acts as a support substrate so that the die paddles and bond pads can be made much thinner than the nominal 100 μm limit of the traditional punched or chemically milled leadframe strips. Additionally, because the elements of the leadframe are individually formed, there is no requirement for a support frame, which permits greater freedom to the designer because there is no requirement that every feature have an unobstructed path to the perimeter. Furthermore, because the features are not required to be self-supporting, elements that are very thin or closely spaced can be formed, where similar elements on a traditional leadframe would bend or short against other elements. Unfortunately, the processes necessary to manufacture leadframes by metal deposition are expensive and time consuming.
  • BRIEF SUMMARY
  • According to one embodiment, a leadless semiconductor package is provided, including a package body on a leadframe that includes a die paddle and a plurality of bond pads, all of which have a back surface exposed at the back side of the body, but none of which extend as far as a lateral face of the body. The die paddle and bond pads can be plated, on their respective front faces and/or back faces, with a protective metal layer.
  • During manufacture of the package, molding compound is deposited over a front face of the leadframe on which the die paddle and bond pads are positioned. The face of the leadframe is substantially continuous and without perforations for at least the lateral dimensions of the body. After the molding compound is cured, a back side of the leadframe is etched to isolate the die paddle and bond pads, back surfaces of which remain exposed at a back face of the body after the etching.
  • During manufacture of the leadframe, a parent substrate is etched on a first face to define elements of the leadframe such as, e.g., the die paddle and the plurality of bond pads. The substrate is also etched on a second face, opposite the first face, to define a plurality of cavities on the second face, each positioned directly opposite a corresponding one of the elements on the first face, and each sized and shaped to substantially match the size and shape of the corresponding element. A protective metal layer is plated onto the surfaces of the elements of the lead frame and onto an inner wall of each of the cavities. The layer of metal plated onto the inner wall of each of the cavities acts as an etch stop to protect the corresponding element during the etch performed as part of the packaging process.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • FIG. 1 is a plan view of a portion of an exemplary leadframe strip for a flat no-lead semiconductor package, according to known art.
  • FIG. 2 is a simple diagrammatic side view of a portion of another leadframe strip according to known art.
  • FIG. 3 is a plan view of a leadframe-based semiconductor package according to one embodiment.
  • FIG. 4 is a cross-sectional view of the semiconductor package of FIG. 3 taken along lines 4-4 of FIG. 3.
  • FIG. 5 is a plan view of a leadframe-based semiconductor package according to another embodiment.
  • FIG. 6 is a cross-sectional view of the semiconductor package of FIG. 5, taken along lines 6-6 of FIG. 5.
  • FIG. 7 is a plan view of a portion of a leadframe strip according to one embodiment.
  • FIG. 8 is a perspective view of a portion of the leadframe strip of FIG. 7, showing the front side of the leadframe, with a smaller portion cut away to show elements of the back side.
  • FIGS. 9A-9C are cross-sectional diagrams of the leadframe at respective stages of manufacture, according to one embodiment, as viewed from a position corresponding to the lines 9A-9A of FIG. 8.
  • FIGS. 10A-10D are diagrams showing respective stages of the assembly of semiconductor packages according to one embodiment, using the leadframe strip described with reference to FIGS. 7-9C. FIGS. 10A, 10B and 10D are cross-sectional views of an assembly of semiconductor packages taken along a plane corresponding to the plane defined in FIG. 8 by lines 9A-9A, but extended through two leadframes. FIG. 10C is an enlarged view of a small portion of the assembly of FIG. 10B, as defined by the oval in FIG. 10B that is marked 100.
  • DETAILED DESCRIPTION
  • Turning now to FIG. 3, a plan view is provided of a leadframe-based semiconductor package 10 according to an embodiment. The package 10 is encapsulated in a molding compound body 12 that is shown as though transparent in order to show the internal structure. The package 10 is in a quad flat pack, no lead (QFN) configuration, and includes a semiconductor die 14 with a plurality of contact pads 17, a plurality of bond pads 16, and a plurality of bond wires 18 coupled between respective pairs of the bond pads and the contact pads.
  • FIG. 4 is a cross-sectional view of the semiconductor package 10 taken along lines 4-4 of FIG. 3. Portions of a leadframe 21 are visible, including a die paddle 24 on which the semiconductor die 14 is mounted, and also including a plurality of bond pads 16. The die paddle 24 and bond pads 26 are formed from a common sheet of metal, preferably copper or a copper alloy. An upper plating 26 and a lower plating 22 are positioned on each of the bond pads 16, while the die paddle 24 includes an upper plating 28 and a lower plating 23. As discussed with reference to the prior art devices of FIGS. 1 and 2, the leadframe elements, including the die paddle 24 and the bond pads 16, are exposed and electrically accessible at the back side of the package 10.
  • FIG. 5 is a plan view of a leadframe-based semiconductor package 40 according to another embodiment. The package 40 is substantially similar to the package 10 described with reference to FIGS. 3 and 4, except that it also includes a contact ring 44 extending about the semiconductor device 14 and separated therefrom by a gap 42 which electrically isolates the contact ring from the device 14. The contact ring 44 may be provided, for example, where a number of the contact pads 17 on the semiconductor device 14 are required to be coupled to a common node, such as for a positive or negative power supply, or ground, etc., or where multiple contacts on an underlying circuit board are required to be coupled to such a common node. The package 40 includes a leadframe 41, partially shown in the cross-sectional view of FIG. 6, which also shows that the contact ring 44 includes an upper plating 46 and a lower plating 52.
  • It can be seen, with reference to FIG. 5, that the leadframe elements of the package 40 do not include features commonly associated with leadframe strips. For example, the die paddle 24 does not include support stringers, like those shown in the prior art device of FIG. 1, to support the die paddle as part of the leadframe strip until a package is formed around it. Furthermore, the die paddle 24 is completely surrounded by the contact ring 44, so it would be impossible to have provided support stringers extending from the die paddle to a support frame while keeping the support ring electrically isolated from the die paddle. Lastly, the bond pads 16 do not include portions extending to the perimeter of the package as would normally be the case.
  • FIG. 7 is a plan view of a portion of a leadframe strip 60 according to one embodiment. Leadframe features of a package similar to the package 40 described with reference to FIGS. 5 and 6 are shown. Also shown in dashed lines are cut lines 25 along which semiconductor packages formed on the leadframe strip 60 will eventually be cut, and which approximately define the size and shape of the finished packages. The leadframe strip 60 comprises a metal substrate 62 that is substantially continuous and unbroken, at least within the areas of the packages, as defined by the cut lines 25. This will be explained in detail hereafter. The leadframe strip 60 includes perforations 64 extending along the long edges of the strip to facilitate processing of the leadframe strip and by machinery used to make the strip and form semiconductor packages thereon.
  • The specific elements shown in FIG. 7 are merely exemplary. In practice, a leadframe strip according to the principles of the invention can include a wide range of features, including multiple rows of bond pads, multiple concentric contact rings, etc. Additionally, while FIG. 7 shows a leadframe strip with rows of two frames per row, the actual number of frames per row, as well as the configuration and location of perforations and fiducials for proper machine handling and processing depend on the design and size of the particular package, the size of the parent roll of material, the makes and models of the machinery that will be used to process the strip, etc.
  • Turning now to FIG. 8, a perspective view of a portion of the leadframe strip 60 is provided, showing the front side of the leadframe, with a smaller portion cut away to show elements of the back side of the strip. The leadframe strip 60 is preferably made from a parent roll of copper or copper alloy material. The substrate 62 is formed so that the features of the leadframe extend above the surrounding surface 39 of the substrate, i.e., away from the lower portions of the front face. Thus, for example, a channel or trench 38 is part of the lower face 39. The channel 38 defines a separation between the contact ring 44 and the die paddle 24. Cavities are formed on the back side of the substrate 62 in positions directly opposite the leadframe elements formed on the front side: a cavity 32 is positioned opposite each of the bond pads 16; a groove or channel 34 is positioned opposite the contact ring 44, and a cavity 36 is positioned opposite the die paddle 24. Front surfaces of leadframe elements on the front face, including the die paddle 24, the contact ring 44, and the bond pads 16, are provided with a layer of metal plated thereon. Inside walls of the cavities 32, 34, 36 formed in the back side of the substrate are also plated.
  • The metal used to plate the elements of the leadframe can be any appropriate formulation, but is preferably resistant to oxidation and corrosion, in order to provide a reliable contact surface for the wirebonding process. According to one embodiment, the plating includes a layer of nickel, a layer of palladium, and a layer of gold. Total thickness of the plating will usually not exceed about 5 μm, and is preferably less than about 2 μm. Most of that thickness is made up of the nickel layer, with the layers of palladium and gold being relatively much thinner.
  • The metal plated in the cavities on the back side can be the same metals, or can be different metals. During the packaging process, the plated metal in the cavities will be used as an etch resist, then later during assembly of an electronic device that incorporates the completed package, the same metal will form contact surfaces for establishing electrical contact between the semiconductor die and contacts of a circuit board.
  • Generically, leadframe features formed in the manner described above can be referred to as lands, while the surrounding surface can be referred to as the lower face. This is not to be confused with the back side or back face of the substrate, which is on the opposite side from the lands. The lower face 39 is part of the front face of the substrate 62.
  • A process for manufacturing the leadframe 60, according to one embodiment, will be described in more detail with reference to FIGS. 9A-9C. Thereafter, a process for forming a semiconductor package on the leadframe, according to an embodiment, will be described with reference to FIGS. 10A-10D.
  • FIGS. 9A-9C are cross-sectional diagrams of a leadframe at respective stages of manufacture, according to one embodiment, as viewed from a position corresponding to the lines 9A-9A of FIG. 8. The process begins with a strip 64 of copper having a thickness T1 of about 100 μm. After cleaning to remove oxides that normally form on copper, a layer of metal 65 is plated onto a first side of the strip—hereafter the front side. A layer of etch resist 66 is then deposited over the metal layer 65 and patterned to protect the portions of the parent strip that will become lands on the front side of the leadframe. A second layer of etch resist 68 is deposited on the back side of the strip and patterned to expose the areas of the back side where the cavities are to be formed. This is the stage in the process that is shown in FIG. 9A.
  • As shown in FIG. 9B, the front side of the strip 64 is etched to remove the plated metal 65 that is not protected by the etch resist layer 66, then both sides are etched to remove a selected thickness of the parent strip 64 to form cavities 32, 34, and 36 on the back side, and the lower face 39, including the trench 38, on the front side. In the embodiment shown in FIG. 9B, each side is etched to a depth of about half the total thickness of the strip 64. The lateral dimensions, shape, and position of each of the cavities 32, 34, 36 on the back side are selected so as to be aligned with and slightly smaller, in all lateral dimensions, than the corresponding land on the front side of the strip. In this way, even if each side is etched to half the total thickness, a thin web of material 72 will remain between the deepest part of each cavity and any part of the front surface, so that no complete perforations are made in the substrate. A web 72 extends around the entire perimeter of and supports each feature formed on the front side of the substrate.
  • Following the etch step, the back side of the substrate is plated. In an electroplating operation, the material to be plated must be electrically conductive. Because the back side of the strip 64 is entirely covered by a layer of non-conductive etch resist except over the newly formed cavities 32, 34, and 36, only the inner walls of the cavities are plated in the operation. If necessary, the front side of the strip can be temporarily covered to prevent plating on that side. Finally, the etch resist layers on both sides of the strip 64 are removed from the strip, leaving the completed leadframe, shown in close detail in FIG. 9C.
  • While the cavities are disclosed as being slightly smaller than the corresponding feature on the opposite face of the substrate, according to an alternative embodiment, the cavities can be identical in size and shape to the corresponding feature. in such an embodiment, the etch step is controlled to be terminated before the etch process extends half the total thickness from each side. instead, the process is controlled to terminate when between about 5%-10% of the thickness remains between the etches. In this way, a supporting structure similar to the web 72 will remain between the cavities and the lower face 39. One advantage to this embodiment is that the masks used to form the resist layers 66 and 68 can be mirror images of each other, which is simpler and less expensive to produce than a mask with features that are sized differently. In some cases it may even be possible to use the same mask on both sides. Of course, it would be necessary to use a negative-acting photoresist on one side, and a positive acting resist on the other.
  • FIGS. 10A-10D are diagrams showing respective stages of the assembly of semiconductor packages according to one embodiment, using the leadframe strip 60 described with reference to FIGS. 7-9C. FIGS. 10A, 10B and 10D are cross-sectional views of an assembly of semiconductor packages 70 taken along a plane corresponding to the plane defined in FIG. 8 by lines 9A-9A, but extended through two leadframes. FIG. 10C is an enlarged view of a small portion of the assembly 70, as defined by the oval in FIG. 10B that is marked 10C.
  • First, as shown in FIG. 10A, semiconductor dice 14 are adhered to respective die paddles 24, and contact pads of the dice are wirebonded to the appropriate bondpads 16 or contact rings 44. These processes are very well known and understood in the art, and so will not be described in detail.
  • Moving to FIG. 10B, a molding compound layer 33 is then deposited over the leadframe 60 and cured, encapsulating the semiconductor dice 14 and bond wires 18. The molding compound 33 is entirely contained, on the back side, by the leadframe strip 60, so an adhesive carrier, like that described in the background is not required. Once the molding compound is cured, the back side of the leadframe strip 60 is etched to selectively remove portions thereof. Turning again briefly to FIG. 9C, an etch process that is formulated to dissolve copper, but not the metal plated into the cavities 32, 34, 36, when applied from the back side of the strip, will remove the material of the substrate that lies between the cavities, until the process reaches the lower face 39 of the front side. Bearing in mind that molding compound will have been deposited and cured on the front side, when the etch reaches the lower face, it will substantially stop, having only the narrow webs 72 against which to continue acting, and the etching process is terminated before it can have an appreciable effect on the lands of the leadframe, which are encapsulated in the molding compound 33. With the etching of the back side of the leadframe strip 60 to remove all but the small portions of the leadframes that are protected by the metal deposits, the elements of the leadframes are now electrically isolated from each other except where they are coupled by the bond wires 18.
  • Once the etching process is complete, the portions of the plating that were on the sidewalls of the cavities will be unsupported, as shown in the detail of FIG. 10C. Bearing in mind that in practice the layers of plated metal are only microns thick, the unsupported portions are little more than fragile burrs surrounding the contact surfaces on the back side of the package. The greatest danger is that pieces may break away and create short circuits or otherwise interfere with proper operation of the device. Accordingly, the assembly is pressure washed by as jet of high-pressure water, which quickly breaks off and removes all of the loose material, leaving the plated surfaces 22, 46, and 23 on the back side of the package.
  • Finally, as shown in FIG. 10D, the assembly 70 is cut into separate packages 40, which are tested and marked.
  • It will be recalled that in the first etch process, described with reference to FIGS. 9B and 9C, each side of the substrate is etched to a depth of about half the total thickness of the substrate. Thus, the distance from the lower face 39 to the front faces of the lands is equal to half the thickness of the original substrate, as is the depth of the cavities formed in the back side. Therefore, following the second etch step, described with reference to FIGS. 10B and 10C, half of the original thickness will have been removed. Assuming an original thickness of 100 μm, the remaining nominal thickness of the die paddle 24 and bond pads 16 is only 50 μm, which is also half of the minimum practical thickness of traditional leadframes, as explained in the background. Furthermore, by adjusting the time or chemistry of the etches performed on each side of the substrate in the first etch process, the relative depths can also be adjusted, so that the finished thickness of the leadframe is fully selectable. Even without changing the original thickness of the substrate, the finished thickness can be controlled to be anywhere from as thin as around 10 or 20 μm to as thick as about 60 or 70 μm. The upper and lower limits will in part be determined by the kinds and sizes of leadframe elements formed on the substrate.
  • It should be born in mind, for example, that at any given point, the substrate of the leadframe 60 of FIG. 8 is only about 50 μm in thickness. However, this is acceptable here, where a traditional leadframe of a similar thickness would be far too weak, because, first, in the disclosed embodiments there are no perforations and no separate elements that must retain position and shape while only supported by thin and often cantilevered connections to a support frame; and second, because the alternating etched regions on the opposing sides of the substrate behave like corrugations in a piece of sheet metal, which serve to stiffen the metal to a condition that is far more rigid than the same thickness of sheet metal would be if completely flat.
  • As previously mentioned, a leadframe configured according to the principles disclosed above is not limited by the need to have all the elements coupled to a support frame. Instead, of being supported by a frame that lies in the same plane as the elements, but outside the finished dimensions of a putative package, the elements of the various embodiments are supported from structure that is much closer, lying a plane that defines a face of the intended package. One resulting distinction is that, unless there is a practical and beneficial reason, a semiconductor package formed in accordance with an embodiment will not have any portion of the original leadframe visible or exposed around its lateral perimeter. This is in contrast to most leadframe-based devises, including the one described in the background with reference to FIG. 1. While the prior art leadframe described with reference to FIG. 2 is similar to the disclosed embodiments in this respect, it suffers from a number of other deficiencies, including the cost to produce the leadframe, and also the cost and complexity to use in packaging semiconductor devices.
  • While a particular series of process steps has been disclosed for manufacturing a leadframe, there are many different known processes related to patterning and etching, many of which are interchangeable and can be selected, often merely on the basis of preference. Thus, an endless variety of different ways can be devised for producing, for example, the leadframe of FIG. 8, based on, for example, different orders of operation, different masking schemes, selection of resist and etch chemistries, le requirements, etc. Accordingly, the claims are not limited to any particular process or steps of a process except to the extent that the process or steps are explicitly recited, and then only in the claims in which they are recited, and claims that depend therefrom.
  • Additionally, while the preferred method of manufacture is by chemical machining, the substrate of a leadframe can also be stamped to form lands on the front face and corresponding cavities on the back face. The parent sheet is plated on both faces prior to being stamped, and the back side is also coated with an etch resist. The back side is subjected to a brief abrasion after stamping, which removes the plating and resist on the back surface, without removing them from the cavities. After the molding compound is deposited and cured, and the back of the leadframe is etched, the process will proceed as described above, except that the plating on the front face will remain. It is then necessary to perform another etch to remove the plating, while the plating in the cavities will be largely protected by the etch resist remaining in the cavities, although the burrs extending around the sidewalls of the cavities will be removed as well, eliminating the need for the pressure washing step. Following the etch process, the etch resist is removed using the appropriate solvents.
  • As used in the specification and claims, the term front is used to refer to the side of a leadframe that would face away from a circuit board if the leadframe were in a package mounted to the circuit board according to its design. Conversely, back is used to refer to the side or face opposite the front side and facing the circuit board. Use of front and back with reference to other related elements are to be construed accordingly.
  • The term land is used to refer to the features of a leadframe that extend above the surrounding surface on the front face, and the term lower face is used to refer to a part of the front face of a leadframe that extends around the lands but lies closer to the back face.
  • The term lateral is used to refer to directions or dimensions extending in a plane that lies substantially parallel to the front and back faces of a leadframe.
  • The term coupled, as used in the claims, includes within its scope indirect coupling, such as when two elements are coupled with one or more intervening elements even where no intervening elements are recited. For example, where a claim recites a fluid output of a first heat exchanger coupled to a fluid input of a second heat exchanger, this language also reads on embodiments in which fluid passes from a first heat exchanger through a turbine before entering a second heat exchanger.
  • The term over is used in the specification and claims to refer to the relative positions of two or more elements with respect to a third element, although the third element may be implied by the context. The term on is used to refer to a physical relationship between two elements. Neither term should be construed as requiring direct physical contact between the elements, nor should they be construed as indicating any particular orientation, either absolute, or with respect to the third element. So, for example, if a claim recites a second layer positioned over a first layer on a substrate, this phrase indicates that the second layer is coupled to the substrate and that the first layer is between the second layer and the substrate. It does not indicate that the layers are necessarily in direct physical contact with each other or with the substrate, but may instead have one or more intervening layers or structures. It also does not indicate that the substrate is oriented in a manner that places the second layer physically above the first layer, nor that, for example, the layers are positioned over a front face of the substrate, as that term is used herein.
  • In describing the embodiments illustrated in the drawings, directional references, such as right, left, top, bottom, etc., are used to refer to elements or movements as they are shown in the figures. Such terms are used to simplify the description and are not to be construed as limiting the claims in any way.
  • The unit symbol “μm” is used herein to refer to a value in microns. One micron is equal to 1×10−6 meters.
  • Ordinal numbers, e.g., first, second, third, etc., are used according to conventional practice, i.e., for the purpose of clearly distinguishing between claimed elements or features thereof. The use of such numbers does not suggest any other relationship, e.g., order of operation or relative position of such elements, nor does it exclude the possible combination of the listed elements into a single, multiple-function, structure or housing. Furthermore, ordinal numbers used in the claims have no specific correspondence to those used in the specification to refer to elements of disclosed embodiments on which those claims read.
  • Where a claim limitation recites a structure as an object of the limitation, that structure itself is not an element of the claim, but is a modifier of the subject. For example, in a limitation that recites “a leadframe having a die paddle configured to receive a semiconductor die,” the semiconductor die is not an element of the claim, but instead serves to define the scope of the term die paddle. Additionally, subsequent limitations in the same claim or dependent claims that recite or characterize additional elements relative to the semiconductor die do not render the die an element of that claim.
  • The abstract of the present disclosure is provided as a brief outline of some of the principles of the invention according to one embodiment, and is not intended as a complete or definitive description of any embodiment thereof, nor should it be relied upon to define terms used in the specification or claims. The abstract does not limit the scope of the claims.
  • The U.S. patent application, Attorney Docket No. 850063.664, filed concurrently herewith and by the same inventors, is directed to subject matter that is related to or has some technical overlap with the subject matter of the present disclosure, and is incorporated herein in its entirety.
  • Elements of the various embodiments described above can be combined, and further modifications can be made, to provide further embodiments without deviating from the spirit and scope of the invention. Aspects of the embodiments can be modified, if necessary to employ concepts of the various patents, applications and publications to provide yet further embodiments.
  • These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.

Claims (22)

1. A semiconductor package, comprising:
a package body;
a die paddle of a first metal, with a layer of a second metal, different from the first metal, positioned on a front surface of the die paddle and a layer of a third metal, different from the first metal, positioned on a back surface of the die paddle, the die paddle positioned in the body so that the back surface of the die paddle is exposed at a back surface of the body;
a semiconductor die affixed to the front surface of the die paddle over the first layer and encapsulated within the body; and
a plurality of bond pads of the first metal, each having a layer of the second metal positioned on a respective front surface and a layer of the third metal positioned on a respective back surface, each being encapsulated within the body with a respective back surface exposed at the back surface of the body, and no portion exposed at a lateral face of the body.
2. The package of claim 1 wherein the die paddle and each of the plurality of bond pads are thinner than about 100 microns.
3. The package of claim 1 wherein the die paddle and each of the plurality of bond pads are thinner than about 50 microns.
4. The package of claim 1 wherein the die paddle and each of the plurality of bond pads are between about 10 microns and about 80 microns.
5. The package of claim 1, comprising a contact ring of the first metal, lying in a common plane with the die paddle and positioned to encircle the die paddle, and having a back surface exposed at the back surface of the body.
6. The package of claim 1 wherein the second and third metals are a same metal.
7. A leadframe for a semiconductor package, comprising:
a substrate of a first metal, having first and second surfaces and extending laterally without substantial perforations over a first area;
a plurality of lands coupled to the substrate on the first surface entirely within the first area; and
a plurality of cavities formed in the second surface of the substrate without extending through the substrate, each in a position opposite a respective one of the plurality of lands.
8. The leadframe of claim 7 wherein each of the plurality of cavities has lateral dimensions that are less than corresponding lateral dimensions of the corresponding land opposite.
9. The leadframe of claim 7 wherein a depth of each of the plurality of cavities is approximately equal to a height of each of the plurality of lands above the first surface.
10. The leadframe of claim 7 wherein each of the plurality of lands has a face on which a layer of a second metal is deposited.
11. The leadframe of claim 7 wherein each of the plurality of cavities has an inner wall on which a layer of a second metal is deposited.
12. The leadframe of claim 7 wherein one of the plurality of lands is a die paddle, and others of the plurality of lands are bond pads.
13. A method, comprising:
etching a first depth into a first face of a substrate and forming thereby a plurality of lands of a leadframe, the first depth being less than an initial thickness of the substrate; and
etching a plurality of cavities a second depth into a second face of the substrate, each positioned opposite a respective one of the lands, the second depth being less than the initial thickness of the substrate.
14. The method of claim 13, comprising plating a layer of metal over the first face of the substrate.
15. The method of claim 14, comprising defining lateral dimensions of each of the plurality of lands by patterning the layer of metal.
16. The method of claim 13, comprising plating a layer of metal on an inner surface of each of the plurality of cavities.
17. The method of claim 13, comprising defining, among the lands of the leadframe, a die paddle and a plurality of bond pads.
18. A method, comprising:
affixing a semiconductor die to a first surface of a leadframe;
placing contact pads of the die in electrical contact with corresponding bond pads of the leadframe;
depositing a molding compound over the semiconductor die on the first surface of the leadframe;
curing the molding compound on the first surface of the leadframe; and
exposing portions of a surface of the cured molding compound by removing corresponding portions of the leadframe, while leaving portions of the leadframe embedded in the molding compound.
19. The method of claim 18 wherein the removing comprises etching a second surface of the leadframe, opposite the first surface.
20. The method of claim 18 wherein the leaving comprises selectively etching the second surface of the leadframe without etching portions of the second surface over which a metallic layer is deposited.
21. The method of claim 18 wherein the placing comprises placing contact pads of the die in electrical contact with bond pads that are positioned on the first surface of the leadframe substantially opposite corresponding portions of the second surface over which a metallic layer is deposited.
22. The method of claim 18 wherein the affixing comprises affixing the semiconductor die to a die paddle that is positioned on the first surface of the leadframe.
US12/982,743 2010-12-30 2010-12-30 Leadless semiconductor package and method of manufacture Abandoned US20120168920A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US12/982,743 US20120168920A1 (en) 2010-12-30 2010-12-30 Leadless semiconductor package and method of manufacture
US14/478,799 US9117810B2 (en) 2010-12-30 2014-09-05 Leadless semiconductor package and method of manufacture

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/982,743 US20120168920A1 (en) 2010-12-30 2010-12-30 Leadless semiconductor package and method of manufacture

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/478,799 Division US9117810B2 (en) 2010-12-30 2014-09-05 Leadless semiconductor package and method of manufacture

Publications (1)

Publication Number Publication Date
US20120168920A1 true US20120168920A1 (en) 2012-07-05

Family

ID=46380035

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/982,743 Abandoned US20120168920A1 (en) 2010-12-30 2010-12-30 Leadless semiconductor package and method of manufacture
US14/478,799 Active US9117810B2 (en) 2010-12-30 2014-09-05 Leadless semiconductor package and method of manufacture

Family Applications After (1)

Application Number Title Priority Date Filing Date
US14/478,799 Active US9117810B2 (en) 2010-12-30 2014-09-05 Leadless semiconductor package and method of manufacture

Country Status (1)

Country Link
US (2) US20120168920A1 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150061094A1 (en) * 2013-08-27 2015-03-05 Ubotic Company Limited Cavity package with pre-molded cavity leadframe
US9117810B2 (en) 2010-12-30 2015-08-25 Stmicroelectronics, Inc. Leadless semiconductor package and method of manufacture
US9659855B2 (en) 2013-08-27 2017-05-23 Ubotic Company Limited Cavity package with pre-molded substrate
US20180047675A1 (en) * 2015-04-10 2018-02-15 Analog Devices, Inc. Cavity package with composite substrate
DE102019202717A1 (en) * 2019-02-28 2020-09-03 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. FLEX FILM PACKAGE WITH EXTENDED TOPOLOGY
US11521919B2 (en) 2019-02-28 2022-12-06 Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. Flex-foil package with coplanar topology for high-frequency signals
US11574858B2 (en) 2019-02-28 2023-02-07 Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. Foil-based package with distance compensation
US11615996B2 (en) 2019-02-28 2023-03-28 Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. Thin dual foil package including multiple foil substrates
US11764122B2 (en) 2019-02-28 2023-09-19 Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. 3D flex-foil package

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9373569B1 (en) * 2015-09-01 2016-06-21 Texas Instruments Incorporation Flat no-lead packages with electroplated edges

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6238952B1 (en) * 2000-02-29 2001-05-29 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US7226811B1 (en) * 1998-06-10 2007-06-05 Asat Ltd. Process for fabricating a leadless plastic chip carrier
US20090026594A1 (en) * 2007-07-25 2009-01-29 Carsem (M) Sdn.Bhd. Thin Plastic Leadless Package with Exposed Metal Die Paddle
US8063470B1 (en) * 2008-05-22 2011-11-22 Utac Thai Limited Method and apparatus for no lead semiconductor package
US20120091569A1 (en) * 2010-10-15 2012-04-19 Advanced Semiconductor Engineering, Inc. Leadframe package structure and manufacturing method thereof
US8362598B2 (en) * 2009-08-26 2013-01-29 Amkor Technology Inc Semiconductor device with electromagnetic interference shielding

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001077232A (en) 1999-09-06 2001-03-23 Mitsubishi Electric Corp Semiconductor device and manufacture thereof
US6683368B1 (en) * 2000-06-09 2004-01-27 National Semiconductor Corporation Lead frame design for chip scale package
US8124461B2 (en) 2006-12-27 2012-02-28 Mediatek Inc. Method for manufacturing leadframe, packaging method for using the leadframe and semiconductor package product
US7829984B2 (en) 2008-06-25 2010-11-09 Stats Chippac Ltd. Integrated circuit package system stackable devices
US20100171201A1 (en) 2009-01-06 2010-07-08 Wyant M Todd Chip on lead with small power pad design
WO2010111885A1 (en) 2009-04-03 2010-10-07 Kaixin, Inc. Leadframe for ic package and method of manufacture
US8124447B2 (en) 2009-04-10 2012-02-28 Advanced Semiconductor Engineering, Inc. Manufacturing method of advanced quad flat non-leaded package
US8426254B2 (en) 2010-12-30 2013-04-23 Stmicroelectronics, Inc. Leadless semiconductor package with routable leads, and method of manufacture
US20120168920A1 (en) 2010-12-30 2012-07-05 Stmicroelectronics, Inc. Leadless semiconductor package and method of manufacture

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7226811B1 (en) * 1998-06-10 2007-06-05 Asat Ltd. Process for fabricating a leadless plastic chip carrier
US6238952B1 (en) * 2000-02-29 2001-05-29 Advanced Semiconductor Engineering, Inc. Low-pin-count chip package and manufacturing method thereof
US20090026594A1 (en) * 2007-07-25 2009-01-29 Carsem (M) Sdn.Bhd. Thin Plastic Leadless Package with Exposed Metal Die Paddle
US8063470B1 (en) * 2008-05-22 2011-11-22 Utac Thai Limited Method and apparatus for no lead semiconductor package
US8362598B2 (en) * 2009-08-26 2013-01-29 Amkor Technology Inc Semiconductor device with electromagnetic interference shielding
US20120091569A1 (en) * 2010-10-15 2012-04-19 Advanced Semiconductor Engineering, Inc. Leadframe package structure and manufacturing method thereof

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9117810B2 (en) 2010-12-30 2015-08-25 Stmicroelectronics, Inc. Leadless semiconductor package and method of manufacture
US20150061094A1 (en) * 2013-08-27 2015-03-05 Ubotic Company Limited Cavity package with pre-molded cavity leadframe
US9257370B2 (en) * 2013-08-27 2016-02-09 Ubotic Company Limited Cavity package with pre-molded cavity leadframe
US9659855B2 (en) 2013-08-27 2017-05-23 Ubotic Company Limited Cavity package with pre-molded substrate
US20180047675A1 (en) * 2015-04-10 2018-02-15 Analog Devices, Inc. Cavity package with composite substrate
US10490510B2 (en) * 2015-04-10 2019-11-26 Analog Devices, Inc. Cavity package with composite substrate
DE102019202717A1 (en) * 2019-02-28 2020-09-03 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. FLEX FILM PACKAGE WITH EXTENDED TOPOLOGY
US11521919B2 (en) 2019-02-28 2022-12-06 Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. Flex-foil package with coplanar topology for high-frequency signals
US11574858B2 (en) 2019-02-28 2023-02-07 Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. Foil-based package with distance compensation
US11615996B2 (en) 2019-02-28 2023-03-28 Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. Thin dual foil package including multiple foil substrates
US11764122B2 (en) 2019-02-28 2023-09-19 Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. 3D flex-foil package

Also Published As

Publication number Publication date
US9117810B2 (en) 2015-08-25
US20140377910A1 (en) 2014-12-25

Similar Documents

Publication Publication Date Title
US9117810B2 (en) Leadless semiconductor package and method of manufacture
CN103035606B (en) Based on the flash memory cards of lead frame
JP2006210807A (en) Method for manufacturing semiconductor device
US20180122731A1 (en) Plated ditch pre-mold lead frame, semiconductor package, and method of making same
CN104637829A (en) Method of electrically isolating shared leads of a lead frame strip
US8426254B2 (en) Leadless semiconductor package with routable leads, and method of manufacture
US7250687B2 (en) Systems for degating packaged semiconductor devices with tape substrates
JP4373122B2 (en) Resin-sealed semiconductor device and manufacturing method thereof
EP0999587B1 (en) Production of semiconductor device
JP2011029335A (en) Leadframe, method for manufacturing leadframe, and method for manufacturing semiconductor device using the leadframe
JP6841550B2 (en) Lead frame and its manufacturing method
JP5529494B2 (en) Lead frame
JP2008227410A (en) Semiconductor device and manufacturing method of the same
JPH10247715A (en) Semiconductor device and its manufacturing method
JP4467903B2 (en) Resin-sealed semiconductor device
JP2011108941A (en) Lead frame, method of manufacturing the same, and method of manufacturing semiconductor device using the lead frame
CN107658286B (en) Substrate for mounting semiconductor element, semiconductor device, and method for manufacturing semiconductor device
CN110690191A (en) Double-sided chip packaging structure and packaging method
WO2016174144A1 (en) A method for fabricating an advanced routable quad flat no-lead package
KR101774004B1 (en) Manufacturing method of semiconductor package
JP6489615B2 (en) Semiconductor element mounting substrate, semiconductor device and manufacturing method thereof
JP3993218B2 (en) Manufacturing method of semiconductor device
JP2007266047A (en) Resin-sealed semiconductor device and method of manufacturing same
CN210467822U (en) Double-sided chip packaging structure
US20020180018A1 (en) Leadframe locking structures and method therefor

Legal Events

Date Code Title Description
AS Assignment

Owner name: STMICROELECTRONICS, INC., PHILIPPINES

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TAN, JERRY;CABREROS, WILLIAM;REEL/FRAME:025938/0753

Effective date: 20110105

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION