US20120327305A1 - Video audio processing device and standby and return method thereof - Google Patents

Video audio processing device and standby and return method thereof Download PDF

Info

Publication number
US20120327305A1
US20120327305A1 US13/604,855 US201213604855A US2012327305A1 US 20120327305 A1 US20120327305 A1 US 20120327305A1 US 201213604855 A US201213604855 A US 201213604855A US 2012327305 A1 US2012327305 A1 US 2012327305A1
Authority
US
United States
Prior art keywords
signal processing
standby
program
storage section
processing device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/604,855
Inventor
Tomokuni Yamaguchi
Norihiko Mizobata
Shirou Yoshioka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US13/604,855 priority Critical patent/US20120327305A1/en
Publication of US20120327305A1 publication Critical patent/US20120327305A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/44Receiver circuitry for the reception of television signals according to analogue transmission standards
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/43Processing of content or additional data, e.g. demultiplexing additional data from a digital video stream; Elementary client operations, e.g. monitoring of home network or synchronising decoder's clock; Client middleware
    • H04N21/443OS processes, e.g. booting an STB, implementing a Java virtual machine in an STB or power management in an STB
    • H04N21/4436Power management, e.g. shutting down unused components of the receiver
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/63Generation or supply of power specially adapted for television receivers

Definitions

  • the present invention relates to a device for processing video and audio signals of digital television broadcasts, and particularly relates to techniques for standby and return of the device.
  • Video audio processing devices typically go to a standby state when power is turned off by remote control.
  • a standby state only minimum necessary circuit elements (for example, a standby microcomputer) are provided with power, and the others (for example, a video signal decoder, an audio signal decoder, etc.) are not provided with power. This allows the device to be ready for use more quickly as compared to when the main power is turned on, while lowering power consumption.
  • each signal processing block loads a program into an internal instruction memory thereof and operates.
  • Such programs are stored in an auxiliary storage, such as a flash memory, and are retained even if power is not supplied.
  • a program stored in the auxiliary storage is first loaded into a CPU that controls each signal processing block, and the CPU starts operating. Thereafter, programs for the respective signal processing blocks are read from the auxiliary storage by the CPU and then loaded into the instruction memories in the respective signal processing blocks. And when the loading of the programs into the signal processing blocks is complete, each signal processing block is activated by the CPU, and the video audio processing device returns to a normal operational state. For example, in the case of a digital television broadcast receiver, broadcast contents are displayed on the screen. Therefore, an improvement of performance relating to access to the auxiliary storage is an important factor in achieving a quick return from the standby state.
  • a technique has been conventionally known in which performance relating to access to a flash memory, in particular, performance relating to write access, is improved to enhance the speed of the entire system (see Patent Document 1, for example).
  • the digital television broadcast receiver needs a relatively long time, which is several seconds to several tens of seconds (approximately 30 seconds at the longest).
  • the time required for the loading of the programs for the CPU and the signal processing blocks from the auxiliary storage accounts for a large proportion.
  • an inventive standby and return method of a video audio processing device which processes video and audio signals of digital television broadcasts and which includes a signal processing block including an instruction memory and performing signal processing in accordance with a program loaded into the instruction memory, a main storage section having a self-refresh function and being accessible from the signal processing block, and an auxiliary storage section for storing the program for making the signal processing block perform the signal processing, includes: a step of, upon receipt of a standby instruction, transferring the program from the auxiliary storage section to the main storage section; a step of putting the main storage section in a self-refresh state after the transfer of the program; a step of, upon receipt of a return instruction, canceling the self-refresh state of the main storage section; a step of loading the program from the main storage section to the instruction memory in the signal processing block after the cancellation of the self-refresh state; and a step of activating the signal processing block after the loading of the program.
  • the program stored in the auxiliary storage section is transferred to the main storage section, and while the video audio processing device is in the standby state, the transferred program is retained by the self-refresh function in the main storage section. And, by the return instruction, the self-refresh in the main storage section is cancelled, and the program retained therein is loaded into the instruction memory in the signal processing block, causing the signal processing block to be activated.
  • the standby instruction the program stored in the auxiliary storage section is transferred to the main storage section, and while the video audio processing device is in the standby state, the transferred program is retained by the self-refresh function in the main storage section.
  • the return instruction the self-refresh in the main storage section is cancelled, and the program retained therein is loaded into the instruction memory in the signal processing block, causing the signal processing block to be activated.
  • the main storage section includes a plurality of storage devices.
  • the video audio processing device includes a plurality of power supply circuits for controlling power supply to the respective storage devices, and upon receipt of the standby instruction, the control section controls one of the power supply circuits that is associated with a storage device to which the program is transferred in such a manner that the one of the power supply circuits supplies power to that storage device, and controls the other power supply circuits in such a manner that power supply therefrom is stopped.
  • the standby and return method of the video audio processing device includes a step of, upon receipt of the standby instruction, supplying power to one of the storage devices to which the program is transferred, while stopping power supply to the other storage devices. Therefore, during standby, power only needs to be supplied to the storage device to which the program has been transferred, whereby standby power is reduced to the bare minimum.
  • the video audio processing device preferably includes a storage device specification section for specifying the one of the storage devices to which the program is transferred.
  • the control section performs control in such a manner as to transfer the program to the one of the storage devices specified by the storage device specification section.
  • the video audio processing device preferably includes an operational mode switching section for switching an operational mode relating to standby and return of the video audio processing device between a high speed mode, in which the various controls performed by the control section are validated, and a normal mode, in which the various controls performed by the control section are invalidated.
  • the operational mode switching section switches the operational mode relating to the standby and return of the video audio processing device to the normal mode.
  • the video audio processing device for digital television broadcasts achieves a quick return from the standby state to the operational state.
  • FIG. 1 illustrates the structure of a digital television broadcast receiver according to an embodiment of the invention.
  • FIG. 2 illustrates the configuration of a video audio processing device according to the embodiment of the invention.
  • FIG. 3 is a flow chart in which a transition to a standby state is made according to a first operation example.
  • FIG. 4 is a flow chart in which a transition to an operational state is made according to the first operation example.
  • FIG. 5 is a flow chart in which a transition to a standby state is made according to a second operation example.
  • FIG. 6 is a flow chart in which a transition to an operational state is made according to the second and third operation examples.
  • FIG. 7 is a flow chart in which a transition to a standby state is made according to the third operation example.
  • FIG. 1 illustrates the structure of a digital television broadcast receiver according to an embodiment of the present invention.
  • the digital television broadcast receiver 100 includes a video audio processing device 1 for processing video and audio signals of digital television broadcasts, and a standby microcomputer 2 , which operates when the video audio processing device 1 is in a standby state, and, upon receipt of a return instruction, makes the video audio processing device 1 return from the standby state to an operational state.
  • FIG. 2 illustrates the configuration of the video audio processing device 1 .
  • the thick lines in the figure show the flows of data. Now, the video audio processing device 1 will be discussed in detail.
  • a TS decoder 11 decodes a received transport stream in accordance with a program (a microcode) loaded into an internal instruction memory 111 thereof. From the decoding result obtained by the TS decoder 11 , an AV decoder 12 decodes video and audio signals in accordance with a program (a microcode) loaded into an internal instruction memory 121 thereof.
  • a memory controller 13 controls interface between the system LSI 10 and a main storage section 20 .
  • a peripheral 14 controls interface between the system LSI 10 and an auxiliary storage section 30 .
  • a CPU 15 performs various controls over the above-described elements included in the system LSI 10 . For the convenience of description, it is assumed that the two signal processing blocks, i.e., the TS decoder 11 and the AV decoder 12 , are incorporated into the system LSI 10 , however, other signal processing blocks may also be incorporated.
  • the main storage section 20 includes a plurality of storage devices 21 and is accessible from the TS decoder 11 , the AV decoder 12 , the CPU 15 , and the like through the memory controller 13 .
  • the storage devices 21 may be composed of high speed memories having a self-refresh function, such as DDR-SDRAMs or DDR2-SDRAMs.
  • the auxiliary storage section 30 stores programs that are executed by the TS decoder 11 , the AV decoder 12 , the CPU 15 , and the like. The contents stored in the auxiliary storage section 30 are read into the system LSI 10 through the peripheral 14 .
  • the auxiliary storage section 30 is composed of a nonvolatile memory, such as a NAND flash memory or a NOR flash memory, and keeps retaining the programs even if power is not supplied.
  • a plurality of power supply circuits 40 control power supply to the system LSI 10 , to the storage devices 21 , and to the auxiliary storage section 30 in accordance with a control signal CTL from the CPU 15 . That is, the power supply to the respective storage devices 21 is controllable independently of each other.
  • An operational mode switching section 50 switches an operational mode relating to standby and return of the video audio processing device 1 between a high speed mode, in which program transfer is controlled by the CPU 15 , and a normal mode, in which program transfer is not controlled by the CPU 15 . Specifics of the program transfer control by the CPU 15 will be described later.
  • a storage device specification section 60 specifies to a storage device 21 to which programs should be transferred. The CPU 15 operates in accordance with the contents of instructions received from the operational mode switching section 50 and from the storage device specification section 60 .
  • FIG. 3 shows the flow in which a transition to a standby state is made according to the first operation example.
  • the CPU 15 performs control so that programs are transferred from the auxiliary storage section 30 to the storage device 21 specified by the storage device specification section 60 (S 10 ).
  • the memory controller 13 issues an access request to the storage device 21 specified by the storage device specification section 60 .
  • the peripheral 14 reads the programs from the auxiliary storage section 30 .
  • the programs are then transferred by DMA transfer from the peripheral 14 to the specified storage device 21 through the memory controller 13 .
  • the programs transferred at this time are a program to be executed by the CPU 15 upon startup, and programs for making the TS decoder 11 and the AV decoder 12 each perform predetermined signal processing.
  • the programs may be transferred to the specified storage device 21 before the standby instruction is issued.
  • the CPU 15 When the program transfer to the specified storage device 21 is complete, the CPU 15 performs control so that self-refresh is set in the specified storage device 21 (S 11 ). Specifically, under control of the CPU 15 , the memory controller 13 issues a command to start self-refresh to the specified storage device 21 . Upon receipt of the standby instruction, the CPU 15 also controls the power supply circuit 40 that supplies power to the specified storage device 21 in such a manner that the power supply thereto is continued (S 12 ).
  • the CPU 15 controls the power supply circuits 40 that supply power to the other storages devices 21 , that is, the storage devices 21 that are not specified by the storage device specification section 60 , to the system LSI 10 , and to the auxiliary storage 30 in such a manner that the power supply thereto is stopped (S 13 ).
  • the CPU 15 may issue, to the power supply circuit 40 connected with the system LSI 10 , an instruction to stop the power supply.
  • the CPU 15 may issue the instruction to stop the power supply to the power supply circuit 40 connected with the system LSI 10 .
  • partial self-refresh may be performed in the storage device 21 according to the size of the programs transferred. If the storage device 21 is of a type which retains stored contents just by being supplied with power, the power supply thereto may be continued without using the self-refresh function so as to retain the transferred programs.
  • FIG. 4 shows the flow in which a transition to an operational state is made according to the first operation example.
  • the standby microcomputer 2 shown in FIG. 1 controls all of the power supply circuits 40 in such a manner that these power supply circuits 40 supply power. This causes the power supply to the system LSI 10 to be restarted (S 14 ).
  • the CPU 15 outputs a predetermined signal to the memory controller 13 .
  • the memory controller 13 issues a “self-refresh cancellation” command to the storage device 21 in which self-refresh is being performed (S 15 ), and also issues a command for startup to all of the storage devices 21 (S 16 ).
  • a program is first loaded into the CPU 15 (S 17 ).
  • the CPU 15 performs control so that programs are loaded from the storage device 21 that retains the programs to the TS decoder 11 and to the AV decoder 12 (S 18 ).
  • the memory controller 13 reads the programs from that storage device 21 and transfers the read programs to the instruction memory 111 in the TS decoder 11 and to the instruction memory 121 in the AV decoder 12 .
  • the CPU 15 performs control in such a manner as to activate these signal processing blocks (S 19 ).
  • the TS decoder 11 and the AV decoder 12 start predetermined signal processing to reproduce the digital broadcast program.
  • FIG. 5 shows the flow in which a transition to a standby state is made according to the second operation example.
  • a standby instruction is issued by remote control or the like, it is determined whether the video audio processing device 1 is made to transition to the standby state either in the high speed mode or in the normal mode (S 20 ).
  • a display or the like for the operational mode selection is produced on the digital television broadcast receiver 100 , and the user selects an operational mode.
  • the operational mode switching section 50 is set to high-speed-mode-readiness (S 21 ).
  • the video audio processing device 1 is put in the standby state, in which a high speed return is possible, through the steps S 10 to S 13 described above.
  • the operational mode switching section 50 is set to normal-mode-readiness (S 22 ).
  • power supply to all of the storage devices 21 in the main storage section 20 is stopped (S 23 ), and then the video audio processing device 1 goes to the normal standby state.
  • FIG. 6 shows the flow in which a transition to an operational state is made according to the second operation example.
  • the standby microcomputer 2 shown in FIG. 1 controls all of the power supply circuits 40 in such a manner that these power supply circuits 40 supply power. This causes the power supply to the system LSI 10 to be restarted (S 14 ). Thereafter, it is determined whether the operational mode switching section 50 has been set to either high-speed-mode-readiness or normal-mode-readiness (S 24 ). When the operational mode switching section 50 has been set to high-speed-mode-readiness, the video audio processing device 1 is put in the operational state through the steps S 15 to S 19 described above.
  • the memory controller 13 issues a command for startup to all of the storage devices 21 (S 25 ). Then, necessary programs are transferred from the auxiliary storage section 30 to a storage device 21 (S 26 ). Specifically, under control of the CPU 15 , the memory controller 13 issues an access request to the storage device 21 specified by the storage device specification section 60 . The peripheral 14 reads the programs from the auxiliary storage section 30 . The programs are then transferred by DMA transfer from the peripheral 14 to the specified storage device 21 through the memory controller 13 . When the transfer of the necessary programs is complete, the video audio processing device 1 goes to the operational state through the steps S 17 to S 19 described above.
  • FIG. 7 shows the flow in which a transition to a standby state is made according to the third operation example.
  • the video audio processing device 1 goes to an interim standby state, in which a high speed return is possible, through the steps S 10 to S 13 described above.
  • the video audio processing device 1 is put in a normal standby state through the steps S 22 and S 23 described above.
  • the operational mode of the video audio processing device 1 is switched to the normal mode so as to give higher priority to power savings.
  • the video audio processing device 1 may be put in the normal standby state through the steps S 22 and S 23 described above if the current time is in the time periods in which power savings should be achieved (for example, late at night when the user does not watch television programs) (S 31 ).
  • the transition to an operational state according to the third operation example is made in the same manner as described in the second operation example.
  • the program transfer from the auxiliary storage section 30 to the main storage section 20 which accounts for a large proportion in the return processing in the video audio processing device 1 , is omitted, thereby allowing the video audio processing device 1 to return to the operational state even in a time less than half that required conventionally. Furthermore, during standby, power only needs to be supplied to the storage device 21 that retains the transferred programs by self-refresh, so that power consumption is reduced to the bare minimum.
  • the operational mode switching section 50 and the storage device specification section 60 are optional, and may be omitted. Also, in this embodiment, the main storage section 20 is composed of the multiple storage devices 21 , but may be composed of a single storage device 21 .
  • the video audio processing device is capable of quickly returning from a standby state to an operational state, and is thus applicable to digital television broadcast receivers.

Abstract

In a video audio processing device, a signal processing block (11, 12) includes an instruction memory (111, 121) and performs signal processing in accordance with a program loaded into the instruction memory. A main storage section (20) has a self-refresh function and is accessible from the signal processing block. An auxiliary storage section (30) stores the program for making the signal processing block perform the signal processing. Upon receipt of a standby instruction, a control section (15) performs control in such a manner as to transfer the program from the auxiliary storage section to the main storage section, and set self-refresh in the main storage section, and upon receipt of a return instruction, performs control in such a manner as to cancel the self-refresh in the main storage section, load the program from the main storage section to the instruction memory in the signal processing block, and activate the signal processing block.

Description

    TECHNICAL FIELD
  • The present invention relates to a device for processing video and audio signals of digital television broadcasts, and particularly relates to techniques for standby and return of the device.
  • BACKGROUND ART
  • Video audio processing devices typically go to a standby state when power is turned off by remote control. In the standby state, only minimum necessary circuit elements (for example, a standby microcomputer) are provided with power, and the others (for example, a video signal decoder, an audio signal decoder, etc.) are not provided with power. This allows the device to be ready for use more quickly as compared to when the main power is turned on, while lowering power consumption.
  • Various dedicated signal processors or signal processing blocks (for example, a TS (Transport Stream) decoder, a video decoder, an audio decoder, etc.) are particularly incorporated into digital television broadcast receivers or the like. There are various compression coding methods for video and audio signals. Thus, in order to be compatible with all of those methods, each signal processing block loads a program into an internal instruction memory thereof and operates. Such programs are stored in an auxiliary storage, such as a flash memory, and are retained even if power is not supplied.
  • When the video audio processing device returns from the standby state, a program stored in the auxiliary storage is first loaded into a CPU that controls each signal processing block, and the CPU starts operating. Thereafter, programs for the respective signal processing blocks are read from the auxiliary storage by the CPU and then loaded into the instruction memories in the respective signal processing blocks. And when the loading of the programs into the signal processing blocks is complete, each signal processing block is activated by the CPU, and the video audio processing device returns to a normal operational state. For example, in the case of a digital television broadcast receiver, broadcast contents are displayed on the screen. Therefore, an improvement of performance relating to access to the auxiliary storage is an important factor in achieving a quick return from the standby state. A technique has been conventionally known in which performance relating to access to a flash memory, in particular, performance relating to write access, is improved to enhance the speed of the entire system (see Patent Document 1, for example).
    • Patent Document 1: Japanese Unexamined Patent Application Publication No. 2005-529399
    DISCLOSURE OF THE INVENTION Problem that the Invention Intends to Solve
  • To return from the standby state and display broadcast contents, the digital television broadcast receiver needs a relatively long time, which is several seconds to several tens of seconds (approximately 30 seconds at the longest). In particular, the time required for the loading of the programs for the CPU and the signal processing blocks from the auxiliary storage accounts for a large proportion.
  • The problem with long return time has been conventionally recognized. However, since the program size has been relatively small, attention has not been paid to the problem about the program loading. Nevertheless, applications incorporated into digital television broadcast receivers are expected to increase further in functionality and in size in future. Along with this increase, the size of programs loaded into the CPU and the signal processing blocks is also expected to increase further. Hence, the time required for the digital television broadcast receivers to return from the standby state and display broadcast contents on the screen may increase more and more.
  • In view of the above problem, it is therefore an object of the present invention to enable a video audio processing device for digital television broadcasts to quickly return from a standby state to an operational state.
  • Means for Solving the Problem
  • In order to achieve the object, an inventive video audio processing device for processing video and audio signals of digital television broadcasts includes: a signal processing block including an instruction memory and performing signal processing in accordance with a program loaded into the instruction memory; a main storage section having a self-refresh function and being accessible from the signal processing block; an auxiliary storage section for storing the program for making the signal processing block perform the signal processing; and a control section for, upon receipt of a standby instruction, performing control in such a manner as to transfer the program from the auxiliary storage section to the main storage section, and set self-refresh in the main storage section, and upon receipt of a return instruction, performing control in such a manner as to cancel the self-refresh in the main storage section, load the program from the main storage section to the instruction memory in the signal processing block, and activate the signal processing block. Also, an inventive standby and return method of a video audio processing device, which processes video and audio signals of digital television broadcasts and which includes a signal processing block including an instruction memory and performing signal processing in accordance with a program loaded into the instruction memory, a main storage section having a self-refresh function and being accessible from the signal processing block, and an auxiliary storage section for storing the program for making the signal processing block perform the signal processing, includes: a step of, upon receipt of a standby instruction, transferring the program from the auxiliary storage section to the main storage section; a step of putting the main storage section in a self-refresh state after the transfer of the program; a step of, upon receipt of a return instruction, canceling the self-refresh state of the main storage section; a step of loading the program from the main storage section to the instruction memory in the signal processing block after the cancellation of the self-refresh state; and a step of activating the signal processing block after the loading of the program.
  • In the inventive device and method, as a result of the standby instruction, the program stored in the auxiliary storage section is transferred to the main storage section, and while the video audio processing device is in the standby state, the transferred program is retained by the self-refresh function in the main storage section. And, by the return instruction, the self-refresh in the main storage section is cancelled, and the program retained therein is loaded into the instruction memory in the signal processing block, causing the signal processing block to be activated. Thus, a quick return from the standby state to the operational state is achieved.
  • Specifically, the main storage section includes a plurality of storage devices. In this case, the video audio processing device includes a plurality of power supply circuits for controlling power supply to the respective storage devices, and upon receipt of the standby instruction, the control section controls one of the power supply circuits that is associated with a storage device to which the program is transferred in such a manner that the one of the power supply circuits supplies power to that storage device, and controls the other power supply circuits in such a manner that power supply therefrom is stopped. Similarly, the standby and return method of the video audio processing device includes a step of, upon receipt of the standby instruction, supplying power to one of the storage devices to which the program is transferred, while stopping power supply to the other storage devices. Therefore, during standby, power only needs to be supplied to the storage device to which the program has been transferred, whereby standby power is reduced to the bare minimum.
  • The video audio processing device preferably includes a storage device specification section for specifying the one of the storage devices to which the program is transferred. In this case, the control section performs control in such a manner as to transfer the program to the one of the storage devices specified by the storage device specification section. Also, the video audio processing device preferably includes an operational mode switching section for switching an operational mode relating to standby and return of the video audio processing device between a high speed mode, in which the various controls performed by the control section are validated, and a normal mode, in which the various controls performed by the control section are invalidated. More preferably, when a predetermined amount of time or more has elapsed after the video audio processing device has gone to a standby state in the high speed mode, the operational mode switching section switches the operational mode relating to the standby and return of the video audio processing device to the normal mode.
  • Effects of the Invention
  • According to the invention, the video audio processing device for digital television broadcasts achieves a quick return from the standby state to the operational state.
  • BRIEF DESCRIPTION OF DRAWINGS
  • FIG. 1 illustrates the structure of a digital television broadcast receiver according to an embodiment of the invention.
  • FIG. 2 illustrates the configuration of a video audio processing device according to the embodiment of the invention.
  • FIG. 3 is a flow chart in which a transition to a standby state is made according to a first operation example.
  • FIG. 4 is a flow chart in which a transition to an operational state is made according to the first operation example.
  • FIG. 5 is a flow chart in which a transition to a standby state is made according to a second operation example.
  • FIG. 6 is a flow chart in which a transition to an operational state is made according to the second and third operation examples.
  • FIG. 7 is a flow chart in which a transition to a standby state is made according to the third operation example.
  • EXPLANATION OF THE REFERENCE CHARACTERS
      • 1 Video audio processing device
      • 2 Standby microcomputer
      • 11 TS decoder (Signal processing block)
      • 111 Instruction memory
      • 12 AV decoder (Signal processing block)
      • 121 Instruction memory
      • 15 CPU (Control section)
      • 20 Main storage section
      • 21 Storage device
      • 30 Auxiliary storage section
      • 40 Power supply circuit
      • 50 Operational mode switching section
      • 60 Storage device specification section
      • 100 Digital television broadcast receiver
    BEST MODE FOR CARRYING OUT THE INVENTION
  • Hereinafter, the embodiments of the present invention will be described with reference to the accompanying drawings. FIG. 1 illustrates the structure of a digital television broadcast receiver according to an embodiment of the present invention. The digital television broadcast receiver 100 includes a video audio processing device 1 for processing video and audio signals of digital television broadcasts, and a standby microcomputer 2, which operates when the video audio processing device 1 is in a standby state, and, upon receipt of a return instruction, makes the video audio processing device 1 return from the standby state to an operational state. FIG. 2 illustrates the configuration of the video audio processing device 1. The thick lines in the figure show the flows of data. Now, the video audio processing device 1 will be discussed in detail.
  • In a system LSI 10, a TS decoder 11 decodes a received transport stream in accordance with a program (a microcode) loaded into an internal instruction memory 111 thereof. From the decoding result obtained by the TS decoder 11, an AV decoder 12 decodes video and audio signals in accordance with a program (a microcode) loaded into an internal instruction memory 121 thereof. A memory controller 13 controls interface between the system LSI 10 and a main storage section 20. A peripheral 14 controls interface between the system LSI 10 and an auxiliary storage section 30. A CPU 15 performs various controls over the above-described elements included in the system LSI 10. For the convenience of description, it is assumed that the two signal processing blocks, i.e., the TS decoder 11 and the AV decoder 12, are incorporated into the system LSI 10, however, other signal processing blocks may also be incorporated.
  • The main storage section 20 includes a plurality of storage devices 21 and is accessible from the TS decoder 11, the AV decoder 12, the CPU 15, and the like through the memory controller 13. To be specific, the storage devices 21 may be composed of high speed memories having a self-refresh function, such as DDR-SDRAMs or DDR2-SDRAMs.
  • The auxiliary storage section 30 stores programs that are executed by the TS decoder 11, the AV decoder 12, the CPU 15, and the like. The contents stored in the auxiliary storage section 30 are read into the system LSI 10 through the peripheral 14. Specifically, the auxiliary storage section 30 is composed of a nonvolatile memory, such as a NAND flash memory or a NOR flash memory, and keeps retaining the programs even if power is not supplied.
  • A plurality of power supply circuits 40 control power supply to the system LSI 10, to the storage devices 21, and to the auxiliary storage section 30 in accordance with a control signal CTL from the CPU 15. That is, the power supply to the respective storage devices 21 is controllable independently of each other.
  • An operational mode switching section 50 switches an operational mode relating to standby and return of the video audio processing device 1 between a high speed mode, in which program transfer is controlled by the CPU 15, and a normal mode, in which program transfer is not controlled by the CPU 15. Specifics of the program transfer control by the CPU 15 will be described later. When the video audio processing device 1 goes to a standby state in the high speed mode, a storage device specification section 60 specifies to a storage device 21 to which programs should be transferred. The CPU 15 operates in accordance with the contents of instructions received from the operational mode switching section 50 and from the storage device specification section 60.
  • Next, a description will be made of operations in which the video audio processing device 1 of this embodiment goes to a standby state from an operational state and then returns to the operational state.
  • First Operation Example
  • In a first operation example, the video audio processing device 1 operates in the high speed mode. FIG. 3 shows the flow in which a transition to a standby state is made according to the first operation example. When a standby instruction is issued by remote control or the like, the CPU 15 performs control so that programs are transferred from the auxiliary storage section 30 to the storage device 21 specified by the storage device specification section 60 (S10). To be specific, under control of the CPU 15, the memory controller 13 issues an access request to the storage device 21 specified by the storage device specification section 60. The peripheral 14 reads the programs from the auxiliary storage section 30. The programs are then transferred by DMA transfer from the peripheral 14 to the specified storage device 21 through the memory controller 13. The programs transferred at this time are a program to be executed by the CPU 15 upon startup, and programs for making the TS decoder 11 and the AV decoder 12 each perform predetermined signal processing.
  • When it is ensured that the programs transferred to the storage device 21 will not be deleted through ordinary processing, the programs may be transferred to the specified storage device 21 before the standby instruction is issued.
  • When the program transfer to the specified storage device 21 is complete, the CPU 15 performs control so that self-refresh is set in the specified storage device 21 (S11). Specifically, under control of the CPU 15, the memory controller 13 issues a command to start self-refresh to the specified storage device 21. Upon receipt of the standby instruction, the CPU 15 also controls the power supply circuit 40 that supplies power to the specified storage device 21 in such a manner that the power supply thereto is continued (S12). On the other hand, the CPU 15 controls the power supply circuits 40 that supply power to the other storages devices 21, that is, the storage devices 21 that are not specified by the storage device specification section 60, to the system LSI 10, and to the auxiliary storage 30 in such a manner that the power supply thereto is stopped (S13). This puts the video audio processing device 1 in a standby state in which a high speed return is possible. In this standby state, only the storage device 21 that performs self-refresh is supplied with power. Thus, power consumption by the video audio processing device 1 being in the standby state is reduced to the bare minimum.
  • If the CPU 15 becomes inactive, the program transfer described above cannot be controlled, and thus, stoppage of the power supply at least to the system LSI 10 must be performed at the end of the above-described series of processing. To that end, after receiving notification of the fact that the programs have been transferred to the specified storage device 21 and the self-refresh has started, the CPU 15 may issue, to the power supply circuit 40 connected with the system LSI 10, an instruction to stop the power supply. Alternatively, after a sufficiently long time has elapsed since the receipt of the standby instruction, the CPU 15 may issue the instruction to stop the power supply to the power supply circuit 40 connected with the system LSI 10.
  • Also, if partial self-refresh is possible in the storage device 21, such partial self-refresh may be performed in the storage device 21 according to the size of the programs transferred. If the storage device 21 is of a type which retains stored contents just by being supplied with power, the power supply thereto may be continued without using the self-refresh function so as to retain the transferred programs.
  • FIG. 4 shows the flow in which a transition to an operational state is made according to the first operation example. When a return instruction is issued by remote control or the like to the video audio processing device 1 which is in the standby state, the standby microcomputer 2 shown in FIG. 1 controls all of the power supply circuits 40 in such a manner that these power supply circuits 40 supply power. This causes the power supply to the system LSI 10 to be restarted (S14). As a result of receiving the return instruction, the CPU 15 outputs a predetermined signal to the memory controller 13. Upon receipt of that signal, the memory controller 13 issues a “self-refresh cancellation” command to the storage device 21 in which self-refresh is being performed (S15), and also issues a command for startup to all of the storage devices 21 (S16).
  • When the storage devices 21 start up to permit program reading, a program is first loaded into the CPU 15 (S17). According to the loaded program, the CPU 15 performs control so that programs are loaded from the storage device 21 that retains the programs to the TS decoder 11 and to the AV decoder 12 (S18). To be specific, under control of the CPU 15, the memory controller 13 reads the programs from that storage device 21 and transfers the read programs to the instruction memory 111 in the TS decoder 11 and to the instruction memory 121 in the AV decoder 12. When the loading of the programs to the TS decoder 11 and the AV decoder 12 is complete, the CPU 15 performs control in such a manner as to activate these signal processing blocks (S19). As a result, the TS decoder 11 and the AV decoder 12 start predetermined signal processing to reproduce the digital broadcast program.
  • Second Operation Example
  • In a second operation example, switching between the high speed mode and the normal mode is performed according to the user's selection. FIG. 5 shows the flow in which a transition to a standby state is made according to the second operation example. When a standby instruction is issued by remote control or the like, it is determined whether the video audio processing device 1 is made to transition to the standby state either in the high speed mode or in the normal mode (S20). To be specific, a display or the like for the operational mode selection is produced on the digital television broadcast receiver 100, and the user selects an operational mode. When the high speed mode is selected, the operational mode switching section 50 is set to high-speed-mode-readiness (S21). As a result, the video audio processing device 1 is put in the standby state, in which a high speed return is possible, through the steps S10 to S13 described above. On the other hand, when the normal mode is selected, the operational mode switching section 50 is set to normal-mode-readiness (S22). As a result, power supply to all of the storage devices 21 in the main storage section 20 is stopped (S23), and then the video audio processing device 1 goes to the normal standby state.
  • FIG. 6 shows the flow in which a transition to an operational state is made according to the second operation example. When a return instruction is issued by remote control or the like to the video audio processing device 1 which is in the standby state, the standby microcomputer 2 shown in FIG. 1 controls all of the power supply circuits 40 in such a manner that these power supply circuits 40 supply power. This causes the power supply to the system LSI 10 to be restarted (S14). Thereafter, it is determined whether the operational mode switching section 50 has been set to either high-speed-mode-readiness or normal-mode-readiness (S24). When the operational mode switching section 50 has been set to high-speed-mode-readiness, the video audio processing device 1 is put in the operational state through the steps S15 to S19 described above. On the other hand, when the operational mode switching section 50 has been set to normal-mode-readiness, the memory controller 13 issues a command for startup to all of the storage devices 21 (S25). Then, necessary programs are transferred from the auxiliary storage section 30 to a storage device 21 (S26). Specifically, under control of the CPU 15, the memory controller 13 issues an access request to the storage device 21 specified by the storage device specification section 60. The peripheral 14 reads the programs from the auxiliary storage section 30. The programs are then transferred by DMA transfer from the peripheral 14 to the specified storage device 21 through the memory controller 13. When the transfer of the necessary programs is complete, the video audio processing device 1 goes to the operational state through the steps S17 to S19 described above.
  • Third Operation Example
  • In a third operation example, switching between the high speed mode and the normal mode is performed by the system according to the situation. FIG. 7 shows the flow in which a transition to a standby state is made according to the third operation example. When a standby instruction is issued by remote control or the like, the video audio processing device 1 goes to an interim standby state, in which a high speed return is possible, through the steps S10 to S13 described above. And when a predetermined amount of time or more has elapsed after the video audio processing device 1 has gone to the interim standby state (S30), the video audio processing device 1 is put in a normal standby state through the steps S22 and S23 described above. That is, if a return instruction is not issued within the predetermined amount of time after the video audio processing device 1 has gone to the standby state in the high speed mode, the operational mode of the video audio processing device 1 is switched to the normal mode so as to give higher priority to power savings. Even when the predetermined amount of time or more has not elapsed after the video audio processing device 1 has gone to the interim standby state, the video audio processing device 1 may be put in the normal standby state through the steps S22 and S23 described above if the current time is in the time periods in which power savings should be achieved (for example, late at night when the user does not watch television programs) (S31). The transition to an operational state according to the third operation example is made in the same manner as described in the second operation example.
  • As described above, according to this embodiment, the program transfer from the auxiliary storage section 30 to the main storage section 20, which accounts for a large proportion in the return processing in the video audio processing device 1, is omitted, thereby allowing the video audio processing device 1 to return to the operational state even in a time less than half that required conventionally. Furthermore, during standby, power only needs to be supplied to the storage device 21 that retains the transferred programs by self-refresh, so that power consumption is reduced to the bare minimum.
  • The operational mode switching section 50 and the storage device specification section 60 are optional, and may be omitted. Also, in this embodiment, the main storage section 20 is composed of the multiple storage devices 21, but may be composed of a single storage device 21.
  • INDUSTRIAL APPLICABILITY
  • The video audio processing device according to the present invention is capable of quickly returning from a standby state to an operational state, and is thus applicable to digital television broadcast receivers.

Claims (12)

1-9. (canceled)
10. A video audio processing device for processing video and audio signals of digital television broadcasts, the device comprising:
a signal processing block including an instruction memory, said signal processing block performing signal processing in accordance with a program loaded into the instruction memory;
an auxiliary storage section for storing the program for making the signal processing block perform the signal processing;
a main storage section being accessible from the signal processing block, said main storage section being faster than the auxiliary storage section; and
a control section for, upon receipt of a standby instruction, transferring the program from the auxiliary storage section to the main storage section, the program being held within the main storage section during standby, and upon receipt of a return instruction from a user, loading the program from the main storage section to the instruction memory in the signal processing block, and activating the signal processing block.
11. The video audio processing device of claim 10, wherein the main storage section includes a plurality of storage devices;
the video audio processing device includes a plurality of power supply circuits for controlling power supply to the respective storage devices; and
upon receipt of the standby instruction, the control section controls one of the power supply circuits that is associated with a storage device to which the program is transferred in such a manner that the one of the power supply circuits supplies power to that storage device, and controls the other power supply circuits in such a manner that power supply therefrom is stopped.
12. The video audio processing device of claim 10, wherein upon receipt of the standby instruction, a power signal supplied to the signal processing block is stopped.
13. The video audio processing device of claim 12, comprising a storage device specification section for specifying the one of the storage devices to which the program is transferred,
wherein the control section transfers the program to the one of the storage devices specified by the storage device specification section.
14. The video audio processing device of claim 10, comprising an operational mode switching section for switching an operational mode relating to standby and return of the video audio processing device between a high speed mode, in which the various controls performed by the control section are validated, and a normal mode, in which the various controls performed by the control section are invalidated.
15. The video audio processing device of claim 14, wherein when a predetermined amount of time or more has elapsed after the video audio processing device has gone to a standby state in the high speed mode, the operational mode switching section switches the operational mode relating to the standby and return of the video audio processing device to the normal mode.
16. The video audio processing device of claim 10, wherein the main storage section includes an SDRAM, and
the auxiliary storage section includes a flash memory.
17. A digital television broadcast receiver comprising:
the video audio processing device of claim 10, and
a standby microcomputer, which operates when the video audio processing device is in a standby state, and, upon receipt of a return instruction, makes the video audio processing device return from the standby state to an operational state.
18. A standby and return method of a video audio processing device, which processes video and audio signals of digital television broadcasts and which includes a signal processing block including an instruction memory and performing signal processing in accordance with a program loaded into the instruction memory, an auxiliary storage section for storing the program for making the signal processing block perform the signal processing, and a main storage section being accessible from the signal processing block, said main storage second being faster than the auxiliary storage section, the method comprising:
a step of, upon receipt of a standby instruction, transferring the program from the auxiliary storage section to the main storage section;
a step of holding the program within the main storage section during standby;
a step of, upon receipt of a return instruction from a user, loading the program from the main storage section to the instruction memory in the signal processing block; and
a step of activating the signal processing block after the loading of the program.
19. The standby and return method of claim 18, wherein the main storage section includes a plurality of storage devices, and
the method includes a step of, upon receipt of the standby instruction, supplying power to one of the storage devices to which the program is transferred, while stopping power supply to the other storage devices.
20. The standby and return method of claim 19, comprising a step of, upon receipt of the standby instruction, stopping a power signal supplied to the signal processing block.
US13/604,855 2007-07-18 2012-09-06 Video audio processing device and standby and return method thereof Abandoned US20120327305A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/604,855 US20120327305A1 (en) 2007-07-18 2012-09-06 Video audio processing device and standby and return method thereof

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
JP2007-187045 2007-07-18
JP2007187045 2007-07-18
PCT/JP2008/001826 WO2009011104A1 (en) 2007-07-18 2008-07-08 Video audio processing apparatus and standby and reset method thereof
US44071309A 2009-03-10 2009-03-10
US13/604,855 US20120327305A1 (en) 2007-07-18 2012-09-06 Video audio processing device and standby and return method thereof

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
PCT/JP2008/001826 Division WO2009011104A1 (en) 2007-07-18 2008-07-08 Video audio processing apparatus and standby and reset method thereof
US44071309A Division 2007-07-18 2009-03-10

Publications (1)

Publication Number Publication Date
US20120327305A1 true US20120327305A1 (en) 2012-12-27

Family

ID=40259453

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/440,713 Expired - Fee Related US8284323B2 (en) 2007-07-18 2008-07-08 Video audio processing device and standby and return method thereof
US13/604,855 Abandoned US20120327305A1 (en) 2007-07-18 2012-09-06 Video audio processing device and standby and return method thereof

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/440,713 Expired - Fee Related US8284323B2 (en) 2007-07-18 2008-07-08 Video audio processing device and standby and return method thereof

Country Status (5)

Country Link
US (2) US8284323B2 (en)
EP (1) EP2056593A4 (en)
JP (1) JPWO2009011104A1 (en)
CN (1) CN101543061A (en)
WO (1) WO2009011104A1 (en)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2011205182A (en) * 2010-03-24 2011-10-13 Renesas Electronics Corp Image processing apparatus
CN103634666A (en) * 2013-12-09 2014-03-12 乐视致新电子科技(天津)有限公司 Method and system for protecting intelligent television in power-on state
JP6806553B2 (en) * 2016-12-15 2021-01-06 キヤノン株式会社 Imaging device, driving method of imaging device and imaging system
CN109754755B (en) * 2017-11-07 2021-04-16 上海和辉光电股份有限公司 Power supply method and device for display panel and display equipment
US20210073037A1 (en) * 2019-09-09 2021-03-11 Advanced Micro Devices, Inc. Active hibernate and managed memory cooling in a non-uniform memory access system

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3408628A (en) * 1965-10-20 1968-10-29 Bell Telephone Labor Inc Data processing system
US4876651A (en) * 1988-05-11 1989-10-24 Honeywell Inc. Digital map system
US5687382A (en) * 1995-06-07 1997-11-11 Hitachi America, Ltd. High speed, reduced power memory system implemented according to access frequency
US5854581A (en) * 1994-03-08 1998-12-29 Oki Electric Industry Co., Ltd. Transaction processing system and transaction processing method
US6011546A (en) * 1995-11-01 2000-01-04 International Business Machines Corporation Programming structure for user interfaces
US6065124A (en) * 1997-03-15 2000-05-16 Samsung Electronics Co., Ltd. Computer system having power saving and management function and method of controlling the same
US6223293B1 (en) * 1991-05-17 2001-04-24 Nec Corporation Suspend/resume capability for a protected mode microprocessor
US6775023B1 (en) * 1999-07-30 2004-08-10 Canon Kabushiki Kaisha Center server, information processing apparatus and method, and print system
US6819444B1 (en) * 1998-12-28 2004-11-16 Canon Kabushiki Kaisha Image processing system and its control method
US6981159B2 (en) * 2001-02-23 2005-12-27 Canon Kabushiki Kaisha Memory control device having less power consumption for backup
US20060168140A1 (en) * 1999-11-24 2006-07-27 Kabushiki Kaisha Sega Information processor, file server, accounting control system, accounting control method, and recording medium recording a program therefor
US7203829B2 (en) * 2003-06-13 2007-04-10 Samsung Electronics Co., Ltd. Apparatus and method for initializing coprocessor for use in system comprised of main processor and coprocessor
US7380146B2 (en) * 2005-04-22 2008-05-27 Hewlett-Packard Development Company, L.P. Power management system
US7415550B2 (en) * 2003-03-05 2008-08-19 Fujitsu Limited System and method for controlling DMA data transfer
US7821864B2 (en) * 2005-04-28 2010-10-26 Network Appliance, Inc. Power management of memory via wake/sleep cycles

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3845258B2 (en) * 2000-12-19 2006-11-15 株式会社リコー MODEM DEVICE AND COMMUNICATION TERMINAL DEVICE
KR100923370B1 (en) * 2001-01-31 2009-10-23 가부시키가이샤 히타치세이사쿠쇼 Data processing system and data processor
US20050268157A1 (en) * 2002-06-06 2005-12-01 Koninklijke Philips Electronics N.V. Method for writing data to a non-volatile memory embedded in an integrated circuit and corresponding circuit
CN1661561A (en) 2004-02-25 2005-08-31 英特维数位科技股份有限公司 Architecture and method of shared application program in operation systme possessing characteristic of saving electricity
JP2006080664A (en) * 2004-09-07 2006-03-23 Toshiba Corp Signal reproducing apparatus and signal reproducing method
JP2006261996A (en) * 2005-03-16 2006-09-28 Ricoh Co Ltd Information processor
JP4461084B2 (en) * 2005-08-24 2010-05-12 シャープ株式会社 Television receiver having multiple standby power modes
JP2007062137A (en) * 2005-08-31 2007-03-15 Oki Data Corp Printing device
JP2007088522A (en) * 2005-09-16 2007-04-05 Ricoh Co Ltd Image processing apparatus
JP2007104490A (en) * 2005-10-06 2007-04-19 Matsushita Electric Ind Co Ltd Mobile communication terminal

Patent Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3408628A (en) * 1965-10-20 1968-10-29 Bell Telephone Labor Inc Data processing system
US4876651A (en) * 1988-05-11 1989-10-24 Honeywell Inc. Digital map system
US6223293B1 (en) * 1991-05-17 2001-04-24 Nec Corporation Suspend/resume capability for a protected mode microprocessor
US5854581A (en) * 1994-03-08 1998-12-29 Oki Electric Industry Co., Ltd. Transaction processing system and transaction processing method
US5687382A (en) * 1995-06-07 1997-11-11 Hitachi America, Ltd. High speed, reduced power memory system implemented according to access frequency
US6011546A (en) * 1995-11-01 2000-01-04 International Business Machines Corporation Programming structure for user interfaces
US6065124A (en) * 1997-03-15 2000-05-16 Samsung Electronics Co., Ltd. Computer system having power saving and management function and method of controlling the same
US6819444B1 (en) * 1998-12-28 2004-11-16 Canon Kabushiki Kaisha Image processing system and its control method
US7268908B2 (en) * 1998-12-28 2007-09-11 Canon Kabushiki Kaisha Image processing system and its control method
US6775023B1 (en) * 1999-07-30 2004-08-10 Canon Kabushiki Kaisha Center server, information processing apparatus and method, and print system
US20060168140A1 (en) * 1999-11-24 2006-07-27 Kabushiki Kaisha Sega Information processor, file server, accounting control system, accounting control method, and recording medium recording a program therefor
US6981159B2 (en) * 2001-02-23 2005-12-27 Canon Kabushiki Kaisha Memory control device having less power consumption for backup
US7388800B2 (en) * 2001-02-23 2008-06-17 Canon Kabushiki Kaisha Memory control device having less power consumption for backup
US7415550B2 (en) * 2003-03-05 2008-08-19 Fujitsu Limited System and method for controlling DMA data transfer
US7203829B2 (en) * 2003-06-13 2007-04-10 Samsung Electronics Co., Ltd. Apparatus and method for initializing coprocessor for use in system comprised of main processor and coprocessor
US7380146B2 (en) * 2005-04-22 2008-05-27 Hewlett-Packard Development Company, L.P. Power management system
US7821864B2 (en) * 2005-04-28 2010-10-26 Network Appliance, Inc. Power management of memory via wake/sleep cycles

Also Published As

Publication number Publication date
US8284323B2 (en) 2012-10-09
WO2009011104A1 (en) 2009-01-22
EP2056593A4 (en) 2011-11-30
US20100073573A1 (en) 2010-03-25
CN101543061A (en) 2009-09-23
JPWO2009011104A1 (en) 2010-09-16
EP2056593A1 (en) 2009-05-06

Similar Documents

Publication Publication Date Title
US9189049B2 (en) Power management in a device
KR101596222B1 (en) Method and apparatus for controlling operation of booting for video image reproducing apparatus
US20120327305A1 (en) Video audio processing device and standby and return method thereof
US20120191961A1 (en) Computer System and Operating System Switching Method Thereof
US8199067B2 (en) Display apparatus and a control method therefor
US9554187B2 (en) Smart television system and turn-on and turn-off method thereof
US20080186319A1 (en) Dynamically activated frame buffer
EP2025144B1 (en) Digital television decoder
US8204367B2 (en) DVD recorder and PVR instant on architecture
KR100727493B1 (en) Portable digital audio/video player
US8683249B2 (en) Switching a processor and memory to a power saving mode when waiting to access a second slower non-volatile memory on-demand
JP2004046324A (en) Information processor with standby mode, and standby mode starting method and standby mode canceling method for the same
KR101573330B1 (en) Method and apparatus for booting apparatus for reproducing video images
US20080133826A1 (en) Information processing apparatus and power supply control method for information processing apparatus
CN102577358A (en) Image reproducing apparatus and method
JP5003065B2 (en) PC with TV viewing function
US10481675B2 (en) Dual-processor system and control method thereof
US20110122222A1 (en) Active display standby mode system and method
KR20110017723A (en) Apparatus for image reproducing and method for controlling image reproducing apparatus
US20120059961A1 (en) System and method for sharing memory
US20100132008A1 (en) Semiconductor integrated circuit and video/audio processing device using the same
JP2011013836A (en) Memory arrangement management device and microprocessor
US11954502B2 (en) Electronic apparatus and the control method thereof
US8601251B2 (en) Integrated circuit with independently powered processors booted sequentially, while sharing a common memory unit for loading programs onto processors after booting
JP2002369176A (en) Digital broadcast receiver and method for controlling the same

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION