US20130009240A1 - Semiconductor device and method for manufacturing the same - Google Patents

Semiconductor device and method for manufacturing the same Download PDF

Info

Publication number
US20130009240A1
US20130009240A1 US13/617,285 US201213617285A US2013009240A1 US 20130009240 A1 US20130009240 A1 US 20130009240A1 US 201213617285 A US201213617285 A US 201213617285A US 2013009240 A1 US2013009240 A1 US 2013009240A1
Authority
US
United States
Prior art keywords
concave portion
filler
insulating film
region
semiconductor device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/617,285
Inventor
Masaru Takaishi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Rohm Co Ltd
Original Assignee
Rohm Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Rohm Co Ltd filed Critical Rohm Co Ltd
Priority to US13/617,285 priority Critical patent/US20130009240A1/en
Assigned to ROHM CO., LTD. reassignment ROHM CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: TAKAISHI, MASARU
Publication of US20130009240A1 publication Critical patent/US20130009240A1/en
Priority to US14/494,068 priority patent/US20150011065A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/7813Vertical DMOS transistors, i.e. VDMOS transistors with trench gate electrode, e.g. UMOS transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/26586Bombardment with radiation with high-energy radiation producing ion implantation characterised by the angle between the ion beam and the crystal planes or the main crystal surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28035Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28158Making the insulator
    • H01L21/28167Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
    • H01L21/28211Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation in a gaseous ambient using an oxygen or a water vapour, e.g. RTO, possibly through a layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0607Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
    • H01L29/0611Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
    • H01L29/0615Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
    • H01L29/063Reduced surface field [RESURF] pn-junction structures
    • H01L29/0634Multiple reduced surface field (multi-RESURF) structures, e.g. double RESURF, charge compensation, cool, superjunction (SJ), 3D-RESURF, composite buffer (CB) structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1025Channel region of field-effect devices
    • H01L29/1029Channel region of field-effect devices of field-effect transistors
    • H01L29/1033Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
    • H01L29/1037Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure and non-planar channel
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1095Body region, i.e. base region, of DMOS transistors or IGBTs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66674DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/66712Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/66734Vertical DMOS transistors, i.e. VDMOS transistors with a step of recessing the gate electrode, e.g. to form a trench gate electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42364Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity
    • H01L29/42368Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the insulating layer, e.g. thickness or uniformity the thickness being non-uniform

Definitions

  • This invention relates to a semiconductor device that has a so-called superjunction structure and a method for manufacturing the semiconductor device.
  • MOSFETs Metal Oxide Semiconductor Field Effect Transistors
  • FIG. 4 is a diagrammatic sectional view of a conventional semiconductor device provided with MOSFETs.
  • a semiconductor layer 54 including an N-type drift layer (N-type pillar layer) 52 and a P-type resurf layer (P-type pillar layer) 53 is formed on an N ++ -type semiconductor substrate 51 .
  • the drift layer 52 and the resurf layer 53 are alternately arranged in a direction parallel to the semiconductor substrate 51 , thus forming a so-called superjunction structure.
  • a plurality of trenches 55 are formed.
  • Each of the trenches 55 has a depth so as to penetrate through the semiconductor layer 54 in its thickness direction, and reach an interface between the semiconductor substrate 51 and the semiconductor layer 54 .
  • the trenches 55 each have their inner side walls almost perpendicular to the semiconductor substrate 51 , and are almost evenly spaced in parallel with each other.
  • the inner side wall of the trench 55 is covered with an oxide film 63 , and the inside thereof is filled with a buried layer 64 made of polysilicon or dielectric material.
  • the drift layer 52 is disposed along the trench 55 .
  • the resurf layer 53 is disposed between a pair of drift layers 52 that are respectively disposed along the inner side walls of two adjoining trenches 55 .
  • An N-type region 56 is formed on the drift layer 52 .
  • a P-type base region 57 is formed on the resurf layer 53 in such a way as to come into contact with the N-type region 56 .
  • An N-type source region 58 is formed on the surface part of the base region 57 .
  • Agate electrode 60 is disposed so as to face the base region 57 placed between the N-type region 56 and the source region 58 and so as to face the vicinity thereof, with an insulating film 59 therebetween.
  • a source electrode 61 is electrically connected to the source region 58 and the base region 57 .
  • a drain electrode 62 is formed on a rear surface of the semiconductor substrate 51 (i.e., on a surface opposite to the surface on which the gate electrode 60 and the source electrode 61 are formed).
  • This semiconductor device is used in a state in which one of the source electrode 61 and the drain electrode 62 is connected to an external load and in a state in which a fixed voltage is applied between the external load and the other one of the source electrode 61 and the drain electrode 62 by means of a power source.
  • the voltage applied therebetween gives a reverse bias to a PN junction formed between the resurf layer 53 and the drift layer 52 .
  • a channel is formed near the interface between the base region 57 and the insulating film 59 by setting the gate electrode 60 at a suitable electric potential in this state. Further, reverse bias divided by the external load and by the on-resistance of the MOSFET is applied onto the PN junction formed between the resurf layer 53 and the drift layer 52 . However, a depletion layer generated by this is only slightly spread, and a path for carriers (electrons) is left in the drift layer 52 .
  • This semiconductor device has a so-called planar-type structure, and an electric current flows in a direction parallel to the semiconductor substrate 51 near the channel.
  • the drift layer 52 is formed by injecting impurities to the inner wall surface of the trench 55 .
  • the trench 55 has been used only to form the drift layer 52 , and has not been effectively used.
  • the thus structured semiconductor device is disclosed by Japanese Published Unexamined Patent Application No. 2003-46082.
  • planar-type semiconductor device has difficulty in miniaturizing elements, and, for this reason, regions where channels are formed cannot be enlarged for each unit area. Therefore, in practice, the on-resistance cannot be much lowered.
  • the semiconductor device of the present invention includes a drain region of a first conductivity type formed on a semiconductor substrate; an element forming region that is provided on the drain region and that has a concave portion reaching the drain region; a gate electrode disposed in the concave portion; a gate insulating film provided between the gate electrode and an inner wall surface of the concave portion; a superjunction structure portion that is disposed in the element forming region and that is formed by alternately arranging a drift layer of the first conductivity type through which the concave portion penetrates and a resurf layer of a second conductivity type that is different from the first conductivity type, the resurf layer being in contact with the drift layer, on the semiconductor substrate; a base region of the second conductivity type that is disposed on the superjunction structure portion so as to be in contact with the drift layer in the element forming region, that is penetrated by the concave portion, and that faces the gate electrode with the gate insulating film therebetween; and a source region that is formed on the base
  • the gate electrode is disposed inside the concave portion.
  • a predetermined voltage is applied between the drain region (drift layer) and the source region, so that the gate electrode reaches a predetermined electric potential, a channel is formed near an interface between the base region and the insulating film in the base region.
  • an electric current flows through a conductive path, i.e., through the semiconductor substrate (drain region), the drift layer, the vicinity (channel) of the interface of the base region with the insulating film, and the source region in this order.
  • the electric current flows in a direction in which the drift layer, the base region, and the source region are arranged, i.e., in the depth direction of the concave portion (direction perpendicular to the semiconductor substrate).
  • the drift layer can be formed by introducing first-conductivity-type impurity ions into the inner wall surface of the concave portion.
  • the gate electrode is disposed at the concave portion serving to form the drift layer (superjunction structure). This makes it possible to miniaturize the element (for example, MOSFET) made up of the drift layer, the base region, the source region, the gate insulating film, and the gate electrode.
  • a region where the channel is formed for each unit area of the semiconductor substrate is increased by miniaturizing this element, and, as a result, the on-resistance can be decreased.
  • this semiconductor device has a superjunction structure portion formed by the drift layer and the resurf layer. If a large voltage of reverse bias is applied onto the PN junction formed between the drift layer and the resurf layer when the gate electrode is not set at the predetermined electric potential mentioned above, a depletion layer will be swiftly spread from the interface between the drift layer and the resurf layer (hereinafter, referred to simply as “interface”) into the drift layer and the resurf layer, and, accordingly, the drift layer and the resurf layer will be completely depleted. Therefore, this semiconductor device can have a high withstand voltage (for example, 80V to 300V). In other words, the withstand voltage can be enhanced by completely depleting the drift layer while increasing the concentration of impurities of the drift layer thereby decreasing the on-resistance.
  • a high withstand voltage for example, 80V to 300V
  • the drain region may be a semiconductor substrate itself.
  • the gate electrode can be made of polysilicon that has been made electrically conductive (resistant in a low level), for example, by introducing impurities.
  • the gate electrode may be made of metal material or may include both polysilicon and metal material.
  • the inside of the concave portion may be almost completely filled with the gate electrode. In this case, the occurrence of a warp in the semiconductor substrate can be reduced.
  • the depth of the concave portion to form a superjunction structure is set at, for example, about 40 ⁇ m.
  • the base region in which a channel is to be formal is formed in, for example, the surface part of the semiconductor layer (for example, a region having a thickness of about him from the surface). Since all that is necessary for the gate electrode is to face the base region, the gate electrode is required to be disposed only at the upper part of the inside of the concave portion, and hence there is no need to fill all of the inside of the concave portion with the gate electrode.
  • the semiconductor device of this invention may further include a filler that is disposed to be nearer to a bottom of the concave portion than the gate electrode inside the concave portion and an insulating film that is greater in thickness than the gate insulating film and that is formed by being stuck onto an area of the inner wall surface deeper than a part where the base region faces the gate electrode in the inner wall surface of the concave portion.
  • the filler and the gate electrode are disposed inside the concave portion, the occurrence of a warp in the semiconductor substrate can be reduced.
  • the inside of the concave portion is almost completely filled with the filler and the gate electrode. In this case, the occurrence of a warp in the semiconductor substrate can be effectively reduced.
  • the filler may be made of polysilicon, metal material or insulator (for example, silicon oxide), or made of more than one material selected from polysilicon, metal material and insulator.
  • the filler is made of polysilicon, the inside of the concave portion can be easily filled with the filler, for example, according to a CVD (Chemical Vapor Deposition) method.
  • the device can realize a faster operation and lower power consumption by thinning the gate insulating film.
  • the withstand voltage between the inside of the concave portion and the semiconductor substrate (and the drift layer) can be enhanced by thickening the insulating film disposed at the bottom part of the concave portion.
  • the method for manufacturing a semiconductor device of this invention is a method for manufacturing a semiconductor device having an element forming region that has a super junction structure portion formed by alternately arranging a drift layer of a first conductivity type and a resurf layer of a second conductivity type different from the first conductivity type on a drain region of the first conductivity type formed on a semiconductor substrate.
  • This method includes the steps of: forming a semiconductor layer of the second conductivity type on the drain region; forming a concave portion that penetrates through the semiconductor layer and reaches the drain region; forming the drift layer along an inner wall surface of the concave portion by introducing impurities of the first conductivity type onto the semiconductor layer exposed to the inner wall surface of the concave portion, so that an area of the semiconductor layer being in contact with the drift layer serves as the resurf layer; forming a base region of the second conductivity type having an exposed part exposed to the inner wall surface of the concave portion on a surface part of the semiconductor layer by injecting impurities of the second conductivity type from a surface of the semiconductor layer; forming a source region of the first conductivity type exposed to the inner wall surface of the concave portion by injecting impurities of the first conductivity type onto a surface part of the base region at an edge of the concave portion; forming an insulating film on the inner wall surface of the concave portion; filling a filler into
  • the aforementioned semiconductor device can be produced according to this manufacturing method.
  • the drift layer is formed by introducing impurities of the first conductivity type to the inner wall surface of the concave portion penetrating through semiconductor layers.
  • the resurf layer is the remaining part of the drift layer (in addition, the base region and the source region) of the semiconductor layers.
  • the gate electrode is formed inside the concave portion.
  • the gate structure can be formed by positively using the concave portion to form the drift layer (the super junction structure).
  • the step of forming the semiconductor layer may include a step of forming an epitaxial layer, for example.
  • the base region and the source region may be formed before the gate insulating film and/or the gate electrode are formed, or, alternatively, maybe formed after the gate electrode is formed.
  • the exposed part exposed to the inner wall surface of the concave portion is regarded as including a part appearing on the inner wall surface of the concave portion in which the gate insulating film and/or the gate electrode are formed.
  • the appearance on the inner wall surface of the concave portion is regarded as including the appearance on the inner wall surface of the concave portion in which the gate insulating film and/or the gate electrode are formed.
  • the step of filling the filler may be carried out prior to the step of forming the base region, or may be carried out subsequent to the step of forming the base region. In other words, there is no need to form the base region when the filler is packed.
  • the gate insulating film and the insulating film are formed individually.
  • the insulating film is covered with the filler when the gate insulating film is formed. Therefore, the formation thickness of the insulating film and the formation thickness of the gate insulating film can be controlled independently of each other. This makes it possible to produce a semiconductor device in which an insulating film is greater in thickness than a gate insulating film.
  • the filler serves as a mask that regulates a region from which the insulating film is removed.
  • the filler serves to regulate the formation area (the remaining area) of the insulating film, and serves to regulate the formation area of the gate insulating film. Therefore, the insulating film and the gate insulating film can be formed in a predetermined area by forming the filler in an area having a suitable depth inside the concave portion.
  • the step of forming the insulating film may include a step of forming the insulating film by thermally oxidizing the inner wall surface of the concave portion.
  • the step of forming the gate insulating film may include a step of forming the gate insulating film by thermally oxidizing the inner wall surface of the concave portion.
  • the thickness of the insulating film and the thickness of the gate insulating film can be controlled by controlling thermal oxidation conditions such as heating temperature and heating time.
  • the filler is formed in a bottom part of the concave portion up to a predetermined depth so as to become deeper than the exposed part (the part appearing on the inner wall surface of the concave portion) of the base region with respect to the depth direction of the concave portion. Therefore, subsequent to the step of forming the gate insulating film, an empty space that faces an area corresponding to the base region is formed in the upper part of the concave portion.
  • the step of forming the gate electrode can include a step of supplying a material used to form the gate electrode to the empty space inside the concave portion, subsequent to the step of forming the gate insulating film. Accordingly, the gate electrode that faces the whole surface of the base region is formed with the gate insulating film therebetween.
  • the filler can be made of, for example, polysilicon.
  • the filler can also be excellently (tightly) filled into the concave portion having a large aspect ratio (for example, about 40 ⁇ m in depth by about 2 ⁇ m in width) according to the CVD method or a like method.
  • the gate electrode may be made of metal material or may include both polysilicon and metal material.
  • the step of filling the filler may include the steps of supplying the filler to a shallower position than the predetermined depth within the concave portion; and subjecting the filler to etchback up to the predetermined depth, subsequent to the step of supplying the filler.
  • the upper surface (etchback surface) of the filler can be positioned at a predetermined depth by controlling the etchback thickness.
  • the insulating film may also be formed on the filler when the gate insulating film is formed. In this case, it is possible to obtain a semiconductor device having an insulating film formed between the gate electrode and the filler, in addition to the gate insulating film formed between the gate electrode and the base region.
  • the filler is made of polysilicon, the filler can be easily subjected to etchback.
  • the step of forming the base region may include a step of implanting impurity ions of the second conductivity type into the inner wall surface of the concave portion.
  • FIG. 1 is a diagrammatic sectional view showing a structure of a semiconductor device according to a first embodiment of the present invention.
  • FIG. 2 is a diagrammatic sectional view showing a structure of a semiconductor device according to a second embodiment of the present invention.
  • FIG. 3 a to FIG. 3 h are diagrammatic sectional views for explaining a method for manufacturing the semiconductor device of FIG. 2 .
  • FIG. 4 is a diagrammatic sectional view of a conventional semiconductor device that has a superjunction structure.
  • FIG. 1 is a diagrammatic sectional view showing a structure of a semiconductor device according to a first embodiment of the present invention.
  • This semiconductor device 1 is a device in which a MOSFET is formed on a silicon substrate 2 .
  • An element forming region 3 in which a MOSFET is formed is provided on the P ⁇ -type silicon substrate 2 forming a drain region.
  • a plurality of trenches 4 are formed each of which penetrates through the element forming region 3 and reaches a surface part of the silicon substrate 2 .
  • Each trench 4 has an inner side wall almost perpendicular to the silicon substrate 2 , and extends in a direction perpendicular to the sheet surface of FIG. 1 . In other words, the length direction of the trench 4 is perpendicular to the sheet surface of FIG. 1 , and the width direction of the trench 4 is parallel to the sheet surface of FIG. 1 and parallel to the silicon substrate 2 .
  • the width of the trench 4 is, for example, about 2 ⁇ m, and the depth of the trench 4 is, for example, about 40 ⁇ m.
  • a gap between two adjoining trenches 4 i.e., width of the element forming region 3 placed between two adjoining trenches 4 ) is, for example, about 4 ⁇ m to 6 ⁇ m.
  • the semiconductor device 1 has much more than two trenches 4 . These trenches 4 are spaced almost evenly.
  • the inner side wall surface of the trench 4 is covered with an insulating film 5 made of silicon oxide (SiO 2 ).
  • the inside of the trench 4 is filled with a gate electrode 6 made of polysilicon that has been made electrically conductive by the introduction of impurities.
  • the element forming region 3 includes a P ⁇ -type drift layer 7 and an N ⁇ -type resurf layer 8 alternately arranged in such a way as to come into contact with the silicon substrate 2 , an N-type base region 9 formed on the drift layer 7 and the resurf layer 8 , and a P ⁇ -type source region 10 formed on the surface part of the base region 9 .
  • the drift layer 7 is formed along the inner side wall surfaces on both sides in the width direction of the trench 4 .
  • the resurf layer 8 is formed between a pair of drift layers 7 that are formed along the inner side wall surfaces, respectively, of two adjoining trenches 4 .
  • the formation depth of the drift layer 7 from the surface of the element forming region 3 is almost equal to that of the resurf layer 8 therefrom.
  • the drift layer 7 and the resurf layer 8 constitute a superjunction structure portion 20 .
  • the base region 9 is provided between the two adjoining trenches 4 on the superjunction structure portion 20 .
  • the base region 9 faces the gate electrode 6 disposed in each trench 4 , with the insulating film 5 therebetween.
  • the source region 10 is formed at the edge of the trench 4 in the surface part of the base region 9 (the element forming region 3 ).
  • the source region 10 is not formed in an intermediate part between the two adjoining trenches 4 .
  • the base region 9 appears on the surface of the element forming region 3 .
  • the trench 4 is formed to penetrate through the source region 10 , the base region 9 , and the drift layer 7 .
  • the drift layer 7 , the base region 9 , the source region 10 , the gate electrode 6 , and the insulating film 5 constitute a MOSFET.
  • a silicon oxide film 11 is formed on the gate electrode 6 and the element forming region 3 .
  • a contact hole 12 is formed to penetrate through the silicon oxide layer 11 in the thickness direction thereof. A part of the base region 9 and a part of the source region 10 are exposed in the contact hole 12 .
  • the electrode 13 is formed in such a way as to fill the contact hole 12 therewith, and is electrically connected to the base region 9 and the source region 10 .
  • the electrode 13 and the gate electrode 6 are electrically insulated from each other with the silicon oxide layer 11 .
  • An electrode (drain electrode) 14 is formed on a surface of the silicon substrate 2 opposite to the element forming region 3 .
  • This semiconductor device 1 is used in a state in which one of the electrodes 13 and 14 is connected to an external load and in a state in which a fixed voltage (for example, several hundreds of voltage) is applied between the other electrode 13 or 14 and the external load by means of a power source.
  • the voltage applied therebetween gives a reverse bias to a PN junction formed between the drift layer 7 and the resurf layer 8 .
  • An electric current can be passed between the electrode 13 and the electrode 14 by setting the gate electrode 6 at a predetermined electric potential in this state.
  • a channel is formed near the interface between the base region 9 and the insulating film 5 , and the semiconductor device 1 reaches an ON-state at this time.
  • the insulating film 5 serves as a gate insulating film between the base region 9 and the gate electrode 6 , between the drift layer 7 near the base region 9 and the gate electrode 6 , and between the source region 10 near the base region 9 and the gate electrode 6 .
  • an electric current path is formed from the electrode 14 to the electrode 13 through the silicon substrate 2 (drain region), the drift layer 7 , the vicinity (channel) of the interface of the base region 9 with the insulating film 5 , and the source region 10 .
  • an electric current flows in a direction in which the drift layer 7 , the base region 9 , and the source region 10 are arranged, i.e., in the depth direction of the trench 4 (direction perpendicular to the silicon substrate 2 ).
  • the semiconductor device 1 can miniaturize the element (MOSFET) with respect to the direction parallel to the silicon substrate 2 . Additionally, the miniaturization of the element makes it possible to increase a region where channels are formed for each unit area of the silicon substrate 2 , so that the on-resistance can be lowered.
  • the element MOSFET
  • this semiconductor device 1 when this semiconductor device 1 is in an OFF-state, i.e., when the gate electrode 6 is not set at the predetermined electric potential mentioned above, and no channel is not formed, an electric current does not flow to the MOSFET. Therefore, the power-supply voltage is directly applied onto the PN junction formed between the drift layer 7 and the resurf layer 8 as reverse bias.
  • this semiconductor device 1 can have large withstand voltage (for example, 80V to 300V). In other words, the on-resistance can be lowered by increasing the concentration of impurities of the drift layer 7 , and, in addition, high withstand voltage characteristics can be realized.
  • FIG. 2 is a diagrammatic sectional view showing a structure of a semiconductor device according to a second embodiment of the present invention.
  • the same reference character as in FIG. 1 is given to a component corresponding to each component shown in FIG. 1 , and a description thereof is omitted.
  • This semiconductor device 21 is a device in which a MOSFET is formed on the silicon substrate 2 .
  • the semiconductor device 21 is similar in structure to the semiconductor device 1 of FIG. 1 .
  • a filler 23 made of, for example, polysilicon is disposed on the bottom side of the each trench 22 , which corresponds to the trench 4 of the semiconductor device 1 , and a gate electrode 24 made of polysilicon that has been made electrically conductive by the introduction of impurities is disposed on the side of the upper part of each trench 22 .
  • the gate electrode 24 is disposed in such a way as to face the source region 10 , the base region 9 , and the drift layer 7 near the base region 9 .
  • the depth of the trench 22 is, for example, about 40 ⁇ m, and the thickness of the base region 9 is, for example, about 1 ⁇ m. That is, the base region 9 is formed in an area of the uppermost surface part of the element forming region 3 that has a thickness of about 1 ⁇ m.
  • the gate electrode 24 is required to face the base region 9 , the drift layer 7 near the base region 9 , and the source region 10 near the base region 9 . Therefore, as in this semiconductor device 21 , a structure can be formed in which the gate electrode 24 is disposed on the side of the upper part of the trench 22 , and the filler 23 is disposed in an area deeper than the gate electrode 24 in each trench 22 .
  • a part of the trench 22 in which the gate electrode 24 is disposed is slightly greater in width than a part of the trench 22 in which the filler 23 is disposed.
  • An insulating film 25 that corresponds to the insulating film 5 of the semiconductor device 1 is formed between the filler 23 and the gate electrode 24 as well as on the inner wall surface of the trench 22 .
  • the inside of the trench 22 is almost completely filled with the filler 23 , the gate electrode 24 , and the insulating film 25 . Accordingly, the occurrence of a warp in the silicon substrate 2 can be reduced.
  • the insulating film 25 includes an oxide film 19 disposed between the gate electrode 24 and the element forming region 3 and between the gate electrode 24 and the filler 23 and an oxide film 17 disposed between the filler 23 and the element forming region 3 and between the filler 23 and the silicon substrate 2 .
  • the oxide film 17 is stuck onto the inner wall surface of the trench 22 nearer its bottom than its part where the base region 9 faces the gate electrode 24 .
  • the oxide film 17 is greater in thickness than the oxide film 19 .
  • the device can realize a high-speed operation and low power consumption by thinning the insulating film 25 between the gate electrode 24 and the base region 9 ,between the gate electrode 24 and the drift layer 7 near the base region 9 and between the gate electrode 24 and the source region 10 near the base region 9 (i.e., by thinning a part of the oxide film 19 serving as a gate insulating film).
  • the withstand voltage between the filler 23 and the silicon substrate 2 and between the filler 23 and the drift layer 7 can be increased by thickening the insulating film 25 (the oxide film 17 ) between the filler 23 and the silicon substrate 2 and between the filer 23 and the drift layer 7 .
  • FIG. 3 a to FIG. 3 h are diagrammatic sectional views for explaining a method for manufacturing the semiconductor device 21 shown in FIG. 2 .
  • an epitaxial layer 15 whose conductivity type is N ⁇ -type is formed on the silicon substrate 2 whose conductivity type is P + -type.
  • a mask 16 that has openings 16 a at a position corresponding to the trench 22 of the semiconductor device 1 is formed on the epitaxial layer 15 .
  • the mask 16 is made of silicon oxide or silicon nitride.
  • the epitaxial layer 15 is subjected to dry etching (for example, reactive ion etching) through the openings 16 a of the mask 16 , thereby forming a plurality of trenches 22 that penetrate through the epitaxial layer 15 and that reach the surface part of the silicon substrate 2 .
  • the aspect ratio of the trench 22 is high.
  • the width of the trench 22 is about 2 ⁇ m whereas the depth of the trench 22 is about 40 ⁇ m.
  • impurity ions for control into the P-type to form the drift layer 7 are implanted (injected) in such a way as to make a predetermined angle with the inner side wall perpendicular to the width direction of the trench 22 (i.e., along the length direction thereof) as shown by arrow “A” in FIG. 3 a .
  • P-type impurity ions are implanted to the opposite inner side wall in the same way. The direction in which the P-type impurity ions are implanted at this time is shown by arrow “B” in FIG. 3 a.
  • the concentration of the impurities of the silicon substrate 2 does not substantially change even if these ions are introduced into the silicon substrate 2 , because P-type impurities have already been introduced into the silicon substrate 2 at a high concentration.
  • FIG. 3 a shows this state.
  • the silicon substrate 2 that has undergone the foregoing steps is heated to a predetermined temperature, and the oxide film 17 is formed on the exposed surface, i.e., on the inner wall surface of each trench 22 .
  • the thickness of the oxide film 17 is controlled so that the first injection region 26 is not completely oxidized.
  • FIG. 3 b shows this state.
  • a polysilicon film 18 is formed so as to fill each trench 22 therewith.
  • the polysilicon film 18 is also formed on the epitaxial layer 15 .
  • This step can be performed, for example, according to a CVD (Chemical Vapor Deposition) method.
  • the polysilicon film 18 can be easily embedded in the trench 22 in a dense manner even if the trench 22 has a large aspect ratio as mentioned above.
  • FIG. 3 c shows this state.
  • the polysilicon film 18 may be subsequently made electrically conductive by introducing impurities.
  • the polysilicon film 18 is subjected to etchback, so that the polysilicon film 18 placed outside the trench 22 and the polysilicon film 18 placed at the upper part inside the trench 22 are removed.
  • a state is reached in which, in each trench 22 , the polysilicon film 18 is present only in an area deeper than the formation depth of the base region 9 in the semiconductor device 21 of FIG. 2 with respect to the depth direction of the trench 22 .
  • the upper surface (etchback surface) of the polysilicon film 18 is positioned at a predetermined depth deeper than a part where the base region 9 faces the gate electrode 24 in the inner wall surface of the trench 22 of the semiconductor device 21 of FIG. 2 inside the trench 22 .
  • An empty space is secured on the polysilicon 18 inside the trench 22 .
  • the oxide film 17 (shown by the alternate long and two short dashes line in FIG. 3 d ) that is positioned at a shallower depth than the polysilicon 18 (i.e., exposed from the polysilicon 18 ) and the mask 16 are removed by etching.
  • the upper part of the trench 22 becomes slightly greater in width than the deeper part of the trench 22 .
  • FIG. 3 d shows this state.
  • the silicon substrate 2 that has undergone the foregoing steps is heated, whereafter the exposed surface, i.e., the inner side wall of the upper part of each trench 22 , the upper surface of the polysilicon film 18 , and the surface of the epitaxial layer 15 outside the trench 22 are thermally oxidized, thus forming the oxide film 19 .
  • the oxide film 19 is adjusted to have a predetermined thickness smaller than the oxide film 17 by controlling heating temperature, heating time, etc,.
  • the remainder of the polysilicon film 18 is the filler 23 .
  • FIG. 3 e shows this state.
  • FIG. 3 f shows this state.
  • the process for filling the empty space of the upper part of the trench 22 with polysilicon may include a step in which, for example, a polysilicon film is formed so as to fill the inside of the trench 22 therewith and so as to cover the surface of the epitaxial layer 15 therewith, and then this polysilicon film is subjected to etchback in the same way as the step in which the filler 23 (polysilicon film 18 ) is formed (see FIG. 3 c and FIG. 3 d ).
  • the oxide film 19 exposed on the surface of the epitaxial layer 15 is removed by etching.
  • the remainder of the oxide film 19 and the remainder of the oxide film 17 are turned into the insulating film 25 .
  • FIG. 3 g shows this state.
  • the silicon substrate 2 that has undergone the foregoing steps is heated, and then P-type impurities in the first injection region 26 and N-type impurities in the second injection region 27 are diffused into the epitaxial layer 15 , thus forming the drift layer 7 and the base region 9 .
  • the remaining area of the epitaxial layer 15 i.e., area being in contact with the drift layer
  • the base region 9 includes a part 9 a exposed to the inner wall surface of the trench 22 (i.e., part appearing on the inner wall surface of the trench 22 ).
  • FIG. 3 h shows this state.
  • a heating condition is selected so that the boundary between the base region 9 and the drift layer 7 in the inner wall surface of the trench 22 is positioned at a shallower depth than the upper surface of the oxide film 19 on the filler 23 with respect to the depth direction of the trench 22 .
  • the gate electrode 24 faces the whole surface of the part 9 a exposed from the inner wall surface of the trench 22 of the base region 9 .
  • a resist film (not shown) that has openings corresponding to the source region 10 of the semiconductor device 21 is formed on the base region 9 .
  • P-type impurities are then injected to the surface part of the base region 9 through the openings of the resist film.
  • the silicon substrate 2 is further heated, and the P-type impurities injected to the surface part of the base region 9 are diffused into the base region 9 , thus forming the source region 10 .
  • the element forming region 3 including the drift layer 7 , the resurf layer 8 , the base region 9 , and the source region 10 is obtained.
  • a silicon oxide film is formed on the whole surface on the side of the element forming region 3 of the silicon substrate 2 that has undergone the foregoing steps. Further, this silicon oxide film is etched through a resist film (not shown) that has a predetermined pattern, whereby the contact hole 12 is formed. The remainder of the silicon oxide layer is used as the silicon oxide film 11 .
  • a predetermined metallic material is supplied to the silicon substrate 2 that has undergone the foregoing steps on the side where the element forming region 3 is formed, and is supplied to the silicon substrate 2 on the opposite side, thus forming the electrodes 13 and 14 .
  • the semiconductor device 21 of FIG. 2 is obtained.
  • the trench 22 to form the drift layer 7 is actively used so as to form a gate structure.
  • the oxide film 17 and the oxide film 19 can be produced under different oxidizing conditions (for example, the heating temperature or heating time of the silicon substrate 2 ).
  • the oxide film 19 is formed, the oxide film 17 is covered with the polysilicon film 18 . Therefore, the formation thickness of the oxide film 17 and the formation thickness of the oxide film 19 can be controlled independently of each other.
  • the part (i.e., the oxide film 17 ) provided between the filler 23 and the silicon substrate 2 and between the filler 23 and the drift layer 7 can be made thicker than the part (i.e., the oxide film 19 ) provided between the gate electrode 24 and the base region 9 as shown in FIG. 2 .
  • the polysilicon film 18 functions as a mask that restricts a region from which the oxide film 17 is removed, and hence functions to restrict the formation region of the oxide film 17 (i.e., region of the remainder) and to restrict the formation region of the oxide film 19 . Therefore, inside the trench 22 , the oxide film 17 and the oxide film 19 can be formed in predetermined areas by forming the polysilicon film 18 in a suitable depth area. The formation depth of the polysilicon film 18 inside the trench 22 can be easily controlled by controlling the thickness of etchback.
  • the semiconductor device 1 of FIG. 1 can be obtained by forming the oxide film 5 that has roughly the same thickness as the oxide film 19 , instead of forming the oxide film 17 or subsequent to forming and removing the oxide film 17 .
  • the polysilicon film 18 (see FIG. 3 c ) embedded in the trench 22 (4) is made electrically conductive (resistant in a low level) by introducing impurities thereto, and is subjected to etchback so that the polysilicon film 18 becomes almost flush with the surface of the epitaxial layer 15 , whereby the gate electrode 6 can be formed.
  • the conductivity type of each semiconductor component of the semiconductor devices 1 and 21 may be opposite in type.
  • the P-type component may be an N-type
  • the N-type component may be a P-type.
  • the oxide film 17 is completely removed by etching before forming the polysilicon film 18 (see FIG. 3 c ), and the inner wall surface of each trench 4 is thermally oxidized anew so as to form an oxide film that has the same thickness as the oxide film 17 .
  • the semiconductor device of the present invention may be a semiconductor device in which an IGBT (Insulated Gate Bipolar Transistor) is formed on the silicon substrate 2 .
  • IGBT Insulated Gate Bipolar Transistor

Abstract

A semiconductor device including a drain region of a first conductivity type formed on a semiconductor substrate; an element forming region that is provided on the drain region and that has a concave portion reaching the drain region; a gate electrode disposed in the concave portion; a superjunction structure portion that is disposed in the element forming region and that is formed by alternately arranging a drift layer of the first conductivity type penetrated by the concave portion and a resurf layer of a second conductivity type being in contact with the drift layer on the semiconductor substrate; and a base region of the second conductivity type that is disposed on the superjunction structure portion so as to be in contact with the drift layer in the element forming region, that is penetrated by the concave portion, and that faces the gate electrode with the gate insulating film therebetween.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • This invention relates to a semiconductor device that has a so-called superjunction structure and a method for manufacturing the semiconductor device.
  • 2. Description of Related Art
  • An attempt has been carried out to enhance the withstand voltage of semiconductor devices provided with MOSFETs (Metal Oxide Semiconductor Field Effect Transistors).
  • FIG. 4 is a diagrammatic sectional view of a conventional semiconductor device provided with MOSFETs.
  • A semiconductor layer 54 including an N-type drift layer (N-type pillar layer) 52 and a P-type resurf layer (P-type pillar layer) 53 is formed on an N++-type semiconductor substrate 51. The drift layer 52 and the resurf layer 53 are alternately arranged in a direction parallel to the semiconductor substrate 51, thus forming a so-called superjunction structure.
  • A plurality of trenches 55 are formed. Each of the trenches 55 has a depth so as to penetrate through the semiconductor layer 54 in its thickness direction, and reach an interface between the semiconductor substrate 51 and the semiconductor layer 54. The trenches 55 each have their inner side walls almost perpendicular to the semiconductor substrate 51, and are almost evenly spaced in parallel with each other. The inner side wall of the trench 55 is covered with an oxide film 63, and the inside thereof is filled with a buried layer 64 made of polysilicon or dielectric material.
  • The drift layer 52 is disposed along the trench 55. The resurf layer 53 is disposed between a pair of drift layers 52 that are respectively disposed along the inner side walls of two adjoining trenches 55.
  • An N-type region 56 is formed on the drift layer 52. A P-type base region 57 is formed on the resurf layer 53 in such a way as to come into contact with the N-type region 56. An N-type source region 58 is formed on the surface part of the base region 57.
  • Agate electrode 60 is disposed so as to face the base region 57 placed between the N-type region 56 and the source region 58 and so as to face the vicinity thereof, with an insulating film 59 therebetween. A source electrode 61 is electrically connected to the source region 58 and the base region 57. A drain electrode 62 is formed on a rear surface of the semiconductor substrate 51 (i.e., on a surface opposite to the surface on which the gate electrode 60 and the source electrode 61 are formed).
  • This semiconductor device is used in a state in which one of the source electrode 61 and the drain electrode 62 is connected to an external load and in a state in which a fixed voltage is applied between the external load and the other one of the source electrode 61 and the drain electrode 62 by means of a power source. The voltage applied therebetween gives a reverse bias to a PN junction formed between the resurf layer 53 and the drift layer 52.
  • In the base region 57 between the N-type region 56 and the source region 58, a channel is formed near the interface between the base region 57 and the insulating film 59 by setting the gate electrode 60 at a suitable electric potential in this state. Further, reverse bias divided by the external load and by the on-resistance of the MOSFET is applied onto the PN junction formed between the resurf layer 53 and the drift layer 52. However, a depletion layer generated by this is only slightly spread, and a path for carriers (electrons) is left in the drift layer 52.
  • As a result, an electric current flows from the drain electrode 62 to the source electrode 61 through the semiconductor substrate 51, the drift layer 52, the N-type region 56, the vicinity (channel) of the interface between the base region 57 and the insulating film 59, and the source region 58. This semiconductor device has a so-called planar-type structure, and an electric current flows in a direction parallel to the semiconductor substrate 51 near the channel.
  • Next, a description will be given of a situation in which the MOSFET is in an OFF-state, i.e., a situation in which the gate electrode 60 is not set at the suitable electric potential mentioned above and no channel is formed. Since an electric current does not flow to the MOSFET in this situation, the power-supply voltage is directly applied onto the PN junction formed between the drift layer 52 and the resurf layer 53 as reverse bias. Therefore, a depletion layer is swiftly spread from the interface S between the drift layer 52 and the resurf layer 53 to the drift layer 52 and the resurf layer 53, so that the drift layer 52 and the resurf layer 53 are completely depleted. Hence, the on-resistance can be reduced by doping the drift layer 52 with impurities at a high concentration, and excellent withstand voltage characteristics (e.g., 200V) can be additionally obtained.
  • In a process for manufacturing the semiconductor device, the drift layer 52 is formed by injecting impurities to the inner wall surface of the trench 55. The trench 55 has been used only to form the drift layer 52, and has not been effectively used.
  • The thus structured semiconductor device is disclosed by Japanese Published Unexamined Patent Application No. 2003-46082.
  • However, the planar-type semiconductor device has difficulty in miniaturizing elements, and, for this reason, regions where channels are formed cannot be enlarged for each unit area. Therefore, in practice, the on-resistance cannot be much lowered.
  • SUMMARY OF THE INVENTION
  • It is therefore an object of the present invention to provide a semiconductor device in which elements can be miniaturized and in which the on-resistance can be reduced, and provide a method for manufacturing the semiconductor device.
  • The semiconductor device of the present invention includes a drain region of a first conductivity type formed on a semiconductor substrate; an element forming region that is provided on the drain region and that has a concave portion reaching the drain region; a gate electrode disposed in the concave portion; a gate insulating film provided between the gate electrode and an inner wall surface of the concave portion; a superjunction structure portion that is disposed in the element forming region and that is formed by alternately arranging a drift layer of the first conductivity type through which the concave portion penetrates and a resurf layer of a second conductivity type that is different from the first conductivity type, the resurf layer being in contact with the drift layer, on the semiconductor substrate; a base region of the second conductivity type that is disposed on the superjunction structure portion so as to be in contact with the drift layer in the element forming region, that is penetrated by the concave portion, and that faces the gate electrode with the gate insulating film therebetween; and a source region that is formed on the base region in the element forming region and that is penetrated by the concave portion.
  • According to this invention, the gate electrode is disposed inside the concave portion. When a predetermined voltage is applied between the drain region (drift layer) and the source region, so that the gate electrode reaches a predetermined electric potential, a channel is formed near an interface between the base region and the insulating film in the base region. Accordingly, an electric current flows through a conductive path, i.e., through the semiconductor substrate (drain region), the drift layer, the vicinity (channel) of the interface of the base region with the insulating film, and the source region in this order. Near the channel, the electric current flows in a direction in which the drift layer, the base region, and the source region are arranged, i.e., in the depth direction of the concave portion (direction perpendicular to the semiconductor substrate).
  • In a step of manufacturing this semiconductor device, the drift layer can be formed by introducing first-conductivity-type impurity ions into the inner wall surface of the concave portion. In the thus structured semiconductor device, the gate electrode is disposed at the concave portion serving to form the drift layer (superjunction structure). This makes it possible to miniaturize the element (for example, MOSFET) made up of the drift layer, the base region, the source region, the gate insulating film, and the gate electrode.
  • Additionally, a region where the channel is formed for each unit area of the semiconductor substrate is increased by miniaturizing this element, and, as a result, the on-resistance can be decreased.
  • On the other hand, this semiconductor device has a superjunction structure portion formed by the drift layer and the resurf layer. If a large voltage of reverse bias is applied onto the PN junction formed between the drift layer and the resurf layer when the gate electrode is not set at the predetermined electric potential mentioned above, a depletion layer will be swiftly spread from the interface between the drift layer and the resurf layer (hereinafter, referred to simply as “interface”) into the drift layer and the resurf layer, and, accordingly, the drift layer and the resurf layer will be completely depleted. Therefore, this semiconductor device can have a high withstand voltage (for example, 80V to 300V). In other words, the withstand voltage can be enhanced by completely depleting the drift layer while increasing the concentration of impurities of the drift layer thereby decreasing the on-resistance.
  • The drain region may be a semiconductor substrate itself. The gate electrode can be made of polysilicon that has been made electrically conductive (resistant in a low level), for example, by introducing impurities. Alternatively, the gate electrode may be made of metal material or may include both polysilicon and metal material.
  • The inside of the concave portion may be almost completely filled with the gate electrode. In this case, the occurrence of a warp in the semiconductor substrate can be reduced.
  • The depth of the concave portion to form a superjunction structure is set at, for example, about 40 μm. On the other hand, the base region in which a channel is to be formal is formed in, for example, the surface part of the semiconductor layer (for example, a region having a thickness of about him from the surface). Since all that is necessary for the gate electrode is to face the base region, the gate electrode is required to be disposed only at the upper part of the inside of the concave portion, and hence there is no need to fill all of the inside of the concave portion with the gate electrode.
  • The semiconductor device of this invention may further include a filler that is disposed to be nearer to a bottom of the concave portion than the gate electrode inside the concave portion and an insulating film that is greater in thickness than the gate insulating film and that is formed by being stuck onto an area of the inner wall surface deeper than a part where the base region faces the gate electrode in the inner wall surface of the concave portion.
  • According to this arrangement, since the filler and the gate electrode are disposed inside the concave portion, the occurrence of a warp in the semiconductor substrate can be reduced. Preferably, the inside of the concave portion is almost completely filled with the filler and the gate electrode. In this case, the occurrence of a warp in the semiconductor substrate can be effectively reduced.
  • The filler may be made of polysilicon, metal material or insulator (for example, silicon oxide), or made of more than one material selected from polysilicon, metal material and insulator. In case the filler is made of polysilicon, the inside of the concave portion can be easily filled with the filler, for example, according to a CVD (Chemical Vapor Deposition) method.
  • The device can realize a faster operation and lower power consumption by thinning the gate insulating film. On the other hand, the withstand voltage between the inside of the concave portion and the semiconductor substrate (and the drift layer) can be enhanced by thickening the insulating film disposed at the bottom part of the concave portion.
  • The method for manufacturing a semiconductor device of this invention is a method for manufacturing a semiconductor device having an element forming region that has a super junction structure portion formed by alternately arranging a drift layer of a first conductivity type and a resurf layer of a second conductivity type different from the first conductivity type on a drain region of the first conductivity type formed on a semiconductor substrate. This method includes the steps of: forming a semiconductor layer of the second conductivity type on the drain region; forming a concave portion that penetrates through the semiconductor layer and reaches the drain region; forming the drift layer along an inner wall surface of the concave portion by introducing impurities of the first conductivity type onto the semiconductor layer exposed to the inner wall surface of the concave portion, so that an area of the semiconductor layer being in contact with the drift layer serves as the resurf layer; forming a base region of the second conductivity type having an exposed part exposed to the inner wall surface of the concave portion on a surface part of the semiconductor layer by injecting impurities of the second conductivity type from a surface of the semiconductor layer; forming a source region of the first conductivity type exposed to the inner wall surface of the concave portion by injecting impurities of the first conductivity type onto a surface part of the base region at an edge of the concave portion; forming an insulating film on the inner wall surface of the concave portion; filling a filler into a bottom part of the concave portion up to a predetermined depth so that the predetermined depth is deeper than the exposed part of the base region in the concave portion where the insulating film is formed; removing the insulating film while allowing the filler to serve as a mask; forming a gate insulating film thinner than the insulating film in an area corresponding to the exposed part of the base region on an exposed surface of the inner wall surface of the concave portion exposed by the removing step; and forming a gate electrode that is to face the exposed part of the base region, with the gate insulating film therebetween, inside the concave portion.
  • The aforementioned semiconductor device can be produced according to this manufacturing method.
  • According to this invention, the drift layer is formed by introducing impurities of the first conductivity type to the inner wall surface of the concave portion penetrating through semiconductor layers. The resurf layer is the remaining part of the drift layer (in addition, the base region and the source region) of the semiconductor layers. After the drift layer is formed, the gate electrode is formed inside the concave portion. Thus, according to this manufacturing method, the gate structure can be formed by positively using the concave portion to form the drift layer (the super junction structure).
  • The step of forming the semiconductor layer may include a step of forming an epitaxial layer, for example.
  • The base region and the source region may be formed before the gate insulating film and/or the gate electrode are formed, or, alternatively, maybe formed after the gate electrode is formed. In other words, concerning the base region, the exposed part exposed to the inner wall surface of the concave portion is regarded as including a part appearing on the inner wall surface of the concave portion in which the gate insulating film and/or the gate electrode are formed. Likewise, concerning the source region, the appearance on the inner wall surface of the concave portion is regarded as including the appearance on the inner wall surface of the concave portion in which the gate insulating film and/or the gate electrode are formed.
  • The step of filling the filler may be carried out prior to the step of forming the base region, or may be carried out subsequent to the step of forming the base region. In other words, there is no need to form the base region when the filler is packed.
  • The gate insulating film and the insulating film (i.e., the insulating film whose film thickness is greater than that of the gate insulating film) are formed individually. The insulating film is covered with the filler when the gate insulating film is formed. Therefore, the formation thickness of the insulating film and the formation thickness of the gate insulating film can be controlled independently of each other. This makes it possible to produce a semiconductor device in which an insulating film is greater in thickness than a gate insulating film.
  • In the step of forming the insulating film and the gate insulating film, the filler serves as a mask that regulates a region from which the insulating film is removed. Hence, the filler serves to regulate the formation area (the remaining area) of the insulating film, and serves to regulate the formation area of the gate insulating film. Therefore, the insulating film and the gate insulating film can be formed in a predetermined area by forming the filler in an area having a suitable depth inside the concave portion.
  • The step of forming the insulating film may include a step of forming the insulating film by thermally oxidizing the inner wall surface of the concave portion. The step of forming the gate insulating film may include a step of forming the gate insulating film by thermally oxidizing the inner wall surface of the concave portion. In these cases, the thickness of the insulating film and the thickness of the gate insulating film can be controlled by controlling thermal oxidation conditions such as heating temperature and heating time.
  • Inside the concave portion, the filler is formed in a bottom part of the concave portion up to a predetermined depth so as to become deeper than the exposed part (the part appearing on the inner wall surface of the concave portion) of the base region with respect to the depth direction of the concave portion. Therefore, subsequent to the step of forming the gate insulating film, an empty space that faces an area corresponding to the base region is formed in the upper part of the concave portion.
  • The step of forming the gate electrode can include a step of supplying a material used to form the gate electrode to the empty space inside the concave portion, subsequent to the step of forming the gate insulating film. Accordingly, the gate electrode that faces the whole surface of the base region is formed with the gate insulating film therebetween.
  • The filler can be made of, for example, polysilicon. In this case, the filler can also be excellently (tightly) filled into the concave portion having a large aspect ratio (for example, about 40 μm in depth by about 2 μm in width) according to the CVD method or a like method. Alternatively, the gate electrode may be made of metal material or may include both polysilicon and metal material.
  • The step of filling the filler may include the steps of supplying the filler to a shallower position than the predetermined depth within the concave portion; and subjecting the filler to etchback up to the predetermined depth, subsequent to the step of supplying the filler.
  • According to this arrangement, the upper surface (etchback surface) of the filler can be positioned at a predetermined depth by controlling the etchback thickness.
  • The insulating film may also be formed on the filler when the gate insulating film is formed. In this case, it is possible to obtain a semiconductor device having an insulating film formed between the gate electrode and the filler, in addition to the gate insulating film formed between the gate electrode and the base region.
  • If the filler is made of polysilicon, the filler can be easily subjected to etchback.
  • The step of forming the base region may include a step of implanting impurity ions of the second conductivity type into the inner wall surface of the concave portion.
  • The aforementioned object, other objects, features, and advantageous effects of the present invention will become apparent from the following description of embodiments given with reference to the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a diagrammatic sectional view showing a structure of a semiconductor device according to a first embodiment of the present invention.
  • FIG. 2 is a diagrammatic sectional view showing a structure of a semiconductor device according to a second embodiment of the present invention.
  • FIG. 3 a to FIG. 3 h are diagrammatic sectional views for explaining a method for manufacturing the semiconductor device of FIG. 2.
  • FIG. 4 is a diagrammatic sectional view of a conventional semiconductor device that has a superjunction structure.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • FIG. 1 is a diagrammatic sectional view showing a structure of a semiconductor device according to a first embodiment of the present invention. This semiconductor device 1 is a device in which a MOSFET is formed on a silicon substrate 2.
  • An element forming region 3 in which a MOSFET is formed is provided on the P-type silicon substrate 2 forming a drain region. A plurality of trenches 4 are formed each of which penetrates through the element forming region 3 and reaches a surface part of the silicon substrate 2. Each trench 4 has an inner side wall almost perpendicular to the silicon substrate 2, and extends in a direction perpendicular to the sheet surface of FIG. 1. In other words, the length direction of the trench 4 is perpendicular to the sheet surface of FIG. 1, and the width direction of the trench 4 is parallel to the sheet surface of FIG. 1 and parallel to the silicon substrate 2.
  • The width of the trench 4 is, for example, about 2 μm, and the depth of the trench 4 is, for example, about 40 μm. A gap between two adjoining trenches 4 (i.e., width of the element forming region 3 placed between two adjoining trenches 4) is, for example, about 4 μm to 6 μm.
  • Although only two trenches 4 are shown in FIG. 1, the semiconductor device 1 has much more than two trenches 4. These trenches 4 are spaced almost evenly.
  • The inner side wall surface of the trench 4 is covered with an insulating film 5 made of silicon oxide (SiO2). The inside of the trench 4 is filled with a gate electrode 6 made of polysilicon that has been made electrically conductive by the introduction of impurities.
  • On the silicon substrate 2, the element forming region 3 includes a P-type drift layer 7 and an N-type resurf layer 8 alternately arranged in such a way as to come into contact with the silicon substrate 2, an N-type base region 9 formed on the drift layer 7 and the resurf layer 8, and a P-type source region 10 formed on the surface part of the base region 9.
  • The drift layer 7 is formed along the inner side wall surfaces on both sides in the width direction of the trench 4. The resurf layer 8 is formed between a pair of drift layers 7 that are formed along the inner side wall surfaces, respectively, of two adjoining trenches 4. The formation depth of the drift layer 7 from the surface of the element forming region 3 is almost equal to that of the resurf layer 8 therefrom. The drift layer 7 and the resurf layer 8 constitute a superjunction structure portion 20.
  • The base region 9 is provided between the two adjoining trenches 4 on the superjunction structure portion 20. The base region 9 faces the gate electrode 6 disposed in each trench 4, with the insulating film 5 therebetween.
  • The source region 10 is formed at the edge of the trench 4 in the surface part of the base region 9 (the element forming region 3). The source region 10 is not formed in an intermediate part between the two adjoining trenches 4. In an area where the source region 10 is not formed, the base region 9 appears on the surface of the element forming region 3.
  • The trench 4 is formed to penetrate through the source region 10, the base region 9, and the drift layer 7. The drift layer 7, the base region 9, the source region 10, the gate electrode 6, and the insulating film 5 constitute a MOSFET.
  • A silicon oxide film 11 is formed on the gate electrode 6 and the element forming region 3. A contact hole 12 is formed to penetrate through the silicon oxide layer 11 in the thickness direction thereof. A part of the base region 9 and a part of the source region 10 are exposed in the contact hole 12.
  • An electrode (source electrode) 13 made of metal, such as aluminum (Al), is formed on the element forming region 3 and the silicon oxide layer 11. The electrode 13 is formed in such a way as to fill the contact hole 12 therewith, and is electrically connected to the base region 9 and the source region 10. The electrode 13 and the gate electrode 6 are electrically insulated from each other with the silicon oxide layer 11.
  • An electrode (drain electrode) 14 is formed on a surface of the silicon substrate 2 opposite to the element forming region 3.
  • This semiconductor device 1 is used in a state in which one of the electrodes 13 and 14 is connected to an external load and in a state in which a fixed voltage (for example, several hundreds of voltage) is applied between the other electrode 13 or 14 and the external load by means of a power source. The voltage applied therebetween gives a reverse bias to a PN junction formed between the drift layer 7 and the resurf layer 8.
  • An electric current can be passed between the electrode 13 and the electrode 14 by setting the gate electrode 6 at a predetermined electric potential in this state. In the base region 9 between the drift layer 7 and the source region 10, a channel is formed near the interface between the base region 9 and the insulating film 5, and the semiconductor device 1 reaches an ON-state at this time. The insulating film 5 serves as a gate insulating film between the base region 9 and the gate electrode 6, between the drift layer 7 near the base region 9 and the gate electrode 6, and between the source region 10 near the base region 9 and the gate electrode 6.
  • At this time, reverse bias (for example, 2V) divided by the external load and by the on-resistance of the MOSFET is applied onto the PN junction formed between the drift layer 7 and the resurf layer 8. However, a depletion layer generated by this is only slightly spread, and a path for carriers (electrons) is left in the drift layer 7. In the semiconductor device 1 being in the ON-state, an electric current flows between the electrode 13 and the electrode 14 through a part of the drift layer 7 that has not been depleted.
  • As a result, an electric current path is formed from the electrode 14 to the electrode 13 through the silicon substrate 2 (drain region), the drift layer 7, the vicinity (channel) of the interface of the base region 9 with the insulating film 5, and the source region 10. Near the channel, an electric current flows in a direction in which the drift layer 7, the base region 9, and the source region 10 are arranged, i.e., in the depth direction of the trench 4 (direction perpendicular to the silicon substrate 2).
  • Therefore, the semiconductor device 1 can miniaturize the element (MOSFET) with respect to the direction parallel to the silicon substrate 2. Additionally, the miniaturization of the element makes it possible to increase a region where channels are formed for each unit area of the silicon substrate 2, so that the on-resistance can be lowered.
  • On the other hand, when this semiconductor device 1 is in an OFF-state, i.e., when the gate electrode 6 is not set at the predetermined electric potential mentioned above, and no channel is not formed, an electric current does not flow to the MOSFET. Therefore, the power-supply voltage is directly applied onto the PN junction formed between the drift layer 7 and the resurf layer 8 as reverse bias.
  • At this time, near the interface S between the drift layer 7 and the resurf layer 8, a depletion layer is swiftly spread from the interface S into the drift layer 7 and into the resurf layer 8, and, as a result, the drift layer 7 and the resurf layer 8 are completely depleted. Therefore, this semiconductor device 1 can have large withstand voltage (for example, 80V to 300V). In other words, the on-resistance can be lowered by increasing the concentration of impurities of the drift layer 7, and, in addition, high withstand voltage characteristics can be realized.
  • FIG. 2 is a diagrammatic sectional view showing a structure of a semiconductor device according to a second embodiment of the present invention. In FIG. 2, the same reference character as in FIG. 1 is given to a component corresponding to each component shown in FIG. 1, and a description thereof is omitted.
  • This semiconductor device 21 is a device in which a MOSFET is formed on the silicon substrate 2. The semiconductor device 21 is similar in structure to the semiconductor device 1 of FIG. 1. However, a filler 23 made of, for example, polysilicon is disposed on the bottom side of the each trench 22, which corresponds to the trench 4 of the semiconductor device 1, and a gate electrode 24 made of polysilicon that has been made electrically conductive by the introduction of impurities is disposed on the side of the upper part of each trench 22.
  • The gate electrode 24 is disposed in such a way as to face the source region 10, the base region 9, and the drift layer 7 near the base region 9.
  • The depth of the trench 22 is, for example, about 40 μm, and the thickness of the base region 9 is, for example, about 1 μm. That is, the base region 9 is formed in an area of the uppermost surface part of the element forming region 3 that has a thickness of about 1 μm. The gate electrode 24 is required to face the base region 9, the drift layer 7 near the base region 9, and the source region 10 near the base region 9. Therefore, as in this semiconductor device 21, a structure can be formed in which the gate electrode 24 is disposed on the side of the upper part of the trench 22, and the filler 23 is disposed in an area deeper than the gate electrode 24 in each trench 22.
  • A part of the trench 22 in which the gate electrode 24 is disposed is slightly greater in width than a part of the trench 22 in which the filler 23 is disposed.
  • An insulating film 25 that corresponds to the insulating film 5 of the semiconductor device 1 is formed between the filler 23 and the gate electrode 24 as well as on the inner wall surface of the trench 22. The inside of the trench 22 is almost completely filled with the filler 23, the gate electrode 24, and the insulating film 25. Accordingly, the occurrence of a warp in the silicon substrate 2 can be reduced.
  • The insulating film 25 includes an oxide film 19 disposed between the gate electrode 24 and the element forming region 3 and between the gate electrode 24 and the filler 23 and an oxide film 17 disposed between the filler 23 and the element forming region 3 and between the filler 23 and the silicon substrate 2.
  • The oxide film 17 is stuck onto the inner wall surface of the trench 22 nearer its bottom than its part where the base region 9 faces the gate electrode 24. The oxide film 17 is greater in thickness than the oxide film 19. The device can realize a high-speed operation and low power consumption by thinning the insulating film 25 between the gate electrode 24 and the base region 9,between the gate electrode 24 and the drift layer 7 near the base region 9 and between the gate electrode 24 and the source region 10 near the base region 9 (i.e., by thinning a part of the oxide film 19 serving as a gate insulating film). On the other hand, the withstand voltage between the filler 23 and the silicon substrate 2 and between the filler 23 and the drift layer 7 can be increased by thickening the insulating film 25 (the oxide film 17) between the filler 23 and the silicon substrate 2 and between the filer 23 and the drift layer 7.
  • FIG. 3 a to FIG. 3 h are diagrammatic sectional views for explaining a method for manufacturing the semiconductor device 21 shown in FIG. 2.
  • First, an epitaxial layer 15 whose conductivity type is N-type is formed on the silicon substrate 2 whose conductivity type is P+-type. A mask 16 that has openings 16 a at a position corresponding to the trench 22 of the semiconductor device 1 is formed on the epitaxial layer 15. For example, the mask 16 is made of silicon oxide or silicon nitride.
  • Thereafter, the epitaxial layer 15 is subjected to dry etching (for example, reactive ion etching) through the openings 16 a of the mask 16, thereby forming a plurality of trenches 22 that penetrate through the epitaxial layer 15 and that reach the surface part of the silicon substrate 2. The aspect ratio of the trench 22 is high. For example, the width of the trench 22 is about 2 μm whereas the depth of the trench 22 is about 40 μm.
  • Thereafter, impurity ions for control into the P-type to form the drift layer 7 are implanted (injected) in such a way as to make a predetermined angle with the inner side wall perpendicular to the width direction of the trench 22 (i.e., along the length direction thereof) as shown by arrow “A” in FIG. 3 a. With respect to the width direction of the trench 22, P-type impurity ions are implanted to the opposite inner side wall in the same way. The direction in which the P-type impurity ions are implanted at this time is shown by arrow “B” in FIG. 3 a.
  • When P-type impurity ions are implanted to the epitaxial layer 15, the concentration of the impurities of the silicon substrate 2 does not substantially change even if these ions are introduced into the silicon substrate 2, because P-type impurities have already been introduced into the silicon substrate 2 at a high concentration.
  • Thereafter, the silicon substrate 2 is annealed, and a first injection region 26 into which these impurities have been introduced is formed in the surface part of the epitaxial layer 15 exposed on both sides in the width direction of each trench 22. FIG. 3 a shows this state.
  • Thereafter, the silicon substrate 2 that has undergone the foregoing steps is heated to a predetermined temperature, and the oxide film 17 is formed on the exposed surface, i.e., on the inner wall surface of each trench 22. At this time, the thickness of the oxide film 17 is controlled so that the first injection region 26 is not completely oxidized. FIG. 3 b shows this state.
  • Thereafter, a polysilicon film 18 is formed so as to fill each trench 22 therewith. The polysilicon film 18 is also formed on the epitaxial layer 15. This step can be performed, for example, according to a CVD (Chemical Vapor Deposition) method. In this case, the polysilicon film 18 can be easily embedded in the trench 22 in a dense manner even if the trench 22 has a large aspect ratio as mentioned above. FIG. 3 c shows this state. The polysilicon film 18 may be subsequently made electrically conductive by introducing impurities.
  • Thereafter, the polysilicon film 18 is subjected to etchback, so that the polysilicon film 18 placed outside the trench 22 and the polysilicon film 18 placed at the upper part inside the trench 22 are removed. As a result, a state is reached in which, in each trench 22, the polysilicon film 18 is present only in an area deeper than the formation depth of the base region 9 in the semiconductor device 21 of FIG. 2 with respect to the depth direction of the trench 22. In other words, in this state, the upper surface (etchback surface) of the polysilicon film 18 is positioned at a predetermined depth deeper than a part where the base region 9 faces the gate electrode 24 in the inner wall surface of the trench 22 of the semiconductor device 21 of FIG. 2 inside the trench 22. An empty space is secured on the polysilicon 18 inside the trench 22.
  • Further, in this state, the oxide film 17 (shown by the alternate long and two short dashes line in FIG. 3 d) that is positioned at a shallower depth than the polysilicon 18 (i.e., exposed from the polysilicon 18) and the mask 16 are removed by etching. As a result, the upper part of the trench 22 becomes slightly greater in width than the deeper part of the trench 22. FIG. 3 d shows this state.
  • Thereafter, the silicon substrate 2 that has undergone the foregoing steps is heated, whereafter the exposed surface, i.e., the inner side wall of the upper part of each trench 22, the upper surface of the polysilicon film 18, and the surface of the epitaxial layer 15 outside the trench 22 are thermally oxidized, thus forming the oxide film 19. At this time, the oxide film 19 is adjusted to have a predetermined thickness smaller than the oxide film 17 by controlling heating temperature, heating time, etc,. The remainder of the polysilicon film 18 is the filler 23. FIG. 3 e shows this state.
  • Thereafter, the empty space of the upper part of the trench 22 is filled with polysilicon, and impurities are introduced into this polysilicon, thus forming the electrically conductive gate electrode 24. FIG. 3 f shows this state.
  • The process for filling the empty space of the upper part of the trench 22 with polysilicon may include a step in which, for example, a polysilicon film is formed so as to fill the inside of the trench 22 therewith and so as to cover the surface of the epitaxial layer 15 therewith, and then this polysilicon film is subjected to etchback in the same way as the step in which the filler 23 (polysilicon film 18) is formed (see FIG. 3 c and FIG. 3 d).
  • Thereafter, the oxide film 19 exposed on the surface of the epitaxial layer 15 is removed by etching. The remainder of the oxide film 19 and the remainder of the oxide film 17 are turned into the insulating film 25.
  • Thereafter, impurities for control into the N-type are injected to the surface of the epitaxial layer 15, so that a second injection region 27 is formed. FIG. 3 g shows this state.
  • Thereafter, the silicon substrate 2 that has undergone the foregoing steps is heated, and then P-type impurities in the first injection region 26 and N-type impurities in the second injection region 27 are diffused into the epitaxial layer 15, thus forming the drift layer 7 and the base region 9. The remaining area of the epitaxial layer 15 (i.e., area being in contact with the drift layer) is turned into the resurf layer 8. The base region 9 includes a part 9 a exposed to the inner wall surface of the trench 22 (i.e., part appearing on the inner wall surface of the trench 22). FIG. 3 h shows this state.
  • At this time, a heating condition is selected so that the boundary between the base region 9 and the drift layer 7 in the inner wall surface of the trench 22 is positioned at a shallower depth than the upper surface of the oxide film 19 on the filler 23 with respect to the depth direction of the trench 22. As a result, the gate electrode 24 faces the whole surface of the part 9 a exposed from the inner wall surface of the trench 22 of the base region 9.
  • Thereafter, a resist film (not shown) that has openings corresponding to the source region 10 of the semiconductor device 21 is formed on the base region 9. P-type impurities are then injected to the surface part of the base region 9 through the openings of the resist film. The silicon substrate 2 is further heated, and the P-type impurities injected to the surface part of the base region 9 are diffused into the base region 9, thus forming the source region 10. As a result, the element forming region 3 including the drift layer 7, the resurf layer 8, the base region 9, and the source region 10 is obtained.
  • Referring to FIG. 2, a silicon oxide film is formed on the whole surface on the side of the element forming region 3 of the silicon substrate 2 that has undergone the foregoing steps. Further, this silicon oxide film is etched through a resist film (not shown) that has a predetermined pattern, whereby the contact hole 12 is formed. The remainder of the silicon oxide layer is used as the silicon oxide film 11.
  • Thereafter, a predetermined metallic material is supplied to the silicon substrate 2 that has undergone the foregoing steps on the side where the element forming region 3 is formed, and is supplied to the silicon substrate 2 on the opposite side, thus forming the electrodes 13 and 14. As a result, the semiconductor device 21 of FIG. 2 is obtained.
  • As described above, in this semiconductor device 21, the trench 22 to form the drift layer 7 (superjunction structure) is actively used so as to form a gate structure.
  • In the aforementioned manufacturing method, the oxide film 17 and the oxide film 19 can be produced under different oxidizing conditions (for example, the heating temperature or heating time of the silicon substrate 2). When the oxide film 19 is formed, the oxide film 17 is covered with the polysilicon film 18. Therefore, the formation thickness of the oxide film 17 and the formation thickness of the oxide film 19 can be controlled independently of each other.
  • Accordingly, in the insulating film 25, the part (i.e., the oxide film 17) provided between the filler 23 and the silicon substrate 2 and between the filler 23 and the drift layer 7 can be made thicker than the part (i.e., the oxide film 19) provided between the gate electrode 24 and the base region 9 as shown in FIG. 2.
  • In the step of forming the oxide film 17 and the oxide film 19 (see FIG. 3 d and FIG. 3 e), the polysilicon film 18 functions as a mask that restricts a region from which the oxide film 17 is removed, and hence functions to restrict the formation region of the oxide film 17 (i.e., region of the remainder) and to restrict the formation region of the oxide film 19. Therefore, inside the trench 22, the oxide film 17 and the oxide film 19 can be formed in predetermined areas by forming the polysilicon film 18 in a suitable depth area. The formation depth of the polysilicon film 18 inside the trench 22 can be easily controlled by controlling the thickness of etchback.
  • In the manufacturing method mentioned above, the semiconductor device 1 of FIG. 1 can be obtained by forming the oxide film 5 that has roughly the same thickness as the oxide film 19, instead of forming the oxide film 17 or subsequent to forming and removing the oxide film 17. In this case, the polysilicon film 18 (see FIG. 3 c) embedded in the trench 22 (4) is made electrically conductive (resistant in a low level) by introducing impurities thereto, and is subjected to etchback so that the polysilicon film 18 becomes almost flush with the surface of the epitaxial layer 15, whereby the gate electrode 6 can be formed.
  • Although the embodiments of the present invention have been described as above, the present invention can be carried out in other forms. For example, the conductivity type of each semiconductor component of the semiconductor devices 1 and 21 may be opposite in type. In other words, in the aforementioned embodiments, the P-type component may be an N-type, and the N-type component may be a P-type.
  • In the method for manufacturing the semiconductor device 21 of FIG. 2, it is permissible that, after forming the oxide film 17 (see FIG. 3 b), the oxide film 17 is completely removed by etching before forming the polysilicon film 18 (see FIG. 3 c), and the inner wall surface of each trench 4 is thermally oxidized anew so as to form an oxide film that has the same thickness as the oxide film 17.
  • In the aforementioned embodiments, a description has been given of the semiconductor device in which a MOSFET is formed on the silicon substrate 2. However, the semiconductor device of the present invention may be a semiconductor device in which an IGBT (Insulated Gate Bipolar Transistor) is formed on the silicon substrate 2.
  • The embodiments of the present invention have been described in detail. However, these embodiments are merely concrete examples used to clarify the technical contents of the present invention. The present invention should not be understood by being limited to the concrete examples. The spirit and scope of the present invention are limited only by the scope of the appended claims.
  • This application is based on Japanese Patent Application No. 2004-228500 and 2005-218470, respectively filed in Japan Patent Office on Aug. 4, 2004 and Jul. 28, 2005, the entire disclosures of which are hereby incorporated by reference.

Claims (18)

1-5. (canceled)
6. A semiconductor device comprising:
a drain region of a first conductivity type comprised of a semiconductor substrate;
an element forming region provided on the drain region, the element forming region having a concave portion reaching the drain region;
a gate electrode disposed in the concave portion;
a gate insulting film provided between the gate electrode and an inner wall surface of the concave portion;
a drift layer of the first conductivity type disposed in the element forming region, the drift layer being penetrated by the concave portion;
a base region of the second conductivity type disposed on the drift layer so as to be in contact with the drift layer in the element forming region, the base region being penetrated by the concave portion and facing the gate electrode with the gate insulating film interposed therebetween;
a source region formed on the base region in the element forming region, the source region being penetrated by the concave portion;
a filler disposed inside the concave portion closer to a bottom thereof than the gate electrode, the filler being electrically conductive; and
an inter-conductor insulating film disposed between the gate electrode and the filler.
7. A semiconductor device according to claim 6, further comprising a filler insulating film having a thickness different from a thickness of the gate insulating film, the filler insulating film being formed by being stuck onto an area of the inner wall surface of the concave portion deeper than a part where the base region faces the gate electrode in the inner wall surface of the concave portion, the filler insulating film being provided outside the filler.
8. A semiconductor device according to claim 7, wherein the gate insulating film along a side surface of the gate electrode is thinner than the filler insulating film along a side surface of the filler.
9. A semiconductor device according to claim 6, wherein a width of the filler is narrower than a width of the gate electrode.
10. A semiconductor device according to claim 6, wherein the base region does not face the filler.
11. A semiconductor device according to claim 6, wherein the drift layer faces the filler.
12. A semiconductor device according to claim 6, wherein
an upper part of the concave portion in which the gate electrode is disposed is greater in width than a lower part of the concave portion in which the filler is disposed, and
the concave portion has a portion whose width becomes gradually greater from the lower part to the upper part to connect the lower part and the upper part.
13. A semiconductor device according to claim 6, a length of the filler in a depth direction of the concave portion is greater than a length of the gate electrode in the depth direction of the concave portion.
14. A semiconductor device according to claim 6, further comprising an electrode insulating film disposed on the element forming region; and a source electrode disposed on the element forming region, the source electrode entering into an opening formed in the electrode insulating film to be electrically connected to the source region exposed in the opening.
15. A semiconductor device according to claim 6, wherein
a plurality of the concave portions are formed in the element forming region, and
the semiconductor device further comprises a resurf layer of the second conductivity type disposed between an adjacent pair of the concave portions, the resurf layer being disposed between one drift layer through which one of the adjacent pair of the concave portions penetrates and another drift layer through which the other of the adjacent pair of the concave portions penetrates.
16. A semiconductor device according to claim 15, wherein the drift layer and the resurf layer are alternately arranged on the semiconductor substrate to form a super junction structure portion.
17. A semiconductor device according to claim 15, wherein an impurity concentration of the resurf layer is lower than an impurity concentration of the base layer.
18. A semiconductor device according to claim 15, wherein an impurity concentration of the drift layer is lower than an impurity concentration of the drain layer.
19. A semiconductor device according to claim 6, wherein an IGBT is formed on the semiconductor substrate.
20. A method of manufacturing a semiconductor device having a drift layer of a first conductivity type on a drain region of the first conductivity type formed on a semiconductor substrate, the method comprising the steps of:
forming a semiconductor layer of a second conductivity type different from the first conductivity type on the drain region;
forming a concave portion that penetrates through the semiconductor layer and reaches the drain region;
forming the drift layer along an inner wall surface of the concave portion by introducing impurities of the first conductivity type onto the semiconductor layer exposed to the inner wall surface of the concave portion;
forming a base region of the second conductivity type having an exposed part exposed to the inner wall surface of the concave portion on a surface part of the semiconductor layer by introducing impurities of the second conductivity type from a surface of the semiconductor layer;
forming a source region of the first conductivity type exposed to the inner wall surface of the concave portion by introducing impurities of the first conductivity type onto a surface part of the base region at an edge of the concave portion;
forming an insulating film on the inner wall surface of the concave portion;
filling an electrically conductive filler into a bottom part of the concave portion under a predetermined depth which is deeper than the exposed part of the base region in the concave portion after the insulating film is formed;
removing the insulating film while allowing the filler to serves as a mask;
forming a gate insulating film thinner than the insulating film in an area corresponding to the exposed part of the base region on an exposed surface of the inner wall surface of the concave portion exposed by the removing step, and simultaneously forming an inter-conductor insulating film on an exposed surface of the filler; and
forming a gate electrode that is to face the exposed part of the base region and the filler, inside the concave portion, with the gate insulating film and the inter-conductor insulating film respectively interposed therebetween.
21. A method of claim 20, wherein the step of filling the filler includes the steps of:
supplying the filler to shallower position than the predetermined depth within the concave portion; and
subjecting the filler to etchback up to the predetermined depth, subsequent to the step of supplying the filler.
22. The method of claim 20, wherein the step of forming the base region includes a step of implanting impurity ions of the second conductivity type into the inner wall surface of the concave portion.
US13/617,285 2004-08-04 2012-09-14 Semiconductor device and method for manufacturing the same Abandoned US20130009240A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US13/617,285 US20130009240A1 (en) 2004-08-04 2012-09-14 Semiconductor device and method for manufacturing the same
US14/494,068 US20150011065A1 (en) 2004-08-04 2014-09-23 Semiconductor device and method for manufacturing the same

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
JP2004228500 2004-08-04
JP2004-228500 2004-08-04
JP2005-218470 2005-07-28
JP2005218470A JP5259920B2 (en) 2004-08-04 2005-07-28 Semiconductor device and manufacturing method thereof
US11/195,869 US8299524B2 (en) 2004-08-04 2005-08-03 Semiconductor device with voltage sustaining region formed along a trench
US13/617,285 US20130009240A1 (en) 2004-08-04 2012-09-14 Semiconductor device and method for manufacturing the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/195,869 Continuation US8299524B2 (en) 2004-08-04 2005-08-03 Semiconductor device with voltage sustaining region formed along a trench

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/494,068 Division US20150011065A1 (en) 2004-08-04 2014-09-23 Semiconductor device and method for manufacturing the same

Publications (1)

Publication Number Publication Date
US20130009240A1 true US20130009240A1 (en) 2013-01-10

Family

ID=35756588

Family Applications (3)

Application Number Title Priority Date Filing Date
US11/195,869 Active US8299524B2 (en) 2004-08-04 2005-08-03 Semiconductor device with voltage sustaining region formed along a trench
US13/617,285 Abandoned US20130009240A1 (en) 2004-08-04 2012-09-14 Semiconductor device and method for manufacturing the same
US14/494,068 Abandoned US20150011065A1 (en) 2004-08-04 2014-09-23 Semiconductor device and method for manufacturing the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/195,869 Active US8299524B2 (en) 2004-08-04 2005-08-03 Semiconductor device with voltage sustaining region formed along a trench

Family Applications After (1)

Application Number Title Priority Date Filing Date
US14/494,068 Abandoned US20150011065A1 (en) 2004-08-04 2014-09-23 Semiconductor device and method for manufacturing the same

Country Status (4)

Country Link
US (3) US8299524B2 (en)
JP (1) JP5259920B2 (en)
KR (1) KR20060048998A (en)
TW (1) TWI377671B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120319199A1 (en) * 2011-06-20 2012-12-20 Maxpower Semiconductor, Inc. Trench Gated Power Device With Multiple Trench Width and its Fabrication Process
US20140320193A1 (en) * 2013-04-26 2014-10-30 Kabushiki Kaisha Toshiba Semiconductor device

Families Citing this family (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1925028B1 (en) * 2005-09-02 2020-11-11 Infineon Technologies Americas Corp. Protective barrier layer for semiconductor device electrodes
KR100791342B1 (en) * 2006-08-09 2008-01-03 삼성전자주식회사 Semiconductor devise and method for fabricating the same
KR100790257B1 (en) * 2006-12-27 2008-01-02 동부일렉트로닉스 주식회사 Semiconductor device and method for the same
JP2008270365A (en) * 2007-04-17 2008-11-06 Toyota Motor Corp Semiconductor device and manufacturing method thereof
KR100875159B1 (en) 2007-05-25 2008-12-22 주식회사 동부하이텍 Semiconductor element and manufacturing method thereof
JP2009218304A (en) * 2008-03-10 2009-09-24 Fuji Electric Device Technology Co Ltd Semiconductor device and its manufacturing method
US7807576B2 (en) 2008-06-20 2010-10-05 Fairchild Semiconductor Corporation Structure and method for forming a thick bottom dielectric (TBD) for trench-gate devices
US8330214B2 (en) * 2009-05-28 2012-12-11 Maxpower Semiconductor, Inc. Power semiconductor device
TWI407564B (en) * 2010-06-07 2013-09-01 Great Power Semiconductor Corp Power semiconductor with trench bottom poly and fabrication method thereof
US8530300B2 (en) * 2010-07-23 2013-09-10 Infineon Technologies Austria Ag Semiconductor device with drift regions and compensation regions
CN102403354A (en) * 2010-09-15 2012-04-04 无锡华润上华半导体有限公司 CoolMOS device and manufacturing method for same
US8598654B2 (en) 2011-03-16 2013-12-03 Fairchild Semiconductor Corporation MOSFET device with thick trench bottom oxide
JP5844656B2 (en) * 2012-02-20 2016-01-20 ルネサスエレクトロニクス株式会社 Semiconductor device and manufacturing method of semiconductor device
CN103515245B (en) * 2013-09-30 2015-12-02 桂林斯壮微电子有限责任公司 Based on multi-channel voltage divider field effect transistor and the production method of energetic ion injection mode
KR20150051067A (en) * 2013-11-01 2015-05-11 삼성전기주식회사 Power semiconductor device and method of fabricating the same
JP6340200B2 (en) * 2014-01-27 2018-06-06 ルネサスエレクトロニクス株式会社 Semiconductor device and manufacturing method thereof
JP6514519B2 (en) 2015-02-16 2019-05-15 ルネサスエレクトロニクス株式会社 Semiconductor device manufacturing method
CN109037337A (en) * 2018-06-28 2018-12-18 华为技术有限公司 A kind of power semiconductor and manufacturing method
JP7319072B2 (en) * 2019-03-28 2023-08-01 ローム株式会社 semiconductor equipment
CN111129109A (en) * 2019-12-04 2020-05-08 深圳第三代半导体研究院 Silicon carbide high-voltage MOS device and manufacturing method thereof

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7288815B2 (en) * 2003-01-28 2007-10-30 Rohm Co., Ltd. Semiconductor device and manufacturing method thereof
US7385248B2 (en) * 2005-08-09 2008-06-10 Fairchild Semiconductor Corporation Shielded gate field effect transistor with improved inter-poly dielectric
US7642139B2 (en) * 2003-12-26 2010-01-05 Rohm Co., Ltd. Semiconductor device production method and semiconductor device

Family Cites Families (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5283201A (en) * 1988-05-17 1994-02-01 Advanced Power Technology, Inc. High density power device fabrication process
JP3291957B2 (en) * 1995-02-17 2002-06-17 富士電機株式会社 Vertical trench MISFET and method of manufacturing the same
KR100363530B1 (en) * 1998-07-23 2002-12-05 미쓰비시덴키 가부시키가이샤 Semiconductor device and method of manufacturing the same
GB9826041D0 (en) 1998-11-28 1999-01-20 Koninkl Philips Electronics Nv Trench-gate semiconductor devices and their manufacture
US6433385B1 (en) * 1999-05-19 2002-08-13 Fairchild Semiconductor Corporation MOS-gated power device having segmented trench and extended doping zone and process for forming same
JP2006210368A (en) * 1999-07-02 2006-08-10 Toyota Central Res & Dev Lab Inc Vertical semiconductor device and its fabrication process
JP4924781B2 (en) * 1999-10-13 2012-04-25 株式会社豊田中央研究所 Vertical semiconductor device
JP2001210823A (en) * 2000-01-21 2001-08-03 Denso Corp Semiconductor device
JP2001244461A (en) 2000-02-28 2001-09-07 Toyota Central Res & Dev Lab Inc Vertical semiconductor device
JP4363736B2 (en) * 2000-03-01 2009-11-11 新電元工業株式会社 Transistor and manufacturing method thereof
JP4528460B2 (en) * 2000-06-30 2010-08-18 株式会社東芝 Semiconductor element
US6696726B1 (en) * 2000-08-16 2004-02-24 Fairchild Semiconductor Corporation Vertical MOSFET with ultra-low resistance and low gate charge
US6608350B2 (en) 2000-12-07 2003-08-19 International Rectifier Corporation High voltage vertical conduction superjunction semiconductor device
JP4559691B2 (en) * 2001-05-25 2010-10-13 株式会社東芝 Manufacturing method of semiconductor device
US6878989B2 (en) * 2001-05-25 2005-04-12 Kabushiki Kaisha Toshiba Power MOSFET semiconductor device and method of manufacturing the same
TWI248136B (en) * 2002-03-19 2006-01-21 Infineon Technologies Ag Method for fabricating a transistor arrangement having trench transistor cells having a field electrode
US7091573B2 (en) * 2002-03-19 2006-08-15 Infineon Technologies Ag Power transistor
JP2004047967A (en) * 2002-05-22 2004-02-12 Denso Corp Semiconductor device and method for manufacturing same
AU2003228073A1 (en) * 2002-05-31 2003-12-19 Koninklijke Philips Electronics N.V. Trench-gate semiconductor device,corresponding module and apparatus ,and method of operating the device
AU2003232995A1 (en) * 2002-05-31 2003-12-19 Koninklijke Philips Electronics N.V. Trench-gate semiconductor device and method of manufacturing
US7183610B2 (en) * 2004-04-30 2007-02-27 Siliconix Incorporated Super trench MOSFET including buried source electrode and method of fabricating the same

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7288815B2 (en) * 2003-01-28 2007-10-30 Rohm Co., Ltd. Semiconductor device and manufacturing method thereof
US7642139B2 (en) * 2003-12-26 2010-01-05 Rohm Co., Ltd. Semiconductor device production method and semiconductor device
US7385248B2 (en) * 2005-08-09 2008-06-10 Fairchild Semiconductor Corporation Shielded gate field effect transistor with improved inter-poly dielectric

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120319199A1 (en) * 2011-06-20 2012-12-20 Maxpower Semiconductor, Inc. Trench Gated Power Device With Multiple Trench Width and its Fabrication Process
US8680607B2 (en) * 2011-06-20 2014-03-25 Maxpower Semiconductor, Inc. Trench gated power device with multiple trench width and its fabrication process
US20140320193A1 (en) * 2013-04-26 2014-10-30 Kabushiki Kaisha Toshiba Semiconductor device
US9048215B2 (en) * 2013-04-26 2015-06-02 Kabushiki Kaisha Toshiba Semiconductor device having a high breakdown voltage

Also Published As

Publication number Publication date
JP5259920B2 (en) 2013-08-07
TWI377671B (en) 2012-11-21
US8299524B2 (en) 2012-10-30
KR20060048998A (en) 2006-05-18
JP2006074015A (en) 2006-03-16
US20150011065A1 (en) 2015-01-08
TW200614512A (en) 2006-05-01
US20060027861A1 (en) 2006-02-09

Similar Documents

Publication Publication Date Title
US8299524B2 (en) Semiconductor device with voltage sustaining region formed along a trench
US8080858B2 (en) Semiconductor component having a space saving edge structure
KR100829052B1 (en) A power mosfet, a method of forming a power mosfet, and another power mosfet made by the method
JP5569162B2 (en) Semiconductor device and manufacturing method of semiconductor device
US9252251B2 (en) Semiconductor component with a space saving edge structure
KR101320331B1 (en) Semiconductor structure with improved on resistance and breakdown voltage performance
US8174066B2 (en) Semiconductor device and method of manufacturing semiconductor device
US20080017897A1 (en) Semiconductor device and method of manufacturing same
JP4699692B2 (en) Semiconductor device manufacturing method and semiconductor device
US9064952B2 (en) Semiconductor device
JP4500530B2 (en) Insulated gate semiconductor device and manufacturing method thereof
US7652327B2 (en) Semiconductor device and manufacturing method for semiconductor device
JP3704007B2 (en) Semiconductor device and manufacturing method thereof
JP2018056463A (en) Semiconductor device and manufacturing method of the same
JP4447474B2 (en) Semiconductor device and manufacturing method thereof
JP2012094920A (en) Semiconductor device
US7598586B2 (en) Semiconductor device and production method therefor
KR20100027056A (en) Semiconductor device and manufacturing method of the same
JP2008306022A (en) Semiconductor device
JP5037103B2 (en) Silicon carbide semiconductor device
JP2005197287A (en) Semiconductor device and its fabrication process
JP2006093457A (en) Insulated gate type semiconductor device
CN115050823A (en) Semiconductor device including trench structures separated from each other
JP2022047934A (en) Semiconductor device and manufacturing method for the same
KR20070019645A (en) Semiconductor device and its manufacturing method

Legal Events

Date Code Title Description
AS Assignment

Owner name: ROHM CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TAKAISHI, MASARU;REEL/FRAME:028974/0549

Effective date: 20050922

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION