US20150137329A1 - Component having a via and method for manufacturing it - Google Patents

Component having a via and method for manufacturing it Download PDF

Info

Publication number
US20150137329A1
US20150137329A1 US14/607,605 US201514607605A US2015137329A1 US 20150137329 A1 US20150137329 A1 US 20150137329A1 US 201514607605 A US201514607605 A US 201514607605A US 2015137329 A1 US2015137329 A1 US 2015137329A1
Authority
US
United States
Prior art keywords
substrate
component
insulating frame
layer construction
trench
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/607,605
Inventor
Julian Gonska
Jens Frey
Heribert Weber
Eckhard Graf
Roman Schlosser
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Robert Bosch GmbH
Original Assignee
Robert Bosch GmbH
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Robert Bosch GmbH filed Critical Robert Bosch GmbH
Priority to US14/607,605 priority Critical patent/US20150137329A1/en
Publication of US20150137329A1 publication Critical patent/US20150137329A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00015Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems
    • B81C1/00023Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems without movable or flexible elements
    • B81C1/00095Interconnects
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76837Filling up the space between adjacent conductive structures; Gap-filling properties of dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B2203/00Basic microelectromechanical structures
    • B81B2203/03Static structures
    • B81B2203/0323Grooves
    • B81B2203/033Trenches
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B2207/00Microstructural systems or auxiliary parts thereof
    • B81B2207/09Packages
    • B81B2207/091Arrangements for connecting external electrical signals to mechanical structures inside the package
    • B81B2207/094Feed-through, via
    • B81B2207/095Feed-through, via through the lid
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/146Mixed devices
    • H01L2924/1461MEMS

Definitions

  • the present invention relates to a component whose functionality is realized in a layer construction on a conductive substrate, having at least one via (Vertical Interconnect Access), led to the back side of the component, for the electrical contacting of functional elements realized in the layer construction.
  • the via includes a connection area in the substrate that extends over the entire thickness of the substrate, and is electrically insulated from the adjoining substrate by a trench-like insulating frame likewise extending over the entire substrate thickness.
  • the present invention further relates to a method for manufacturing a component having such a via.
  • the present invention relates to a component having functional elements which are realized in a layer construction on a substrate, and having a conductive cap substrate on the layer construction.
  • a micromechanical sensor element of the type indicated at the outset is discussed, whose micromechanical structural elements are realized in a functional layer of the layer construction. They are engaging interdigital structures having fixed and deflectable electrodes.
  • conductor tracks are integrated into the layer construction between the substrate and the patterned functional layer. These conductor tracks are each in direct contact with a substrate connection area forming a via. Each connection area is completely surrounded by trenches which were produced in the substrate by a back-side trenching process after completion of the layer construction, and extend over the entire thickness of the substrate. These trenches form an insulating frame which electrically insulates the connection area from the adjoining substrate.
  • the insulating frame of the vias discussed in EP 1 671 924 A2 is filled superficially at best, and specifically, with the material of an insulating layer which is applied on the back side of the substrate and patterned after the back-side trenching process and prior to a metallization, so that the metallization is connected with the connection area.
  • the insulating properties of open trenches are indefinite. For example, these properties may be impaired by contamination during the manufacturing or dicing process or perhaps at the location the component is used, so that the electrical reliability of the via suffers.
  • the mechanical stability of vias having an open insulating frame is essentially a function of its geometry, i.e., its form, depth and width.
  • the mechanical stability of a via must always satisfy the same minimum requirements for an external contacting by wire bonding, for example.
  • the intended electrical reliability and mechanical stability of the vias are achieved according to the present invention by filling up the trench-like insulating frame with an electrically insulating polymer.
  • the present invention it was recognized, first of all, that sufficient mechanical stability of the known vias can be attained most easily by filling up the insulating frame. With regard to the mounting of the components under discussion here, care must be taken that to the greatest extent possible, the back side of the component is also free of topography in the area of the vias. In addition, the filling should be as free from shrink holes as possible in order to achieve optimal electrical insulation of the via.
  • the fill material and filling process are to be selected so that the area surrounding the via also does not become contaminated at average temperatures.
  • electrically insulating polymers both because of their electrical and mechanical properties and on the basis of the methods available for filling trenches with a high aspect ratio, are particularly well-suited for insulating the known vias.
  • BCB benzocyclobutene
  • ALX-211 polymers of the firm Asahi polyimides
  • PBO polyphenylene-2,6-benzobisoxazole
  • these materials exhibit very good dielectric properties. Since after hardening, they are temperature-stable and also moisture-resistant, they are well-suited for use in the automotive field. Their use proves to be advantageous in the course of the manufacturing process as well, since they allow complete filling of the isolation trenches in a manner that is free of shrink holes, are vacuum-suitable and permit good wetting for a resist coating. In addition, these materials possess an adapted, thermally controllable viscosity.
  • the via Because of the polymer filling of the insulating frame, the via exhibits sufficient mechanical stability in all three spatial directions, which permits direct wire bonding on the metal-plated surface of the via. This is beneficial in terms of a space-saving component structure and facilitates a compact assembly. In this connection, it additionally proves to be advantageous that the topography of the component back side is typically less than 1-10 ⁇ m in the area around the via.
  • the thermal expansion (CTE) of polymer materials may be reduced by adding suitable fillers to the polymer base material. SiO2 nanoparticles or metal oxide particles are especially suitable for this purpose.
  • polymer materials may also be synthesized which exhibit a negative thermal expansion in order to realize especially low CTEs.
  • high filling ratios and filler blends with defined particle-size distribution as well as good workability of the composite material must be ensured.
  • components according to the present invention may be realized with vias in any form, geometry and configuration. It is especially advantageous in terms of mechanical robustness if the insulating frame of the via has a rounded geometry, in particular, is cylindrical. Cylindrical vias have the advantage that they have the smallest parasitic capacitances relative to the substrate or relative to adjacent vias.
  • the mechanical stability of the via may be increased by an additional anchoring of the polymer filling in the insulating frame.
  • the insulating frame is expanded in the area of the middle and/or its base point by proportional isotropic deep-etching.
  • the trench geometry resulting in the middle area and/or at the base point brings about a very good mechanical stress decoupling in the transition region between the substrate and the layer construction.
  • the mechanical stresses are distributed uniformly in the interface between the substrate and the layer construction.
  • vias having a contact resistance of 2-100 Ohm may be realized particularly advantageously.
  • the substrate material may be heavily doped in the connection area.
  • the via is connected to a conductor track, implemented in the layer construction, which may be realized, for example, in the form of a suitably doped and patterned polysilicon layer.
  • the contact surface of the mechanical connection between the substrate material in the connection area, thus, the via, and the buried polysilicon conductor track is enlarged by patterning the substrate surface in this area prior to applying the polysilicon, thus, for example, by providing it with steps or beads.
  • Such structures contribute advantageously to the reinforcement, stabilization and anchoring of the foundation or base of the via, as well.
  • the via is connected to a metallization, applied on the back side of the component, in which a terminal pad is formed for the external contacting.
  • This terminal pad may be positioned directly on the vertical via or, with the aid of a rewiring, at another location on the back side of the component.
  • the contact variant with rewiring offers a higher degree of freedom in positioning the terminal pad, which, for example, may be utilized in the case of flip-chip mounting or when stacking components one upon the other.
  • the via concept according to the present invention is suitable both for pure IC components and for micromechanical components and MEMS, so long as their functionality is realized in a layer construction on a conductive substrate, or the component structure includes a conductive cap substrate in which the via is realized.
  • At least one conductor track is implemented in the layer construction on the semiconductor substrate, and is in direct contact with a connection area in the substrate on one hand, and on the other hand, produces an electrical connection to at least one functional element to be realized in the layer construction.
  • the back side of the component is processed only after the completion of the layer construction with the functionality of the component and after capping with the capping substrate.
  • an insulating frame surrounding the connection area and extending over the entire substrate thickness (typically 50-300 ⁇ m) is then produced in the substrate.
  • this trench-like insulating frame is filled up—as completely as possible—with an electrically insulating polymer.
  • a metallization is applied which is connected to the connection area and in which a terminal pad is formed for the external contacting of the component.
  • the metallization is applied on the back side of the component prior to the back-side trenching process, and is patterned in such a way that it forms an etching mask for the back-side trenching process.
  • the patterned metallization is used here as an extremely selective trench mask for a high-aspect trenching process that permits precise trench etchings for aspect ratios above 1/40.
  • the etching of insulating frames in the case of a moderate aspect ratio of typically 1/20 may be carried out using the familiar photoresist technique.
  • FIGS. 1 a, 1 b, 1 c, 1 d, 1 e, and 1 f illustrate the manufacture of a component according to the present invention on the basis of schematic sectional views of the component structure in the area of a via, in successive stages of the manufacturing process.
  • FIG. 2 shows a schematic sectional view of the component thus produced in the area of a via with wire bond positioned directly on the via.
  • FIG. 3 a shows a schematic sectional view of a further component thus produced in the area of a via with rewiring
  • FIG. 3 b shows a top view of the connection metallization of this component.
  • FIG. 4 a shows a schematic sectional view of a component according to the present invention, with conductive cap wafer in the area of a via through this cap wafer.
  • FIG. 4 b shows a top view of the plane of the buried conductor track in the area of the via.
  • FIG. 5 shows a schematic sectional view of a further component according to the present invention, with a conductive cap wafer and connection possibilities on the top side and on the back side of the component.
  • the method for manufacturing a component of the type under discussion here starts out from what may be a heavily doped semiconductor substrate 100 , as shown in FIG. 1 a.
  • a dielectric layer 9 is produced on the substrate surface.
  • a TEOS layer is deposited or SiO2 is oxidized to higher valency.
  • patterning dielectric layer 9 it is opened in the areas in which a contact is to be produced to substrate 100 , and specifically, in the areas of a via yet to be produced and a bonding frame, which are denoted by 120 and 110 in FIG. 1 a.
  • the contact is produced with the aid of one or more conductor tracks 11 .
  • polysilicon layer 11 which, for example, is deposited on patterned dielectric layer 9 in a LPCVD process.
  • a polysilicon layer 11 which, for example, is deposited on patterned dielectric layer 9 in a LPCVD process.
  • concentrically running steps, so-called beads may be etched in this area 120 , for instance.
  • polysilicon layer 11 is then patterned in such a way that area 120 of the via yet to be produced and area 110 of the bonding frame remain electrically interconnected, and after the surface of the functional layer has been planarized, an advantageous topography is obtained.
  • a contact area 130 is patterned out for a micromechanical sensor structure yet to be produced in a sensor area 140 of the component.
  • FIG. 1 b shows the layer construction after one or perhaps several dielectric layers 13 , 14 have been deposited over polysilicon conductor-track layer 11 , and in the course of patterning these layers 13 , 14 , a contact opening 15 has been produced in contact area 130 , the contact opening leading to buried conductor track 11 .
  • a micromechanical sensor structure 18 was then produced in a functional layer 16 of the layer construction. This sensor structure 18 is connected to conductor track 11 via contact opening 15 .
  • a metallization 17 was also applied on functional layer 16 .
  • Metallization 17 is used as bonding metal for mounting a cap wafer 200 over sensor structure 18 with the aid of eutectic bonding. However, any other wafer bonding technique may be used for mounting cap wafer 200 , as well. As FIG. 1 c shows clearly, cap wafer 200 and sensor structure 18 of the component must be aligned precisely relative to each other. They are also electrically connected to each other by way of eutectically bonded metallization 17 . The front-side processing of the component is concluded with the mounting of cap wafer 200 .
  • substrate 100 is thinned.
  • Available methods such as grinding, chemical etching, dry etching and/or chemical-mechanical polishing are utilized for that purpose.
  • substrate 100 is thinned to a thickness of 50 to 300 ⁇ m.
  • the thickness of substrate 100 is determined particularly by the mechanical stability aimed at for the component and the maximum possible depth of the trenches to be produced subsequently for the vias.
  • the via or the insulating frame of the via must be positioned in alignment with buried conductor track 11 .
  • alignment marks are transferred to the back side of the substrate, e.g., with the aid of infrared alignment with respect to metallization 17 in area 120 .
  • a dielectric intermediate layer 19 is now applied on the back side of the substrate and opened in marked area 120 of via 3 to be produced. It may be a thin CVD or polymer layer having a thickness of 100 nm to 1000 nm. This situation is shown in FIG. 1 d.
  • a metal layer 5 is deposited and patterned. Since the terminal pads for the external contacting of the component or of sensor structure 18 are implemented in metal layer 5 , a metal able to be wire-bonded, which may be Al, AlSi, AlCu, AlSiCu, TiN as well as other precious and semiprecious metals, is used here. In addition, metal layer 5 may be used here, together with dielectric intermediate layer 19 , as mask for the subsequent anisotropic trenching process, in which insulating frame 2 for via 3 is produced in substrate 100 . Therefore, metal layer 5 is completely or at least partially opened over trenches 2 to be produced.
  • metal layer 5 may be opened over the entire peripheral insulating frame.
  • resist mask 22 may cover metal layer 5 and be used for patterning dielectric intermediate layer 19 and substrate 100 .
  • the intention is to carry out a rewiring, that is, if the terminal pad is to be disposed laterally with respect to the via on the substrate back side, then when patterning metal layer 5 , expediently at least one rib leading outward remains as electrical connection to the terminal pad situated outside of the insulating frame.
  • the proportions of such ribs and the process parameters for the etching and passivation steps of the trenching process are selected in such a way that the ribs in patterned metal layer 5 are completely undercut.
  • the undercutting may also be carried out in a subsequent isotropic etching step.
  • Insulating frame 2 was produced here in a multi-step trenching process. By a combination of anisotropic and longer isotropic etching steps at defined depth of insulating frame 2 , pocket-like expansions for anchoring polymer 21 in insulating frame 2 were produced at base point 20 and in middle area 24 .
  • Etching and rounding by proportional isotropic deep etching of dielectric layers 9 , 13 , 14 additionally provides an anchoring for polymer filling 21 at base 20 of insulating frame 2 , and therefore for via 3 .
  • a resist mask 22 was used to protect the remaining metal-free substrate areas.
  • FIG. 1 e shows the component structure after the back-side trenching process, and illustrates that insulating frame 2 extends over the entire thickness of substrate 100 into dielectric layer 9 or dielectric layers 13 , 14 , which also serve as etch stop. In this manner, a connection area of heavily doped substrate 100 is electrically isolated from the adjoining substrate material, and thus forms a via 3 which is connected to sensor structure 18 by way of conductor track 11 .
  • insulating frame 2 is now filled up with an electrically insulating polymer such as BCB.
  • a suitable polymer layer 21 is applied under vacuum conditions by spinning or spraying. In so doing, insulating frame 2 is progressively filled up.
  • the thickness of polymer layer 21 is selected in such a way that the largest openings or cavities in trench 2 up to a width of 30 ⁇ m are completely closed.
  • Insulating frame 2 may be filled in such a way that the entire layer construction having dielectric layers, silicon and polymer filling of the component has an adapted thermal expansion (CTE).
  • CTE thermal expansion
  • the contact or bonding areas of via 3 are opened, e.g., by all-over backthinning of polymer layer 21 or by photopatterning in the region of the bonding areas.
  • the back side of the component may then still be planarized before further layers are applied to realize the terminal pads. Methods such as fine grinding or mechanical/chemical polishing may be used for the planarization process.
  • FIG. 2 shows the result of the manufacturing process described above, in the form of a component. It is an acceleration sensor element whose micromechanical functional elements 18 have been realized in the layer construction on semiconductor substrate 100 . Micromechanical functional elements 18 are protected by cap wafer 200 which, for example, has been mounted by eutectic bonding on the layer construction of the component. Micromechanical functional elements 18 are electrically contacted via buried conductor track 11 , which is electrically insulated by dielectric layers 9 and 13 , 14 from heavily doped semiconductor substrate 100 on one hand, and from functional layer 16 having functional elements 18 on the other hand.
  • Conductor track 11 produces a connection between micromechanical functional elements 18 and a connection area 3 of substrate 100 , which is isolated from the adjoining substrate material by a cylindrical insulating frame 2 , and forms the via.
  • the base of functional layer 16 has an, at most, very low ( ⁇ 500 nm) topography.
  • the metallization in this area is also virtually free of topography, which is a prerequisite for a hermetically sealed eutectic bond to cap wafer 200 .
  • insulating frame 2 is filled with a dielectric polymer 21 .
  • a patterned metallization 5 which is in direct contact with connection area 3 , but otherwise is electrically insulated from substrate 100 by a dielectric layer 19 .
  • Terminal pad 30 for the external contacting of the component, i.e., of functional elements 18 is positioned here directly on connection area 3 which, because of polymer filling 21 , is mechanically stabilized to the extent that a direct wire bonding 50 on via 3 is possible, which is illustrated in FIG. 2 .
  • Metallization 5 is patterned here in such a way that terminal pad 30 is insularly separated from the remainder of metallization 5 .
  • Metallization 5 lying outside of the pad area is used as mask for the trenching process to produce the insulating frame. This metallization is not necessary when, because of a lower aspect ratio, a resist mask may also be used.
  • FIG. 3 a The same reference numerals are used in FIG. 3 a as in FIG. 2 , since the two components shown here are identically constructed. They differ only in the patterning of metallization 5 , that is, in the positioning of the terminal pad for the external contacting.
  • terminal pad 30 While in the case of FIG. 2 , terminal pad 30 is positioned directly on via 3 , terminal pad 40 of the component shown in FIG. 3 a is disposed to the side of via 3 . Accordingly, wire bonding 50 is also to the side of via 3 .
  • a rewiring was necessary, which is illustrated by FIG. 3 b .
  • the area of metallization 5 which is in direct contact with connection area 3 is still connected here to the metallization of terminal pad 40 by way of ribs 5 a, 5 b, 5 c. In principle, only one rib is also sufficient for the connection between via and terminal pad.
  • FIG. 4 a An example for this variant of the present invention is shown in FIG. 4 a.
  • Micromechanical functional elements 18 are protected by a cap wafer 200 made of a conductive material. This cap wafer 200 was bonded by a metallization 17 , 17 a in areas 110 of the bonding frame and 120 of the via onto the layer construction of the component. Micromechanical functional elements 18 are electrically contacted by way of one or more buried conductor tracks 11 , which are electrically insulated by dielectric layers 9 and 13 , 14 from heavily doped semiconductor substrate 100 on one hand, and from functional layer 16 on the other hand.
  • Conductor track 11 produces a connection between micromechanical functional elements 18 and a connection area 3 that extends over functional layer 16 , metallization 17 a and cap wafer 200 and is insulated from the adjoining layer material by a cylindrical insulating frame 2 .
  • insulating frame 2 is filled with a dielectric polymer 21 .
  • Insulating frame 2 may be produced in a one-step trenching process after cap wafer 200 has been bonded on. In this case, it is advisable to pattern metallization 17 , 17 a appropriately before cap wafer 200 is bonded on. However, insulating frame 2 may also be produced in two steps, by already applying it in the course of patterning functional layer 16 . After the bonding process, cap wafer 200 then just merely has to be trenched. However, this requires an alignment relative to isolation trench insulating frame 2 in functional layer 16 . In both cases, dielectric layers 9 and 13 , 14 act as trench stop.
  • a patterned metallization 5 which is in direct contact with connection area 3 , but otherwise is electrically insulated from cap wafer 200 by a dielectric layer 19 .
  • Terminal pad 40 for the external contacting of the component or of functional elements 18 is situated here to the side of via 3 . To that end, a rewiring was necessary, as shown, for example, in FIG. 3 b.
  • FIG. 4 b illustrates the electrical contacting of micromechanical functional elements 18 of the component shown in FIG. 4 a , in light of a schematic top view of the layer plane of conductive polysilicon layer 1 , in which a buried conductor track 11 with connection to functional elements 18 is patterned.
  • via 3 is surrounded by an insulating frame 2 having a ring-shaped cross section.
  • insulating frame 2 extends through cap wafer 200 and functional layer 16 to next underlying dielectric layer 9 or 13 , 14 . In the area in which the base of insulating frame 2 is on dielectric layer 9 , it isolates a circular connection area 23 from polysilicon layer 1 . This connection area 23 is connected only to conductor track 11 . Since dielectric layers 13 , 14 are superposed on this conductor track 11 , insulating frame 2 does not cut through polysilicon layer 1 here, but rather ends already on dielectric layers 13 , 14 .
  • the component illustrated in FIG. 5 was furnished with two vias, namely, with a via 31 in substrate 100 as shown in FIG. 2 , and with a via 32 in cap wafer 200 as shown in FIG. 4 a . Therefore, reference is made here to the description of FIGS. 2 and 4 .
  • the sensor signal is able to be picked off both starting from the back side of the component and via cap 200 . For that reason, it is particularly suitable for placement within a stack of components.

Abstract

An advantageous method and system for realizing electrically very reliable and mechanically extremely stable vias for components whose functionality is realized in a layer construction on a conductive substrate. The via (Vertical Interconnect Access), which is led to the back side of the component and which is used for the electrical contacting of functional elements realized in the layer construction, includes a connection area in the substrate that extends over the entire thickness of the substrate and is electrically insulated from the adjoining substrate by a trench-like insulating frame likewise extending over the entire substrate thickness. According to the present system, the trench-like insulating frame is filled up with an electrically insulating polymer.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • The present application is a divisional application of U.S. patent application Ser. No. 13/701,277, filed Feb. 20, 2013, which is a national phase to International Application No. PCT/EP2011/055825, filed Apr. 13, 2011, and claims priority to German Patent Application No. 10 2010 029 504.3, filed May 31, 2010, all of which are hereby incorporated by reference in their entireties.
  • FIELD OF THE INVENTION
  • The present invention relates to a component whose functionality is realized in a layer construction on a conductive substrate, having at least one via (Vertical Interconnect Access), led to the back side of the component, for the electrical contacting of functional elements realized in the layer construction. The via includes a connection area in the substrate that extends over the entire thickness of the substrate, and is electrically insulated from the adjoining substrate by a trench-like insulating frame likewise extending over the entire substrate thickness. The present invention further relates to a method for manufacturing a component having such a via. In addition, the present invention relates to a component having functional elements which are realized in a layer construction on a substrate, and having a conductive cap substrate on the layer construction.
  • BACKGROUND INFORMATION
  • It is believed to be understood to lead electrical contactings through a wafer or a partial area of a wafer. This type of contacting is used, for example, in the case of components which are intended for flip-chip mounting. However, vias also permit three-dimensional packaging designs, where several components are superposed vertically and contacted. Therefore, vias are gaining increasing importance.
  • In the European Patent Application EP 1 671 924 A2, a micromechanical sensor element of the type indicated at the outset is discussed, whose micromechanical structural elements are realized in a functional layer of the layer construction. They are engaging interdigital structures having fixed and deflectable electrodes. For the electrical connection of these electrodes, conductor tracks are integrated into the layer construction between the substrate and the patterned functional layer. These conductor tracks are each in direct contact with a substrate connection area forming a via. Each connection area is completely surrounded by trenches which were produced in the substrate by a back-side trenching process after completion of the layer construction, and extend over the entire thickness of the substrate. These trenches form an insulating frame which electrically insulates the connection area from the adjoining substrate. The insulating frame of the vias discussed in EP 1 671 924 A2 is filled superficially at best, and specifically, with the material of an insulating layer which is applied on the back side of the substrate and patterned after the back-side trenching process and prior to a metallization, so that the metallization is connected with the connection area.
  • In practice, this realization form of a via proves to be problematic in two respects. First of all, the insulating properties of open trenches are indefinite. For example, these properties may be impaired by contamination during the manufacturing or dicing process or perhaps at the location the component is used, so that the electrical reliability of the via suffers. Secondly, the mechanical stability of vias having an open insulating frame is essentially a function of its geometry, i.e., its form, depth and width. However, the mechanical stability of a via must always satisfy the same minimum requirements for an external contacting by wire bonding, for example.
  • SUMMARY OF THE INVENTION
  • With the present invention, an advantageous possibility is provided for realizing vias that are electrically very reliable and mechanically stable for components of the type indicated at the outset.
  • The intended electrical reliability and mechanical stability of the vias are achieved according to the present invention by filling up the trench-like insulating frame with an electrically insulating polymer.
  • According to the present invention, it was recognized, first of all, that sufficient mechanical stability of the known vias can be attained most easily by filling up the insulating frame. With regard to the mounting of the components under discussion here, care must be taken that to the greatest extent possible, the back side of the component is also free of topography in the area of the vias. In addition, the filling should be as free from shrink holes as possible in order to achieve optimal electrical insulation of the via. The fill material and filling process are to be selected so that the area surrounding the via also does not become contaminated at average temperatures.
  • According to the present invention, it was then recognized that electrically insulating polymers, both because of their electrical and mechanical properties and on the basis of the methods available for filling trenches with a high aspect ratio, are particularly well-suited for insulating the known vias.
  • Taking the inventive idea explained above as a basis, it is furthermore proposed to realize such a via in the conductive cap substrate of a suitably furnished component, so that this component is able to be contacted via its cap.
  • At this point, BCB (benzocyclobutene), ALX-211 polymers of the firm Asahi, polyimides and PBO (polyphenylene-2,6-benzobisoxazole) as well as their layer combinations can be named as especially suitable polymers. These materials may easily be applied to the back side of the substrate by spinning or spraying under vacuum conditions, in doing which, trenches such as insulating frames are gradually filled up.
  • These materials exhibit very good dielectric properties. Since after hardening, they are temperature-stable and also moisture-resistant, they are well-suited for use in the automotive field. Their use proves to be advantageous in the course of the manufacturing process as well, since they allow complete filling of the isolation trenches in a manner that is free of shrink holes, are vacuum-suitable and permit good wetting for a resist coating. In addition, these materials possess an adapted, thermally controllable viscosity.
  • Because of the polymer filling of the insulating frame, the via exhibits sufficient mechanical stability in all three spatial directions, which permits direct wire bonding on the metal-plated surface of the via. This is beneficial in terms of a space-saving component structure and facilitates a compact assembly. In this connection, it additionally proves to be advantageous that the topography of the component back side is typically less than 1-10 μm in the area around the via.
  • The thermal mismatch of silicon (CTE=3*10−6K−1) and a polymer (CTE=60*10−6K−1) used to fill up the insulating frame has a negative effect on the mechanical stability of the silicon vias. In order to increase the mechanical stability of the vias according to the present invention, the thermal expansion (CTE) of polymer materials may be reduced by adding suitable fillers to the polymer base material. SiO2 nanoparticles or metal oxide particles are especially suitable for this purpose. In this way, polymer materials may also be synthesized which exhibit a negative thermal expansion in order to realize especially low CTEs. In this context, high filling ratios and filler blends with defined particle-size distribution as well as good workability of the composite material must be ensured.
  • In principle, components according to the present invention may be realized with vias in any form, geometry and configuration. It is especially advantageous in terms of mechanical robustness if the insulating frame of the via has a rounded geometry, in particular, is cylindrical. Cylindrical vias have the advantage that they have the smallest parasitic capacitances relative to the substrate or relative to adjacent vias.
  • Furthermore, the mechanical stability of the via may be increased by an additional anchoring of the polymer filling in the insulating frame. To that end, the insulating frame is expanded in the area of the middle and/or its base point by proportional isotropic deep-etching. The trench geometry resulting in the middle area and/or at the base point brings about a very good mechanical stress decoupling in the transition region between the substrate and the layer construction. Particularly in the case of insulating frames having a radial geometry, the mechanical stresses are distributed uniformly in the interface between the substrate and the layer construction.
  • Using the technology described above, vias having a contact resistance of 2-100 Ohm may be realized particularly advantageously. To that end, the substrate material may be heavily doped in the connection area. Advantageously, the via is connected to a conductor track, implemented in the layer construction, which may be realized, for example, in the form of a suitably doped and patterned polysilicon layer. In one especially advantageous specific embodiment of the present invention, the contact surface of the mechanical connection between the substrate material in the connection area, thus, the via, and the buried polysilicon conductor track is enlarged by patterning the substrate surface in this area prior to applying the polysilicon, thus, for example, by providing it with steps or beads. Such structures contribute advantageously to the reinforcement, stabilization and anchoring of the foundation or base of the via, as well.
  • Moreover, in one specific embodiment of the present invention, the via is connected to a metallization, applied on the back side of the component, in which a terminal pad is formed for the external contacting. This terminal pad may be positioned directly on the vertical via or, with the aid of a rewiring, at another location on the back side of the component. The contact variant with rewiring offers a higher degree of freedom in positioning the terminal pad, which, for example, may be utilized in the case of flip-chip mounting or when stacking components one upon the other.
  • It is significant that the via concept according to the present invention is suitable both for pure IC components and for micromechanical components and MEMS, so long as their functionality is realized in a layer construction on a conductive substrate, or the component structure includes a conductive cap substrate in which the via is realized.
  • To that end, within the course of processing the front side during the manufacturing process, at least one conductor track is implemented in the layer construction on the semiconductor substrate, and is in direct contact with a connection area in the substrate on one hand, and on the other hand, produces an electrical connection to at least one functional element to be realized in the layer construction. The back side of the component is processed only after the completion of the layer construction with the functionality of the component and after capping with the capping substrate. Within the course of this back-side processing, an insulating frame surrounding the connection area and extending over the entire substrate thickness (typically 50-300 μm) is then produced in the substrate. According to the present invention, this trench-like insulating frame is filled up—as completely as possible—with an electrically insulating polymer. In addition, on the back side of the component, a metallization is applied which is connected to the connection area and in which a terminal pad is formed for the external contacting of the component.
  • The joining of the semiconductor substrate and the buried conductor track over a large area, the support of the polymer filling and the type of polymer ensure maximum mechanical stability of the via.
  • In one especially advantageous method variation, the metallization is applied on the back side of the component prior to the back-side trenching process, and is patterned in such a way that it forms an etching mask for the back-side trenching process. Thus, initially the patterned metallization is used here as an extremely selective trench mask for a high-aspect trenching process that permits precise trench etchings for aspect ratios above 1/40. The etching of insulating frames in the case of a moderate aspect ratio of typically 1/20 may be carried out using the familiar photoresist technique.
  • Since the insulating frame is not filled up until at the end of the back-side process, if no more steps are carried out at high temperature, then such high demands no longer must be placed on the thermal resistance of the filling material. This method variant is compatible with the familiar MEMS and CMOS processes. Since neither the trenching process nor the closing of the insulating frame require high process temperatures, components having temperature-sensitive functional elements may also be provided later with vias as described here.
  • In addition, it is especially advantageous that when using this method variant, a large process window is available for the trench-etching of the insulating frame and the filling of the insulating frame, since only moderate feature widths are necessary, and very wide trenches, typically 5-30 μm, are able to be closed using suitable filling methods.
  • As already described above, there are various options for developing and further refining the teaching of the present invention in an advantageous manner. In this regard, reference is made on one hand to the claims subordinate to the independent claims and, on the other hand, to the following description of two exemplary embodiments of the present invention with the aid of the figures.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1 a, 1 b, 1 c, 1 d, 1 e, and 1 f illustrate the manufacture of a component according to the present invention on the basis of schematic sectional views of the component structure in the area of a via, in successive stages of the manufacturing process.
  • FIG. 2 shows a schematic sectional view of the component thus produced in the area of a via with wire bond positioned directly on the via.
  • FIG. 3 a shows a schematic sectional view of a further component thus produced in the area of a via with rewiring and
  • FIG. 3 b shows a top view of the connection metallization of this component.
  • FIG. 4 a shows a schematic sectional view of a component according to the present invention, with conductive cap wafer in the area of a via through this cap wafer.
  • FIG. 4 b shows a top view of the plane of the buried conductor track in the area of the via.
  • FIG. 5 shows a schematic sectional view of a further component according to the present invention, with a conductive cap wafer and connection possibilities on the top side and on the back side of the component.
  • DETAILED DESCRIPTION
  • The method for manufacturing a component of the type under discussion here starts out from what may be a heavily doped semiconductor substrate 100, as shown in FIG. 1 a. In the course of processing the front side, initially a dielectric layer 9 is produced on the substrate surface. To that end, for example, a TEOS layer is deposited or SiO2 is oxidized to higher valency. In the course of patterning dielectric layer 9, it is opened in the areas in which a contact is to be produced to substrate 100, and specifically, in the areas of a via yet to be produced and a bonding frame, which are denoted by 120 and 110 in FIG. 1 a. The contact is produced with the aid of one or more conductor tracks 11. They may be realized in a polysilicon layer 11 which, for example, is deposited on patterned dielectric layer 9 in a LPCVD process. To improve the mechanical joining between substrate 100 and polysilicon layer 11 in area 120, prior to depositing the polysilicon, for example, concentrically running steps, so-called beads, may be etched in this area 120, for instance.
  • In the exemplary embodiment described here, polysilicon layer 11 is then patterned in such a way that area 120 of the via yet to be produced and area 110 of the bonding frame remain electrically interconnected, and after the surface of the functional layer has been planarized, an advantageous topography is obtained. In addition, in polysilicon layer 11, a contact area 130 is patterned out for a micromechanical sensor structure yet to be produced in a sensor area 140 of the component.
  • FIG. 1 b shows the layer construction after one or perhaps several dielectric layers 13, 14 have been deposited over polysilicon conductor-track layer 11, and in the course of patterning these layers 13, 14, a contact opening 15 has been produced in contact area 130, the contact opening leading to buried conductor track 11. In a familiar surface-micromechanical process sequence, a micromechanical sensor structure 18 was then produced in a functional layer 16 of the layer construction. This sensor structure 18 is connected to conductor track 11 via contact opening 15. Finally, in the exemplary embodiment described here, in the areas of bonding frame 110 and via 120, a metallization 17 was also applied on functional layer 16.
  • Metallization 17 is used as bonding metal for mounting a cap wafer 200 over sensor structure 18 with the aid of eutectic bonding. However, any other wafer bonding technique may be used for mounting cap wafer 200, as well. As FIG. 1 c shows clearly, cap wafer 200 and sensor structure 18 of the component must be aligned precisely relative to each other. They are also electrically connected to each other by way of eutectically bonded metallization 17. The front-side processing of the component is concluded with the mounting of cap wafer 200.
  • Within the course of the back-side processing now following, first of all, the back side of substrate 100 is thinned. Available methods such as grinding, chemical etching, dry etching and/or chemical-mechanical polishing are utilized for that purpose. Typically, in so doing, substrate 100 is thinned to a thickness of 50 to 300 μm. The thickness of substrate 100 is determined particularly by the mechanical stability aimed at for the component and the maximum possible depth of the trenches to be produced subsequently for the vias.
  • The via or the insulating frame of the via must be positioned in alignment with buried conductor track 11. To that end, alignment marks are transferred to the back side of the substrate, e.g., with the aid of infrared alignment with respect to metallization 17 in area 120.
  • In the exemplary embodiment described here, a dielectric intermediate layer 19 is now applied on the back side of the substrate and opened in marked area 120 of via 3 to be produced. It may be a thin CVD or polymer layer having a thickness of 100 nm to 1000 nm. This situation is shown in FIG. 1 d.
  • Over dielectric intermediate layer 19 thus patterned, a metal layer 5 is deposited and patterned. Since the terminal pads for the external contacting of the component or of sensor structure 18 are implemented in metal layer 5, a metal able to be wire-bonded, which may be Al, AlSi, AlCu, AlSiCu, TiN as well as other precious and semiprecious metals, is used here. In addition, metal layer 5 may be used here, together with dielectric intermediate layer 19, as mask for the subsequent anisotropic trenching process, in which insulating frame 2 for via 3 is produced in substrate 100. Therefore, metal layer 5 is completely or at least partially opened over trenches 2 to be produced. If the intention is to position the terminal pad directly on the via to be produced, metal layer 5 may be opened over the entire peripheral insulating frame. Alternatively, resist mask 22 may cover metal layer 5 and be used for patterning dielectric intermediate layer 19 and substrate 100. However, if the intention is to carry out a rewiring, that is, if the terminal pad is to be disposed laterally with respect to the via on the substrate back side, then when patterning metal layer 5, expediently at least one rib leading outward remains as electrical connection to the terminal pad situated outside of the insulating frame. The proportions of such ribs and the process parameters for the etching and passivation steps of the trenching process are selected in such a way that the ribs in patterned metal layer 5 are completely undercut. Alternatively, the undercutting may also be carried out in a subsequent isotropic etching step.
  • Insulating frame 2 was produced here in a multi-step trenching process. By a combination of anisotropic and longer isotropic etching steps at defined depth of insulating frame 2, pocket-like expansions for anchoring polymer 21 in insulating frame 2 were produced at base point 20 and in middle area 24.
  • Etching and rounding by proportional isotropic deep etching of dielectric layers 9, 13, 14 additionally provides an anchoring for polymer filling 21 at base 20 of insulating frame 2, and therefore for via 3. A resist mask 22 was used to protect the remaining metal-free substrate areas.
  • FIG. 1 e shows the component structure after the back-side trenching process, and illustrates that insulating frame 2 extends over the entire thickness of substrate 100 into dielectric layer 9 or dielectric layers 13, 14, which also serve as etch stop. In this manner, a connection area of heavily doped substrate 100 is electrically isolated from the adjoining substrate material, and thus forms a via 3 which is connected to sensor structure 18 by way of conductor track 11.
  • According to the present invention, insulating frame 2 is now filled up with an electrically insulating polymer such as BCB. To that end, a suitable polymer layer 21 is applied under vacuum conditions by spinning or spraying. In so doing, insulating frame 2 is progressively filled up. The thickness of polymer layer 21 is selected in such a way that the largest openings or cavities in trench 2 up to a width of 30 μm are completely closed. Insulating frame 2 may be filled in such a way that the entire layer construction having dielectric layers, silicon and polymer filling of the component has an adapted thermal expansion (CTE). The stability of this polymer closure shown in FIG. 1 f increases if there are no entrapments present and if contact area 10 between via 3, i.e., the connection area of substrate 100, and buried conductor track 100 is as large as possible. Polymer filling 21 is especially well-anchored here by pocket- like expansions 20 and 24 of trench 2.
  • Finally, the contact or bonding areas of via 3 are opened, e.g., by all-over backthinning of polymer layer 21 or by photopatterning in the region of the bonding areas.
  • At this point, it should be noted that after filling insulating frame 2, in principle, further processing steps may also be carried out on the front side and/or back side of the component.
  • As an alternative to the back-side process described above, the possibility also exists of producing the isolation trenches prior to applying a back-side metallization and to fill it with a polymer. The back side of the component may then still be planarized before further layers are applied to realize the terminal pads. Methods such as fine grinding or mechanical/chemical polishing may be used for the planarization process.
  • FIG. 2 shows the result of the manufacturing process described above, in the form of a component. It is an acceleration sensor element whose micromechanical functional elements 18 have been realized in the layer construction on semiconductor substrate 100. Micromechanical functional elements 18 are protected by cap wafer 200 which, for example, has been mounted by eutectic bonding on the layer construction of the component. Micromechanical functional elements 18 are electrically contacted via buried conductor track 11, which is electrically insulated by dielectric layers 9 and 13, 14 from heavily doped semiconductor substrate 100 on one hand, and from functional layer 16 having functional elements 18 on the other hand. Conductor track 11 produces a connection between micromechanical functional elements 18 and a connection area 3 of substrate 100, which is isolated from the adjoining substrate material by a cylindrical insulating frame 2, and forms the via. In areas 120 and 110, the base of functional layer 16 has an, at most, very low (<500 nm) topography. As a result, the metallization in this area is also virtually free of topography, which is a prerequisite for a hermetically sealed eutectic bond to cap wafer 200.
  • According to the present invention, insulating frame 2 is filled with a dielectric polymer 21. On the back side of the substrate is a patterned metallization 5, which is in direct contact with connection area 3, but otherwise is electrically insulated from substrate 100 by a dielectric layer 19. Terminal pad 30 for the external contacting of the component, i.e., of functional elements 18, is positioned here directly on connection area 3 which, because of polymer filling 21, is mechanically stabilized to the extent that a direct wire bonding 50 on via 3 is possible, which is illustrated in FIG. 2. Metallization 5 is patterned here in such a way that terminal pad 30 is insularly separated from the remainder of metallization 5. Metallization 5 lying outside of the pad area is used as mask for the trenching process to produce the insulating frame. This metallization is not necessary when, because of a lower aspect ratio, a resist mask may also be used.
  • The same reference numerals are used in FIG. 3 a as in FIG. 2, since the two components shown here are identically constructed. They differ only in the patterning of metallization 5, that is, in the positioning of the terminal pad for the external contacting.
  • While in the case of FIG. 2, terminal pad 30 is positioned directly on via 3, terminal pad 40 of the component shown in FIG. 3 a is disposed to the side of via 3. Accordingly, wire bonding 50 is also to the side of via 3. In order to realize terminal pad 40 to the side of via 3, a rewiring was necessary, which is illustrated by FIG. 3 b. The area of metallization 5 which is in direct contact with connection area 3 is still connected here to the metallization of terminal pad 40 by way of ribs 5 a, 5 b, 5 c. In principle, only one rib is also sufficient for the connection between via and terminal pad.
  • As already mentioned, the via explained in great detail above may also be realized within what may be a heavily doped cap wafer. An example for this variant of the present invention is shown in FIG. 4 a.
  • It is likewise an acceleration sensor element whose micromechanical functional elements 18 have been realized in a layer construction on a semiconductor substrate 100. Micromechanical functional elements 18 are protected by a cap wafer 200 made of a conductive material. This cap wafer 200 was bonded by a metallization 17, 17 a in areas 110 of the bonding frame and 120 of the via onto the layer construction of the component. Micromechanical functional elements 18 are electrically contacted by way of one or more buried conductor tracks 11, which are electrically insulated by dielectric layers 9 and 13, 14 from heavily doped semiconductor substrate 100 on one hand, and from functional layer 16 on the other hand. Conductor track 11 produces a connection between micromechanical functional elements 18 and a connection area 3 that extends over functional layer 16, metallization 17 a and cap wafer 200 and is insulated from the adjoining layer material by a cylindrical insulating frame 2. According to the present invention, insulating frame 2 is filled with a dielectric polymer 21.
  • Insulating frame 2 may be produced in a one-step trenching process after cap wafer 200 has been bonded on. In this case, it is advisable to pattern metallization 17, 17 a appropriately before cap wafer 200 is bonded on. However, insulating frame 2 may also be produced in two steps, by already applying it in the course of patterning functional layer 16. After the bonding process, cap wafer 200 then just merely has to be trenched. However, this requires an alignment relative to isolation trench insulating frame 2 in functional layer 16. In both cases, dielectric layers 9 and 13, 14 act as trench stop.
  • Located on cap wafer 200 is a patterned metallization 5 which is in direct contact with connection area 3, but otherwise is electrically insulated from cap wafer 200 by a dielectric layer 19. Terminal pad 40 for the external contacting of the component or of functional elements 18 is situated here to the side of via 3. To that end, a rewiring was necessary, as shown, for example, in FIG. 3 b.
  • FIG. 4 b illustrates the electrical contacting of micromechanical functional elements 18 of the component shown in FIG. 4 a, in light of a schematic top view of the layer plane of conductive polysilicon layer 1, in which a buried conductor track 11 with connection to functional elements 18 is patterned. In the present exemplary embodiment, via 3 is surrounded by an insulating frame 2 having a ring-shaped cross section. As can be seen in FIG. 4 a, insulating frame 2 extends through cap wafer 200 and functional layer 16 to next underlying dielectric layer 9 or 13, 14. In the area in which the base of insulating frame 2 is on dielectric layer 9, it isolates a circular connection area 23 from polysilicon layer 1. This connection area 23 is connected only to conductor track 11. Since dielectric layers 13, 14 are superposed on this conductor track 11, insulating frame 2 does not cut through polysilicon layer 1 here, but rather ends already on dielectric layers 13, 14.
  • The component illustrated in FIG. 5 was furnished with two vias, namely, with a via 31 in substrate 100 as shown in FIG. 2, and with a via 32 in cap wafer 200 as shown in FIG. 4 a. Therefore, reference is made here to the description of FIGS. 2 and 4. In the case of this component, the sensor signal is able to be picked off both starting from the back side of the component and via cap 200. For that reason, it is particularly suitable for placement within a stack of components.

Claims (7)

1-14. (canceled)
15. A component, whose functionality is realized in a layer construction on a conductive substrate, comprising:
a component arrangement having at least one via (Vertical Interconnect Access), led to a back side of the component arrangement, for electrically contacting functional elements realized in the layer construction,
wherein the at least one via includes a connection area in the substrate that extends over the entire thickness of the substrate, and is electrically insulated from the adjoining substrate by a trench-like insulating frame likewise extending over the entire substrate thickness, and
wherein the trench-like insulating frame is filled up with an electrically insulating polymer.
16. A component, comprising:
functional elements, which are realized in a layer construction on a substrate;
a conductive cap substrate on the layer construction; and
at least one via (Vertical Interconnect Access), led through the cap substrate, for electrically contacting the functional elements, the via including a connection area that extends over the entire thickness of the cap substrate up to a connecting conductor track in the layer construction on the substrate, and being electrically insulated from its surroundings by a trench-like insulating frame, and the trench-like insulating frame being filled up with an electrically insulating polymer.
17. The component of claim 15, wherein the filling of the insulating frame includes at least one of BCB (benzocyclobutene), a polyimide and PBO (polyphenylene-2,6-benzobisoxazole).
18. The component of claim 15, wherein a filler, including at least one of SiO2 nanoparticles and metal oxide particles, is added to the polymer filling of the insulating frame.
19. The component of claim 15, wherein the insulating frame of the via has a rounded geometry, which is cylindrical.
20. The component of claim 15, wherein the cross section of the insulating frame is expanded in at least one of the middle area and the base area compared to its cross section in the upper area.
US14/607,605 2010-05-31 2015-01-28 Component having a via and method for manufacturing it Abandoned US20150137329A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/607,605 US20150137329A1 (en) 2010-05-31 2015-01-28 Component having a via and method for manufacturing it

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
DE102010029504.3 2010-05-31
DE102010029504.3A DE102010029504B4 (en) 2010-05-31 2010-05-31 Device with a via and method for its production
PCT/EP2011/055825 WO2011151098A2 (en) 2010-05-31 2011-04-13 Component with a via and method for producing it
US201313701277A 2013-02-20 2013-02-20
US14/607,605 US20150137329A1 (en) 2010-05-31 2015-01-28 Component having a via and method for manufacturing it

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US13/701,277 Division US8975118B2 (en) 2010-05-31 2011-04-13 Component having a via and method for manufacturing it
PCT/EP2011/055825 Division WO2011151098A2 (en) 2010-05-31 2011-04-13 Component with a via and method for producing it

Publications (1)

Publication Number Publication Date
US20150137329A1 true US20150137329A1 (en) 2015-05-21

Family

ID=44625818

Family Applications (2)

Application Number Title Priority Date Filing Date
US13/701,277 Active 2031-04-21 US8975118B2 (en) 2010-05-31 2011-04-13 Component having a via and method for manufacturing it
US14/607,605 Abandoned US20150137329A1 (en) 2010-05-31 2015-01-28 Component having a via and method for manufacturing it

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US13/701,277 Active 2031-04-21 US8975118B2 (en) 2010-05-31 2011-04-13 Component having a via and method for manufacturing it

Country Status (6)

Country Link
US (2) US8975118B2 (en)
EP (1) EP2576429B1 (en)
JP (2) JP5826255B2 (en)
CN (1) CN103038156B (en)
DE (1) DE102010029504B4 (en)
WO (1) WO2011151098A2 (en)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP3019442A4 (en) * 2013-07-08 2017-01-25 Motion Engine Inc. Mems device and method of manufacturing
WO2015042700A1 (en) 2013-09-24 2015-04-02 Motion Engine Inc. Mems components and method of wafer-level manufacturing thereof
WO2015013828A1 (en) 2013-08-02 2015-02-05 Motion Engine Inc. Mems motion sensor and method of manufacturing
JP6590812B2 (en) 2014-01-09 2019-10-16 モーション・エンジン・インコーポレーテッド Integrated MEMS system
US9478491B1 (en) * 2014-01-31 2016-10-25 Altera Corporation Integrated circuit package substrate with openings surrounding a conductive via
DE102014202825B4 (en) * 2014-02-17 2023-06-07 Robert Bosch Gmbh Micromechanical component with a hermetic via and method for producing a micromechanical component with a hermetic via
WO2015154173A1 (en) 2014-04-10 2015-10-15 Motion Engine Inc. Mems pressure sensor
US11674803B2 (en) 2014-06-02 2023-06-13 Motion Engine, Inc. Multi-mass MEMS motion sensor
WO2016090467A1 (en) 2014-12-09 2016-06-16 Motion Engine Inc. 3d mems magnetometer and associated methods
US10407299B2 (en) 2015-01-15 2019-09-10 Motion Engine Inc. 3D MEMS device with hermetic cavity

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5910522A (en) * 1995-04-03 1999-06-08 Institut Fur Neue Materialien Gemeinnutzige Gmbh Composite adhesive for optical and opto-electronic applications
US20080107851A1 (en) * 2006-06-02 2008-05-08 Hitachi Maxell, Ltd. Storage container, method for molding resin, and method for forming plating film
US20080157361A1 (en) * 2006-12-28 2008-07-03 Micron Technology, Inc. Semiconductor components having through interconnects and methods of fabrication
US20080285244A1 (en) * 2006-08-04 2008-11-20 International Business Machines Corporation Temporary chip attach carrier
US20110095435A1 (en) * 2009-10-28 2011-04-28 International Business Machines Corporation Coaxial through-silicon via

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE4419844B4 (en) * 1994-06-07 2009-11-19 Robert Bosch Gmbh accelerometer
DE19525692A1 (en) * 1995-07-14 1997-01-16 Abb Research Ltd Electrically and thermally conductive plastic and the use of this plastic
DE10104868A1 (en) 2001-02-03 2002-08-22 Bosch Gmbh Robert Micromechanical component and a method for producing a micromechanical component
US6936491B2 (en) * 2003-06-04 2005-08-30 Robert Bosch Gmbh Method of fabricating microelectromechanical systems and devices having trench isolated contacts
US20050163968A1 (en) * 2004-01-20 2005-07-28 Hanket Gregory M. Microfiller-reinforced polymer film
US20090283308A1 (en) * 2005-11-25 2009-11-19 Atsushi Tsukamoto Curable Resin Composition and Use Thereof
EP2101990B1 (en) * 2006-11-29 2015-01-14 3M Innovative Properties Company Microsphere-containing insulation
DE102007019639A1 (en) * 2007-04-26 2008-10-30 Robert Bosch Gmbh Micromechanical component and corresponding manufacturing method
DE102008025599B4 (en) * 2007-05-14 2013-02-21 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Housed active microstructures with direct contacting to a substrate
JP2009016717A (en) * 2007-07-09 2009-01-22 Mitsubishi Electric Corp Semiconductor device and method of manufacturing the same
JP5291310B2 (en) * 2007-08-29 2013-09-18 セイコーインスツル株式会社 Manufacturing method of semiconductor device
JP2009226571A (en) * 2008-02-28 2009-10-08 Nippon Kayaku Co Ltd Micro-device and method of manufacturing the same
JP4766143B2 (en) * 2008-09-15 2011-09-07 株式会社デンソー Semiconductor device and manufacturing method thereof

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5910522A (en) * 1995-04-03 1999-06-08 Institut Fur Neue Materialien Gemeinnutzige Gmbh Composite adhesive for optical and opto-electronic applications
US20080107851A1 (en) * 2006-06-02 2008-05-08 Hitachi Maxell, Ltd. Storage container, method for molding resin, and method for forming plating film
US20080285244A1 (en) * 2006-08-04 2008-11-20 International Business Machines Corporation Temporary chip attach carrier
US20080157361A1 (en) * 2006-12-28 2008-07-03 Micron Technology, Inc. Semiconductor components having through interconnects and methods of fabrication
US20110095435A1 (en) * 2009-10-28 2011-04-28 International Business Machines Corporation Coaxial through-silicon via

Also Published As

Publication number Publication date
US20130147020A1 (en) 2013-06-13
JP5968483B2 (en) 2016-08-10
DE102010029504B4 (en) 2014-02-27
EP2576429A2 (en) 2013-04-10
EP2576429B1 (en) 2017-06-14
WO2011151098A4 (en) 2012-04-19
WO2011151098A2 (en) 2011-12-08
DE102010029504A1 (en) 2011-12-01
JP2015166736A (en) 2015-09-24
WO2011151098A3 (en) 2012-02-09
JP2013533957A (en) 2013-08-29
JP5826255B2 (en) 2015-12-02
CN103038156A (en) 2013-04-10
CN103038156B (en) 2019-06-04
US8975118B2 (en) 2015-03-10

Similar Documents

Publication Publication Date Title
US8975118B2 (en) Component having a via and method for manufacturing it
US9981841B2 (en) MEMS integrated pressure sensor and microphone devices and methods of forming same
US10519032B2 (en) MEMS pressure sensor and microphone devices having through-vias and methods of forming same
TWI511190B (en) Wafer level structures and methods for fabricating and packaging mems
US10087069B2 (en) Semiconductor devices with moving members and methods for making the same
US9604843B2 (en) MEMS devices and methods for forming same
US7393758B2 (en) Wafer level packaging process
US8258590B2 (en) Method for the production of a component, and component
CA2663918C (en) Micromechanical component and method for fabricating a micromechanical component
US7955885B1 (en) Methods of forming packaged micro-electromechanical devices
EP3317223B1 (en) Electronic systems with through-substrate interconnects and mems device
US9840410B2 (en) Micromechanical component
CN110723712A (en) MEMS device structure and manufacturing method
US20110095382A1 (en) Mems device
US8607447B2 (en) Method for providing and connecting two contact areas of a semiconductor component or a substrate, and a substrate having two such connected contact areas
US7531229B2 (en) Microstructured component and method for its manufacture

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION