US20160086960A1 - Low-Temperature Passivation of Ferroelectric Integrated Circuits for Enhanced Polarization Performance - Google Patents

Low-Temperature Passivation of Ferroelectric Integrated Circuits for Enhanced Polarization Performance Download PDF

Info

Publication number
US20160086960A1
US20160086960A1 US14/728,683 US201514728683A US2016086960A1 US 20160086960 A1 US20160086960 A1 US 20160086960A1 US 201514728683 A US201514728683 A US 201514728683A US 2016086960 A1 US2016086960 A1 US 2016086960A1
Authority
US
United States
Prior art keywords
ferroelectric
passivation layer
layer
integrated circuit
ferroelectric material
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/728,683
Inventor
Huang-Chun Wen
Richard Allen Bailey
Antonio Guillermo Acosta
John A. Rodriguez
Scott Robert Summerfelt
Kemal Tamer San
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US14/728,683 priority Critical patent/US20160086960A1/en
Assigned to TEXAS INSTRUMENTS INCORPORATED reassignment TEXAS INSTRUMENTS INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BAILEY, RICHARD ALLEN, RODRIGUEZ, JOHN A, SAN, KEMAL TAMER, ACOSTA, ANTONIO GUILLERMO, SUMMERFELT, SCOTT R, WEN, HUANG-CHUN
Priority to CN201580041796.8A priority patent/CN107078104B/en
Priority to EP15845220.1A priority patent/EP3198647A4/en
Priority to PCT/US2015/051552 priority patent/WO2016049084A1/en
Priority to JP2017535628A priority patent/JP6756457B2/en
Publication of US20160086960A1 publication Critical patent/US20160086960A1/en
Priority to US16/056,827 priority patent/US11495607B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B53/00Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
    • H10B53/30Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors characterised by the memory core region
    • H01L27/11507
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02118Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer carbon based polymeric organic or inorganic material, e.g. polyimides, poly cyclobutene or PVC
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/0217Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02172Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides
    • H01L21/02197Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides the material having a perovskite structure, e.g. BaTiO3
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02318Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/326Application of electric currents or fields, e.g. for electroforming
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/29Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
    • H01L23/293Organic, e.g. plastic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3171Partial encapsulation or coating the coating being directly applied to the semiconductor body, e.g. passivation layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3192Multilayer coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/562Protection against mechanical damage
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • H01L27/11509
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/024Material of the insulating layers therebetween
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05569Disposition the external layer being disposed on a redistribution layer on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13024Disposition the bump connector being disposed on a redistribution layer on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3114Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/053Oxides composed of metals from groups of the periodic table
    • H01L2924/0549Oxides composed of metals from groups of the periodic table being a combination of two or more materials provided in the groups H01L2924/0531 - H01L2924/0546
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/07Polyamine or polyimide
    • H01L2924/07025Polyimide

Definitions

  • a recently developed technology for realizing non-volatile solid-state memory devices involves the construction of capacitors in which the dielectric material is a polarizable ferroelectric material, such as lead-zirconium-titanate (PZT) or strontium-bismuth-tantalate (SBT), rather than silicon dioxide or silicon nitride as typically used in non-ferroelectric capacitors.
  • PZT lead-zirconium-titanate
  • SBT strontium-bismuth-tantalate
  • silicon dioxide or silicon nitride silicon dioxide or silicon nitride
  • Non-volatile solid-state read/write random access memory (RAM) devices based on ferroelectric capacitors such memory devices commonly referred to as “ferroelectric RAM”, or “FeRAM”, or “FRAM” devices, have been implemented in many electronic systems, particularly portable electronic devices and systems. FRAMs are especially attractive in implantable medical devices, such as pacemakers and defibrillators.
  • Various memory cell architectures including ferroelectric capacitors are known in the art, including the well-known 1T1C (one transistor, two transistor) and 2T2C (two transistor, two capacitor) cells, among others. Ferroelectric capacitors are also implemented in some integrated circuits as programmable analog capacitors.
  • FIG. 1 a illustrates the construction of an example of a portion of an integrated circuit including conventional 1T1C ferroelectric random access memory (FRAM) cell 6 .
  • cell 6 includes ferroelectric capacitor 2 and metal-oxide-semiconductor (MOS) transistor 5 , where one plate of capacitor 2 is connected to one end of the source/drain path of transistor 5 .
  • Capacitor 2 and transistor 5 are both disposed at or near a semiconducting surface of a semiconductor substrate; alternatively, capacitor 2 and transistor 5 may instead be formed at the surface of a semiconductor layer that overlies an insulator layer, such as according to a silicon-on-insulator (SOI) technology as known in the art.
  • SOI silicon-on-insulator
  • 1 a includes n-type source/drain regions 14 at the surface of p-type substrate 10 (or of a p-type “well” formed into substrate 10 , as the case may be), with gate electrode 16 overlying a channel region between source/drain regions 14 , and separated from that channel region by gate dielectric 17 , as conventional.
  • Isolation dielectric structures 15 are disposed at or near the surface of substrate 10 to isolate transistors from one another, in the conventional manner for MOS integrated circuits.
  • Interlevel dielectric 13 is disposed over transistor 5 , with conductive plug 18 disposed in a contact opening through interlevel dielectric 13 to provide a conductive connection between one of source/drain regions 14 of transistor 5 and lower plate 20 a of ferroelectric capacitor 2 .
  • Gate electrode 16 corresponds to the word line of cell 6
  • the one of source/drain regions 14 not in contact with conductive plug 18 corresponds to the bit line of the column in which cell 6 resides.
  • ferroelectric capacitor 2 is formed of a ferroelectric “sandwich” stack of conductive plates 20 a, 20 b, between which ferroelectric material 22 is disposed.
  • Lower conductive plate 20 a is formed at a location overlying conductive plug 18 , so as to be in electrical contact with the underlying source/drain region 14 of transistor 5 by way of that conductive plug 18 ; upper conductive plate 20 b will receive a plate line voltage during operation of cell 6 , as will be described below.
  • Lower conductive plate 20 a and upper plate 20 b are formed from one or more layers of conductive metals, metal oxides, and the like.
  • a typical construction of lower conductive plate 20 a is a stack of a diffusion barrier layer in contact with conductive plug 18 and a layer of a noble metal (e.g., Ru, Pt, Ir, Rh, Pt, Pd, Au) or metal oxide (e.g., RuOx, IrOx, PdOx, SrRuO 3 ) overlying the barrier layer and in contact with the ferroelectric material 22 .
  • Conductive plates 20 a, 20 b are typically formed of the same conductive material or materials as one another, for purposes of symmetry, simplicity of the manufacturing flow, and improved ferroelectric polarization performance.
  • ferroelectric material 22 in capacitor 2 is typically lead-zirconium-titanate (PZT) or strontium-bismuth-tantalate (SBT), either of which may be deposited by way of metalorganic chemical vapor deposition.
  • Ferroelectric material 22 is desirably as thin as practicable, for purposes of electrical performance (e.g., polarization), and for consistency with the deep sub-micron features used to realize modern integrated circuits.
  • FIG. 1 b illustrates an example of a Q-V characteristic of a conventional ferroelectric capacitor such as capacitor 2 of FIG. 1 a .
  • the charge (Q) stored across the conductive plates depends on both the voltage currently applied to the plates (V) and the recent history of that voltage.
  • capacitor 2 is polarized into the “+1” state by application of a voltage V exceeding a “coercive” voltage +V ⁇ across the capacitor plates (conductive plates 20 a, 20 b ). Once polarized to the “+1” state, capacitor 2 will exhibit a stored charge of +Q 1 so long as voltage V remains above coercive voltage ⁇ V ⁇ .
  • capacitor 2 Conversely, if the voltage V applied across the capacitor plates is more negative than coercive voltage ⁇ V ⁇ , capacitor 2 is polarized into the “ ⁇ 1” state, and will exhibit a stored charge of ⁇ Q 2 for an applied voltage V below +V ⁇ .
  • ferroelectric capacitors An important characteristic of ferroelectric capacitors, for purposes of non-volatile storage in integrated circuits, is the difference in capacitances exhibited by a ferroelectric capacitor in its respective polarized states. As fundamental in the art, capacitance is the ratio of stored charge to applied voltage. Ferroelectric capacitors exhibit both a linear capacitance by virtue of its parallel plate construction, and also a significant polarization capacitance by virtue of its response to changes in polarization state upon application of a polarizing voltage. For example, referring to FIG.
  • the polarization of a ferroelectric capacitor from its “ ⁇ 1” state to its “+1” state by an applied voltage above coercive voltage V ⁇ is reflected by a relatively high capacitance C( ⁇ 1) corresponding to the polarization charge stored in the capacitor due to its change of polarization state.
  • the differential charge stored as a result of the polarization of the capacitor from one state to the opposite state is commonly referred to as the “switching polarization”.
  • a capacitor that already in its “+1” state exhibits little capacitance C(+1) from re-polarization to the “+1” state, because its ferroelectric domains are already aligned in the direction of the applied coercive voltage and thus little additional polarization charge is stored. Accordingly, the polarization state of a ferroelectric memory cell (i.e., the stored data state) is conventionally read by application of a coercive voltage to the ferroelectric capacitor and sensing the exhibited capacitance.
  • FIGS. 1 c and 1 d illustrate a read operation of an instance of FRAM cell 6 jk , which resides in column j and row k of an FRAM memory array.
  • a read is performed by applying a low voltage V ss to bit line BL k , then isolating bit line BL k to leave it floating, and then raising the voltage of plate line PL from the low voltage V ss to a high voltage V cc above the coercive voltage +V ⁇ of capacitor 2 while word line WL j is energized to turn on transistor 5 .
  • the high plate line voltage interrogates the polarization capacitance of capacitor 2 according to the hysteresis diagram of FIG.
  • Sense amplifier 8 coupled to bit line BL k , senses the voltage V BL established at the (typically parasitic) capacitance BLC of bit line BL k by read current i R to discern the stored data state. As shown in FIG. 1 d , if capacitor 2 of cell 6 jk was previously in the “+1” polarization state, the relatively low read current i R will establish a relatively low level ( ⁇ V REF ) voltage transition V( 0 ) that will be interpreted by sense amplifier 8 as a “0” data state.
  • ⁇ V REF relatively low level
  • the stronger read current i R will establish a relatively high level (>V REF ) voltage transition V( 1 ) that will be interpreted by sense amplifier 8 as a “1” data state.
  • the “read margin” of cell 6 jk corresponds to the difference in the levels of read current i R , and the corresponding difference in bit line voltage V BL relative to reference voltage V REF , established by the two polarization states of capacitor 2 in cell 6 jk .
  • ferroelectric capacitors and thus memories incorporating such devices are vulnerable over time to weakening of the switching polarization, commonly referred to as “aging”. This weakening corresponds to collapse of the polarization hysteresis loop, for example as shown by curves 3 +, 3 ⁇ of FIG. 1 b. In the memory context, this weakened switching polarization will appear as a loss of read margin and a corresponding increased likelihood of read errors.
  • ferroelectric integrated circuits to high temperatures such as those encountered in manufacturing processes following the deposition of the ferroelectric material, will degrade the polarization characteristics of that material.
  • high temperature processes include those involved in forming metal conductor levels in the integrated circuit itself, packaging of the integrated circuit (e.g., thermal curing of plastic mold compound), assembling the packaged device into its system application (e.g., solder reflow), and also operating the device at elevated temperatures. Extended or repeated exposure to temperature will degrade the ability of the material to fully repolarize, typically due to hydrogen diffusing into the ferroelectric material. Accordingly, it is useful to minimize exposure of the integrated circuit to high temperatures subsequent to ferroelectric deposition.
  • packaging of the integrated circuit can also result in mechanical stresses applied to the surface of the die, with such stresses being sufficient in some cases as to cause cracking of the protective overcoat film at the die or even displacement of metal conductors or other features so as to cause device failure. These stresses can be especially severe in the case of packages of the type in which a cured plastic mold compound encapsulates the integrated circuit die.
  • a stress relief layer such as an organic film or coating
  • polyimide film as this stress relief layer is widespread in the art, due to its compatibility with photolithographic patterning and etching to expose the bond pads of the die and its other favorable thermal and mechanical properties.
  • the formation of the polyimide film involves a final bake process to cure the material. This final bake is typically performed at an elevated temperature for a significant duration, for example at 375° C. for one hour.
  • thermal processes following the fabrication of ferroelectric elements, such as ferroelectric capacitors tend to degrade the switching polarization characteristics of the material and thus such performance parameters as read margin in FRAM applications.
  • the conventional bake used to cure the polyimide stress relief film tends to degrade the ferroelectric material.
  • Use of the polyimide stress relief film as applied in the conventional manner is thus discouraged for ferroelectric integrated circuits.
  • WCSP wafer-chip-scale packages
  • Passivation layers typically formed of a polyimide, are formed over the integrated circuit to define the locations of the conductive pads, and in some cases to also insulate an additional patterned conductive layer (i.e., a redistribution layer, or “RDL”) that routes signals from the solder balls to the bond pads of the integrated circuit die.
  • RDL redistribution layer
  • Disclosed embodiments provide a method of fabricating a ferroelectric integrated circuit and the integrated circuit so fabricated in which the polarization characteristics of the ferroelectric material are enhanced.
  • Disclosed embodiments provide such a method and integrated circuit that can tolerate subsequent thermal processes.
  • Disclosed embodiments provide such a method and integrated circuit that provides improved read margin for ferroelectric memories.
  • Disclosed embodiments provide such a method and integrated circuit in which the polarization characteristics are enhanced without requiring modification of processes involved in forming the ferroelectric structure.
  • Disclosed embodiments provide such a method and integrated circuit that can be packaged by way of wafer-chip-scale package (WCSP) technology.
  • WSP wafer-chip-scale package
  • a passivation material is applied to the surface of a ferroelectric integrated circuit die, and is cured to a tensile stress state that imparts compressive stress to the underlying ferroelectric material.
  • the passivation material is a polyimide film that is cured by a thermal process with fast temperature ramp that heats the film to a temperature below the Curie temperature of the ferroelectric material for a short time period.
  • FIG. 1 a is a cross-sectional view illustrating a portion of an integrated circuit including a ferroelectric capacitor constructed according to conventional methods.
  • FIG. 1 b is a plot of a charge-vs.-voltage characteristic of a conventional ferroelectric capacitor.
  • FIG. 1 c is an electrical diagrams, in schematic and block form, illustrating a conventional 1 T- 1 C ferroelectric memory cell.
  • FIG. 1 d is a timing diagram illustrating the operation of a read of the 1 T- 1 C ferroelectric memory cell of FIG. 1 c.
  • FIG. 2 is a flow diagram illustrating the process flow for manufacturing a ferroelectric integrated circuit according to an embodiment.
  • FIG. 3 is a cross-sectional view, in schematic form, of a portion of an integrated circuit fabricated according to the embodiment of FIG. 2 , and illustrating the effect of an overlying passivation film on a ferroelectric structure.
  • FIG. 4 is a cross-sectional view, in schematic form, of a portion of an integrated circuit fabricated according to the embodiment of FIG. 2 as packaged in a wafer-chip-scale package.
  • ferroelectric memories such as ferroelectric random access memories (FRAMs)
  • FRAMs ferroelectric random access memories
  • concepts of this invention may be beneficially applied to in other applications, for example integrated circuits with other types of ferroelectric structures and devices. Accordingly, it is to be understood that the following description is provided by way of example only, and is not intended to limit the true scope of this invention as claimed.
  • cured polyimide adheres well to the surface of an integrated circuit, and that such adhesion is important in the ability of the polyimide film to serve as a stress relief agent for the integrated circuit when packaged, for example in a molded plastic package.
  • the application of a stress relief film of polyimide or other materials that require curing or anneal is strongly discouraged for integrated circuits that include ferroelectric devices, because the time and temperature required for curing the stress relief film significantly degrade the polarization characteristics of the ferroelectric material.
  • the typical curing process for a polyimide stress relief film is a bake at 375° C.
  • polyimide film when cured, exhibits an intrinsic tensile stress. It has been further observed, also in connection with this invention, that because of the excellent adhesion of cured polyimide to the surface of an integrated circuit, the intrinsic tensile stress in the cured polyimide film exerts a compressive stress on thin film layers in the underlying integrated circuit to such an extent that the polarization characteristics of the ferroelectric material are enhanced.
  • a passivation film such as polyimide
  • the intrinsic tensile stress in the cured passivation film imparts beneficial compressive stress in underlying ferroelectric material, without degrading the polarization of that ferroelectric material due to hydrogen diffusion or other time-and-temperature polarization degradation mechanisms.
  • FIG. 2 illustrates a process flow, according to certain embodiments, for fabricating an integrated circuit with ferroelectric circuit elements, such as ferroelectric capacitors in the form described above relative to FIGS. 1 a through 1 d, such that the polarization characteristics of the ferroelectric material are enhanced.
  • This process flow begins with process 30 , in which transistors such as transistor 5 of FIG. 1 a are formed at or near the semiconducting surface of a substrate or other support body in the conventional manner.
  • the substrate may correspond to single-crystal silicon with the appropriate dopant concentration, along with such structures as isolation dielectric structures and the appropriate doped wells as desired; alternatively, in the silicon-on-insulator context, it is contemplated that the substrate may correspond to a “handle” wafer on which an insulating layer is formed, with the transistors and other circuit elements formed in an overlying epitaxial silicon layer.
  • such structures and features as a gate dielectric layer, gate electrodes, source/drain regions, and the like are formed at or near the surface of the substrate according to conventional MOS processes.
  • these transistors may include both p-channel MOS and n-channel MOS transistors.
  • Other circuit elements such as MOS capacitors, resistors, and the like may also be fabricated in this process 30 , with interlevel dielectric layers formed and contact openings formed through such layers as appropriate for the particular circuit layout.
  • a ferroelectric capacitor such as capacitor 2 of FIG. 1 a is then formed, beginning with process 32 in which one or more conductive layers are formed to serve as the lower conductive plate layer.
  • process 32 will be performed by sputter deposition of one or more layers of the desired conductive material, such as one or more of strontium ruthenate (SrRuO 3 ), iridium (Ir), iridium oxide (IrO 2 ), platinum (Pt), and other metals and metal oxides suitable for use in this application, along with the appropriate barrier metal layers disposed between the lower conductive plate layer and underlying structures, as conventional in the art.
  • the particular conductors deposited in process 32 are selected for compatibility with the ferroelectric material to be deposited over this layer, and with the temperatures and other conditions that the structure will be exposed to in the remainder of the manufacturing process.
  • ferroelectric material such as lead-zirconium-titanate (PZT) is deposited overall by way of metalorganic chemical vapor deposition, in process 34 . Examples of deposition processes suitable for use in process 34 according to this embodiment are described in U.S. Pat. No. 6,730,354, and No. 8,962,350, both commonly assigned herewith and incorporated herein by reference.
  • an upper conductive plate layer is then deposited over the ferroelectric material in process 36 , for example by way of sputter deposition. It is contemplated that the composition of this upper conductive plate layer will typically be the same as that of lower conductive plate layer, for symmetry and to allow the use of the same materials and processes for each. If lower and upper conductive plate layers are composed of a stack of multiple conductive materials, the order of deposition of those materials in the upper plate layer will typically be reversed from that for the lower plate layer.
  • the ferroelectric capacitor is then completed by photolithographic patterning of photoresist or another mask layer to define its size and location, followed by a single masked stack etch of the upper and lower conductive plate layers and the ferroelectric material between those layers.
  • a ferroelectric passivation film may optionally be formed over the etched capacitor structure, such as described in U.S. Patent Publication No. 2013/0056811, published Mar. 7, 2013, commonly assigned herewith and incorporated herein by this reference.
  • process 40 conventional processes for forming one or more levels of metal conductors are then performed to define interconnections among the various circuit elements in the integrated circuit being formed.
  • process 40 for a given level of interconnection will include the deposition of a interlevel dielectric layer, a patterned etch of that interlevel dielectric layer to form vias and contacts to underlying conductors, deposition of conductive material including at least a layer of a metal conductor and perhaps conductive plugs to fill vias through the interlevel dielectric, and a patterned etch of the metal layer to define the routing of the metal conductors in that level.
  • Process 40 is repeated as desired to form additional conductor levels; integrated circuits with six or seven metal levels are common in the art.
  • the particular material of the metal layer or layers deposited and patterned in process 40 may be aluminum, copper, other conventional metals, or alloys and other combinations of these metals, as known in the art.
  • copper metallization typically requires the use of an underlying barrier layer, typically silicon nitride, to limit the diffusion of copper into the underlying transistors.
  • silicon nitride tends to contain a relatively high concentration of hydrogen, which may diffuse into and thus degrade the ferroelectric material as a result of subsequent thermal processes.
  • Aluminum metallization typically contains less hydrogen, and is thus believed to be more compatible with ferroelectric integrated circuits. But as will become apparent from this description, the described embodiments enable the use of copper metallization even with a silicon nitride barrier layer, while avoiding degradation in the polarization characteristics of the ferroelectric material.
  • a protective overcoat layer typically composed of silicon nitride or silicon oxynitride, is deposited overall in process 42 .
  • photolithographic patterning and etching of the protective overcoat is then performed to form openings over the bond pads in the upper metal level, in the conventional manner.
  • a passivation film is then deposited over the surface of the integrated circuit in process 46 .
  • the composition of this passivation film is of a material that attains a stress state when cured in the manner to be described below according to this embodiment, such that the stress state of the cured passivation film exerts a stress on the underlying ferroelectric circuit elements in the integrated circuit.
  • An example of such a passivation film is a polyimide, such as the HD4100 polyimide product available from HD MicroSystems.
  • Process 46 may be performed in the conventional manner for the selected passivation film material, for example by spinning on or otherwise dispensing the passivation film material onto the surface of the wafer, to a thickness on the order of several micrometers.
  • An example of a passivation film dispensed in process 44 according to this embodiment is a 10 ⁇ m layer of the HD4100 polyimide.
  • process 47 selected locations of the passivation film deposited in process 44 is photolithographically removed, for example to expose the bond pads previously exposed by the etch of the underlying protective overcoat in process 42 . If the passivation film is a photosensitive polyimide or similar film, the bond pad openings and other selected locations of the film will be removed in process 47 by masked exposure and developing of the film as appropriate for the particular material. If the passivation film requires chemical etching, process 47 will involve conventional photolithographic pattern and etch processes.
  • the previous protective overcoat etch of process 42 may in some cases be omitted from the process flow, with process 47 then including both an etch of the passivation film and an etch of the underlying protective overcoat to expose the bond pads in the upper metal level.
  • Process 48 is then performed to cure the passivation film deposited in process 44 .
  • cure process 48 is performed by heating the wafer including the integrated circuit being fabricated, with the passivation film deposited in process 44 , to a selected cure temperature for a selected time duration at that cure temperature.
  • the time and temperature conditions of cure process 48 are selected so as to cure the passivation film into a state in which it exhibits an intrinsic tensile stress sufficient to impart a compressive stress in underlying ferroelectric material, without degrading the polarization of that ferroelectric material due to hydrogen diffusion or other time-and-temperature polarization degradation mechanisms. It is contemplated that the range of conditions of cure process 48 will depend, at least in part, on the specific materials used for the ferroelectric material and the passivation film.
  • cure process 48 in this embodiment is carried out at a cure temperature below the Curie temperature of the ferroelectric material deposited in process 34 .
  • This cure temperature is contemplated to be the temperature measured at the wafer, for example by way of a non-contact IR pyrometer.
  • cure process 48 in this embodiment is performed by minimizing the time at which the cure temperature is maintained, and by maximizing the ramp rate at which the wafer is heated to the cure temperature and then cooled from the cure temperature, so as to minimize the overall exposure of the ferroelectric material to high temperatures in cure process 48 .
  • the electromagnetic heating of process 48 involves the application of electromagnetic energy to the passivation film at a frequency that couples to the vibrational frequency of the polymer of the passivation film, which heats and cures the film.
  • One type of electromagnetic heating that has been observed to be suitable for cure process 48 is microwave heating, such as may be applied by a variable frequency microwave system in which the frequency of the electromagnetic wave can be selected (e.g., over a range from about 5 GHz to about 9 GHz) so as to efficiently couple to the polymer of the particular passivation film.
  • microwave heating such as may be applied by a variable frequency microwave system in which the frequency of the electromagnetic wave can be selected (e.g., over a range from about 5 GHz to about 9 GHz) so as to efficiently couple to the polymer of the particular passivation film.
  • variable frequency microwave heating is typically performed by selecting a center frequency for the microwave energy, and then rapidly and substantially continuously sweeping the frequency over a frequency range about that center frequency, for example over a range of ⁇ 5% about the center frequency, although this range may vary based on the particular equipment used.
  • the wafer or wafers including integrated circuits with ferroelectric circuit elements fabricated as described above, including a passivation film of HD4100 polyimide at a thickness of about 10 ⁇ m are placed into the vacuum chamber of a variable frequency microwave system and heated by the application of microwave energy at a center frequency of about 6.25 GHz, modulated over a range of about ⁇ 6.25%_(0.4 GHz).
  • This variable frequency microwave energy heats the wafer to a cure temperature, measured at the wafer, of at least about 340° C. and at or below about 390° C. (400° C. being the Curie temperature of the deposited PZT in this example), for example at about 360° C., for less than twenty minutes, for example for about five to ten minutes.
  • the use of electromagnetic heating to carry out cure process 48 is contemplated to be especially beneficial in connection with these embodiments, considering that the electromagnetic energy can couple to the organic molecules of the polyimide passivation film (and similarly to other organic materials as used for the passivation film) much more strongly than it can to the inorganic molecules of the underlying integrated circuit, including the ferroelectric material. Accordingly, this difference in coupling efficiently heats the passivation film to carry out the curing mechanism, while minimizing the energy delivered to the ferroelectric material. As such, the use of electromagnetic heating operates to control the thermal exposure of the device in cure process 48 , but does not directly impact the performance of the ferroelectric material.
  • the only heating of the ferroelectric material caused by electromagnetic curing used in process 48 will be heat conducted from the passivation film to the ferroelectric material through the intervening layers therebetween. Accordingly, it is contemplated that the electromagnetic heating of the passivation film is well-suited to curing that film in the minimum time, so as to minimize temperature exposure of the underlying ferroelectric material.
  • Variable frequency microwave is believed to be a particularly useful type of electromagnetic heating for use in curing process 48 .
  • variable frequency microwave heating in the processing of semiconductor wafers avoids damaging arc formation, and also provides more uniform heating over the wafer.
  • This more uniform heating provided by variable frequency microwave energy is believed to significantly improve the curing of the passivation film in process 48 in this embodiment, enabling shorter cure times and thus reducing the degradation of the underlying ferroelectric material by exposure to the elevated curing temperature.
  • the heating of the wafer from ambient temperature to the cure temperature, as measured by a non-contact IR pyrometer directed at the wafer surface (i.e., the polyimide passivation film) to the cure temperature is carried out in this example at a ramp rate of at least 0.40° C. per second, for example at 0.60° C. per second.
  • the ramp rate at which the wafer returns to the ambient temperature from the cure temperature should also be maximized, in this embodiment, with a desirable ramp rate being at least 0.40° C. per second, for example at 0.60° C. per second.
  • heating and cooling ramp rates resembling a “step function” would be desirable, to the extent attainable in physical systems, considering that the extent of the curing mechanism from the temperatures below the eventual cure temperature are expected to be insignificant while the degrading effects on the ferroelectric material of the temperature exposure in those ramp periods will be cumulative.
  • use of a smaller capacity variable frequency microwave system, such as a single-wafer system, in curing process 48 may further reduce degradation of the ferroelectric material, as such smaller systems will tend to have shorter cool-down times than larger batch systems.
  • RTA rapid thermal anneal
  • FIG. 3 schematically illustrates the result of passivation film deposition process 44 and cure process 48 on the underlying ferroelectric structures.
  • ferroelectric capacitor 55 has been formed at or near the surface of substrate 52 , and includes lower and upper plates 60 a, 60 b on either side of ferroelectric material 62 .
  • Dielectric material 54 is disposed over and around lower and upper plates 60 a, 60 b and ferroelectric material 62 , and includes the various interlevel dielectric layers that insulate the metal levels (not shown) in the integrated circuit, as well as the protective overcoat layer deposited in process 42 .
  • polyimide passivation film 60 is disposed over dielectric material 54 .
  • passivation film 60 upon curing of polyimide passivation film 60 in cure process 48 according to these embodiments, passivation film 60 exhibits an intrinsic tensile stress. Because of the excellent adhesion of polyimide passivation film 60 to the surface of dielectric material 54 , as is typical in conventional integrated circuits, this tensile stress state of passivation film 60 imparts a compressive stress on the underlying dielectric material 54 . This compressive stress on dielectric material 54 will be transferred also to ferroelectric material 62 , as evident by the force arrow shown in FIG. 3 for that layer. This compressive stress has been observed to improve the polarization performance of ferroelectric material 62 .
  • programming process 45 may optionally be performed prior to cure process 48 .
  • programming process 47 is performed after access to the bond pads or other terminals of the integrated circuit is provided by way of the patterned etch of the protective overcoat in process 46 , prior to deposition of the passivation film. It has been observed, in connection with some embodiments, that the enhancement in the polarization characteristics of ferroelectric circuit elements resulting from the compressive stress imparted to the ferroelectric material by the cured passivation film, as discussed above relative to FIG. 3 , is further enhanced in those cases in which the ferroelectric material is programmed (i.e., polarized) prior to cure process 48 .
  • programming process 47 is performed by the application of a voltage to each of the ferroelectric structures in the integrated circuit that is at or above the coercive voltage for those ferroelectric structures.
  • this programming process 47 will be performed using conventional automated test equipment, for example at the time that the wafer containing the integrated circuits is electrically tested following its fabrication (e.g., at any time after protective overcoat process 42 and prior to cure process 48 ).
  • the polarity of the polarization applied in programming process 47 can affect the enhancement effect of the applied compressive stress on the ferroelectric material.
  • the polarization enhancement is increased by programming process 47 programming a “0” data state on the ferroelectric capacitor, as compared with process 47 programming a “1” data state. More specifically, in the arrangement of FIGS. 2 a through 1 d in which a positive plate line voltage is applied to upper conductive plate 20 b of FIG.
  • the “0” data state (i.e., the state exhibiting the V( 0 ) transition in FIG. 1 d ) corresponds to the “+1” polarization state in the hysteresis diagram of FIG. 1 b.
  • this preferred polarization state programmed in process 47 is that for which the ferroelectric material is not polarized to the opposite state by the application of the read voltage.
  • a preferred polarization state e.g., the “0” data state
  • the less preferred polarization state in this example, the “1” data state
  • programming process 47 is optional according to this embodiment.
  • assembly and test process 50 is then performed on the integrated circuits in the conventional manner.
  • assembly/test process 50 includes such assembly operations as the dicing of integrated circuits from wafer form, mounting of the individual dies to a lead frame or other package, wire bonding or other bonding to electrically connect the bond pads of the integrated circuit to leads of the eventual package, and completion of the package by molding (and curing) plastic mold compound around the lead frame and die or otherwise sealing the package, depending on the particular plastic or ceramic packaging technology being used.
  • Electrical test of the packaged integrated circuit is then also performed as part of assembly/test process 50 , including the exercise of the ferroelectric structures in those integrated circuits as appropriate for the desired device functionality.
  • Assembly/test process 50 may also include the mounting of the packaged integrated circuit to a printed circuit board or other system implementation, such as by way of solder reflow or wave soldering, whether performed by the manufacturer of the integrated circuit or by a customer or other end user.
  • these embodiments enable the packaging of ferroelectric integrated circuits in packages of the type referred to in the art as wafer-chip-scale packages (WCSP).
  • WCSP wafer-chip-scale packages
  • these packages are essentially at the size of the die itself, and rely on solder balls that are separated from the integrated circuit surface by polyimide or other passivation layers.
  • the degradation of polarization characteristics resulting from conventional cure processes for these passivation layers has effectively precluded the use of WCSP technology for ferroelectric devices.
  • the enhanced polarization performance, and the resulting improved read margin for FRAM devices in particular, as provided by the passivation cure processes implemented according to these embodiments has enabled the use of WCSP technology for FRAMs and other ferroelectric devices.
  • FIG. 4 illustrates, in cross-section, a ferroelectric integrated circuit packaged in a WCSP package according to an embodiment.
  • integrated circuit die 70 has its circuit components 72 formed at and near the semiconducting surface of its substrate, as described above in connection with the process flow of FIG. 2 .
  • these circuit components 72 include ferroelectric capacitors 55 .
  • Conductive pad 74 corresponds to a bond pad at the surface of die 70 , and is electrically coupled with the active circuitry 72 .
  • First passivation layer 76 is a layer of a polyimide or other suitable passivation material that has been dispensed onto the surface of die 70 , and patterned to expose a portion of pad 74 as shown.
  • cure process 48 cures passivation layer 76 by heating the structure to a cure temperature below the Curie temperature of the ferroelectric material in capacitors 55 , for a duration sufficient for passivation layer 76 to attain a tensile stress state but not so long as to significantly degrade the polarization characteristics of the ferroelectric material, as described above.
  • Redistribution layer (RDL) 78 is a conductive layer deposited and patterned at the surface of first passivation layer to electrically couple with pad 74 .
  • RDL layer 78 as patterned extends over the surface of first passivation layer 76 from pad 74 to a location at which external electrical contact is to be formed.
  • second passivation layer 80 which is also of a polyimide or other suitable passivation material, is dispensed onto the surface of first passivation layer 76 and RDL layer 80 , cured by way of cure process 48 , and patterned to expose RDL 18 at a selected location.
  • second passivation layer 80 the stress exerted by second passivation layer 80 onto the ferroelectric material of capacitors 55 will be attenuated considering that it is in indirect contact only with the surface of die 70 (i.e., via first passivation layer 76 ).
  • the duration of the second instance of cure process 48 performed for second passivation layer 80 need only be of such a duration as to attain structural integrity.
  • passivation layers 76 , 80 may both be dispensed and patterned prior to cure, such that a single instance of cure process 48 may be performed to place both layers into a tensile stress state that imparts compressive stress to the ferroelectric material of capacitors 55 , without degrading the polarization characteristics of that material as described above.
  • the WCSP package of FIG. 3 is completed by the deposition and patterning of a conductive metal layer to form under bump metallization (“UBM”) pad 82 at the location of the opening through second passivation layer 80 at which RDL 78 is exposed. Solder ball 84 is then formed at UBM pad 82 , in the conventional manner.
  • UBM layer 82 protects the exposed edges of second passivation layer 80 from delamination of second passivation layer 80 from the underlying RDL 78 , which would provide a path for contamination and, in some situations, short circuits among elements of RDL 78 .
  • UBM 82 can also serve as a diffusion barrier to the material of solder ball 84 .
  • solder ball 84 can be formed over pad 74 at the surface of die 70 , only a single passivation layer 76 (and single instance of cure process 48 ) would be necessary.
  • the dispensing and curing of passivation layers such as polyimide in the WCSP context can enhance rather than degrade the polarization characteristics of ferroelectric material in circuit elements of the packaged integrated circuit die.
  • ferroelectric dielectric materials As known in the art, most if not all ferroelectric dielectric materials also exhibit a piezoelectric effect such that the ferroelectric characteristics of the material can be altered by applied stresses.
  • the enhancement of the polarization characteristics of ferroelectric materials provided by these embodiments can provide significant benefit to integrated circuits with ferroelectric materials.
  • the improved read margin provided by these embodiments enables the manufacture of FRAMs suitable for reliable use in a wider range of applications, such as in systems intended for elevated temperatures.
  • these embodiments improve the tolerance of the ferroelectric integrated circuits for high temperature processes such as WCSP packaging, solder reflow and other mounting processes, without necessitating relaxation of the expected electrical performance and reliability specifications (e.g., circuit performance, device sizes, etc.) from what may otherwise be attainable for applicable technology node.
  • ferroelectric integrated circuits are packaged in conventional molded plastic packages, the benefits of using polyimide as a stress relief agent are obtained without suffering the degradation in polarization characteristics encountered from conventional cure processing.
  • these embodiments can enable the use of copper metallization and the resulting increased conductivity in the metal conductors relative to aluminum and other materials, despite the high hydrogen concentration in the silicon nitride barrier layer typically used with copper, because of the minimal thermal processing involved in curing the passivation layer as described above.

Abstract

Curing of a passivation layer applied to the surface of a ferroelectric integrated circuit so as to enhance the polarization characteristics of the ferroelectric structures. A passivation layer, such as a polyimide, is applied to the surface of the ferroelectric integrated circuit after fabrication of the active devices. The passivation layer is cured by exposure to a high temperature, below the Curie temperature of the ferroelectric material, for a short duration such as on the order of ten minutes. Variable frequency microwave energy may be used to effect such curing. The cured passivation layer attains a tensile stress state, and as a result imparts a compressive stress upon the underlying ferroelectric material. Polarization may be further enhanced by polarizing the ferroelectric material prior to the cure process.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application claims priority, under 35 U.S.C. §119(e), of Provisional Application No. 62/053,540, filed Sep. 22, 2014, incorporated herein by this reference.
  • STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
  • Not applicable.
  • BACKGROUND OF THE INVENTION
  • This invention is in the field of integrated circuit manufacture. Embodiments of this invention are more specifically directed to the formation of capacitors in memory devices such as ferroelectric memories.
  • A recently developed technology for realizing non-volatile solid-state memory devices involves the construction of capacitors in which the dielectric material is a polarizable ferroelectric material, such as lead-zirconium-titanate (PZT) or strontium-bismuth-tantalate (SBT), rather than silicon dioxide or silicon nitride as typically used in non-ferroelectric capacitors. Hysteresis in the charge-vs.-voltage (Q-V) characteristic of the ferroelectric material, based on its polarization state, enables the non-volatile storage of binary states in those capacitors. In contrast, conventional MOS capacitors lose their stored charge on power-down of the device.
  • Non-volatile solid-state read/write random access memory (RAM) devices based on ferroelectric capacitors, such memory devices commonly referred to as “ferroelectric RAM”, or “FeRAM”, or “FRAM” devices, have been implemented in many electronic systems, particularly portable electronic devices and systems. FRAMs are especially attractive in implantable medical devices, such as pacemakers and defibrillators. Various memory cell architectures including ferroelectric capacitors are known in the art, including the well-known 1T1C (one transistor, two transistor) and 2T2C (two transistor, two capacitor) cells, among others. Ferroelectric capacitors are also implemented in some integrated circuits as programmable analog capacitors.
  • FIG. 1 a illustrates the construction of an example of a portion of an integrated circuit including conventional 1T1C ferroelectric random access memory (FRAM) cell 6. In this example, cell 6 includes ferroelectric capacitor 2 and metal-oxide-semiconductor (MOS) transistor 5, where one plate of capacitor 2 is connected to one end of the source/drain path of transistor 5. Capacitor 2 and transistor 5 are both disposed at or near a semiconducting surface of a semiconductor substrate; alternatively, capacitor 2 and transistor 5 may instead be formed at the surface of a semiconductor layer that overlies an insulator layer, such as according to a silicon-on-insulator (SOI) technology as known in the art. N-channel MOS transistor 5 in the example of FIG. 1 a includes n-type source/drain regions 14 at the surface of p-type substrate 10 (or of a p-type “well” formed into substrate 10, as the case may be), with gate electrode 16 overlying a channel region between source/drain regions 14, and separated from that channel region by gate dielectric 17, as conventional. Isolation dielectric structures 15 are disposed at or near the surface of substrate 10 to isolate transistors from one another, in the conventional manner for MOS integrated circuits. Interlevel dielectric 13 is disposed over transistor 5, with conductive plug 18 disposed in a contact opening through interlevel dielectric 13 to provide a conductive connection between one of source/drain regions 14 of transistor 5 and lower plate 20 a of ferroelectric capacitor 2. Gate electrode 16 corresponds to the word line of cell 6, while the one of source/drain regions 14 not in contact with conductive plug 18 corresponds to the bit line of the column in which cell 6 resides.
  • In the example of FIG. 1 a, ferroelectric capacitor 2 is formed of a ferroelectric “sandwich” stack of conductive plates 20 a, 20 b, between which ferroelectric material 22 is disposed. Lower conductive plate 20 a is formed at a location overlying conductive plug 18, so as to be in electrical contact with the underlying source/drain region 14 of transistor 5 by way of that conductive plug 18; upper conductive plate 20 b will receive a plate line voltage during operation of cell 6, as will be described below. Lower conductive plate 20 a and upper plate 20 b are formed from one or more layers of conductive metals, metal oxides, and the like. A typical construction of lower conductive plate 20 a is a stack of a diffusion barrier layer in contact with conductive plug 18 and a layer of a noble metal (e.g., Ru, Pt, Ir, Rh, Pt, Pd, Au) or metal oxide (e.g., RuOx, IrOx, PdOx, SrRuO3) overlying the barrier layer and in contact with the ferroelectric material 22. Conductive plates 20 a, 20 b are typically formed of the same conductive material or materials as one another, for purposes of symmetry, simplicity of the manufacturing flow, and improved ferroelectric polarization performance. As mentioned above, ferroelectric material 22 in capacitor 2 is typically lead-zirconium-titanate (PZT) or strontium-bismuth-tantalate (SBT), either of which may be deposited by way of metalorganic chemical vapor deposition. Ferroelectric material 22 is desirably as thin as practicable, for purposes of electrical performance (e.g., polarization), and for consistency with the deep sub-micron features used to realize modern integrated circuits.
  • FIG. 1 b illustrates an example of a Q-V characteristic of a conventional ferroelectric capacitor such as capacitor 2 of FIG. 1 a. As shown, the charge (Q) stored across the conductive plates depends on both the voltage currently applied to the plates (V) and the recent history of that voltage. In this example, capacitor 2 is polarized into the “+1” state by application of a voltage V exceeding a “coercive” voltage +Vα across the capacitor plates ( conductive plates 20 a, 20 b). Once polarized to the “+1” state, capacitor 2 will exhibit a stored charge of +Q1 so long as voltage V remains above coercive voltage −Vβ. Conversely, if the voltage V applied across the capacitor plates is more negative than coercive voltage −Vβ, capacitor 2 is polarized into the “−1” state, and will exhibit a stored charge of −Q2 for an applied voltage V below +Vα.
  • An important characteristic of ferroelectric capacitors, for purposes of non-volatile storage in integrated circuits, is the difference in capacitances exhibited by a ferroelectric capacitor in its respective polarized states. As fundamental in the art, capacitance is the ratio of stored charge to applied voltage. Ferroelectric capacitors exhibit both a linear capacitance by virtue of its parallel plate construction, and also a significant polarization capacitance by virtue of its response to changes in polarization state upon application of a polarizing voltage. For example, referring to FIG. 1 b, the polarization of a ferroelectric capacitor from its “−1” state to its “+1” state by an applied voltage above coercive voltage Vα is reflected by a relatively high capacitance C(−1) corresponding to the polarization charge stored in the capacitor due to its change of polarization state. The differential charge stored as a result of the polarization of the capacitor from one state to the opposite state is commonly referred to as the “switching polarization”. On the other hand, a capacitor that already in its “+1” state exhibits little capacitance C(+1) from re-polarization to the “+1” state, because its ferroelectric domains are already aligned in the direction of the applied coercive voltage and thus little additional polarization charge is stored. Accordingly, the polarization state of a ferroelectric memory cell (i.e., the stored data state) is conventionally read by application of a coercive voltage to the ferroelectric capacitor and sensing the exhibited capacitance.
  • FIGS. 1 c and 1 d illustrate a read operation of an instance of FRAM cell 6 jk, which resides in column j and row k of an FRAM memory array. In this conventional approach, a read is performed by applying a low voltage Vss to bit line BLk, then isolating bit line BLk to leave it floating, and then raising the voltage of plate line PL from the low voltage Vss to a high voltage Vcc above the coercive voltage +Vα of capacitor 2 while word line WLj is energized to turn on transistor 5. The high plate line voltage interrogates the polarization capacitance of capacitor 2 according to the hysteresis diagram of FIG. 1 a, producing a read current iR through transistor 5 to bit line BLk. Sense amplifier 8, coupled to bit line BLk, senses the voltage VBL established at the (typically parasitic) capacitance BLC of bit line BLk by read current iR to discern the stored data state. As shown in FIG. 1 d, if capacitor 2 of cell 6 jk was previously in the “+1” polarization state, the relatively low read current iR will establish a relatively low level (<VREF) voltage transition V(0) that will be interpreted by sense amplifier 8 as a “0” data state. Conversely, if capacitor 2 of cell 6 jk was previously in the “−1” polarization state, the stronger read current iR will establish a relatively high level (>VREF) voltage transition V(1) that will be interpreted by sense amplifier 8 as a “1” data state. The “read margin” of cell 6 jk corresponds to the difference in the levels of read current iR, and the corresponding difference in bit line voltage VBL relative to reference voltage VREF, established by the two polarization states of capacitor 2 in cell 6 jk.
  • As known in the art, ferroelectric capacitors and thus memories incorporating such devices are vulnerable over time to weakening of the switching polarization, commonly referred to as “aging”. This weakening corresponds to collapse of the polarization hysteresis loop, for example as shown by curves 3+, 3− of FIG. 1 b. In the memory context, this weakened switching polarization will appear as a loss of read margin and a corresponding increased likelihood of read errors.
  • It has been observed that exposure of ferroelectric integrated circuits to high temperatures such as those encountered in manufacturing processes following the deposition of the ferroelectric material, will degrade the polarization characteristics of that material. Examples of such high temperature processes include those involved in forming metal conductor levels in the integrated circuit itself, packaging of the integrated circuit (e.g., thermal curing of plastic mold compound), assembling the packaged device into its system application (e.g., solder reflow), and also operating the device at elevated temperatures. Extended or repeated exposure to temperature will degrade the ability of the material to fully repolarize, typically due to hydrogen diffusing into the ferroelectric material. Accordingly, it is useful to minimize exposure of the integrated circuit to high temperatures subsequent to ferroelectric deposition.
  • By way of further background, packaging of the integrated circuit can also result in mechanical stresses applied to the surface of the die, with such stresses being sufficient in some cases as to cause cracking of the protective overcoat film at the die or even displacement of metal conductors or other features so as to cause device failure. These stresses can be especially severe in the case of packages of the type in which a cured plastic mold compound encapsulates the integrated circuit die. Various approaches for reducing the mechanical stresses caused by packaging are known in the art. One approach is the application of a stress relief layer, such as an organic film or coating, to the surface of the integrated circuit die prior to molding. The use of a polyimide film as this stress relief layer is widespread in the art, due to its compatibility with photolithographic patterning and etching to expose the bond pads of the die and its other favorable thermal and mechanical properties. According to conventional processing techniques, the formation of the polyimide film involves a final bake process to cure the material. This final bake is typically performed at an elevated temperature for a significant duration, for example at 375° C. for one hour. However, as discussed above, thermal processes following the fabrication of ferroelectric elements, such as ferroelectric capacitors, tend to degrade the switching polarization characteristics of the material and thus such performance parameters as read margin in FRAM applications. As such, the conventional bake used to cure the polyimide stress relief film tends to degrade the ferroelectric material. Use of the polyimide stress relief film as applied in the conventional manner is thus discouraged for ferroelectric integrated circuits.
  • By way of further background, the packaging of integrated circuits into die-size packages referred to in the art as wafer-chip-scale packages (“WCSP”), has become popular in the art. According to this approach, for example as described in U.S. Patent Application Publication No. US 2012/0211884 A1, published Aug. 23, 2012, commonly assigned herewith and incorporated herein by this reference, the WCSP eliminates encapsulation of the integrated circuit die with mold compound or the like, instead forming solder balls or “bumps” onto conductive pads at the surface of the integrated circuit. Passivation layers, typically formed of a polyimide, are formed over the integrated circuit to define the locations of the conductive pads, and in some cases to also insulate an additional patterned conductive layer (i.e., a redistribution layer, or “RDL”) that routes signals from the solder balls to the bond pads of the integrated circuit die. A WCSP is mounted to a printed circuit board by placing it upside-down, with the solder balls at corresponding lands on the circuit board; a solder reflow will then attach the package to the printed circuit board via the reflowed solder balls.
  • As discussed above, the conventional polyimide cure processes involved in WCSP technology will degrade the switching polarization characteristics of ferroelectric material, especially if multiple passivation layers are necessary because an RDL is required. This degradation in polarization, and in read margin in the FRAM context, can be sufficiently severe that the device cannot tolerate the additional degradation that will occur from the subsequent solder reflow process. Accordingly, WCSP technology has not been available for integrated circuits, such as FRAMs, that include ferroelectric structures.
  • By way of further background, U.S. Pat. No. 8,778,774, which is incorporated herein by this reference, describes the application of external mechanical stress to a semiconductor wafer to increase the polarization of ferroelectric devices in integrated circuits on that wafer.
  • BRIEF SUMMARY OF THE INVENTION
  • Disclosed embodiments provide a method of fabricating a ferroelectric integrated circuit and the integrated circuit so fabricated in which the polarization characteristics of the ferroelectric material are enhanced.
  • Disclosed embodiments provide such a method and integrated circuit that can tolerate subsequent thermal processes.
  • Disclosed embodiments provide such a method and integrated circuit that provides improved read margin for ferroelectric memories.
  • Disclosed embodiments provide such a method and integrated circuit in which the polarization characteristics are enhanced without requiring modification of processes involved in forming the ferroelectric structure.
  • Disclosed embodiments provide such a method and integrated circuit that can be packaged by way of wafer-chip-scale package (WCSP) technology.
  • Other objects and advantages of the disclosed embodiments will be apparent to those of ordinary skill in the art having reference to the following specification together with its drawings.
  • According to certain embodiments, a passivation material is applied to the surface of a ferroelectric integrated circuit die, and is cured to a tensile stress state that imparts compressive stress to the underlying ferroelectric material. In one embodiment, the passivation material is a polyimide film that is cured by a thermal process with fast temperature ramp that heats the film to a temperature below the Curie temperature of the ferroelectric material for a short time period.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWING
  • FIG. 1 a is a cross-sectional view illustrating a portion of an integrated circuit including a ferroelectric capacitor constructed according to conventional methods.
  • FIG. 1 b is a plot of a charge-vs.-voltage characteristic of a conventional ferroelectric capacitor.
  • FIG. 1 c is an electrical diagrams, in schematic and block form, illustrating a conventional 1T-1C ferroelectric memory cell.
  • FIG. 1 d is a timing diagram illustrating the operation of a read of the 1T-1C ferroelectric memory cell of FIG. 1 c.
  • FIG. 2 is a flow diagram illustrating the process flow for manufacturing a ferroelectric integrated circuit according to an embodiment.
  • FIG. 3 is a cross-sectional view, in schematic form, of a portion of an integrated circuit fabricated according to the embodiment of FIG. 2, and illustrating the effect of an overlying passivation film on a ferroelectric structure.
  • FIG. 4 is a cross-sectional view, in schematic form, of a portion of an integrated circuit fabricated according to the embodiment of FIG. 2 as packaged in a wafer-chip-scale package.
  • DETAILED DESCRIPTION OF THE INVENTION
  • The one or more embodiments described in this specification are implemented into integrated circuits with ferroelectric memories such as ferroelectric random access memories (FRAMs), as it is contemplated that such implementation is particularly advantageous in that context. However, it is also contemplated that concepts of this invention may be beneficially applied to in other applications, for example integrated circuits with other types of ferroelectric structures and devices. Accordingly, it is to be understood that the following description is provided by way of example only, and is not intended to limit the true scope of this invention as claimed.
  • It is known in the art that cured polyimide adheres well to the surface of an integrated circuit, and that such adhesion is important in the ability of the polyimide film to serve as a stress relief agent for the integrated circuit when packaged, for example in a molded plastic package. As mentioned above in connection with the Background of the Invention, however, the application of a stress relief film of polyimide or other materials that require curing or anneal is strongly discouraged for integrated circuits that include ferroelectric devices, because the time and temperature required for curing the stress relief film significantly degrade the polarization characteristics of the ferroelectric material. For a specific example, the typical curing process for a polyimide stress relief film is a bake at 375° C. for on the order of one hour, which is essentially fatal to the polarization characteristics of lead-zirconium-titanate (PZT) ferroelectric material. It is believed that this degradation results from the diffusion of hydrogen into the ferroelectric film, such diffusion accelerated by the time and temperature required to cure polyimide in the conventional manner. Accordingly, conventional ferroelectric devices are typically packaged without use of a polyimide stress relief film. This inability to use polyimide with ferroelectric integrated circuits essentially renders impossible the use of wafer-chip-scale package (WCSP) technology for ferroelectric devices, as one or more polyimide passivation films are necessary to form the solder balls and redistribution conductor layers in such packages.
  • However, it has been observed, in connection with this invention, that polyimide film, when cured, exhibits an intrinsic tensile stress. It has been further observed, also in connection with this invention, that because of the excellent adhesion of cured polyimide to the surface of an integrated circuit, the intrinsic tensile stress in the cured polyimide film exerts a compressive stress on thin film layers in the underlying integrated circuit to such an extent that the polarization characteristics of the ferroelectric material are enhanced. According to this invention, an approach has been discovered for curing a passivation film, such as polyimide, at the surface of a ferroelectric integrated circuit such that the intrinsic tensile stress in the cured passivation film imparts beneficial compressive stress in underlying ferroelectric material, without degrading the polarization of that ferroelectric material due to hydrogen diffusion or other time-and-temperature polarization degradation mechanisms. Embodiments incorporating this discovery will now be described in detail.
  • FIG. 2 illustrates a process flow, according to certain embodiments, for fabricating an integrated circuit with ferroelectric circuit elements, such as ferroelectric capacitors in the form described above relative to FIGS. 1 a through 1 d, such that the polarization characteristics of the ferroelectric material are enhanced. This process flow begins with process 30, in which transistors such as transistor 5 of FIG. 1 a are formed at or near the semiconducting surface of a substrate or other support body in the conventional manner. In particular, it is contemplated that the substrate may correspond to single-crystal silicon with the appropriate dopant concentration, along with such structures as isolation dielectric structures and the appropriate doped wells as desired; alternatively, in the silicon-on-insulator context, it is contemplated that the substrate may correspond to a “handle” wafer on which an insulating layer is formed, with the transistors and other circuit elements formed in an overlying epitaxial silicon layer. In either case, such structures and features as a gate dielectric layer, gate electrodes, source/drain regions, and the like, are formed at or near the surface of the substrate according to conventional MOS processes. In the CMOS context, these transistors may include both p-channel MOS and n-channel MOS transistors. Other circuit elements such as MOS capacitors, resistors, and the like may also be fabricated in this process 30, with interlevel dielectric layers formed and contact openings formed through such layers as appropriate for the particular circuit layout.
  • Following process 30 in the process flow of FIG. 2, a ferroelectric capacitor such as capacitor 2 of FIG. 1 a is then formed, beginning with process 32 in which one or more conductive layers are formed to serve as the lower conductive plate layer. Typically, process 32 will be performed by sputter deposition of one or more layers of the desired conductive material, such as one or more of strontium ruthenate (SrRuO3), iridium (Ir), iridium oxide (IrO2), platinum (Pt), and other metals and metal oxides suitable for use in this application, along with the appropriate barrier metal layers disposed between the lower conductive plate layer and underlying structures, as conventional in the art. In many implementations, the particular conductors deposited in process 32 are selected for compatibility with the ferroelectric material to be deposited over this layer, and with the temperatures and other conditions that the structure will be exposed to in the remainder of the manufacturing process. Following the deposition of the lower conductive plate layer in process 32, ferroelectric material such as lead-zirconium-titanate (PZT) is deposited overall by way of metalorganic chemical vapor deposition, in process 34. Examples of deposition processes suitable for use in process 34 according to this embodiment are described in U.S. Pat. No. 6,730,354, and No. 8,962,350, both commonly assigned herewith and incorporated herein by reference. Upon completion of PZT deposition process 34, an upper conductive plate layer is then deposited over the ferroelectric material in process 36, for example by way of sputter deposition. It is contemplated that the composition of this upper conductive plate layer will typically be the same as that of lower conductive plate layer, for symmetry and to allow the use of the same materials and processes for each. If lower and upper conductive plate layers are composed of a stack of multiple conductive materials, the order of deposition of those materials in the upper plate layer will typically be reversed from that for the lower plate layer. In process 38, the ferroelectric capacitor is then completed by photolithographic patterning of photoresist or another mask layer to define its size and location, followed by a single masked stack etch of the upper and lower conductive plate layers and the ferroelectric material between those layers. Commonly assigned U.S. Pat. No. 6,656,748, incorporated herein by reference, describes an example of ferroelectric stack formation and etch that is suitable for use as process 38 in connection with embodiments of this invention. Also in process 38, a ferroelectric passivation film may optionally be formed over the etched capacitor structure, such as described in U.S. Patent Publication No. 2013/0056811, published Mar. 7, 2013, commonly assigned herewith and incorporated herein by this reference.
  • In process 40, conventional processes for forming one or more levels of metal conductors are then performed to define interconnections among the various circuit elements in the integrated circuit being formed. As typical in the art, process 40 for a given level of interconnection will include the deposition of a interlevel dielectric layer, a patterned etch of that interlevel dielectric layer to form vias and contacts to underlying conductors, deposition of conductive material including at least a layer of a metal conductor and perhaps conductive plugs to fill vias through the interlevel dielectric, and a patterned etch of the metal layer to define the routing of the metal conductors in that level. Process 40 is repeated as desired to form additional conductor levels; integrated circuits with six or seven metal levels are common in the art.
  • The particular material of the metal layer or layers deposited and patterned in process 40 may be aluminum, copper, other conventional metals, or alloys and other combinations of these metals, as known in the art. As known in the art, copper metallization typically requires the use of an underlying barrier layer, typically silicon nitride, to limit the diffusion of copper into the underlying transistors. However, also as known in the art, silicon nitride tends to contain a relatively high concentration of hydrogen, which may diffuse into and thus degrade the ferroelectric material as a result of subsequent thermal processes. Aluminum metallization typically contains less hydrogen, and is thus believed to be more compatible with ferroelectric integrated circuits. But as will become apparent from this description, the described embodiments enable the use of copper metallization even with a silicon nitride barrier layer, while avoiding degradation in the polarization characteristics of the ferroelectric material.
  • Following process 40, a protective overcoat layer, typically composed of silicon nitride or silicon oxynitride, is deposited overall in process 42. In process 44, photolithographic patterning and etching of the protective overcoat is then performed to form openings over the bond pads in the upper metal level, in the conventional manner.
  • According to this embodiment, a passivation film is then deposited over the surface of the integrated circuit in process 46. The composition of this passivation film is of a material that attains a stress state when cured in the manner to be described below according to this embodiment, such that the stress state of the cured passivation film exerts a stress on the underlying ferroelectric circuit elements in the integrated circuit. An example of such a passivation film is a polyimide, such as the HD4100 polyimide product available from HD MicroSystems. Other materials suitable for use as the passivation film include polybenzoxazole (PBO), benzocyclobutene-based polymers (BCB), fluoro-polymers, and other polymer-containing soft stress release materials having a low elastic modulus as compared with SiO2. Process 46 may be performed in the conventional manner for the selected passivation film material, for example by spinning on or otherwise dispensing the passivation film material onto the surface of the wafer, to a thickness on the order of several micrometers. An example of a passivation film dispensed in process 44 according to this embodiment is a 10 μm layer of the HD4100 polyimide.
  • In process 47, selected locations of the passivation film deposited in process 44 is photolithographically removed, for example to expose the bond pads previously exposed by the etch of the underlying protective overcoat in process 42. If the passivation film is a photosensitive polyimide or similar film, the bond pad openings and other selected locations of the film will be removed in process 47 by masked exposure and developing of the film as appropriate for the particular material. If the passivation film requires chemical etching, process 47 will involve conventional photolithographic pattern and etch processes. According to this alternative, it is contemplated that the previous protective overcoat etch of process 42 may in some cases be omitted from the process flow, with process 47 then including both an etch of the passivation film and an etch of the underlying protective overcoat to expose the bond pads in the upper metal level.
  • Process 48 is then performed to cure the passivation film deposited in process 44. In a general sense, cure process 48 is performed by heating the wafer including the integrated circuit being fabricated, with the passivation film deposited in process 44, to a selected cure temperature for a selected time duration at that cure temperature. According to these embodiments, the time and temperature conditions of cure process 48 are selected so as to cure the passivation film into a state in which it exhibits an intrinsic tensile stress sufficient to impart a compressive stress in underlying ferroelectric material, without degrading the polarization of that ferroelectric material due to hydrogen diffusion or other time-and-temperature polarization degradation mechanisms. It is contemplated that the range of conditions of cure process 48 will depend, at least in part, on the specific materials used for the ferroelectric material and the passivation film.
  • However, certain general limits for the time and temperature conditions of cure process 48 have been discovered in connection with these embodiments. As known in the art, ferroelectric material exhibits a “Curie temperature”, which is defined as the temperature at which, absent an externally applied electric field, the crystal structure of the ferroelectric material undergoes a phase change that causes loss of polarization. While the depolarized material will repolarize on application of a coercive voltage, it is believed that repeated or extended exposure of the ferroelectric material to temperatures above the Curie temperature will result in some permanent degradation in its polarization characteristics. As such, cure process 48 in this embodiment is carried out at a cure temperature below the Curie temperature of the ferroelectric material deposited in process 34. This cure temperature is contemplated to be the temperature measured at the wafer, for example by way of a non-contact IR pyrometer.
  • Secondly, as noted above, the duration of high temperature exposure of the ferroelectric material is a significant factor in the degradation of its polarization characteristics. Accordingly, cure process 48 in this embodiment is performed by minimizing the time at which the cure temperature is maintained, and by maximizing the ramp rate at which the wafer is heated to the cure temperature and then cooled from the cure temperature, so as to minimize the overall exposure of the ferroelectric material to high temperatures in cure process 48.
  • An example of cure process 48 that has been observed, by experiment, to enhance the polarization characteristics of PZT ferroelectric material, is carried out by way of electromagnetic heating. In this embodiment, the electromagnetic heating of process 48 involves the application of electromagnetic energy to the passivation film at a frequency that couples to the vibrational frequency of the polymer of the passivation film, which heats and cures the film. One type of electromagnetic heating that has been observed to be suitable for cure process 48 is microwave heating, such as may be applied by a variable frequency microwave system in which the frequency of the electromagnetic wave can be selected (e.g., over a range from about 5 GHz to about 9 GHz) so as to efficiently couple to the polymer of the particular passivation film. As known in the art (for example as described in U.S. Pat. No. 7,939,456, incorporated herein by reference), variable frequency microwave heating is typically performed by selecting a center frequency for the microwave energy, and then rapidly and substantially continuously sweeping the frequency over a frequency range about that center frequency, for example over a range of ±5% about the center frequency, although this range may vary based on the particular equipment used. In this example of cure process 48, the wafer or wafers including integrated circuits with ferroelectric circuit elements fabricated as described above, including a passivation film of HD4100 polyimide at a thickness of about 10 μm, are placed into the vacuum chamber of a variable frequency microwave system and heated by the application of microwave energy at a center frequency of about 6.25 GHz, modulated over a range of about ±6.25%_(0.4 GHz). This variable frequency microwave energy heats the wafer to a cure temperature, measured at the wafer, of at least about 340° C. and at or below about 390° C. (400° C. being the Curie temperature of the deposited PZT in this example), for example at about 360° C., for less than twenty minutes, for example for about five to ten minutes.
  • The use of electromagnetic heating to carry out cure process 48 is contemplated to be especially beneficial in connection with these embodiments, considering that the electromagnetic energy can couple to the organic molecules of the polyimide passivation film (and similarly to other organic materials as used for the passivation film) much more strongly than it can to the inorganic molecules of the underlying integrated circuit, including the ferroelectric material. Accordingly, this difference in coupling efficiently heats the passivation film to carry out the curing mechanism, while minimizing the energy delivered to the ferroelectric material. As such, the use of electromagnetic heating operates to control the thermal exposure of the device in cure process 48, but does not directly impact the performance of the ferroelectric material. In fact, it is contemplated that the only heating of the ferroelectric material caused by electromagnetic curing used in process 48 will be heat conducted from the passivation film to the ferroelectric material through the intervening layers therebetween. Accordingly, it is contemplated that the electromagnetic heating of the passivation film is well-suited to curing that film in the minimum time, so as to minimize temperature exposure of the underlying ferroelectric material.
  • Variable frequency microwave is believed to be a particularly useful type of electromagnetic heating for use in curing process 48. As known in the art, for example as described in the above-incorporated U.S. Pat. No. 7,939,456, variable frequency microwave heating in the processing of semiconductor wafers avoids damaging arc formation, and also provides more uniform heating over the wafer. This more uniform heating provided by variable frequency microwave energy is believed to significantly improve the curing of the passivation film in process 48 in this embodiment, enabling shorter cure times and thus reducing the degradation of the underlying ferroelectric material by exposure to the elevated curing temperature.
  • The heating of the wafer from ambient temperature to the cure temperature, as measured by a non-contact IR pyrometer directed at the wafer surface (i.e., the polyimide passivation film) to the cure temperature is carried out in this example at a ramp rate of at least 0.40° C. per second, for example at 0.60° C. per second. The ramp rate at which the wafer returns to the ambient temperature from the cure temperature should also be maximized, in this embodiment, with a desirable ramp rate being at least 0.40° C. per second, for example at 0.60° C. per second. It is contemplated that heating and cooling ramp rates resembling a “step function” would be desirable, to the extent attainable in physical systems, considering that the extent of the curing mechanism from the temperatures below the eventual cure temperature are expected to be insignificant while the degrading effects on the ferroelectric material of the temperature exposure in those ramp periods will be cumulative. In this regard, it is contemplated that use of a smaller capacity variable frequency microwave system, such as a single-wafer system, in curing process 48 may further reduce degradation of the ferroelectric material, as such smaller systems will tend to have shorter cool-down times than larger batch systems.
  • It is contemplated that other approaches to curing the passivation film in process 48 may alternatively be used. For example, it is contemplated that rapid thermal anneal (RTA) may be a suitable technology for cure process 48. In this regard, it is contemplated that relatively simple modifications to the configuration of conventional RTA systems will enable their use in cure process 48 according to these embodiments.
  • Other approaches to cure process 48 that limit the time at the cure temperature while sufficiently curing the passivation film are also contemplated.
  • FIG. 3 schematically illustrates the result of passivation film deposition process 44 and cure process 48 on the underlying ferroelectric structures. In this example, ferroelectric capacitor 55 has been formed at or near the surface of substrate 52, and includes lower and upper plates 60 a, 60 b on either side of ferroelectric material 62. Dielectric material 54 is disposed over and around lower and upper plates 60 a, 60 b and ferroelectric material 62, and includes the various interlevel dielectric layers that insulate the metal levels (not shown) in the integrated circuit, as well as the protective overcoat layer deposited in process 42. In this schematic view of FIG. 3, polyimide passivation film 60 is disposed over dielectric material 54.
  • As evident by the force arrows shown in FIG. 3, upon curing of polyimide passivation film 60 in cure process 48 according to these embodiments, passivation film 60 exhibits an intrinsic tensile stress. Because of the excellent adhesion of polyimide passivation film 60 to the surface of dielectric material 54, as is typical in conventional integrated circuits, this tensile stress state of passivation film 60 imparts a compressive stress on the underlying dielectric material 54. This compressive stress on dielectric material 54 will be transferred also to ferroelectric material 62, as evident by the force arrow shown in FIG. 3 for that layer. This compressive stress has been observed to improve the polarization performance of ferroelectric material 62.
  • Referring back to FIG. 2, programming process 45 may optionally be performed prior to cure process 48. For example, as shown in FIG. 2, programming process 47 is performed after access to the bond pads or other terminals of the integrated circuit is provided by way of the patterned etch of the protective overcoat in process 46, prior to deposition of the passivation film. It has been observed, in connection with some embodiments, that the enhancement in the polarization characteristics of ferroelectric circuit elements resulting from the compressive stress imparted to the ferroelectric material by the cured passivation film, as discussed above relative to FIG. 3, is further enhanced in those cases in which the ferroelectric material is programmed (i.e., polarized) prior to cure process 48. Accordingly, programming process 47 is performed by the application of a voltage to each of the ferroelectric structures in the integrated circuit that is at or above the coercive voltage for those ferroelectric structures. Typically, it is contemplated that this programming process 47 will be performed using conventional automated test equipment, for example at the time that the wafer containing the integrated circuits is electrically tested following its fabrication (e.g., at any time after protective overcoat process 42 and prior to cure process 48).
  • It has also been observed, in connection with some of these embodiments, that the polarity of the polarization applied in programming process 47 can affect the enhancement effect of the applied compressive stress on the ferroelectric material. For the example of ferroelectric capacitors that are electrically arranged similarly as the ferroelectric memory cell described above relative to FIGS. 1 a through 1 c, it has been observed that the polarization enhancement is increased by programming process 47 programming a “0” data state on the ferroelectric capacitor, as compared with process 47 programming a “1” data state. More specifically, in the arrangement of FIGS. 2 a through 1 d in which a positive plate line voltage is applied to upper conductive plate 20 b of FIG. 1 a, the “0” data state (i.e., the state exhibiting the V(0) transition in FIG. 1 d) corresponds to the “+1” polarization state in the hysteresis diagram of FIG. 1 b. In general, this preferred polarization state programmed in process 47 is that for which the ferroelectric material is not polarized to the opposite state by the application of the read voltage.
  • While a preferred polarization state (e.g., the “0” data state) for programming process 47 may be exhibited by the ferroelectric structures, the less preferred polarization state (in this example, the “1” data state) may still exhibit some additional enhancement as compared with that resulting from cure process 48 for unpolarized (or “native”) ferroelectric material. However, as noted above, significant enhancement in the polarization characteristics of the ferroelectric material is still attained even without the additional benefit of the pre-polarization of the ferroelectric material. As such, programming process 47 is optional according to this embodiment.
  • Following cure process 48, assembly and test process 50 is then performed on the integrated circuits in the conventional manner. As known in the art, assembly/test process 50 includes such assembly operations as the dicing of integrated circuits from wafer form, mounting of the individual dies to a lead frame or other package, wire bonding or other bonding to electrically connect the bond pads of the integrated circuit to leads of the eventual package, and completion of the package by molding (and curing) plastic mold compound around the lead frame and die or otherwise sealing the package, depending on the particular plastic or ceramic packaging technology being used. Electrical test of the packaged integrated circuit is then also performed as part of assembly/test process 50, including the exercise of the ferroelectric structures in those integrated circuits as appropriate for the desired device functionality. Assembly/test process 50 may also include the mounting of the packaged integrated circuit to a printed circuit board or other system implementation, such as by way of solder reflow or wave soldering, whether performed by the manufacturer of the integrated circuit or by a customer or other end user.
  • According to some embodiments, as mentioned above, these embodiments enable the packaging of ferroelectric integrated circuits in packages of the type referred to in the art as wafer-chip-scale packages (WCSP). These packages are essentially at the size of the die itself, and rely on solder balls that are separated from the integrated circuit surface by polyimide or other passivation layers. And as mentioned above, the degradation of polarization characteristics resulting from conventional cure processes for these passivation layers has effectively precluded the use of WCSP technology for ferroelectric devices. However, the enhanced polarization performance, and the resulting improved read margin for FRAM devices in particular, as provided by the passivation cure processes implemented according to these embodiments, has enabled the use of WCSP technology for FRAMs and other ferroelectric devices.
  • FIG. 4 illustrates, in cross-section, a ferroelectric integrated circuit packaged in a WCSP package according to an embodiment. In this example, integrated circuit die 70 has its circuit components 72 formed at and near the semiconducting surface of its substrate, as described above in connection with the process flow of FIG. 2. As suggested generally in FIG. 4, these circuit components 72 include ferroelectric capacitors 55. Conductive pad 74 corresponds to a bond pad at the surface of die 70, and is electrically coupled with the active circuitry 72. First passivation layer 76 is a layer of a polyimide or other suitable passivation material that has been dispensed onto the surface of die 70, and patterned to expose a portion of pad 74 as shown. According to this embodiment, cure process 48 cures passivation layer 76 by heating the structure to a cure temperature below the Curie temperature of the ferroelectric material in capacitors 55, for a duration sufficient for passivation layer 76 to attain a tensile stress state but not so long as to significantly degrade the polarization characteristics of the ferroelectric material, as described above.
  • Redistribution layer (RDL) 78 is a conductive layer deposited and patterned at the surface of first passivation layer to electrically couple with pad 74. RDL layer 78 as patterned extends over the surface of first passivation layer 76 from pad 74 to a location at which external electrical contact is to be formed. In this example, second passivation layer 80, which is also of a polyimide or other suitable passivation material, is dispensed onto the surface of first passivation layer 76 and RDL layer 80, cured by way of cure process 48, and patterned to expose RDL 18 at a selected location. It is contemplated that the stress exerted by second passivation layer 80 onto the ferroelectric material of capacitors 55 will be attenuated considering that it is in indirect contact only with the surface of die 70 (i.e., via first passivation layer 76). As such, the duration of the second instance of cure process 48 performed for second passivation layer 80 need only be of such a duration as to attain structural integrity. Alternatively, it is contemplated that passivation layers 76, 80 may both be dispensed and patterned prior to cure, such that a single instance of cure process 48 may be performed to place both layers into a tensile stress state that imparts compressive stress to the ferroelectric material of capacitors 55, without degrading the polarization characteristics of that material as described above.
  • The WCSP package of FIG. 3 is completed by the deposition and patterning of a conductive metal layer to form under bump metallization (“UBM”) pad 82 at the location of the opening through second passivation layer 80 at which RDL 78 is exposed. Solder ball 84 is then formed at UBM pad 82, in the conventional manner. As known in the art, UBM layer 82 protects the exposed edges of second passivation layer 80 from delamination of second passivation layer 80 from the underlying RDL 78, which would provide a path for contamination and, in some situations, short circuits among elements of RDL 78. UBM 82 can also serve as a diffusion barrier to the material of solder ball 84.
  • Alternatively, as known in the art, if solder ball 84 can be formed over pad 74 at the surface of die 70, only a single passivation layer 76 (and single instance of cure process 48) would be necessary.
  • In any event, the dispensing and curing of passivation layers such as polyimide in the WCSP context, as described above relative to FIG. 4 according to these embodiments, can enhance rather than degrade the polarization characteristics of ferroelectric material in circuit elements of the packaged integrated circuit die. As known in the art, most if not all ferroelectric dielectric materials also exhibit a piezoelectric effect such that the ferroelectric characteristics of the material can be altered by applied stresses. It is contemplated that some combination of the stress applied by the cured passivation layer, the heat of the curing process, and the electric field within the ferroelectric capacitor permanently and physically reorients domains in the ferroelectric material in parallel with that electric field, and that this realignment of the domains enhances the polarization characteristics of the ferroelectric material, increasing the signal margin of the device. In addition, because the curing of these passivation layers according to these embodiments is carried out in a way that does not significantly degrade the polarization characteristics of the ferroelectric material, the ferroelectric material is better able to tolerate the temperature exposure involved in the solder reflow involved in the mounting of the WCSP package to a printed circuit board. Indeed, it is believed that these embodiments enable ferroelectric integrated circuits to be packaged as WCSPs, which was not previously practicable due to the polarization degradation caused by the conventional polyimide cure and solder reflow processes.
  • It is therefore contemplated that the enhancement of the polarization characteristics of ferroelectric materials provided by these embodiments can provide significant benefit to integrated circuits with ferroelectric materials. For example, the improved read margin provided by these embodiments enables the manufacture of FRAMs suitable for reliable use in a wider range of applications, such as in systems intended for elevated temperatures. In addition, these embodiments improve the tolerance of the ferroelectric integrated circuits for high temperature processes such as WCSP packaging, solder reflow and other mounting processes, without necessitating relaxation of the expected electrical performance and reliability specifications (e.g., circuit performance, device sizes, etc.) from what may otherwise be attainable for applicable technology node. And if instead the ferroelectric integrated circuits are packaged in conventional molded plastic packages, the benefits of using polyimide as a stress relief agent are obtained without suffering the degradation in polarization characteristics encountered from conventional cure processing. In addition, these embodiments can enable the use of copper metallization and the resulting increased conductivity in the metal conductors relative to aluminum and other materials, despite the high hydrogen concentration in the silicon nitride barrier layer typically used with copper, because of the minimal thermal processing involved in curing the passivation layer as described above.
  • While one or more embodiments have been described in this specification, it is of course contemplated that modifications of, and alternatives to, these embodiments, such modifications and alternatives capable of obtaining one or more of the advantages and benefits of this invention, will be apparent to those of ordinary skill in the art having reference to this specification and its drawings. It is contemplated that such modifications and alternatives are within the scope of this invention as subsequently claimed herein.

Claims (20)

What is claimed is:
1. A method of manufacturing an integrated circuit, comprising:
forming at least one circuit element comprising a layer of a ferroelectric material near a semiconducting surface of a body;
then forming at least one level of conductors overlying the element, each level comprising patterned metal conductors and a dielectric layer;
forming a protective overcoat layer over the surface and overlying the at least one circuit element and the at least one level of conductors;
then depositing a passivation layer over the protective overcoat layer; and
heating the passivation layer to a temperature below a Curie temperature of the ferroelectric material for a duration sufficient to cure the material of the passivation layer into a tensile stress state, and of less than about twenty minutes.
2. The method of claim 1, wherein the ferroelectric material is lead-zirconium-titanate.
3. The method of claim 2, wherein the heating step heats the passivation layer to a curing temperature at or below about 390° C.
4. The method of claim 1, wherein the at least one circuit element comprises a plurality of ferroelectric capacitors;
and further comprising:
before the heating step, polarizing the ferroelectric capacitors.
5. The method of claim 4, wherein the at least one circuit elements further comprise a plurality of metal-oxide-semiconductor (MOS) transistors, each associated with one of the ferroelectric capacitors in a plurality of memory cells;
wherein each of the plurality of ferroelectric capacitors comprises first and second parallel conductive plates disposed on either side of the ferroelectric material, the first plate coupled to a plate line conductor in the integrated circuit and the second plate coupled to a source/drain region of its associated MOS transistor;
wherein the polarizing step comprises:
applying a voltage at or above a coercive voltage across each of the ferroelectric capacitors, at a positive polarity at the first plate relative to the second plate.
6. The method of claim 1, wherein the passivation layer comprises a polymer-containing soft stress release material having a low elastic modulus as compared with SiO2
7. The method of claim 6, wherein the polymer-containing soft stress release material is selected from the group consisting of polyimides, polybenzoxazole (PBO), benzocyclobutene-based polymers (BCB), and fluoro-polymers.
8. The method of claim 1, wherein the passivation layer comprises a polyimide;
and wherein the heating step comprises:
exposing the passivation layer to variable frequency microwave energy.
9. The method of claim 1, wherein the heating step heats the passivation layer from an ambient temperature to a curing temperature of at least 340° C. and below the Curie temperature of the ferroelectric material at a ramp rate of at least 0.40° C. per second.
10. The method of claim 1, wherein the heating step maintains the passivation layer at the curing temperature for a maximum duration of about ten minutes.
11. The method of claim 1, wherein, after the exposing step, the passivation layer cools from the curing temperature at a ramp rate of at least about 0.40° C. per second.
12. The method of claim 1, wherein the step of forming at least one level of conductors comprises:
depositing a barrier layer comprising silicon nitride;
then depositing a metallization layer comprising copper; and
then removing selected portions of the metallization layer to define the conductors.
13. An integrated circuit, comprising:
at least one circuit element comprising a layer of a ferroelectric material, and disposed near a semiconducting surface of a body;
at least one layer of insulating material disposed over the surface and overlying the at least one circuit element;
at least one level of conductors disposed near the surface;
a protective overcoat layer, comprising an insulating material, disposed over the ferroelectric circuit element, the at least one layer of insulating material, and the at least one level of conductors; and
a passivation layer overlying the protective overcoat layer, the passivation layer having a tensile stress state, and formed by a process comprising:
heating the passivation layer to a temperature below a Curie temperature of the ferroelectric material for a duration sufficient to cure the material of the passivation layer into a tensile stress state, and of less than about twenty minutes.
14. The integrated circuit of claim 13, further comprising:
a plurality of solder balls near the surface, in contact with conductors through openings in the passivation layer.
15. The integrated circuit of claim 13, wherein the passivation layer comprises a polymer-containing soft stress release material having a low elastic modulus as compared with SiO2
16. The integrated circuit of claim 15, wherein the polymer-containing soft stress release material is selected from the group consisting of polyimides, polybenzoxazole (PBO), benzocyclobutene-based polymers (BCB), and fluoro-polymers.
17. The integrated circuit of claim 13, wherein the at least one circuit element comprises a plurality of ferroelectric capacitors, each comprising first and second parallel conductive plates disposed on either side of the ferroelectric material.
18. The integrated circuit of claim 17, wherein the at least one circuit elements further comprise a plurality of metal-oxide-semiconductor (MOS) transistors, each associated with one of the ferroelectric capacitors in a plurality of memory cells;
and wherein each of the plurality of ferroelectric capacitors comprises first and second parallel conductive plates disposed on either side of the ferroelectric material, the first plate coupled to a plate line conductor in the integrated circuit and the second plate coupled to a source/drain region of its associated MOS transistor.
19. A method of manufacturing an integrated circuit, comprising:
forming at least one circuit element comprising a layer of a ferroelectric material near a semiconducting surface of a body;
then forming at least one level of conductors overlying the element, each level comprising patterned metal conductors and a dielectric layer;
forming a protective overcoat layer over the surface and overlying the at least one circuit element and the at least one level of conductors;
then depositing a passivation layer of a material comprising a polymer-containing film over the protective overcoat layer; and
applying electromagnetic energy to the passivation layer at a frequency corresponding to a vibrational frequency of the polymer, to heat the passivation layer to a temperature below a Curie temperature of the ferroelectric material for a duration sufficient to cure the material of the passivation layer into a tensile stress state.
20. The method of claim 19, wherein the step of applying electromagnetic energy heats the passivation layer is performed for a duration of less than about twenty minutes.
US14/728,683 2014-09-22 2015-06-02 Low-Temperature Passivation of Ferroelectric Integrated Circuits for Enhanced Polarization Performance Abandoned US20160086960A1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US14/728,683 US20160086960A1 (en) 2014-09-22 2015-06-02 Low-Temperature Passivation of Ferroelectric Integrated Circuits for Enhanced Polarization Performance
CN201580041796.8A CN107078104B (en) 2014-09-22 2015-09-22 Low temperature passivation of ferroelectric integrated circuits to enhance polarization performance
EP15845220.1A EP3198647A4 (en) 2014-09-22 2015-09-22 Low-temperature passivation of ferroelectric integrated circuits for enhanced polarization performance
PCT/US2015/051552 WO2016049084A1 (en) 2014-09-22 2015-09-22 Low-temperature passivation of ferroelectric integrated circuits for enhanced polarization performance
JP2017535628A JP6756457B2 (en) 2014-09-22 2015-09-22 Low temperature passivation of ferroelectric integrated circuits for enhanced polarization performance
US16/056,827 US11495607B2 (en) 2014-09-22 2018-08-07 Low-temperature passivation of ferroelectric integrated circuits for enhanced polarization performance

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US201462053540P 2014-09-22 2014-09-22
US14/728,683 US20160086960A1 (en) 2014-09-22 2015-06-02 Low-Temperature Passivation of Ferroelectric Integrated Circuits for Enhanced Polarization Performance

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US16/056,827 Division US11495607B2 (en) 2014-09-22 2018-08-07 Low-temperature passivation of ferroelectric integrated circuits for enhanced polarization performance

Publications (1)

Publication Number Publication Date
US20160086960A1 true US20160086960A1 (en) 2016-03-24

Family

ID=55526469

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/728,683 Abandoned US20160086960A1 (en) 2014-09-22 2015-06-02 Low-Temperature Passivation of Ferroelectric Integrated Circuits for Enhanced Polarization Performance
US16/056,827 Active US11495607B2 (en) 2014-09-22 2018-08-07 Low-temperature passivation of ferroelectric integrated circuits for enhanced polarization performance

Family Applications After (1)

Application Number Title Priority Date Filing Date
US16/056,827 Active US11495607B2 (en) 2014-09-22 2018-08-07 Low-temperature passivation of ferroelectric integrated circuits for enhanced polarization performance

Country Status (5)

Country Link
US (2) US20160086960A1 (en)
EP (1) EP3198647A4 (en)
JP (1) JP6756457B2 (en)
CN (1) CN107078104B (en)
WO (1) WO2016049084A1 (en)

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150079698A1 (en) * 2013-09-16 2015-03-19 Texas Instruments Incorporated Thermal Treatment for Reducing Transistor Performance Variation in Ferroelectric Memories
US20170162540A1 (en) * 2015-12-03 2017-06-08 Mediatek Inc. Wafer-level chip-scale package with redistribution layer
US20180122953A1 (en) * 2016-11-02 2018-05-03 Microcosm Technology Co., Ltd. Laminate structure of thin film transistor
US20180374861A1 (en) * 2014-09-22 2018-12-27 Texas Instruments Incorporated Low-Temperature Passivation of Ferroelectric Integrated Circuits for Enhanced Polarization Performance
CN109314060A (en) * 2016-06-19 2019-02-05 应用材料公司 Method for the thermal expansion coefficient (CTE) by microwave curing adjustment polymer
US10283469B1 (en) * 2017-10-27 2019-05-07 Globalfoundries Inc. Method of forming a passivation layer
US10347411B2 (en) 2017-05-19 2019-07-09 International Business Machines Corporation Stress management scheme for fabricating thick magnetic films of an inductor yoke arrangement
US20190363135A1 (en) * 2016-09-29 2019-11-28 Intel Corporation Resistive random access memory cell
US10593449B2 (en) 2017-03-30 2020-03-17 International Business Machines Corporation Magnetic inductor with multiple magnetic layer thicknesses
US10597769B2 (en) 2017-04-05 2020-03-24 International Business Machines Corporation Method of fabricating a magnetic stack arrangement of a laminated magnetic inductor
US10607759B2 (en) 2017-03-31 2020-03-31 International Business Machines Corporation Method of fabricating a laminated stack of magnetic inductor
US11189538B2 (en) * 2018-09-28 2021-11-30 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure with polyimide packaging and manufacturing method
US20210391290A1 (en) * 2019-09-17 2021-12-16 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor structure, package structure including stacked pillar portions and method for fabricating the same
US11367676B2 (en) * 2019-09-12 2022-06-21 Advanced Semiconductor Engineering, Inc. Semiconductor device packages including redistribution layer and method for manufacturing the same

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9514797B1 (en) 2016-03-03 2016-12-06 Cypress Semiconductor Corporation Hybrid reference generation for ferroelectric random access memory
CN109911950A (en) * 2019-01-31 2019-06-21 南京邮电大学 A kind of ruthenic acid strontium doping material that mixing iridium, preparation method and application

Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4253029A (en) * 1979-05-23 1981-02-24 Bell Telephone Laboratories, Incorporated Mask structure for x-ray lithography
JPH02186669A (en) * 1989-01-12 1990-07-20 Seiko Epson Corp Ferroelectric integrated circuit device
US5280184A (en) * 1992-04-08 1994-01-18 Georgia Tech Research Corporation Three dimensional integrated circuits with lift-off
US5401983A (en) * 1992-04-08 1995-03-28 Georgia Tech Research Corporation Processes for lift-off of thin film materials or devices for fabricating three dimensional integrated circuits, optical detectors, and micromechanical devices
US5465009A (en) * 1992-04-08 1995-11-07 Georgia Tech Research Corporation Processes and apparatus for lift-off and bonding of materials and devices
US5868949A (en) * 1994-11-14 1999-02-09 Hitachi, Ltd. Metalization structure and manufacturing method thereof
US5986335A (en) * 1995-12-01 1999-11-16 Texas Instruments Incorporated Semiconductor device having a tapeless mounting
US6177286B1 (en) * 1998-09-24 2001-01-23 International Business Machines Corporation Reducing metal voids during BEOL metallization
US20010023080A1 (en) * 1998-03-30 2001-09-20 Koo Bon-Jae Integrated circuit ferroelectric capacitors including tensile stress applying layer on the upper electrode thereof and methods of fabricatiing same
US20020000659A1 (en) * 1997-04-24 2002-01-03 Kenji Toyosawa A semiconductor device having active element connected to an electrode metal pad via a barrier metal layer and interlayer insulating film
US6617690B1 (en) * 2002-08-14 2003-09-09 Ibm Corporation Interconnect structures containing stress adjustment cap layer
US20030234459A1 (en) * 2000-05-19 2003-12-25 Nandu Mahendra P. Method for the manufacture of molded polymeric devices using variable frequency microwaves
US20040046185A1 (en) * 2002-08-30 2004-03-11 Fujitsu Limited Semiconductor device and method of manufacturing the same
US20040197526A1 (en) * 2003-04-04 2004-10-07 Hrl Laboratories, Llc Process for fabricating monolithic membrane substrate structures with well-controlled air gaps
US20050073009A1 (en) * 2003-10-06 2005-04-07 Kenji Kojima Semiconductor device
US20060211156A1 (en) * 2002-11-21 2006-09-21 Fujitsu Limited Semiconductor device and its manufacture method, and measurement fixture for the semiconductor device
US20080265254A1 (en) * 2007-04-27 2008-10-30 Mitsubishi Electric Corporation Thin film transistor array substrate, method of manufacturing same, and display device
US20100148315A1 (en) * 2008-10-31 2010-06-17 Panasonic Corporation Semiconductor wafer and a method of separating the same
US20100296329A1 (en) * 2009-05-21 2010-11-25 Texas Instruments Incorporated Differential Plate Line Screen Test for Ferroelectric Latch Circuits
US20110049723A1 (en) * 2009-08-26 2011-03-03 International Business Machines Corporation Methods and structures for controlling wafer curvature
US20110311796A1 (en) * 2007-08-20 2011-12-22 Kolon Industries, Inc. Polyimide film
US20140117535A1 (en) * 2012-10-31 2014-05-01 International Business Machines Corporation Compensating for warpage of a flip chip package by varying heights of a redistribution layer on an integrated circuit chip
US8778774B2 (en) * 2011-09-23 2014-07-15 University Of Florida Research Foundation, Inc. Enhancement of properties of thin film ferroelectric materials

Family Cites Families (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4149301A (en) * 1977-07-25 1979-04-17 Ferrosil Corporation Monolithic semiconductor integrated circuit-ferroelectric memory drive
US5525528A (en) * 1994-02-23 1996-06-11 Ramtron International Corporation Ferroelectric capacitor renewal method
JPH0936308A (en) * 1995-07-14 1997-02-07 Matsushita Electron Corp Semiconductor device and its manufacture
US5738915A (en) * 1996-09-19 1998-04-14 Lambda Technologies, Inc. Curing polymer layers on semiconductor substrates using variable frequency microwave energy
TW396454B (en) 1997-06-24 2000-07-01 Matsushita Electrics Corporati Semiconductor device and method for fabricating the same
JP3424900B2 (en) * 1997-10-24 2003-07-07 松下電器産業株式会社 Semiconductor device and manufacturing method thereof
US6238933B1 (en) * 1999-05-06 2001-05-29 Ramtron International Corporation Polarization method for minimizing the effects of hydrogen damage on ferroelectric thin film capacitors
US6730354B2 (en) * 2001-08-08 2004-05-04 Agilent Technologies, Inc. Forming ferroelectric Pb(Zr,Ti)O3 films
US6656748B2 (en) * 2002-01-31 2003-12-02 Texas Instruments Incorporated FeRAM capacitor post stack etch clean/repair
JP4189902B2 (en) * 2002-02-06 2008-12-03 富士通株式会社 Authentication circuit, semiconductor element and method of use thereof, and IC card and method of use thereof
JP2004087754A (en) * 2002-08-27 2004-03-18 Fujitsu Ltd Forming method of ferroelectric film and ferroelectric memory
US6942910B2 (en) 2003-04-02 2005-09-13 Visteon Global Technologies, Inc. Structural hybrid beam utilizing an extruded profile
JPWO2005122260A1 (en) * 2004-06-11 2008-04-10 富士通株式会社 Capacitance element, integrated circuit and electronic device
US7723155B2 (en) 2004-06-30 2010-05-25 Xycarb Ceramics B.V. Method for the treatment of a surface of a metal-carbide substrate for use in semiconductor manufacturing processes as well as such a metal-carbide substrate
WO2007083366A1 (en) * 2006-01-18 2007-07-26 Fujitsu Limited Semiconductor device, semiconductor wafer structure and method for manufacturing semiconductor wafer structure
JP5050384B2 (en) * 2006-03-31 2012-10-17 富士通セミコンダクター株式会社 Semiconductor device and manufacturing method thereof
US20100298329A1 (en) 2007-09-19 2010-11-25 Massachusette Institute Of Technology Tolperisone and tolperisone-like drugs for the treatment of k-ras associated cancers
US7867786B2 (en) * 2007-12-18 2011-01-11 Intel Corporation Ferroelectric layer with domains stabilized by strain
US8021898B2 (en) * 2009-09-25 2011-09-20 Lambda Technologies, Inc. Method and apparatus for controlled thermal processing
CN103221777B (en) * 2010-11-18 2016-02-24 松下知识产权经营株式会社 Inertia force sensor
US20120211884A1 (en) * 2011-02-23 2012-08-23 Frank Stepniak Wafer chip scale package connection scheme
US20130056811A1 (en) * 2011-09-01 2013-03-07 Texas Instruments Incorporated Hydrogen-Blocking Film for Ferroelectric Capacitors
US20130299953A1 (en) * 2012-05-11 2013-11-14 Robert L. Hubbard Method for lower thermal budget multiple cures in semiconductor packaging
US9508616B2 (en) * 2012-05-11 2016-11-29 Applied Materials, Inc. Method for lower thermal budget multiple cures in semiconductor packaging
JP5722857B2 (en) 2012-09-28 2015-05-27 株式会社ファルテック Sash molding
US9750091B2 (en) * 2012-10-15 2017-08-29 Applied Materials, Inc. Apparatus and method for heat treatment of coatings on substrates
WO2014069662A1 (en) 2012-11-05 2014-05-08 大日本印刷株式会社 Wiring structure
US20140147940A1 (en) * 2012-11-26 2014-05-29 Texas Instruments Incorporated Process-compatible sputtering target for forming ferroelectric memory capacitor plates
US8962350B2 (en) * 2013-02-11 2015-02-24 Texas Instruments Incorporated Multi-step deposition of ferroelectric dielectric material
US10224258B2 (en) * 2013-03-22 2019-03-05 Applied Materials, Inc. Method of curing thermoplastics with microwave energy
US9548200B2 (en) * 2013-08-21 2017-01-17 Applied Materials, Inc. Variable frequency microwave (VFM) processes and applications in semiconductor thin film fabrications
US20160086960A1 (en) * 2014-09-22 2016-03-24 Texas Instruments Incorporated Low-Temperature Passivation of Ferroelectric Integrated Circuits for Enhanced Polarization Performance
US20170365490A1 (en) * 2016-06-19 2017-12-21 Applied Materials, Inc. Methods for polymer coefficient of thermal expansion (cte) tuning by microwave curing

Patent Citations (45)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4253029A (en) * 1979-05-23 1981-02-24 Bell Telephone Laboratories, Incorporated Mask structure for x-ray lithography
JPH02186669A (en) * 1989-01-12 1990-07-20 Seiko Epson Corp Ferroelectric integrated circuit device
US5280184A (en) * 1992-04-08 1994-01-18 Georgia Tech Research Corporation Three dimensional integrated circuits with lift-off
US5401983A (en) * 1992-04-08 1995-03-28 Georgia Tech Research Corporation Processes for lift-off of thin film materials or devices for fabricating three dimensional integrated circuits, optical detectors, and micromechanical devices
US5465009A (en) * 1992-04-08 1995-11-07 Georgia Tech Research Corporation Processes and apparatus for lift-off and bonding of materials and devices
US5868949A (en) * 1994-11-14 1999-02-09 Hitachi, Ltd. Metalization structure and manufacturing method thereof
US5986335A (en) * 1995-12-01 1999-11-16 Texas Instruments Incorporated Semiconductor device having a tapeless mounting
US20020000659A1 (en) * 1997-04-24 2002-01-03 Kenji Toyosawa A semiconductor device having active element connected to an electrode metal pad via a barrier metal layer and interlayer insulating film
US20010023080A1 (en) * 1998-03-30 2001-09-20 Koo Bon-Jae Integrated circuit ferroelectric capacitors including tensile stress applying layer on the upper electrode thereof and methods of fabricatiing same
US6368909B2 (en) * 1998-03-30 2002-04-09 Samsung Electronics Co., Ltd. Methods of fabricating integrated circuit ferroelectric capacitors including tensile stress applying layers on the upper electrode thereof
US6177286B1 (en) * 1998-09-24 2001-01-23 International Business Machines Corporation Reducing metal voids during BEOL metallization
US20030234459A1 (en) * 2000-05-19 2003-12-25 Nandu Mahendra P. Method for the manufacture of molded polymeric devices using variable frequency microwaves
US6617690B1 (en) * 2002-08-14 2003-09-09 Ibm Corporation Interconnect structures containing stress adjustment cap layer
US7285460B2 (en) * 2002-08-30 2007-10-23 Fujitsu Limited Semiconductor device and method of manufacturing the same
US20090127657A1 (en) * 2002-08-30 2009-05-21 Fujitsu Limited Semiconductor device and method of manufacturing the same
US7781284B2 (en) * 2002-08-30 2010-08-24 Fujitsu Semiconductor Limited Semiconductor device and method of manufacturing the same
US6953950B2 (en) * 2002-08-30 2005-10-11 Fujitsu Limited Semiconductor device and method of manufacturing the same
US20060001026A1 (en) * 2002-08-30 2006-01-05 Fujitsu Limited Semiconductor device and method of manufacturing the same
US20100140743A1 (en) * 2002-08-30 2010-06-10 Fujitsu Limited Semiconductor device and method of manufacturing the same
US7476921B2 (en) * 2002-08-30 2009-01-13 Fujitsu Limited Semiconductor device and method of manufacturing the same
US20080054402A1 (en) * 2002-08-30 2008-03-06 Fujitsu Limited Semiconductor device and method of manufacturing the same
US20040046185A1 (en) * 2002-08-30 2004-03-11 Fujitsu Limited Semiconductor device and method of manufacturing the same
US7241656B2 (en) * 2002-11-21 2007-07-10 Fujitsu Limited Semiconductor device and its manufacture method, and measurement fixture for the semiconductor device
US20060211156A1 (en) * 2002-11-21 2006-09-21 Fujitsu Limited Semiconductor device and its manufacture method, and measurement fixture for the semiconductor device
US7128843B2 (en) * 2003-04-04 2006-10-31 Hrl Laboratories, Llc Process for fabricating monolithic membrane substrate structures with well-controlled air gaps
US20060196843A1 (en) * 2003-04-04 2006-09-07 Hrl Laboratories, Llc Process for fabricating monolithic membrane substrate structures with well-controlled air gaps
US20040197526A1 (en) * 2003-04-04 2004-10-07 Hrl Laboratories, Llc Process for fabricating monolithic membrane substrate structures with well-controlled air gaps
US20050073009A1 (en) * 2003-10-06 2005-04-07 Kenji Kojima Semiconductor device
US20080265254A1 (en) * 2007-04-27 2008-10-30 Mitsubishi Electric Corporation Thin film transistor array substrate, method of manufacturing same, and display device
US20110311796A1 (en) * 2007-08-20 2011-12-22 Kolon Industries, Inc. Polyimide film
US9221954B2 (en) * 2007-08-20 2015-12-29 Kolon Industries, Inc. Polyimide film
US20100148315A1 (en) * 2008-10-31 2010-06-17 Panasonic Corporation Semiconductor wafer and a method of separating the same
US8299580B2 (en) * 2008-10-31 2012-10-30 Panasonic Corporation Semiconductor wafer and a method of separating the same
US8416598B2 (en) * 2009-05-21 2013-04-09 Texas Instruments Incorporated Differential plate line screen test for ferroelectric latch circuits
US20120195096A1 (en) * 2009-05-21 2012-08-02 Texas Instruments Incorporated Differential plate line screen test for ferroelectric latch circuits
US20130021833A1 (en) * 2009-05-21 2013-01-24 Texas Instruments Incorporated Differential plate line screen test for ferroelectric latch circuits
US8441833B2 (en) * 2009-05-21 2013-05-14 Texas Instruments Incorporated Differential plate line screen test for ferroelectric latch circuits
US8472236B2 (en) * 2009-05-21 2013-06-25 Texas Instruments Incorporated Differential plate line screen test for ferroelectric latch circuits
US20100296329A1 (en) * 2009-05-21 2010-11-25 Texas Instruments Incorporated Differential Plate Line Screen Test for Ferroelectric Latch Circuits
US8299615B2 (en) * 2009-08-26 2012-10-30 International Business Machines Corporation Methods and structures for controlling wafer curvature
US20120329265A1 (en) * 2009-08-26 2012-12-27 International Business Machines Corporation Methods and structures for controlling wafer curvature
US20110049723A1 (en) * 2009-08-26 2011-03-03 International Business Machines Corporation Methods and structures for controlling wafer curvature
US8918988B2 (en) * 2009-08-26 2014-12-30 International Business Machines Corporation Methods for controlling wafer curvature
US8778774B2 (en) * 2011-09-23 2014-07-15 University Of Florida Research Foundation, Inc. Enhancement of properties of thin film ferroelectric materials
US20140117535A1 (en) * 2012-10-31 2014-05-01 International Business Machines Corporation Compensating for warpage of a flip chip package by varying heights of a redistribution layer on an integrated circuit chip

Cited By (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9548377B2 (en) * 2013-09-16 2017-01-17 Texas Instruments Incorporated Thermal treatment for reducing transistor performance variation in ferroelectric memories
US20150079698A1 (en) * 2013-09-16 2015-03-19 Texas Instruments Incorporated Thermal Treatment for Reducing Transistor Performance Variation in Ferroelectric Memories
US20180374861A1 (en) * 2014-09-22 2018-12-27 Texas Instruments Incorporated Low-Temperature Passivation of Ferroelectric Integrated Circuits for Enhanced Polarization Performance
US11495607B2 (en) * 2014-09-22 2022-11-08 Texas Instruments Incorporated Low-temperature passivation of ferroelectric integrated circuits for enhanced polarization performance
US20170162540A1 (en) * 2015-12-03 2017-06-08 Mediatek Inc. Wafer-level chip-scale package with redistribution layer
US9953954B2 (en) * 2015-12-03 2018-04-24 Mediatek Inc. Wafer-level chip-scale package with redistribution layer
CN109314060A (en) * 2016-06-19 2019-02-05 应用材料公司 Method for the thermal expansion coefficient (CTE) by microwave curing adjustment polymer
US20190363135A1 (en) * 2016-09-29 2019-11-28 Intel Corporation Resistive random access memory cell
US20180122953A1 (en) * 2016-11-02 2018-05-03 Microcosm Technology Co., Ltd. Laminate structure of thin film transistor
US9972719B1 (en) * 2016-11-02 2018-05-15 Microcosm Technology Co., Ltd. Laminate structure of thin film transistor
US10593450B2 (en) 2017-03-30 2020-03-17 International Business Machines Corporation Magnetic inductor with multiple magnetic layer thicknesses
US10593449B2 (en) 2017-03-30 2020-03-17 International Business Machines Corporation Magnetic inductor with multiple magnetic layer thicknesses
US11361889B2 (en) 2017-03-30 2022-06-14 International Business Machines Corporation Magnetic inductor with multiple magnetic layer thicknesses
US11222742B2 (en) 2017-03-31 2022-01-11 International Business Machines Corporation Magnetic inductor with shape anisotrophy
US10607759B2 (en) 2017-03-31 2020-03-31 International Business Machines Corporation Method of fabricating a laminated stack of magnetic inductor
US11479845B2 (en) 2017-04-05 2022-10-25 International Business Machines Corporation Laminated magnetic inductor stack with high frequency peak quality factor
US10597769B2 (en) 2017-04-05 2020-03-24 International Business Machines Corporation Method of fabricating a magnetic stack arrangement of a laminated magnetic inductor
US11367569B2 (en) 2017-05-19 2022-06-21 International Business Machines Corporation Stress management for thick magnetic film inductors
US11170933B2 (en) 2017-05-19 2021-11-09 International Business Machines Corporation Stress management scheme for fabricating thick magnetic films of an inductor yoke arrangement
US10347411B2 (en) 2017-05-19 2019-07-09 International Business Machines Corporation Stress management scheme for fabricating thick magnetic films of an inductor yoke arrangement
US10283469B1 (en) * 2017-10-27 2019-05-07 Globalfoundries Inc. Method of forming a passivation layer
US11189538B2 (en) * 2018-09-28 2021-11-30 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure with polyimide packaging and manufacturing method
US11367676B2 (en) * 2019-09-12 2022-06-21 Advanced Semiconductor Engineering, Inc. Semiconductor device packages including redistribution layer and method for manufacturing the same
US20210391290A1 (en) * 2019-09-17 2021-12-16 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor structure, package structure including stacked pillar portions and method for fabricating the same
US11682645B2 (en) * 2019-09-17 2023-06-20 Taiwan Semiconductor Manufacturing Company, Ltd. Plurality of stacked pillar portions on a semiconductor structure

Also Published As

Publication number Publication date
CN107078104A (en) 2017-08-18
EP3198647A1 (en) 2017-08-02
EP3198647A4 (en) 2018-12-05
WO2016049084A1 (en) 2016-03-31
JP2017535972A (en) 2017-11-30
US11495607B2 (en) 2022-11-08
US20180374861A1 (en) 2018-12-27
JP6756457B2 (en) 2020-09-16
CN107078104B (en) 2019-12-10

Similar Documents

Publication Publication Date Title
US11495607B2 (en) Low-temperature passivation of ferroelectric integrated circuits for enhanced polarization performance
JP4511642B2 (en) Method for manufacturing ferroelectric capacitor
US6781185B2 (en) Semiconductor high dielectric constant decoupling capacitor structures and process for fabrication
US6150184A (en) Method of fabricating partially or completely encapsulated top electrode of a ferroelectric capacitor
US5864932A (en) Partially or completely encapsulated top electrode of a ferroelectric capacitor
US7297559B2 (en) Method of fabricating memory and memory
CN111900170B (en) Three-dimensional ferroelectric memory structure and manufacturing method thereof
US6190926B1 (en) Yield enhancement technique for integrated circuit processing to reduce effects of undesired dielectric moisture retention and subsequent hydrogen out-diffusion
US20090039341A1 (en) Method for the Manufacturing of a Non-Volatile Ferroelectric Memory Device and Memory Device Thus Obtained
TW202201764A (en) Memory device and method of manufacturing the same
JPH1022470A (en) Semiconductor memory device and manufacture thereof
US6730948B2 (en) Semiconductor device including acrylic resin layer
US6583507B1 (en) Barrier for capacitor over plug structures
WO2012078162A1 (en) Ferroelectric capacitor encapsulated with hydrogen barrier
JPWO2009001466A1 (en) Heat treatment apparatus and semiconductor device manufacturing method
US9548377B2 (en) Thermal treatment for reducing transistor performance variation in ferroelectric memories
JP2000068463A (en) Semiconductor device and its manufacture thereof
JP2006253295A (en) Organic ferroelectric memory and its fabrication process
KR100308369B1 (en) Capacitor Structure for Integrated Circuit and Manufacturing Method Thereof
KR100585000B1 (en) Memory device having capacitor formed in SOI substrate and method for forming the same
JPH1154631A (en) Semiconductor device and fabrication thereof
US20110316058A1 (en) Ferro-electric capacitor modules, methods of manufacture and design structures
WO2003103027A1 (en) Process for forming a contact for a capacitor
TW202320309A (en) Semiconductor device and method for fabricating the same
JPH11224934A (en) Ferroelectric memory device

Legal Events

Date Code Title Description
AS Assignment

Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WEN, HUANG-CHUN;BAILEY, RICHARD ALLEN;ACOSTA, ANTONIO GUILLERMO;AND OTHERS;SIGNING DATES FROM 20150526 TO 20150602;REEL/FRAME:035768/0659

STCB Information on status: application discontinuation

Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION