US5338987A - High speed, low power high common mode range voltage mode differential driver circuit - Google Patents

High speed, low power high common mode range voltage mode differential driver circuit Download PDF

Info

Publication number
US5338987A
US5338987A US08/150,741 US15074193A US5338987A US 5338987 A US5338987 A US 5338987A US 15074193 A US15074193 A US 15074193A US 5338987 A US5338987 A US 5338987A
Authority
US
United States
Prior art keywords
bipolar transistor
coupled
pull
current
transistors
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/150,741
Inventor
Stephen R. Tomasetti
Danny Tsong
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US08/150,741 priority Critical patent/US5338987A/en
Application granted granted Critical
Publication of US5338987A publication Critical patent/US5338987A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0175Coupling arrangements; Interface arrangements
    • H03K19/017509Interface arrangements
    • H03K19/017518Interface arrangements using a combination of bipolar and field effect transistors [BIFET]

Definitions

  • This invention relates in general to transceivers, and, in particular to driver circuits for transceivers.
  • a transceiver is an electrical device for sending and receiving electrical signals, in particular signals representative of data in a digital format.
  • a transceiver is disposed at the interface between one system or device and a transmission line coupled to another system or device.
  • a transceiver is used at the output of a computer to transmit the computer output over a wire to a peripheral device, such as a video display terminal or a printer.
  • a peripheral device such as a video display terminal or a printer.
  • Many systems that have a central processing unit or microprocessor or microcomputer use transceivers. Such systems may be computers, telephone systems, disk drives, automotive control systems and other industrial system.
  • the transmission line connectible to the transceiver may be a ribbon, coaxial cable or a twisted pair of wires. The latter transmission line is typically coupled to a transceiver that conforms to the RS 485 interface standard.
  • a transceiver comprises two parts, a driver and a receiver.
  • the driver has an input coupled to the output of a system, typically at the serial output of a UART (universal asynchronous receiver transmitter) device.
  • the UART device converts the normal parallel data bits on a computer bus to a stream of serial bits. That serial stream of bits forms the input signal to the driver circuit of a transceiver.
  • the driver circuit converts the logic level signal of the input to a level compatible with the transmission line.
  • the driver may convert a TTL, ECL or CMOS logic level signal to an RS 485 signal having a differential voltage equal to or greater than 1.5 volts and capable of driving a 54 ohm load.
  • Prior art driver circuits have been integrated onto a single semiconductor substrate using only bipolar transistors. Such devices have high speed and high drive capability but also consume large amounts of power even when no signal is being driven. Bipolar transistor circuits usually have bias current sources that power the bipolar transistors even when no signal is being driven. In addition, the number of transceivers that could be integrated onto a single semiconductor substrate has been limited by the power consumption of the bipolar transistors. At present, no more than four RS485 type transceivers can be integrated onto a single substrate, but it is desirable to increase the density of integration by adding more, high drive, high speed bipolar drive circuits to the transceiver substrate.
  • CMOS transistors In the driver circuit, one solution to the power consumption problem has been to use only CMOS transistors in the driver circuit.
  • pure CMOS circuits have several limitations. One is component breakdown voltage. CMOS devices simply cannot handle the voltage ranges of input signals to achieve an acceptable range of common mode operation. Common mode operation is a measure of driver performance.
  • the invention solves the problems of the prior art and meets the long felt need in the art by providing a transceiver with BiCMOS circuitry.
  • the invention arranges the CMOS transistors to minimize power comsumption in a quiescent state and the bipolar transistors to drive and switch the load.
  • the transceiver driver circuit has a pull up/pull down circuit with CMOS transistors supply base current to the bipolar pull up and pull down transistors. In its quiescent state the CMOS transistors draw no current so the power consumption of the circuit under no load conditions is minimized.
  • the invention allows the integration of five or more transceivers with bipolar differential driver circuits on one substrate.
  • the driver circuit of the invention also includes a current mirror circuit.
  • the current mirror circuit protects the driver from exceeding the drive current and voltage for the transmission line and the rated currents and voltages of the pull up/pull down transistors.
  • the current mirror is coupled between the input and output of the pull up/pull down circuit. It measures the output current. If a predetermined output current is exceeded, the current mirror circuits turn off the current supply to the base of the bipolar transistor.
  • the current mirror circuit comprises a pair of bipolar transistors sized to be a fraction of the size of the pull up/pull down transistors.
  • the driver circuit also has a speed up circuit.
  • the speed up circuit comprises CMOS transistors coupled between ground and the base of the bipolar pull up/pull down transistors.
  • the gates of the speed up bipolar transistors are coupled to the input of the driver. When the input driver signal goes low, the gates turn on to connect the appropriate base of the pull up or pull down transistor to ground and thereby speed up the shut off of the pull up or pull down transistor.
  • FIG. 1. is a block diagram of a system using a transceiver.
  • FIG. 2. is a block diagram of a differential driver for the transceiver of FIG. 1.
  • FIG. 3. is an electrical schematic of half of the differential driver of FIG. 2.
  • a first system 20 for example a computer having a transceiver 1 coupled to a pair of transmission lines 12, 13 which terminate at a peripheral device 22, such as a video display terminal or a printer.
  • the transceiver 1 comprises a driver circuit 2 or a receiver circuit 3.
  • the transceiver 1 will enable either the driver 2 or the receiver 3.
  • Information in the form of single-ended digital signals is output from the computer 20 typically over a large bus, including a number of lines such as Lines 6 and 7.
  • line 6 for example, meets a single-ended signal which is converted by the driver circuit 2 to a signal level compatible with the requirements of transmission lines 12, 13.
  • the transmission lines 12, 13 are designed to match a standard RS485 interface.
  • the transmission lines are also coupled via lines 10 and 11 to receiver circuit 3.
  • Chip enable pin 4 will couple the output of receiver 3 consisting of single-ended signals to computer 20 input via a line such as 8 or 9.
  • Lines 8, 9 are generally also part of a large bus of computer 20.
  • the system shown in FIG. 1 has a single transceiver. Current levels of integration compatible with bipolar circuits allow for an integration of a maximum of four transceivers on a single semiconductor substrate. However, with the subject invention, it is possible to integrate five or more transceivers on a single substrate. So far, the invention has been successful in integrating as many as nine transceivers on a single substrate.
  • the driver circuit 2 is shown in further schematic detail in FIG. 2.
  • the signal on line 6 passes through a single-ended to differential signal transmitter such as is known in the art and are input to pull up/pull down circuits 14, 17.
  • Both of the pull up/pull down circuits 14, 17 comprise bipolar drive transistors with MOS current sources providing power to the basis of the drive transistors. The details of a typical driver circuit will be discussed further in connection with FIG. 3.
  • Pull up/pull down circuits 14, 17 each have an output circuit mirror circuit 15, 18, respectively coupled between the outputs of the pull up/pull down circuits and the circuits themselves.
  • the current mirror circuits 15, 18 measure the output on transmission lines 12, 13.
  • the current mirrors terminate the input drive to the pull up/pull down circuits 14, 17.
  • Pull up/pull down circuits 14, 17 also have speed up circuits 16, 19, respectively coupled thereto.
  • the speed up circuits 16, 19 sense the input signal level on input lines. When the input signal falls to a predetermined level indicating no signal on lines 6, 7, the speed up circuits 16, 19 assist in rapidly turning off the current sources that provide current for the pull up/pull down circuits.
  • FIG. 3 there is shown a schematic diagram of one of the driver circuits 14, 17 of FIG. 2.
  • An input voltage Vi is provided to the gate of an nmos transistor mn1, and to the input of an inverter 22.
  • the output of inverter 22 is connected to the gate of a p-channel transistor mp1 through a resistor Rip2, and to the gate of an n-channel transistor mn2 through resistor Ri2.
  • the drain of p-channel transistor mp1 is connected to the bases of NPN transistors Q1 and Q2, as well as to the anode of Schottky diode Di1.
  • the drain of transistor mp1 is connected to the cathode of Schottky diode di2, the anode of which is connected to a supply voltage Vcc.
  • the collector of transistor Q1 is connected to Vcc through Schottky diode Di5, while the collector of transistor Q2 is connected to Vcc through resistor Riosh and Schottky diode Di6.
  • Resistor Riosh is also connected across the emitter and base of a PNP transistor Qp1, which has its emitter connected to Vcc.
  • the emitter of transistor Qp1 is connected to the gate of transistor Mp1 through a Schottky diode Di7.
  • transistors Q1 and Q2 are connected to node 6 through resistors Reh1 and Reh2, respectively.
  • the gate of transistor mn2 is connected to the gate of an n-channel transistor Mn3 and to the collector of an NPN transistor Q3.
  • the source of transistor Mn2 is connected to the drain of transistor Mn1 and to the bases of NPN transistors Q2 and Q2a, as well as to the source of transistor Mn3.
  • the drain of transistor Mn3 is connected to node 6 through Schottky diode Di8.
  • the collector of transistor Q2 is connected to node 6 through Schottky diode Di9, as well as to one end of resistor Riosh, which has its other end connected to the base of a PNP transistor Qp2, and to the collector of transistor Qp2.
  • the collector of transistor Q2a is connected to the base of transistor Qp2.
  • the emitters of transistors Q2 and Q2a are connected to ground through resistors Rel1 and Rel2, respectively.
  • the collector of transistor Qp2 is connected to the base of transistor Q3.
  • the base of Q3 is connected to ground through resistor Rg, while the emitter of Q3 is connected to ground, as is the source of transistor Mn1.
  • the circuit shown in FIG. 3 provides a push-pull drive to one end of a differential transmission line, shown as R1 and C1 at node 6.
  • a logic input signal Vi is provided at the input of the driver circuit 20.
  • a complementary signal Vip2 is generated with the use of inverter 22, preferably a simple CMOS inverter. When Vi is high, Vip2 goes low, turning on transistor Mp1, which provides base drive current for the pull up stage output transistor Q1, which provides drive current to the load.
  • transistor Mn2 is turned off, so as not to drain current from drive transistor Q1.
  • Mn3 is also simultaneously turned off to prevent current drain from node 6.
  • Q1a, Qp1, Riosh and Rip2 form a current limiting circuit, which is a requirement of RS485.
  • Q1 and Q1a are matched as scaled to each other such that the collector current of Q1a is a multiple of the collector current of Q1.
  • the scaling factor is fifty to one.
  • Qp1 delivers collector current back to the gate of Mp1, generating a voltage drop across Rip2, turning Mp1 off.
  • Riosh is chosen so that at the appropriate Q1a collector current, Qp1 is turned on.
  • the scaling factor between Q1 and Q1a is chosen such that the value of Riosh can be reasonable, and thus easily manufacturable.
  • Vi When Vi is high, it also is provided to the gate of Mn1, turning it on, which provides a low impedance path from the bases of sink transistors Q2 and Q2a, helping turn them off.
  • inverter 22 When Vi is low, inverter 22 provides a high signal to PMOS transistor Mp1, turning it off, which then removes the drive current from sourcing transistors Q1 and Q1a. At the same time, the high signal is provided to the gate of Mn2 and to Mn1.
  • the source of Mn2 is thus tied to base of Q2, while its drain is connected to the bases of Q1 and Q1a through DS2. This provides a discharge path for its stored base charge, which provides for a quick turn off, allowing the circuit to operate with zero quiescent current under no load conditions. It also provides a brief surge of current which is used to help turn Q2 on.
  • Mn3 is also turned on, tied from the output node 6 to the bases of drain transistors Q2 and Q2a.
  • the base drive current for sink transistors Q2 and Q2a actually comes from the load, which is an advantage.
  • the base drive which would normally account for 10-15% of the power required, would conventionally come from the power supply. This configuration allows minimum power dissipation.
  • the sink transistors have the same ratio that the drive transistors Q1a and Q1a have.
  • the current through Q2a is monitored in a similar manner to the current through Q1a.
  • Q2a, Q2a, Qp2, Riosl and Ri2 form the current limiting circuit for the sink transistors Q2 and Q2.
  • transistor Qp2 turns on, which provides base current to Q3, turning Q3 on, which in turn sinks the drive signal to the gate of Mn2 and Mn3, turning them off, which removes the drive current from the bases of Q2 and Q2a, turning them off.
  • Schottky blocking diodes are used with high voltage MOS and bipolar components to allow extended output common mode range above Vcc and below ground, as required by RS485.
  • Di2 blocks the current path through the drain-backgate diode of Mp1 when the output is pulled above Vcc.
  • Ds5 and Ds6 provide similar blocking under the same conditions for the base collector diodes of Q1 and Q1a.
  • Ds7 provides blocking for the current path formed by the base-collector diodes of Q2 and Q2a.

Abstract

A BiCMOS output driver for a transceiver circuit has a pull-up/pull-down circuit with CMOS transistors supplying base current to bipolar pull-up/pull-down transistors. In its quiescent state, the CMOS transistors draw no current. A current mirror circuit comprising a pair of bipolar transistors sized to be a fraction of the pull-up/pull-down transistors is coupled between the input and output of the pull-up/pull-down circuit to prevent exceeding a predetermined current. A speed up circuit comprising CMOS transistors coupled between ground and the base of the bipolar pull-up/pull-down transistors to speed up the shut off of the transistors.

Description

This application is a continuation of application Ser. No. 07/782,929, filed Oct. 25, 1991, now abandoned.
FIELD OF THE INVENTION
This invention relates in general to transceivers, and, in particular to driver circuits for transceivers.
BACKGROUND OF THE INVENTION
A transceiver is an electrical device for sending and receiving electrical signals, in particular signals representative of data in a digital format. A transceiver is disposed at the interface between one system or device and a transmission line coupled to another system or device. For example, a transceiver is used at the output of a computer to transmit the computer output over a wire to a peripheral device, such as a video display terminal or a printer. Many systems that have a central processing unit or microprocessor or microcomputer use transceivers. Such systems may be computers, telephone systems, disk drives, automotive control systems and other industrial system. The transmission line connectible to the transceiver may be a ribbon, coaxial cable or a twisted pair of wires. The latter transmission line is typically coupled to a transceiver that conforms to the RS 485 interface standard.
A transceiver comprises two parts, a driver and a receiver. The driver has an input coupled to the output of a system, typically at the serial output of a UART (universal asynchronous receiver transmitter) device. The UART device converts the normal parallel data bits on a computer bus to a stream of serial bits. That serial stream of bits forms the input signal to the driver circuit of a transceiver. The driver circuit converts the logic level signal of the input to a level compatible with the transmission line. For example, the driver may convert a TTL, ECL or CMOS logic level signal to an RS 485 signal having a differential voltage equal to or greater than 1.5 volts and capable of driving a 54 ohm load.
Prior art driver circuits have been integrated onto a single semiconductor substrate using only bipolar transistors. Such devices have high speed and high drive capability but also consume large amounts of power even when no signal is being driven. Bipolar transistor circuits usually have bias current sources that power the bipolar transistors even when no signal is being driven. In addition, the number of transceivers that could be integrated onto a single semiconductor substrate has been limited by the power consumption of the bipolar transistors. At present, no more than four RS485 type transceivers can be integrated onto a single substrate, but it is desirable to increase the density of integration by adding more, high drive, high speed bipolar drive circuits to the transceiver substrate.
One solution to the power consumption problem has been to use only CMOS transistors in the driver circuit. However, pure CMOS circuits have several limitations. One is component breakdown voltage. CMOS devices simply cannot handle the voltage ranges of input signals to achieve an acceptable range of common mode operation. Common mode operation is a measure of driver performance.
Accordingly, there exists a long felt need for a transceiver with a driver having low power consumption in its quiescent state, a high common mode operation, and high speed.
SUMMARY OF THE INVENTION
The invention solves the problems of the prior art and meets the long felt need in the art by providing a transceiver with BiCMOS circuitry. The invention arranges the CMOS transistors to minimize power comsumption in a quiescent state and the bipolar transistors to drive and switch the load.
In particular, the transceiver driver circuit has a pull up/pull down circuit with CMOS transistors supply base current to the bipolar pull up and pull down transistors. In its quiescent state the CMOS transistors draw no current so the power consumption of the circuit under no load conditions is minimized. The invention allows the integration of five or more transceivers with bipolar differential driver circuits on one substrate.
The driver circuit of the invention also includes a current mirror circuit. The current mirror circuit protects the driver from exceeding the drive current and voltage for the transmission line and the rated currents and voltages of the pull up/pull down transistors. The current mirror is coupled between the input and output of the pull up/pull down circuit. It measures the output current. If a predetermined output current is exceeded, the current mirror circuits turn off the current supply to the base of the bipolar transistor. The current mirror circuit comprises a pair of bipolar transistors sized to be a fraction of the size of the pull up/pull down transistors.
The driver circuit also has a speed up circuit. The speed up circuit comprises CMOS transistors coupled between ground and the base of the bipolar pull up/pull down transistors. The gates of the speed up bipolar transistors are coupled to the input of the driver. When the input driver signal goes low, the gates turn on to connect the appropriate base of the pull up or pull down transistor to ground and thereby speed up the shut off of the pull up or pull down transistor.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1. is a block diagram of a system using a transceiver.
FIG. 2. is a block diagram of a differential driver for the transceiver of FIG. 1.
FIG. 3. is an electrical schematic of half of the differential driver of FIG. 2.
DETAILED DESCRIPTION OF INVENTION
Turning to FIG. 1, there is shown a first system 20, for example a computer having a transceiver 1 coupled to a pair of transmission lines 12, 13 which terminate at a peripheral device 22, such as a video display terminal or a printer. The transceiver 1 comprises a driver circuit 2 or a receiver circuit 3. In response to a signal, output from the computer 20 to a chip enable function pin 4, the transceiver 1 will enable either the driver 2 or the receiver 3. Information in the form of single-ended digital signals is output from the computer 20 typically over a large bus, including a number of lines such as Lines 6 and 7. line 6, for example, meets a single-ended signal which is converted by the driver circuit 2 to a signal level compatible with the requirements of transmission lines 12, 13. In the preferred embodiment, the transmission lines 12, 13 are designed to match a standard RS485 interface. The transmission lines are also coupled via lines 10 and 11 to receiver circuit 3. Chip enable pin 4 will couple the output of receiver 3 consisting of single-ended signals to computer 20 input via a line such as 8 or 9. Lines 8, 9 are generally also part of a large bus of computer 20. The system shown in FIG. 1 has a single transceiver. Current levels of integration compatible with bipolar circuits allow for an integration of a maximum of four transceivers on a single semiconductor substrate. However, with the subject invention, it is possible to integrate five or more transceivers on a single substrate. So far, the invention has been successful in integrating as many as nine transceivers on a single substrate.
The driver circuit 2 is shown in further schematic detail in FIG. 2. The signal on line 6 passes through a single-ended to differential signal transmitter such as is known in the art and are input to pull up/pull down circuits 14, 17. Both of the pull up/pull down circuits 14, 17 comprise bipolar drive transistors with MOS current sources providing power to the basis of the drive transistors. The details of a typical driver circuit will be discussed further in connection with FIG. 3. Pull up/pull down circuits 14, 17 each have an output circuit mirror circuit 15, 18, respectively coupled between the outputs of the pull up/pull down circuits and the circuits themselves. The current mirror circuits 15, 18 measure the output on transmission lines 12, 13. If the output exceeds a certain predetermined level, then the current mirrors terminate the input drive to the pull up/pull down circuits 14, 17. Pull up/pull down circuits 14, 17 also have speed up circuits 16, 19, respectively coupled thereto. The speed up circuits 16, 19 sense the input signal level on input lines. When the input signal falls to a predetermined level indicating no signal on lines 6, 7, the speed up circuits 16, 19 assist in rapidly turning off the current sources that provide current for the pull up/pull down circuits.
Turning to FIG. 3, there is shown a schematic diagram of one of the driver circuits 14, 17 of FIG. 2. An input voltage Vi is provided to the gate of an nmos transistor mn1, and to the input of an inverter 22. The output of inverter 22 is connected to the gate of a p-channel transistor mp1 through a resistor Rip2, and to the gate of an n-channel transistor mn2 through resistor Ri2.
The drain of p-channel transistor mp1 is connected to the bases of NPN transistors Q1 and Q2, as well as to the anode of Schottky diode Di1. The drain of transistor mp1 is connected to the cathode of Schottky diode di2, the anode of which is connected to a supply voltage Vcc.
The collector of transistor Q1 is connected to Vcc through Schottky diode Di5, while the collector of transistor Q2 is connected to Vcc through resistor Riosh and Schottky diode Di6. Resistor Riosh is also connected across the emitter and base of a PNP transistor Qp1, which has its emitter connected to Vcc. The emitter of transistor Qp1 is connected to the gate of transistor Mp1 through a Schottky diode Di7.
The emitters of transistors Q1 and Q2 are connected to node 6 through resistors Reh1 and Reh2, respectively.
The gate of transistor mn2 is connected to the gate of an n-channel transistor Mn3 and to the collector of an NPN transistor Q3. The source of transistor Mn2 is connected to the drain of transistor Mn1 and to the bases of NPN transistors Q2 and Q2a, as well as to the source of transistor Mn3. The drain of transistor Mn3 is connected to node 6 through Schottky diode Di8.
The collector of transistor Q2 is connected to node 6 through Schottky diode Di9, as well as to one end of resistor Riosh, which has its other end connected to the base of a PNP transistor Qp2, and to the collector of transistor Qp2. The collector of transistor Q2a is connected to the base of transistor Qp2. The emitters of transistors Q2 and Q2a are connected to ground through resistors Rel1 and Rel2, respectively.
The collector of transistor Qp2 is connected to the base of transistor Q3. The base of Q3 is connected to ground through resistor Rg, while the emitter of Q3 is connected to ground, as is the source of transistor Mn1.
The circuit shown in FIG. 3 provides a push-pull drive to one end of a differential transmission line, shown as R1 and C1 at node 6.
A logic input signal Vi is provided at the input of the driver circuit 20. A complementary signal Vip2 is generated with the use of inverter 22, preferably a simple CMOS inverter. When Vi is high, Vip2 goes low, turning on transistor Mp1, which provides base drive current for the pull up stage output transistor Q1, which provides drive current to the load.
At the same time, since Vip2 is low, transistor Mn2 is turned off, so as not to drain current from drive transistor Q1. Mn3 is also simultaneously turned off to prevent current drain from node 6.
Q1a, Qp1, Riosh and Rip2 form a current limiting circuit, which is a requirement of RS485. Q1 and Q1a are matched as scaled to each other such that the collector current of Q1a is a multiple of the collector current of Q1. In the preferred embodiment, the scaling factor is fifty to one. As the output impedance drops (going toward a short circuit condition on the output), there is a voltage drop across the base-emitter junction of Qp1. As it goes up and reaches forward bias voltage, Qp1 delivers collector current back to the gate of Mp1, generating a voltage drop across Rip2, turning Mp1 off. Riosh is chosen so that at the appropriate Q1a collector current, Qp1 is turned on. The scaling factor between Q1 and Q1a is chosen such that the value of Riosh can be reasonable, and thus easily manufacturable.
When Vi is high, it also is provided to the gate of Mn1, turning it on, which provides a low impedance path from the bases of sink transistors Q2 and Q2a, helping turn them off.
When Vi is low, inverter 22 provides a high signal to PMOS transistor Mp1, turning it off, which then removes the drive current from sourcing transistors Q1 and Q1a. At the same time, the high signal is provided to the gate of Mn2 and to Mn1. The source of Mn2 is thus tied to base of Q2, while its drain is connected to the bases of Q1 and Q1a through DS2. This provides a discharge path for its stored base charge, which provides for a quick turn off, allowing the circuit to operate with zero quiescent current under no load conditions. It also provides a brief surge of current which is used to help turn Q2 on.
Simultaneously, Mn3 is also turned on, tied from the output node 6 to the bases of drain transistors Q2 and Q2a. Thus, the base drive current for sink transistors Q2 and Q2a actually comes from the load, which is an advantage. The base drive, which would normally account for 10-15% of the power required, would conventionally come from the power supply. This configuration allows minimum power dissipation.
The sink transistors have the same ratio that the drive transistors Q1a and Q1a have. The current through Q2a is monitored in a similar manner to the current through Q1a. Q2a, Q2a, Qp2, Riosl and Ri2 form the current limiting circuit for the sink transistors Q2 and Q2. When the voltage drop across Riosl reaches one Vbe, transistor Qp2 turns on, which provides base current to Q3, turning Q3 on, which in turn sinks the drive signal to the gate of Mn2 and Mn3, turning them off, which removes the drive current from the bases of Q2 and Q2a, turning them off.
Schottky blocking diodes are used with high voltage MOS and bipolar components to allow extended output common mode range above Vcc and below ground, as required by RS485. For the pull-up stage, Di2 blocks the current path through the drain-backgate diode of Mp1 when the output is pulled above Vcc. Ds5 and Ds6 provide similar blocking under the same conditions for the base collector diodes of Q1 and Q1a.
For the pull down stage, Ds7 provides blocking for the current path formed by the base-collector diodes of Q2 and Q2a.
Although the invention has been described and illustrated with a certain degree of particularity, is understood that the present disclosure has been made by way of example only and that numerous changes in the combination and arrangement of parts or steps may be resorted to by those skilled in the art without departing from the scope and spirit of the invention.

Claims (9)

What is claim is:
1. A driver circuit having an input node and an output node, comprising:
a first current source coupled to the input node and coupled to a voltage supply;
a first bipolar transistor having a base coupled to the current source, and being coupled to the voltage supply and the output node;
a first current limiting circuit coupled to the output node and the first bipolar transistor;
a second current source coupled to the input node and a second voltage supply;
a second bipolar transistor having a base coupled to the second current source and further coupled between the second voltage supply and the output node;
a second current limiting circuit coupled to the output node and the second bipolar transistor; and
a third bipolar transistor having a base coupled to the base of the first bipolar transistor, an emitter coupled to the emitter of the first bipolar transistor and a collector coupled to the collector of the first bipolar transistor, the third bipolar transistor being scaled to the first bipolar transistor.
2. The driver circuit of claim 1, wherein the second current limiting circuit comprises:
a fourth bipolar transistor having a base coupled to the base of the third bipolar transistor, an emitter coupled to the emitter of the second bipolar transistor, and a collector coupled to the collector of the second bipolar transistor.
3. The driver circuit of claim 1, further comprising:
a fifth bipolar transistor having a base coupled to the collector of the third bipolar transistor, and a current path coupled between the first voltage supply and the input of the first current source.
4. The driver circuit of claim 2, further comprising:
a sixth bipolar transistor having a base coupled to the collector of the fourth bipolar transistor, and a current path coupled between the collector of the fourth bipolar transistor and the input of the second current source.
5. The driver circuit of claim 1, wherein the first and second current sources comprise a pair of CMOS transistors.
6. The driver circuit of claim 1, wherein the third bipolar transistor is scaled to the first bipolar transistor.
7. The driver circuit of claim 2, wherein the fourth bipolar transistor is scaled to the second bipolar transistor.
8. The driver circuit of claim 1, wherein the second current source is off when the first current source is on.
9. The driver circuit of claim 1, wherein the first current source is off when the second current source is on.
US08/150,741 1991-10-25 1993-11-12 High speed, low power high common mode range voltage mode differential driver circuit Expired - Lifetime US5338987A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/150,741 US5338987A (en) 1991-10-25 1993-11-12 High speed, low power high common mode range voltage mode differential driver circuit

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US78292991A 1991-10-25 1991-10-25
US08/150,741 US5338987A (en) 1991-10-25 1993-11-12 High speed, low power high common mode range voltage mode differential driver circuit

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US78292991A Continuation 1991-10-25 1991-10-25

Publications (1)

Publication Number Publication Date
US5338987A true US5338987A (en) 1994-08-16

Family

ID=25127622

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/150,741 Expired - Lifetime US5338987A (en) 1991-10-25 1993-11-12 High speed, low power high common mode range voltage mode differential driver circuit

Country Status (6)

Country Link
US (1) US5338987A (en)
EP (1) EP0539230B1 (en)
JP (1) JPH06224722A (en)
KR (1) KR100319578B1 (en)
DE (1) DE69228911T2 (en)
MY (1) MY118023A (en)

Cited By (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5438282A (en) * 1993-06-08 1995-08-01 National Semiconductor Corporation CMOS BTL compatible bus and transmission line driver
US5463331A (en) * 1993-06-08 1995-10-31 National Semiconductor Corporation Programmable slew rate CMOS buffer and transmission line driver with temperature compensation
US5471663A (en) * 1993-07-01 1995-11-28 Motorola, Inc. Expanded microcomputer system for controlling radio frequency interference
US5483184A (en) * 1993-06-08 1996-01-09 National Semiconductor Corporation Programmable CMOS bus and transmission line receiver
US5539341A (en) * 1993-06-08 1996-07-23 National Semiconductor Corporation CMOS bus and transmission line driver having programmable edge rate control
US5543746A (en) * 1993-06-08 1996-08-06 National Semiconductor Corp. Programmable CMOS current source having positive temperature coefficient
US5557223A (en) * 1993-06-08 1996-09-17 National Semiconductor Corporation CMOS bus and transmission line driver having compensated edge rate control
US5576654A (en) * 1995-05-16 1996-11-19 Harris Corporation BIMOS driver circuit and method
US5610538A (en) * 1994-08-17 1997-03-11 Korea Telecommunication Authority Buffer apparatus having a low output impedance
US5793193A (en) * 1996-02-15 1998-08-11 Harris Corporation DC-to-DC converter having enhanced control features and associated methods
US5808883A (en) * 1996-02-15 1998-09-15 Harris Corporation DC-to-DC converter having charge pump and associated methods
US5818260A (en) * 1996-04-24 1998-10-06 National Semiconductor Corporation Transmission line driver having controllable rise and fall times with variable output low and minimal on/off delay
US5821740A (en) * 1996-02-15 1998-10-13 Harris Corporation DC-to-DC converter having fast over-current detection and associated methods
US5933375A (en) * 1997-09-17 1999-08-03 Mitsubishi Semiconductor America, Inc. Main amplifier with fast output disablement
US6046621A (en) * 1996-09-30 2000-04-04 Advanced Micro Devices, Inc. Differential signal generator with dynamic beta ratios
US6288660B1 (en) 1998-03-18 2001-09-11 Telefonaktiebolaget Lm Ericsson BiCMOS circuit for controlling a bipolar current source
US6292010B1 (en) 2000-02-02 2001-09-18 Teradyne, Inc. Dynamic pin driver combining high voltage mode and high speed mode
US6329843B1 (en) * 1999-10-14 2001-12-11 Matsushita Electric Industrial Co., Ltd. Output driver with current compensation circuit for variation of common mode voltage
US6590436B2 (en) 2001-10-12 2003-07-08 Texas Instruments Incorporated System and method of translating wide common mode voltage ranges into narrow common mode voltage ranges
US6628150B1 (en) 2002-04-02 2003-09-30 Texas Instruments Incorporated System and method to speed-up operation of a driver
US20040124859A1 (en) * 2002-09-19 2004-07-01 Georg Muller Semiconductor device testing apparatus, semiconductor device testing system, and semiconductor device testing method for measuring and trimming the output impedance of driver devices
US20040130369A1 (en) * 2003-01-06 2004-07-08 G.M. Hong Latch system comprising an action module to increase negative resistance
US20040178832A1 (en) * 2003-03-11 2004-09-16 Texas Instruments Incorporated Input current leakage correction for multi-channel LVDS front multiplexed repeaters

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3699764B2 (en) * 1996-01-31 2005-09-28 株式会社東芝 Driver circuit device and interface
JP3423267B2 (en) * 2000-01-27 2003-07-07 寛治 大塚 Driver circuit, receiver circuit, and signal transmission bus system
RU2396711C2 (en) 2005-01-06 2010-08-10 Эл Джи Электроникс Инк. Improved system of high-speed batch communication along upperlink

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5027009A (en) * 1988-12-28 1991-06-25 Kabushiki Kaisha Toshiba Semiconductor logic circuit with a bipolar current mirror arrangement
US5140190A (en) * 1990-05-08 1992-08-18 Electronics And Telecommunications Research Institute Output circuit for a bipolar complementary metal oxide semiconductor

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3845405A (en) * 1973-05-24 1974-10-29 Rca Corp Composite transistor device with over current protection
JPH0693626B2 (en) * 1983-07-25 1994-11-16 株式会社日立製作所 Semiconductor integrated circuit device
JPS63176015A (en) * 1987-01-16 1988-07-20 Mitsubishi Electric Corp Integrated circuit
JPH0292113A (en) * 1988-09-29 1990-03-30 Nec Corp Inverter circuit
DE3941840A1 (en) * 1989-03-21 1991-01-24 Fraunhofer Ges Forschung Electronic interface circuit for FEt and bipolar transistors - uses clamping FET saturation of bipolar transistor

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5027009A (en) * 1988-12-28 1991-06-25 Kabushiki Kaisha Toshiba Semiconductor logic circuit with a bipolar current mirror arrangement
US5140190A (en) * 1990-05-08 1992-08-18 Electronics And Telecommunications Research Institute Output circuit for a bipolar complementary metal oxide semiconductor

Cited By (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5438282A (en) * 1993-06-08 1995-08-01 National Semiconductor Corporation CMOS BTL compatible bus and transmission line driver
US5463331A (en) * 1993-06-08 1995-10-31 National Semiconductor Corporation Programmable slew rate CMOS buffer and transmission line driver with temperature compensation
US5483184A (en) * 1993-06-08 1996-01-09 National Semiconductor Corporation Programmable CMOS bus and transmission line receiver
US5539341A (en) * 1993-06-08 1996-07-23 National Semiconductor Corporation CMOS bus and transmission line driver having programmable edge rate control
US5543746A (en) * 1993-06-08 1996-08-06 National Semiconductor Corp. Programmable CMOS current source having positive temperature coefficient
US5557223A (en) * 1993-06-08 1996-09-17 National Semiconductor Corporation CMOS bus and transmission line driver having compensated edge rate control
US5471663A (en) * 1993-07-01 1995-11-28 Motorola, Inc. Expanded microcomputer system for controlling radio frequency interference
US5610538A (en) * 1994-08-17 1997-03-11 Korea Telecommunication Authority Buffer apparatus having a low output impedance
US5576654A (en) * 1995-05-16 1996-11-19 Harris Corporation BIMOS driver circuit and method
US5821740A (en) * 1996-02-15 1998-10-13 Harris Corporation DC-to-DC converter having fast over-current detection and associated methods
US5808883A (en) * 1996-02-15 1998-09-15 Harris Corporation DC-to-DC converter having charge pump and associated methods
US5793193A (en) * 1996-02-15 1998-08-11 Harris Corporation DC-to-DC converter having enhanced control features and associated methods
US5818260A (en) * 1996-04-24 1998-10-06 National Semiconductor Corporation Transmission line driver having controllable rise and fall times with variable output low and minimal on/off delay
US6046621A (en) * 1996-09-30 2000-04-04 Advanced Micro Devices, Inc. Differential signal generator with dynamic beta ratios
US5933375A (en) * 1997-09-17 1999-08-03 Mitsubishi Semiconductor America, Inc. Main amplifier with fast output disablement
US6288660B1 (en) 1998-03-18 2001-09-11 Telefonaktiebolaget Lm Ericsson BiCMOS circuit for controlling a bipolar current source
US6329843B1 (en) * 1999-10-14 2001-12-11 Matsushita Electric Industrial Co., Ltd. Output driver with current compensation circuit for variation of common mode voltage
US6292010B1 (en) 2000-02-02 2001-09-18 Teradyne, Inc. Dynamic pin driver combining high voltage mode and high speed mode
US6590436B2 (en) 2001-10-12 2003-07-08 Texas Instruments Incorporated System and method of translating wide common mode voltage ranges into narrow common mode voltage ranges
US6628150B1 (en) 2002-04-02 2003-09-30 Texas Instruments Incorporated System and method to speed-up operation of a driver
US20040124859A1 (en) * 2002-09-19 2004-07-01 Georg Muller Semiconductor device testing apparatus, semiconductor device testing system, and semiconductor device testing method for measuring and trimming the output impedance of driver devices
US7126326B2 (en) * 2002-09-19 2006-10-24 Infineon Technologies Ag Semiconductor device testing apparatus, semiconductor device testing system, and semiconductor device testing method for measuring and trimming the output impedance of driver devices
US20040130369A1 (en) * 2003-01-06 2004-07-08 G.M. Hong Latch system comprising an action module to increase negative resistance
US7161442B2 (en) * 2003-01-06 2007-01-09 United Microelectronics Corp. Latch system comprising an action module to increase negative resistance
US20040178832A1 (en) * 2003-03-11 2004-09-16 Texas Instruments Incorporated Input current leakage correction for multi-channel LVDS front multiplexed repeaters
US7208993B2 (en) 2003-03-11 2007-04-24 Texas Instruments Incorporated Input current leakage correction for multi-channel LVDS front multiplexed repeaters

Also Published As

Publication number Publication date
EP0539230A2 (en) 1993-04-28
DE69228911T2 (en) 1999-10-21
EP0539230B1 (en) 1999-04-14
MY118023A (en) 2004-08-30
DE69228911D1 (en) 1999-05-20
JPH06224722A (en) 1994-08-12
EP0539230A3 (en) 1993-09-29
KR100319578B1 (en) 2002-04-22
KR930009268A (en) 1993-05-22

Similar Documents

Publication Publication Date Title
US5338987A (en) High speed, low power high common mode range voltage mode differential driver circuit
US5434518A (en) ECL-to-BICOMS/CMOS translator
US5767699A (en) Fully complementary differential output driver for high speed digital communications
US4410815A (en) Gallium arsenide to emitter coupled logic level converter
US7710149B1 (en) Input buffer for multiple differential I/O standards
US4703203A (en) BICMOS logic having three state output
US6480029B2 (en) Three-volt TIA/EIA-485 driver circuit
EP0546724B1 (en) BiCMOS bus interface output driver compatible with a mixed voltage system environment
EP0314139B1 (en) Ecl-ttl level converter
US4943740A (en) Ultra fast logic
US7570089B2 (en) Output stage interface circuit for outputting digital data onto a data bus, and a method for operating an output stage interface circuit
US6462852B1 (en) Selectable low-voltage differential signal/current mode logic (LVDS/CML) receiver with the option of AC or DC coupling
US6281702B1 (en) CMOS small signal terminated hysteresis receiver
US5142168A (en) Emitter-coupled logic balanced signal transmission circuit
US6262591B1 (en) SOI small signal terminated receiver
US5398000A (en) Simple and high speed BICMOS tristate buffer circuit
EP0450453B1 (en) BICMOS input circuit for detecting signals out of ECL range
US5903167A (en) High speed CMOS bus transmitter and receiver
EP2077619A2 (en) System for providing a complementary metal-oxide semiconductor (CMOS) emitter coupled logic (ECL) equivalent input/output (I/O) circuit
US3983324A (en) Full duplex driver/receiver
JP3467441B2 (en) Buffer circuit
JP3207951B2 (en) CMOS to ECL level translator
JP2000341108A (en) Level conversion circuit
US5045729A (en) TTL/ECL translator circuit
US6359464B1 (en) Method of use with a terminator and network

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12