US5497025A - Methods to fabricate large highly reflective metal reflector plates for applications in game chips or similar virtual image projection use - Google Patents

Methods to fabricate large highly reflective metal reflector plates for applications in game chips or similar virtual image projection use Download PDF

Info

Publication number
US5497025A
US5497025A US08/387,179 US38717995A US5497025A US 5497025 A US5497025 A US 5497025A US 38717995 A US38717995 A US 38717995A US 5497025 A US5497025 A US 5497025A
Authority
US
United States
Prior art keywords
layer
metal
highly reflective
aluminum
integrated circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/387,179
Inventor
George Wong
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Singapore Pte Ltd
Original Assignee
Chartered Semiconductor Manufacturing Pte Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Chartered Semiconductor Manufacturing Pte Ltd filed Critical Chartered Semiconductor Manufacturing Pte Ltd
Priority to US08/387,179 priority Critical patent/US5497025A/en
Application granted granted Critical
Publication of US5497025A publication Critical patent/US5497025A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53214Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being aluminium
    • H01L23/53223Additional layers associated with aluminium layers, e.g. adhesion, barrier, cladding layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the invention relates to reflective surfaces for use in virtual reality display devices, and more particularly to a method for making large highly reflective metal reflector plates for applications in game chips or similar virtual image projection systems.
  • I/O pads with large metal surfaces are currently used on integrated circuit chips, but are not nearly large enough for a reflective metal area for virtual reality display purposes. Nor are I/O pads reflective enough to be used as reflective surfaces.
  • Current capability for specularity the degree of light that is scattered, is only 2%, while a specularity of about 80% is desirable.
  • a memory cell has been formed on semiconductor substrate 10, including field oxide isolation regions 12, polysilicon layers 14 and 16, all formed as is well known in the art.
  • An insulating layer 18 is formed on second polysilicon layer 16 and in openings in the polysilicon. This layer is formed of typically silicon oxide or the like.
  • a first metal layer 20 is deposited and patterned, is typically of aluminum and is used for interconnection of devices to each other and to input/output pads.
  • An intermetal dielectric (IMD) layer 22 is deposited over and between metal layer 20. It will be noted that each successive layer's top surface is uneven, due to the uneven surface on which the layers are deposited.
  • a second metal layer is now deposited on the IMD layer and is typically aluminum.
  • This metal layer is then patterned to form a metal pad 24, for I/O purposes and the like, and a passivation layer 26 is deposited and patterned above it to expose the metal pad.
  • the top surface is rough and uneven, due to the uneven nature of the top surface of the IMD layer beneath it, and due to the metal layer itself.
  • the metal top surface is unacceptable for a reflector plate, but is adequate for I/O pads and the like, as the uneven surface will cause destructive interference of light waves impacting on the plate.
  • This object is achieved by forming a metal interconnection layer above a semiconductor substrate, an intermetal dielectric layer on the metal interconnection layer, and an opening through the intermetal dielectric layer to expose a portion of the metal interconnection layer.
  • a first metal layer is formed on the intermetal dielectric layer and connecting to the metal interconnection layer through the opening.
  • a second metal layer is formed on the first metal layer.
  • a third metal layer is formed on the second metal layer.
  • a highly reflective metal layer is formed on the third metal layer.
  • the first, second, third and highly reflective metal layers are patterned to form the highly reflective metal reflector plate.
  • a passivation layer is formed over the highly reflective metal reflector plate and exposed surface of the intermetal dielectric layer.
  • the passivation layer is etched above the highly reflective metal reflector plate to leave a portion of the passivation layer over the entire top surface of the highly reflective metal reflector plate.
  • the portion of the passivation layer is removed with a wet etch, to expose the highly reflective metal reflector plate.
  • FIG. 1 is a cross-sectional view of a metal structure using a prior art process in which the top surface is not sufficiently smooth for light reflection.
  • FIG. 2 to 6 are cross-sectional views of the method of the invention for manufacturing a large, highly reflective metal reflector plate.
  • FIG. 7 is a schematic top view of the reflective metal plate of the invention on an integrated circuit chip having I/O pads at the periphery.
  • a memory cell e.g., a DRAM (Dynamic Random Access Memory), SRAM (Static Random Access Memory), EEPROM (Electrically Eraseable Programmable Read Only Memory), ROM (Read Only Memory), etc.
  • the memory cell can be industry standard, and the large reflector plate to be formed above it is independent of the underlying cell.
  • Field oxide isolation regions 22 are formed by, for instance, LOCOS (LOCal Oxidation of Silicon), as is well known in the art.
  • Polysilicon layers 24 and 26 are formed with an intermediate dielectric layer 25, and are formed and patterned as is well known in the art. These are a general representation of the underlying memory cell and are an example only.
  • An insulating layer 28 is formed on second polysilicon layer 26 and in openings in the polysilicon. This layer is formed typically of silicon oxide or the like.
  • An initial metal layer 30 is deposited and patterned and is typically aluminum. This layer is patterned into lines for interconnection of devices to each other and to input/output pads.
  • a first IMD layer 32 is deposited over and between metal layer 30. It will be noted that each successive layer's top surface is uneven, due to the uneven surface on which the layers are deposited.
  • Openings are formed for vias in IMD layer 32 for interconnection of the subsequent metal layer to first metal 30.
  • Another metal layer 36 is deposited on IMD layer 32 and is typically aluminum. The metal plate of the invention could be formed at this layer, or any subsequent layer, of metallization, but will be described as being formed at the third metallization layer.
  • Metal 36 fills via 34 during deposition, and is then patterned as desired to form additional metal lines.
  • Second IMD layer 38 is formed on the top surfaces of second metal 36 and first IMD layer 32. This layer is formed of an SOG (Spin On Glass) combination for planarization. Planarization of this layer is performed by one of two methods, but must be low temperature (less than about 400° C.) to avoid adverse affect to the aluminum reflective surface. Planarization can be by oxide/SOG/oxide, or oxide and chemical/mechanical polishing (CMP). Openings are formed in second IMD layer 38 to expose portions of second metal layer 36 for further interconnection. This is shown as via 40 in FIG. 2.
  • a metal layer 43 the bottom layer of the reflector plate structure, is now formed on IMD 38 and to fill via 40.
  • This layer is formed of aluminum, deposited by a two-step process: (1) A cold layer 41 sputtered aluminum layer is deposited to a thickness of between about 1500 and 2000 Angstroms, at a temperature of between about 100° and 200° C., preferred temperature of less than 150° C., at a power of between about 5 and 10 kilowatts. (2) A hot layer 42 sputtered aluminum at a temperature of between about 475 and 550 Angstroms, to a thickness of between about 2000 and 5000 Angstroms, at a power of between about 5 and 10 kilowatts.
  • the top surface of layer 43 is still too rough a surface for reflection, due to a large grain size of between about 3 and 10 micrometers.
  • a third metal layer 44 is deposited. This layer is formed of Ti (titanium) or TiN (titanium nitride), or the like, which is cold sputtered to provide a small grain size layer from which the final cold Al layer will be seeded.
  • the thickness of layer 44 is between about 400 and 800 Angstroms.
  • the fourth, and top, layer 46 of the metal reflector structure is formed of cold aluminum, deposited by one of two methods: (1) by sputtering Al cold set at room temperature, or about 20° C., however the wafer will be heated up to about 50° C. The thickness is between about 2000 and 5000 Angstroms, and must be thick enough to even out roughness. (2) By any type of Al e-beam or evaporation. The grain size of this layer is less than about 0.5 micrometers, using either deposition method. Deposition at this temperature results in metal 46 being a fine-grain, highly reflective film.
  • Aluminum layer 46 is pure aluminum, as any of the common additive materials such as Si or Cu (copper) could cause undesirable hillock growth during subsequent higher temperature processing, which would reduce the reflectivity of the top Al layer.
  • the top metal sandwich structure is etched to the desired size of the metal reflector plate.
  • the plate dimensions are such that many reflective areas 54, as shown in the top view of FIG. 7, are formed on the integrated circuit within the surrounding bonding pads 60.
  • the desired plate is defined by a photoresist formed by conventional lithography.
  • the metal etch may be accomplished by either reactive ion etching, or a wet etch.
  • a wet etch is accomplished with chemical species BCl 3 and Cl 2 (boron trichloride and chlorine).
  • BCl 3 and Cl 2 boron trichloride and chlorine
  • passivation layer 50 is added as a final layer.
  • This layer is formed of a sandwich of SiO x layer 48, which is a phosphosilicate glass (PSG) with 2-3% phosphorus, and Si 3 N 4 (silicon nitride) layer 49.
  • PSG phosphosilicate glass
  • Si 3 N 4 silicon nitride
  • a two-part etch is performed, to expose the metal reflector plate top surface.
  • a reactive ion etch is performed, to reduce the passivation layer 50 thickness to between about 500 and 1000 Angstroms in the region above the metal reflector plate. This is accomplished using a source gas that will etch both SiO x and Si 3 N 4 , such as CF 4 +O 2 (carbon tetrafluoride+oxygen). The result is seen in FIG. 5.
  • the second etch is a wet etch to remove the remainder of the passivation layer, which is SiO x , over the metal reflector plate, as shown in FIG. 6.
  • Buffered HF/H 2 O is used in this second etch to prevent pitting of the Al surface 52, which would occur if it were subjected to reactive ion dry etching conditions.
  • the remaining photoresist is stripped with the completed structure as shown in FIG. 6.
  • the reflective layer may be defined for a wide range of size of metal reflector plates, depending upon the need of the virtual reality technologist who needs the integrated circuit have a reflective surface.
  • the size of each reflective region 54 can be smaller, the same size as, or larger than the I/O pads 60. Typical I/O pads are between about 90 and 120 micrometers on a side, to hundreds of micrometers on a side.
  • the defined reflective surface might range from 15 micrometers on a side to hundreds of micrometers on a side. It is preferred for best planarity over the surface of the integrated circuit chip to have smaller rather than very large reflective regions 54.

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Liquid Crystal (AREA)

Abstract

A method, and resultant structure, for manufacturing large highly reflective metal reflector plates on an integrated circuit chip, for applications in game chips or similar virtual image projection systems, is described. A metal interconnection layer is formed above a semiconductor substrate, an intermetal dielectric layer is formed on the metal interconnection layer, and an opening is made through the intermetal dielectric layer to expose a portion of the metal interconnection layer. A first metal layer is formed on the intermetal dielectric layer and connecting to the metal interconnection layer through the opening. A second metal layer is formed on the first metal layer. A third metal layer is formed on the second metal layer. A highly reflective metal layer is formed on the third metal layer. The the first, second, third and highly reflective metal layers are patterned to form the highly reflective metal reflector plate. A passivation layer is formed over the highly reflective metal reflector plate and exposed surface of the intermetal dielectric layer. The passivation layer is etched above the highly reflective metal reflector plate to leave a portion of the passivation layer over the entire top surface of the highly reflective metal reflector plate. The portion of the passivation layer is removed with a wet etch, to expose the highly reflective metal reflector plate.

Description

This application is a division of application Ser. No. 08/231,503, filed Apr. 22, 1994, U.S. Pat. No. 5,393,700.
BACKGROUND OF THE INVENTION
(1) Field of the Invention
The invention relates to reflective surfaces for use in virtual reality display devices, and more particularly to a method for making large highly reflective metal reflector plates for applications in game chips or similar virtual image projection systems.
(2) Description of the Related Art
Large reflective surfaces on integrated circuits are needed for applications such as virtual reality display devices. IEEE Spectrum, October 1993, pages 22-40 "Special Report: Virtual Reality is for Real" covering several papers, gives a general discussion of current virtual reality technology, wherein a very natural interface between humans and computers is created. Communication between a human and computer can take the form of moving 3-dimensional imagery, spatial sounds and even physical forces from motion to touching.
There is currently a need to provide large reflective metal, or the like, surfaces on the surface of integrated circuit memory chips for use in virtual reality display devices. I/O (Input/Output) pads with large metal surfaces are currently used on integrated circuit chips, but are not nearly large enough for a reflective metal area for virtual reality display purposes. Nor are I/O pads reflective enough to be used as reflective surfaces. Current capability for specularity, the degree of light that is scattered, is only 2%, while a specularity of about 80% is desirable.
In the prior art structure shown in FIG. 1, a memory cell has been formed on semiconductor substrate 10, including field oxide isolation regions 12, polysilicon layers 14 and 16, all formed as is well known in the art. An insulating layer 18 is formed on second polysilicon layer 16 and in openings in the polysilicon. This layer is formed of typically silicon oxide or the like. A first metal layer 20 is deposited and patterned, is typically of aluminum and is used for interconnection of devices to each other and to input/output pads. An intermetal dielectric (IMD) layer 22 is deposited over and between metal layer 20. It will be noted that each successive layer's top surface is uneven, due to the uneven surface on which the layers are deposited. A second metal layer is now deposited on the IMD layer and is typically aluminum. This metal layer is then patterned to form a metal pad 24, for I/O purposes and the like, and a passivation layer 26 is deposited and patterned above it to expose the metal pad. As shown in FIG. 1, the top surface is rough and uneven, due to the uneven nature of the top surface of the IMD layer beneath it, and due to the metal layer itself. The metal top surface is unacceptable for a reflector plate, but is adequate for I/O pads and the like, as the uneven surface will cause destructive interference of light waves impacting on the plate.
SUMMARY OF THE INVENTION
It is therefore an object of this invention to provide a very manufacturable method for fabricating, and a resulting structure of, a large, highly reflective metal reflector plate for virtual image projection applications.
This object is achieved by forming a metal interconnection layer above a semiconductor substrate, an intermetal dielectric layer on the metal interconnection layer, and an opening through the intermetal dielectric layer to expose a portion of the metal interconnection layer. A first metal layer is formed on the intermetal dielectric layer and connecting to the metal interconnection layer through the opening. A second metal layer is formed on the first metal layer. A third metal layer is formed on the second metal layer. A highly reflective metal layer is formed on the third metal layer. The first, second, third and highly reflective metal layers are patterned to form the highly reflective metal reflector plate. A passivation layer is formed over the highly reflective metal reflector plate and exposed surface of the intermetal dielectric layer. The passivation layer is etched above the highly reflective metal reflector plate to leave a portion of the passivation layer over the entire top surface of the highly reflective metal reflector plate. The portion of the passivation layer is removed with a wet etch, to expose the highly reflective metal reflector plate.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a cross-sectional view of a metal structure using a prior art process in which the top surface is not sufficiently smooth for light reflection.
FIG. 2 to 6 are cross-sectional views of the method of the invention for manufacturing a large, highly reflective metal reflector plate.
FIG. 7 is a schematic top view of the reflective metal plate of the invention on an integrated circuit chip having I/O pads at the periphery.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
Referring now to FIG. 2, a memory cell, e.g., a DRAM (Dynamic Random Access Memory), SRAM (Static Random Access Memory), EEPROM (Electrically Eraseable Programmable Read Only Memory), ROM (Read Only Memory), etc., has been formed on semiconductor substrate 20. The memory cell can be industry standard, and the large reflector plate to be formed above it is independent of the underlying cell. Field oxide isolation regions 22 are formed by, for instance, LOCOS (LOCal Oxidation of Silicon), as is well known in the art. Polysilicon layers 24 and 26 are formed with an intermediate dielectric layer 25, and are formed and patterned as is well known in the art. These are a general representation of the underlying memory cell and are an example only. An insulating layer 28 is formed on second polysilicon layer 26 and in openings in the polysilicon. This layer is formed typically of silicon oxide or the like. An initial metal layer 30 is deposited and patterned and is typically aluminum. This layer is patterned into lines for interconnection of devices to each other and to input/output pads. A first IMD layer 32 is deposited over and between metal layer 30. It will be noted that each successive layer's top surface is uneven, due to the uneven surface on which the layers are deposited.
Openings are formed for vias in IMD layer 32 for interconnection of the subsequent metal layer to first metal 30. Another metal layer 36 is deposited on IMD layer 32 and is typically aluminum. The metal plate of the invention could be formed at this layer, or any subsequent layer, of metallization, but will be described as being formed at the third metallization layer. Metal 36 fills via 34 during deposition, and is then patterned as desired to form additional metal lines. Second IMD layer 38 is formed on the top surfaces of second metal 36 and first IMD layer 32. This layer is formed of an SOG (Spin On Glass) combination for planarization. Planarization of this layer is performed by one of two methods, but must be low temperature (less than about 400° C.) to avoid adverse affect to the aluminum reflective surface. Planarization can be by oxide/SOG/oxide, or oxide and chemical/mechanical polishing (CMP). Openings are formed in second IMD layer 38 to expose portions of second metal layer 36 for further interconnection. This is shown as via 40 in FIG. 2.
In the next critical steps of the invention, the metal layers for the metal reflector plate structure are formed. A metal layer 43, the bottom layer of the reflector plate structure, is now formed on IMD 38 and to fill via 40. This layer is formed of aluminum, deposited by a two-step process: (1) A cold layer 41 sputtered aluminum layer is deposited to a thickness of between about 1500 and 2000 Angstroms, at a temperature of between about 100° and 200° C., preferred temperature of less than 150° C., at a power of between about 5 and 10 kilowatts. (2) A hot layer 42 sputtered aluminum at a temperature of between about 475 and 550 Angstroms, to a thickness of between about 2000 and 5000 Angstroms, at a power of between about 5 and 10 kilowatts.
The top surface of layer 43 is still too rough a surface for reflection, due to a large grain size of between about 3 and 10 micrometers. To overcome this roughness, a third metal layer 44 is deposited. This layer is formed of Ti (titanium) or TiN (titanium nitride), or the like, which is cold sputtered to provide a small grain size layer from which the final cold Al layer will be seeded. The thickness of layer 44 is between about 400 and 800 Angstroms.
The fourth, and top, layer 46 of the metal reflector structure is formed of cold aluminum, deposited by one of two methods: (1) by sputtering Al cold set at room temperature, or about 20° C., however the wafer will be heated up to about 50° C. The thickness is between about 2000 and 5000 Angstroms, and must be thick enough to even out roughness. (2) By any type of Al e-beam or evaporation. The grain size of this layer is less than about 0.5 micrometers, using either deposition method. Deposition at this temperature results in metal 46 being a fine-grain, highly reflective film. Aluminum layer 46 is pure aluminum, as any of the common additive materials such as Si or Cu (copper) could cause undesirable hillock growth during subsequent higher temperature processing, which would reduce the reflectivity of the top Al layer.
Referring now to FIG. 3, the top metal sandwich structure is etched to the desired size of the metal reflector plate. The plate dimensions are such that many reflective areas 54, as shown in the top view of FIG. 7, are formed on the integrated circuit within the surrounding bonding pads 60. The desired plate is defined by a photoresist formed by conventional lithography. The metal etch may be accomplished by either reactive ion etching, or a wet etch. A wet etch is accomplished with chemical species BCl3 and Cl2 (boron trichloride and chlorine). The resist is then stripped using standard stripping techniques.
With reference to FIG. 4, passivation layer 50 is added as a final layer. This layer is formed of a sandwich of SiOx layer 48, which is a phosphosilicate glass (PSG) with 2-3% phosphorus, and Si3 N4 (silicon nitride) layer 49. Each of these two layers is formed by PECVD (Plasma Enhanced Chemical Vapor Deposition) at less than 400° C. so that deposition would take about one minute each, to a thickness of between about 3000 and 5000 Angstroms.
Referring now to FIGS. 5 and 6, a two-part etch is performed, to expose the metal reflector plate top surface. After conventional lithography and etching to define the area to be etched, a reactive ion etch is performed, to reduce the passivation layer 50 thickness to between about 500 and 1000 Angstroms in the region above the metal reflector plate. This is accomplished using a source gas that will etch both SiOx and Si3 N4, such as CF4 +O2 (carbon tetrafluoride+oxygen). The result is seen in FIG. 5. The second etch is a wet etch to remove the remainder of the passivation layer, which is SiOx, over the metal reflector plate, as shown in FIG. 6. Buffered HF/H2 O is used in this second etch to prevent pitting of the Al surface 52, which would occur if it were subjected to reactive ion dry etching conditions. The remaining photoresist is stripped with the completed structure as shown in FIG. 6.
The reflective layer may be defined for a wide range of size of metal reflector plates, depending upon the need of the virtual reality technologist who needs the integrated circuit have a reflective surface. The size of each reflective region 54, as seen in the FIG. 7 top view, can be smaller, the same size as, or larger than the I/O pads 60. Typical I/O pads are between about 90 and 120 micrometers on a side, to hundreds of micrometers on a side. The defined reflective surface might range from 15 micrometers on a side to hundreds of micrometers on a side. It is preferred for best planarity over the surface of the integrated circuit chip to have smaller rather than very large reflective regions 54.
While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.

Claims (14)

What is claimed is:
1. An integrated circuit chip comprising:
a memory cell and associated circuitry on and within said integrated circuit chip;
a plurality of highly reflective surfaces formed on the surface of said integrated circuit chip wherein said reflective surfaces comprise:
a first layer of aluminum with a thickness of between about 1500 and 2000 Angstroms;
a second layer of aluminum with a thickness of between about 2000 and 5000 Angstroms, over said first layer of aluminum, having a grain size of between about 3 and 10 micrometers;
a conductive layer over said second layer of aluminum, with a thickness of between about 400 and 800 Angstroms;
a layer of pure aluminum over said layer of titanium, having a grain size of less than about 0.5 micrometers; and
a plurality of I/O pads formed on the surface of said integrated circuit chip for I/O connections to said memory cell and associated circuitry.
2. The integrated circuit chip of claim 1 wherein said conductive layer is titanium.
3. The integrated circuit chip of claim 1 wherein said conductive layer is titanium nitride.
4. An integrated circuit chip, comprising:
a memory cell and associated circuitry on and within said integrated circuit chip;
a plurality of highly reflective surfaces formed on the surface of said integrated circuit chip, each of said highly reflective surfaces comprising:
a first layer of aluminum connected to said memory cell and associated circuitry;
a second layer of aluminum, over said first layer of aluminum, having a grain size of between about 3 and 10 micrometers;
a conductive layer over said second layer of aluminum; and
a layer of pure aluminum over said conductive layer, having a grain size of less than about 0.5 micrometers.
5. The integrated circuit chip of claim 4 wherein said first layer of aluminum has a thickness of between about 1500 and 2000 Angstroms.
6. The integrated circuit chip of claim 4 wherein said second layer of aluminum has a thickness of between about 2000 and 5000 Angstroms.
7. The integrated circuit chip of claim 4 wherein said conductive layer has a thickness of between about 400 and 800 Angstroms.
8. The integrated circuit chip of claim 4 wherein said conductive layer is titanium.
9. The integrated circuit chip of claim 4 wherein said conductive layer is titanium nitride.
10. The integrated circuit chip of claim 4 wherein said reflective surfaces are larger than about 15 micrometers on a side.
11. A highly reflective surface formed on the surface of an integrated circuit chip, comprising:
a first layer of aluminum with a thickness of between about 1500 and 2000 Angstroms;
a second layer of aluminum with a thickness of between about 2000 and 5000 Angstroms, over said first layer of aluminum, having a grain size of between about 3 and 10 micrometers;
a conductive layer over said second layer of aluminum, with a thickness of between about 400 and 800 Angstroms; and
a layer of pure aluminum over said conductive layer, having a grain size of less than about 0.5 micrometers.
12. The highly reflective surface of claim 11 wherein said conductive layer is titanium.
13. The highly reflective surface of claim 11 wherein said conductive layer is titanium nitride.
14. The highly reflective surface of claim 11 wherein said reflective surface is larger than about 15 micrometers on a side.
US08/387,179 1994-04-22 1995-02-13 Methods to fabricate large highly reflective metal reflector plates for applications in game chips or similar virtual image projection use Expired - Lifetime US5497025A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/387,179 US5497025A (en) 1994-04-22 1995-02-13 Methods to fabricate large highly reflective metal reflector plates for applications in game chips or similar virtual image projection use

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/231,503 US5393700A (en) 1994-04-22 1994-04-22 Methods to fabricate large highly reflective metal reflector plates for applications in game chips or similar virtual image projection use
US08/387,179 US5497025A (en) 1994-04-22 1995-02-13 Methods to fabricate large highly reflective metal reflector plates for applications in game chips or similar virtual image projection use

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/231,503 Division US5393700A (en) 1994-04-22 1994-04-22 Methods to fabricate large highly reflective metal reflector plates for applications in game chips or similar virtual image projection use

Publications (1)

Publication Number Publication Date
US5497025A true US5497025A (en) 1996-03-05

Family

ID=22869505

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/231,503 Expired - Fee Related US5393700A (en) 1994-04-22 1994-04-22 Methods to fabricate large highly reflective metal reflector plates for applications in game chips or similar virtual image projection use
US08/387,179 Expired - Lifetime US5497025A (en) 1994-04-22 1995-02-13 Methods to fabricate large highly reflective metal reflector plates for applications in game chips or similar virtual image projection use

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US08/231,503 Expired - Fee Related US5393700A (en) 1994-04-22 1994-04-22 Methods to fabricate large highly reflective metal reflector plates for applications in game chips or similar virtual image projection use

Country Status (1)

Country Link
US (2) US5393700A (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5882399A (en) * 1997-08-23 1999-03-16 Applied Materials, Inc. Method of forming a barrier layer which enables a consistently highly oriented crystalline structure in a metallic interconnect
US5925225A (en) * 1997-03-27 1999-07-20 Applied Materials, Inc. Method of producing smooth titanium nitride films having low resistivity
US5982472A (en) * 1998-12-14 1999-11-09 National Semiconductor Corporation Self-aligned pixel with support pillars for a liquid crystal light valve
US6124912A (en) * 1997-06-09 2000-09-26 National Semiconductor Corporation Reflectance enhancing thin film stack in which pairs of dielectric layers are on a reflector and liquid crystal is on the dielectric layers
US6153933A (en) * 1997-09-05 2000-11-28 Advanced Micro Devices, Inc. Elimination of residual materials in a multiple-layer interconnect structure
US6190936B1 (en) 1998-08-19 2001-02-20 National Semiconductor Corp. Interconnect passivation and metallization process optimized to maximize reflectance
US6420260B1 (en) 1997-03-27 2002-07-16 Applied Materials, Inc. Ti/Tinx underlayer which enables a highly <111> oriented aluminum interconnect
US6452652B1 (en) 1998-06-12 2002-09-17 National Semiconductor Corporation Light absorbing thin film stack in a light valve structure
US6569699B1 (en) * 2000-02-01 2003-05-27 Chartered Semiconductor Manufacturing Ltd. Two layer mirror for LCD-on-silicon products and method of fabrication thereof
US20090124337A1 (en) * 2007-06-07 2009-05-14 Aristocrat Technologies Australia Pty Limited Method of controlling a gaming system, a player interface for a gaming system and a method of gaming
US20160291219A1 (en) * 2015-04-01 2016-10-06 Samsung Display Co., Ltd Mirror substrates, methods of manufacturing the same and display devices including the same

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6090696A (en) * 1999-10-20 2000-07-18 Taiwan Semicondutor Manufacturing Company Method to improve the adhesion of a molding compound to a semiconductor chip comprised with copper damascene structures

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4603258A (en) * 1984-11-16 1986-07-29 Sri International Photocapacitive detector array
JPH02137230A (en) * 1988-11-17 1990-05-25 Nec Corp Integrated circuit device
US5218219A (en) * 1990-04-27 1993-06-08 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having a peripheral wall at the boundary region of a memory cell array region and a peripheral circuit region

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4720908A (en) * 1984-07-11 1988-01-26 Texas Instruments Incorporated Process for making contacts and interconnects for holes having vertical sidewalls
US5225372A (en) * 1990-12-24 1993-07-06 Motorola, Inc. Method of making a semiconductor device having an improved metallization structure
US5270255A (en) * 1993-01-08 1993-12-14 Chartered Semiconductor Manufacturing Pte, Ltd. Metallization process for good metal step coverage while maintaining useful alignment mark

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4603258A (en) * 1984-11-16 1986-07-29 Sri International Photocapacitive detector array
JPH02137230A (en) * 1988-11-17 1990-05-25 Nec Corp Integrated circuit device
US5218219A (en) * 1990-04-27 1993-06-08 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having a peripheral wall at the boundary region of a memory cell array region and a peripheral circuit region

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
IEEE Spectrum, Oct. 1993, pp. 22 40, Special Report Virtual Reality is for Real . *
IEEE Spectrum, Oct. 1993, pp. 22-40, "Special Report Virtual Reality is for Real".

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6420260B1 (en) 1997-03-27 2002-07-16 Applied Materials, Inc. Ti/Tinx underlayer which enables a highly <111> oriented aluminum interconnect
US5925225A (en) * 1997-03-27 1999-07-20 Applied Materials, Inc. Method of producing smooth titanium nitride films having low resistivity
US6149777A (en) * 1997-03-27 2000-11-21 Applied Materials, Inc. Method of producing smooth titanium nitride films having low resistivity
US6124912A (en) * 1997-06-09 2000-09-26 National Semiconductor Corporation Reflectance enhancing thin film stack in which pairs of dielectric layers are on a reflector and liquid crystal is on the dielectric layers
US5882399A (en) * 1997-08-23 1999-03-16 Applied Materials, Inc. Method of forming a barrier layer which enables a consistently highly oriented crystalline structure in a metallic interconnect
US6153933A (en) * 1997-09-05 2000-11-28 Advanced Micro Devices, Inc. Elimination of residual materials in a multiple-layer interconnect structure
US6452652B1 (en) 1998-06-12 2002-09-17 National Semiconductor Corporation Light absorbing thin film stack in a light valve structure
US6300241B1 (en) 1998-08-19 2001-10-09 National Semiconductor Corporation Silicon interconnect passivation and metallization process optimized to maximize reflectance
US6190936B1 (en) 1998-08-19 2001-02-20 National Semiconductor Corp. Interconnect passivation and metallization process optimized to maximize reflectance
DE19938561B4 (en) * 1998-08-19 2006-04-13 National Semiconductor Corp.(N.D.Ges.D.Staates Delaware), Santa Clara Method for producing a reflective electrode
US5982472A (en) * 1998-12-14 1999-11-09 National Semiconductor Corporation Self-aligned pixel with support pillars for a liquid crystal light valve
US6569699B1 (en) * 2000-02-01 2003-05-27 Chartered Semiconductor Manufacturing Ltd. Two layer mirror for LCD-on-silicon products and method of fabrication thereof
US20090124337A1 (en) * 2007-06-07 2009-05-14 Aristocrat Technologies Australia Pty Limited Method of controlling a gaming system, a player interface for a gaming system and a method of gaming
US20160291219A1 (en) * 2015-04-01 2016-10-06 Samsung Display Co., Ltd Mirror substrates, methods of manufacturing the same and display devices including the same

Also Published As

Publication number Publication date
US5393700A (en) 1995-02-28

Similar Documents

Publication Publication Date Title
US5643837A (en) Method of flattening the surface of a semiconductor device by polishing
US5627106A (en) Trench method for three dimensional chip connecting during IC fabrication
JP3027195B2 (en) Raised tungsten plug antifuse and method of manufacturing the same
US5497025A (en) Methods to fabricate large highly reflective metal reflector plates for applications in game chips or similar virtual image projection use
US6156640A (en) Damascene process with anti-reflection coating
JPH06163489A (en) Method for selective flattening polishing
JPH0834772B2 (en) Method for manufacturing semiconductor device
JPH06104258A (en) Semiconductor device and its manufacture
JP2001313370A (en) Interconnect-embedding type metal-insulator-metal capacitor, and method of manufacturing the same
US5696406A (en) Semiconductor device and method for fabricating the same
US5591673A (en) Tungsten stud process for stacked via applications
EP0911878A2 (en) Metalization system
US5716888A (en) Stress released VLSI structure by void formation
US5726098A (en) Method of manufacturing semiconductor device having multilevel interconnection
JPS6398134A (en) Wiring structure and manufacture thereof
TW407299B (en) Semiconductor device and manufacture thereof
US6017824A (en) Passivation etching procedure, using a polysilicon stop layer, for repairing embedded DRAM cells
US5358733A (en) Stress release metallization for VLSI circuits
US6294471B1 (en) Method of eliminating dishing effect in polishing of dielectric film
US6274476B1 (en) Semiconductor device and method of manufacturing the same
US5609772A (en) Cube maskless lead open process using chemical mechanical polish/lead-tip expose process
US4979012A (en) Semiconductor device with bonding pad contacts
TW468237B (en) Improving method for peeling issue in the integrated circuit processing
KR0147648B1 (en) Method for planarization interlayer insulating film of semiconductor device
JPH11214513A (en) Wiring structure of integrated circuit, and wiring formation method

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12