|Número de publicación||US5790894 A|
|Tipo de publicación||Concesión|
|Número de solicitud||US 08/713,886|
|Fecha de publicación||4 Ago 1998|
|Fecha de presentación||17 Sep 1996|
|Fecha de prioridad||14 Jun 1994|
|También publicado como||US5592681|
|Número de publicación||08713886, 713886, US 5790894 A, US 5790894A, US-A-5790894, US5790894 A, US5790894A|
|Inventores||Jim D. Childers, Paul J. Huelskamp|
|Cesionario original||Texas Instruments Incorporated|
|Exportar cita||BiBTeX, EndNote, RefMan|
|Citas de patentes (16), Clasificaciones (13), Eventos legales (4)|
|Enlaces externos: USPTO, Cesión de USPTO, Espacenet|
This is a continuation of application Ser. No. 08/543,349, filed Oct. 16, 1995, now U.S. Pat. No. 5,592,681, which is a continuation of application Ser. No. 08/259,728, filed Jun. 14, 1994, now abandoned.
This invention relates generally to data processing and, more particularly, to data processing wherein hard-wired register bits are utilized.
Data processing systems and data processors are used in myriad applications which in turn have an impact on virtually every aspect of life. The utility of these myriad applications can ordinarily be enhanced by improving the operational flexibility of the associated data processing systems and data processors.
Conventional data processing systems utilize registers for a variety of purposes, as is well known in the art. Conventionally, each register bit is either a read/write bit whose logic value can be selectively written over and thus changed, or a hard-wired bit whose logic value is fixed during manufacturing and cannot be changed later. The aforementioned absolute unchangeability of hard-wired register bits can be disadvantageous from emulation and testability standpoints.
It is therefore desirable to provide for the use of hard-wired register bits which do not have the aforementioned disadvantageous characteristic of absolute unchangeability.
The present invention provides the capability of selectively configuring a register bit as a hard-wired bit or a read/write bit.
FIG. 1 is a block diagram of a data processing system according to the present invention;
FIG. 2 is a block diagram illustrating the data processing device of FIG. 1 in greater detail;
FIG. 3 illustrates a plurality of registers within the information storage circuitry of FIG. 2;
FIG. 4 diagrammatically illustrates a portion of a register of FIG. 3;
FIG. 5 diagrammatically illustrates a modification of the circuitry of FIG. 4; and
FIG. 6 illustrates a plurality of circuits according to FIG. 4, arranged in a serial scan path.
FIG. 1 is a block diagram of a data processing system 10 according to the present invention. The data processing system 10 includes data processing circuitry 11 and peripheral circuitries 13, 15, 17 and 19. In the exemplary embodiment of FIG. 1, the data processing circuitry 11 is connected to each of the peripheral circuitries 13, 15, 17 and 19 for transfer of information between data processing circuitry 11 and peripheral circuitries 13, 15, 17 and 19. However, and as will be apparent from the following description, a data processing system according to the present invention could include any quantity and type of peripheral circuitries and peripheral devices (such as peripherals 13, 15, 17 and 19) interconnected among themselves and with data processing circuitry 11 in any manner heretofore or hereafter conceivable to workers in the art.
FIG. 2 illustrates the data processing circuitry 11 of FIG. 1 in greater detail. The data processing circuitry 11 includes information processing circuitry 21 and information storage circuitry 23. In general, information processing circuitry 21 processes information while information storage circuitry 23 functions to hold or store information utilized by information processing circuitry 21 during operation thereof For example, inputs to and outputs from the information processing operations of information processing circuitry 21 are stored in information storage circuitry 23.
FIG. 3 illustrates in greater detail a portion of information storage circuitry 23. As shown in FIG. 3, information storage circuitry 23 includes a plurality of registers in which information is stored for use by information processing circuitry 21 during the information processing operations which it performs. As workers in the art are well aware, the uses of registers in data processing devices are many and varied.
FIG. 4 illustrates one exemplary structure of a single register bit 27 within one of the registers of FIG. 3. Register bit structure 27 includes a master/slave type shift register latch (SRL) 29. The SRL 29 includes a first data input DIN0 for writing data and a second data input DIN1 for scanning data. VMT0 is the master clock input associated with DIN0, and VM1 is the master clock input associated with DIN1. The slave clock input to SRL 29 is designated in FIG. 4 by LST. DIN0 of SRL 29 receives its input DIN from information processing circuitry 21, and the corresponding master clock VMT0 is driven by a three input AND gate 31. The inputs of AND gate 31 are a register select signal and a write signal from information processing circuitry 21, and a master clock signal LMT. The scan data input DIN1 of SRL 29 is part a serial scan path and is driven by signal SI produced upstream in the scan path. Master clock input VMT1 associated with scan input DIN1 is driven by scan master clock signal LTT.
Data that has been clocked into the master stage of SRL 29, namely data from either DIN0 (clocked in by VMT0) or DIN1 (clocked in by VMT1), is clocked though to the output of SRL 29 by slave clock LST.
As commonly practiced in the art, master clock signals LMT and LTT are identical in timing but are mutually exclusive (i.e. never pulsed simultaneously) to avoid data conflicts between inputs DIN0 and DIN1. Also as commonly practiced, slave clock LST must not overlap the master clocks LMT and LTT. That is, LST cannot pulse high until at least a few nanoseconds after LMT/LTT has pulsed low, and LST must pulse low at least a few nanoseconds before LMT/LTT pulses high.
When data is to be clocked into DIN0 in the exemplary embodiment of FIG. 4, the register select and write signals from information processing circuitry 21 must be high while master clock LMT is active, whereby master clock input VMT0 of SRL 29 is driven to latch the input data at DIN0 into the master stage of SRL 29. If scan data SI is to be input at DIN1, then the scan master clock LTT must be active to provide a clock signal at master clock input VMT1, whereby scan data at DIN1 is clocked into the master stage of the SRL 29. Master scan clock signal LTT is only active in test mode to scan data, and is disabled during functional operation. Master clock LMT is used for writing to the bit 27.
It should be clear from the foregoing discussion that a clock pulse at VMT0 followed by a clock pulse at LST constitutes a normal functional or write cycle wherein data from information processing circuitry 21 is stored at the output of SRL 29. A clock pulse at VMT1 followed by a clock pulse at LST constitutes a scan cycle wherein scan data input from the serial scan chain at SI is latched at the output of SRL 29. It should be noted that the output of SRL 29 is available in the scan path as designated at SO.
The data output of SRL 29 is also connected to one pole 35 of a triple pole single throw jumper 33. The jumper 33 can be programmed to one of its three mutually exclusively positions at a point late in the process of manufacturing the register bit structure 27. The other poles 37 and 39 of jumper 33 are respectively connected to power and ground. The switch 33 thus connects one of the poles 35, 37 and 39 to one input of a 2-to-1 multiplexer 41. The other input of multiplexer 41 is connected to the output of SRL 29. Multiplexer 41 functions as a switching element and is controlled by a signal designated as GFUNC. GFUNC is high during normal functional operation and is low during test/emulation operation. In the exemplary embodiment illustrated in FIG. 4, when GFUNC is high, the output 55 of register bit structure 27 will be hard-wired to a logic zero level via terminals 39 and 43 and multiplexer 41. However, during test(emulation operation, when GFUNC is low, the output 55 is connected via multiplexer 41 to the output of SRL 29. Thus, the register bit structure 27 shown in FIG. 4 provides a normal read/write register bit during test(emulation operation, while also providing a hard-wired bit during normal functional operation.
During the process of manufacturing the registers of the data processing device 11, an appropriate connection across switch 33 is made in order to provide the desired input to multiplexer 41. Thus, the register bit structure 27 is programmable during manufacture to select one of three optional configurations for normal functional operation, namely hard-wired logic zero 39, hard-wired logic 1 37, or read/write 35. The switch 33 can be implemented in several ways; some examples of which follow. Terminals 35 and 43 can be brought out to the edge of the bounding box of the module in which the register is located. That is, the terminals 35 and 43 would be located at the outer periphery of the module. Then, during top-level chip-route time, terminals 35 and 43 can be connected together (read/write operation) or terminal 43 can be connected to Vcc (hard-wired logic 1) or ground (hard-wired logic 0). As another example, the four terminals 35, 37, 39 and 43 can be made into a swap cell wherein terminal 43 is not connected to any of the other terminals, and then, after top-level routing but before pattern generation, this swap cell can be replaced by a cell having the same terminals but also including the desired connection between terminal 43 and one of terminals 35, 37 and 39. Another example is to use metal or contact-programmable points which can be programmed just before process completion.
If it is desired to use the register bit structure 27 for multiple bits in a register, then each such register bit structure can be identical to the exemplary structure of FIG. 4. However, noting that all bits of a single register are ordinarily written to at the same time, typically only one AND gate 31 will be required per register since all bits of the register would ordinarily utilize the same functional master clock VMT0.
FIG. 5 illustrates another exemplary register bit structure 45 which is similar to register bit structure 27 of FIG. 4, but also includes a reset feature. The reset feature is implemented using an active low reset signal along with additional AND gates 47 and 49, additional inverter 51, and additional OR gate 53. Features of FIG. 5 which correspond to those in FIG. 4 are numbered correspondingly in FIG. 5. The SRL 29 of FIG. 5 has a third data input DIN2 and a corresponding master clock input VMT2. Data input DIN2 is connected to terminal 43, and clock input VMT2 is driven by the output of AND gate 47. Signal LMT is connected to one input of AND gate 47, and the other input of AND gate 47 is driven by inverter 51 whose input is the active low reset signal. The output of inverter 51 also drives one input of OR gate 53, whose other input is driven by GFUNC. The output of OR gate 53 is applied to the control input of multiplexer 41. The reset signal is input to AND gates 31 and 49. The other input of AND gate 49 is driven by the data output of SRL 29, and the output of AND gate 49 is connected to terminal 35.
As seen in FIG. 5, when the reset signal is inactive high, the data output of SRL 29 is passed through AND gate 49 directly to terminal 35 (as in FIG. 4), and AND gate 31 functions the same as in FIG. 4. Also, when the reset signal is inactive high, master clock VMT2 of SRL 29 is disabled via AND gate 47 and inverter 51, and the GFUNC signal controls multiplexer 41 (just as in FIG. 4) via the operation of inverter 51 and OR gate 53.
When the reset signal is active low, master clock input VMT0 is disabled via AND gate 31, and clock signal LMT is qualified at AND gate 47 for application to master clock input VMT2. Also, when the reset signal is active low, inverter 51 and OR gate 53 operate to select terminal 43 for output from multiplexer 41, and terminal 35 is taken low by operation of AND gate 49.
With the reset signal active low, an LMT clock pulse followed by an LST clock pulse causes the logic level at terminal 43 to be clocked through DIN2 to the data output of SRL 29. Thus, depending upon which of terminals 35, 37 and 39 is connected to terminal 43, the data output of SRL 29 will receive either the logic 0 imposed at terminal 35 by AND gate 49, or the hard-wired logic 1 at terminal 37, or the hard-wired logic 0 at terminal 39. As previously indicated, while reset is active low, the logic level at terminal 43 is also output from the register bit structure 45 via multiplexer 41. Thus, the reset feature of FIG. 5 permits the output of SRL 29 to be driven to a predetermined logic level before the output 55 of register bit structure 45 is connected to the output of SRL 29 via multiplexer 41.
If it is desired to apply the reset feature to each register bit in a given register, then each register bit structure within that register can be identical to the register bit structure 45 of FIG. 5, except that it may be possible to utilize only one each of inverter 51, AND gates 31 and 47, and OR gate 53, assuming that a single reset signal is to be used in conjunction with all of the register bits within the register, and further assuming, as above with respect to FIG. 4, that all register bits within the register will be written to together.
As previously indicated, the serial scan input SI and output SO of register bit structures 27 and 45 of FIGS. 4 and 5 are provided for connection into any serial scan path in the data processing device 11. For example, the scan input SI and the scan output SO of any given register bit structure can be respectively connected to the scan output of a second register bit structure and the scan input of a third register bit structure, with all three of the register bit structures being included within a single register of FIG. 3, or with any of the register bit structures being included within any of the registers of FIG. 3. FIG. 6 illustrates a plurality of register bit structures 27 connected in a serial scan path 57. More generally, the register bit structures shown in FIGS. 4 and 5 can be connected at any suitable point in any desired scan path within the data processing device 11.
It should be clear from the foregoing that each individual register bit of a given data processing system 10 can be programmed to a desired hard-wired logic value, but can still function as a read/write bit during testing or emulation. With the exemplary register bit structures of FIGS. 4 and 5, data processing devices become more general purpose in nature since even the hard-wired register bits can be programmed in test and emulation modes. This general purpose feature in some cases permits system testing, development and emulation to begin before the final design of a particular data processing device has been decided upon. For example, in the development of a given data processing system for which the final design of the data processor is undecided, it is possible to use an already existing data processor which includes register bit structures 27 but has been specifically designed for use in a completely different system, because any unwanted hard-wired registered bits in that existing data processor can be overridden for testing and emulation purposes.
Although exemplary embodiments of the present invention are described above, this does not limit the scope of the invention, which can be practiced in a variety of embodiments.
|Patente citada||Fecha de presentación||Fecha de publicación||Solicitante||Título|
|US4580066 *||22 Mar 1984||1 Abr 1986||Sperry Corporation||Fast scan/set testable latch using two levels of series gating with two current sources|
|US4628217 *||22 Mar 1984||9 Dic 1986||Sperry Corporation||Fast scan/set testable latch using two levels of series gating with one current source|
|US4771285 *||5 Nov 1985||13 Sep 1988||Advanced Micro Devices, Inc.||Programmable logic cell with flexible clocking and flexible feedback|
|US4864525 *||7 Jul 1987||5 Sep 1989||Clarion Co., Ltd.||Maximum length shift register sequence generator|
|US4872169 *||8 Dic 1988||3 Oct 1989||Texas Instruments Incorporated||Hierarchical scan selection|
|US4930098 *||30 Dic 1988||29 May 1990||Intel Corporation||Shift register programming for a programmable logic device|
|US4984214 *||5 Dic 1989||8 Ene 1991||International Business Machines Corporation||Multiplexed serial register architecture for VRAM|
|US5003204 *||19 Dic 1989||26 Mar 1991||Bull Hn Information Systems Inc.||Edge triggered D-type flip-flop scan latch cell with recirculation capability|
|US5084874 *||25 Jun 1990||28 Ene 1992||Texas Instruments Incorporated||Enhanced test circuit|
|US5150366 *||1 Ago 1990||22 Sep 1992||International Business Machines Corp.||Reduced delay circuits for shift register latch scan strings|
|US5172011 *||30 Jun 1989||15 Dic 1992||Digital Equipment Corporation||Latch circuit and method with complementary clocking and level sensitive scan capability|
|US5198999 *||4 Sep 1991||30 Mar 1993||Kabushiki Kaisha Toshiba||Serial input/output semiconductor memory including an output data latch circuit|
|US5231312 *||12 Mar 1992||27 Jul 1993||Atmel Corporation||Integrated logic circuit with functionally flexible input/output macrocells|
|US5295174 *||21 Nov 1991||15 Mar 1994||Nippon Steel Corporation||Shifting circuit and shift register|
|US5369752 *||1 Jun 1992||29 Nov 1994||Motorola, Inc.||Method and apparatus for shifting data in an array of storage elements in a data processing system|
|US5495487 *||14 Feb 1994||27 Feb 1996||Texas Instruments Incorporated||Testing buffer/register|
|Clasificación de EE.UU.||710/62, 712/E09.026|
|Clasificación internacional||G06F13/12, G06F9/30, G11C7/10|
|Clasificación cooperativa||G06F9/30141, G06F13/126, G11C7/1078, G11C7/1051|
|Clasificación europea||G06F9/30R6, G06F13/12P2, G11C7/10R, G11C7/10W|
|26 Nov 1996||AS||Assignment|
Owner name: HITACHI, LTD., JAPAN
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HARA, KAZUSATO;TORII, YOSHIMI;OHIRA, YOSHIKAZU;AND OTHERS;REEL/FRAME:008284/0795
Effective date: 19961015
Owner name: TEXAS INSTRUMENTS INC., TEXAS
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HARA, KAZUSATO;TORII, YOSHIMI;OHIRA, YOSHIKAZU;AND OTHERS;REEL/FRAME:008284/0795
Effective date: 19961015
|28 Dic 2001||FPAY||Fee payment|
Year of fee payment: 4
|28 Dic 2005||FPAY||Fee payment|
Year of fee payment: 8
|22 Ene 2010||FPAY||Fee payment|
Year of fee payment: 12