US5903353A - Method and apparatus for inspecting component placement and solder connection in printed circuit board manufacture - Google Patents

Method and apparatus for inspecting component placement and solder connection in printed circuit board manufacture Download PDF

Info

Publication number
US5903353A
US5903353A US09/044,488 US4448898A US5903353A US 5903353 A US5903353 A US 5903353A US 4448898 A US4448898 A US 4448898A US 5903353 A US5903353 A US 5903353A
Authority
US
United States
Prior art keywords
point
points
recited
key
printed circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US09/044,488
Inventor
Douglas W. Raymond
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Teradyne Inc
Original Assignee
Teradyne Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Teradyne Inc filed Critical Teradyne Inc
Priority to US09/044,488 priority Critical patent/US5903353A/en
Application granted granted Critical
Publication of US5903353A publication Critical patent/US5903353A/en
Assigned to LANDREX TECHNOLOGIES CO., LTD. reassignment LANDREX TECHNOLOGIES CO., LTD. ASSET PURCHASE AGREEMENT Assignors: TERADYNE, INC.
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0266Marks, test patterns or identification means
    • H05K1/0269Marks, test patterns or identification means for visual or optical inspection
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K13/00Apparatus or processes specially adapted for manufacturing or adjusting assemblages of electric components
    • H05K13/08Monitoring manufacture of assemblages
    • H05K13/081Integration of optical monitoring devices in assembly lines; Processes using optical monitoring devices specially adapted for controlling devices or machines in assembly lines
    • H05K13/0815Controlling of component placement on the substrate during or after manufacturing
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/16Inspection; Monitoring; Aligning
    • H05K2203/166Alignment or registration; Control of registration
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/303Surface mounted components, e.g. affixing before soldering, aligning means, spacing means

Definitions

  • This invention relates generally to the manufacture of printed circuit boards, and more specifically, to manufacturing defect analyzers.
  • Printed circuit boards are typically tested during the manufacturing process to determine whether the boards contain manufacturing defects. In this way, defective printed circuit boards are identified before being incorporated into electronic products, thereby minimizing the chance that the electronic products will fail prematurely in the field.
  • card edge testing includes attaching a test device to input and output ports of a board under test (BUT), applying test signals to selected input ports, detecting response signals at selected output ports, and comparing the response signals to expected results.
  • the applied test signals typically instruct the BUT to perform a series of predetermined functions.
  • the detected response signals are then analyzed to determine whether the BUT performed the predetermined functions correctly.
  • card edge testing has certain limitations. In general, card edge testing is most useful for testing printed circuit boards that have a relatively small number of components, which are capable of performing only a limited number of functions. However, as the number of components mounted to printed circuit boards has increased, the number of functions that the boards perform has also increased. As a result, card edge testing no longer provides the fault coverage that many printed circuit board manufacturers require.
  • An improvement to card edge testing is in-circuit testing, which includes attaching a fixture, called a "bed-of-nails," to certain nodes on the BUT, applying test signals to selected nodes, and evaluating response signals detected at other selected nodes.
  • the bed-of-nails fixture typically isolates a small number of components from the remaining components on the BUT. Functional testing is then performed on the isolated components. In-circuit testing is typically repeated until all of the components on the BUT have been tested. Board manufacturers have used in-circuit testing to test relatively large printed circuit boards with many components.
  • in-circuit testing also has certain limitations. For example, both active and passive components must be spaced far enough apart on the BUT so that nodes are accessible to the bed-of-nails fixture. However, this spacing requirement cannot always be satisfied on densely populated printed circuit boards. It is particularly difficult to access the nodes on printed circuit boards that are designed using PCMCIA technology, which is typically used in the manufacture of boards for laptop computers.
  • in-circuit testing generally does not provide complete fault coverage.
  • in-circuit testing cannot reliably detect missing by-pass capacitors, joints with insufficient amounts of solder, bent leads on semiconductor packages, or improperly aligned components.
  • optical inspection Another method of verifying printed circuit boards is generally known as optical inspection. Originally, optical inspection was performed by human inspectors using either the naked eye or a microscope. At certain stages of the printed circuit board manufacturing process, human inspectors typically looked for missing components, extra components, improperly oriented components, tilted semiconductor packages, crooked leads, faulty solder joints, or solder bridges between closely-spaced leads. Further, by combining visual inspection with in-circuit testing, many board manufacturers have achieved nearly 100% fault coverage. However, as printed circuit boards became more complex, visual inspection of boards proved to be slow, inaccurate and expensive.
  • An improvement to visual inspection is automatic optical inspection (AOI), which generally uses an illumination device and a series of video cameras mounted in a fixture.
  • a test computer typically controls movement of the fixture relative to the BUT, thereby allowing the cameras to scan and obtain images of a surface of the BUT.
  • the test computer then digitizes the images for subsequent analysis. Because AOI devices are used to perform non-contact testing, they are generally unaffected by inaccessible nodes on densely populated printed circuit boards. Also, over the long term, AOI devices tend to be more accurate than human inspectors.
  • AOI devices also have some disadvantages.
  • video cameras capture light and color characteristics of the surfaces of the BUT, the components, and the solder joints within their respective fields of view.
  • the AOI device then converts the captured light and color information into digitized image data, which is analyzed by the test computer.
  • the surfaces of the BUT, the components, and the solder joints each have a relatively wide range of acceptable parameters relating to reflectivity, color, and texture. This means that in order to obtain accurate results, AOI devices must be programmed and operated by highly trained technical personnel. Even if highly trained personnel are used, AOI sometimes results in either the rejection of good boards or the acceptance of faulty boards.
  • AOI devices Another limitation of AOI devices is that the characteristics of both the illuminators and the video cameras can vary from AOI device to AOI device. As a result, a test program written for one AOI device might not function properly on another AOI device. Finally, AOI devices are generally slow, thereby making them less adaptable to some high speed manufacturing processes.
  • Another object of the invention is to provide a reliable way of detecting faulty connections between the components and the printed circuit board.
  • Still another object of the invention is to provide a manufacturing defect analyzer that supports portable test programs.
  • a measured height of each key-point associated with a selected component is sequentially compared with a plurality of sets of acceptable parameters, wherein each set corresponds to a particular component package type. If the measured height of each key-point is not within the range of acceptable parameters in any set, then a fault is indicated. Alternatively, if the measured height for each key-point matches the acceptable parameters in one of the plurality of sets, then the measured height of each key-point associated with a corresponding component on a subsequent printed circuit board is compared first with the parameters in the matching set. If the measured height of each key-point associated with the corresponding component is not within the range of acceptable parameters in the matching set, then the measured heights are compared next with a previously matching set, if any. Finally, if the measured height of each key-point is not within the range of acceptable parameters in the previously matching set, then the measured heights are sequentially compared with remaining sets of acceptable parameters.
  • FIG. 1 is a simplified illustration of a printed circuit board being tested according to the invention
  • FIG. 2 is a flowchart depicting an inspecting method according to the present invention
  • FIG. 3 is a simplified illustration of locations of key-points on a component mounted to a printed circuit board
  • FIG. 4 is another simplified illustration of locations of key-points on a semiconductor package mounted to a printed circuit board.
  • FIG. 5 is a flowchart depicting an alternative inspecting method according to the present invention.
  • FIG. 1 shows BUT 100, which is manufactured according to any known process. Because FIG. 1 is meant to be a simplified illustration of a printed circuit board, BUT 100 is depicted as being small in size, and having only four components mounted to it. However, it is important to note that a manufacturing defect analyzer according to the present invention may be used to test printed circuit boards of any size, with any number of components. Further, the defect analyzer is particularly useful in testing large, densely populated printed circuit boards.
  • FIG. 1 shows chip resistors 102 and 104, and semiconductor packages 106 and 108.
  • components 102, 104, 106, and 108 are depicted as surface mount components, it should be appreciated that the defect analyzer may also be used to test printed circuit boards with through-hole components.
  • the defect analyzer includes light source 110, optical receiver 112, computer controller 114, and memory 132.
  • light source 110 emits light beam 128 toward key-point 126 on a surface of BUT 100.
  • light source 110 may simultaneously emit a plurality of light beams toward a plurality of key-points.
  • collimating lenses not shown for forming light beam 128.
  • a key-point is a location on a surface of a component, a solder connection, or the BUT.
  • a plurality of key-points are specified for each component on the BUT.
  • each key-point serves as a target for light source 110.
  • Light beam 128 is typically produced by either an infrared LED or a laser diode.
  • light beam 128 is produced by a laser diode, such as the laser diode found in the Laser Distance Sensor manufactured by Dynamic Control Systems, Inc., British Columbia, Canada.
  • Light beam 128 strikes the surface of BUT 100 at key-point 126, thereby producing a diffuse reflection of light (not shown). Persons skilled in the art may use focusing lenses (not shown) for forming incident beam 130 from the diffuse reflection. Incident beam 130 strikes optical receiver 112 at point A. Finally, computer controller 114 stores data characterizing each key-point in memory 132, controls the generation of light beam 128 (and light beam 120), analyzes the output of optical receiver 112, and stores analysis results in memory 132.
  • optical receiver 112 includes a position-sensitive detector (PSD, not shown), such as the PSD included in the Laser Distance Sensor mentioned above.
  • PSD position-sensitive detector
  • a typical PSD includes a silicon photodiode, which generates a current output when a light beam strikes it.
  • an output of the PSD is a function of a position of an incident beam of light. Even though color and finish characteristics of a reflecting surface might affect the amount of light striking the PSD, focusing lenses can be used to ensure that the incident beam strikes the PSD as a small spot of light. Because the output of the PSD is dependent upon the position of the small spot of light, as opposed to its intensity, the output of the PSD is generally unaffected by the surface characteristics of BUT 100, and components 102, 104, 106, and 108.
  • the PSD found in the Laser Distance Sensor is a PIN diode with two current outputs, whose relative values are determined by a position of an incident spot of light. For example, if the incident spot of light strikes the PIN diode in a center location, then the magnitude of the two current outputs will be equal. Alternatively, if the incident light does not strike the PIN diode in the center location, then the magnitude of one output will increase while the magnitude of another output will proportionally decrease, depending upon which side of the center location receives the incident light.
  • An important advantage of the present invention is that it can reliably detect numerous types of faults on an assembled printed circuit board by simply measuring heights of specified key-points relative to local references.
  • key-point 126 might serve as the local reference when measuring the height of key-point 124.
  • the inspecting method of the present invention is implemented in accordance with the procedure shown in FIG. 2.
  • a set of key-points is located in block 200 for each component mounted to a BUT.
  • key-point 124 and local reference key-point 126 might be located for component 102.
  • a plurality of light beams is emitted in block 202, whereby each light beam strikes one of the key-points located in block 200.
  • light source 110 emits light beam 128, which strikes the surface of BUT 100 and produces a diffuse reflection (not shown) at key-point 126.
  • Light source 110 then emits light beam 120, which strikes the surface of component 102 and produces a diffuse reflection (not shown) at key-point 124.
  • Focusing lenses (not shown), typically located at point P, transform the diffuse reflections into incident beams 130 and 122.
  • differences in distances traveled by selected pairs of lights beams are measured in block 204.
  • the difference in the distances traveled by light beams 128 and 120 which corresponds to the height of key-point 124 relative to local reference 126, is measured by computer controller 114 using known triangulation techniques.
  • incident beams 130 and 122 strike optical receiver 112 at points A and B, respectively, thereby causing the PSD included in optical receiver 112 to produce two pairs of current outputs. Because incident beams 130 and 122 intersect at point P, two similar triangles are formed, wherein the distance between the points A and B is proportional to the vertical distance between key-points 126 and 124. As a result, computer controller 114 uses the two pairs of current outputs for measuring the distance between points A and B, which is proportional to the height of key-point 124 relative to local reference 126.
  • key-points 304, 306, 308, 310, 312, 314, 316, and 318, associated with chip resistor 302, are shown. Further, chip resistor 302 is shown mounted to BUT 300.
  • a set of key-points for a component will generally include a point on a surface of the BUT adjacent to the component, a point on a surface of a solder joint (not shown), a point on a surface of the BUT near an edge of the component and between adjacent leads (not shown), a point on a top surface of the component near an edge, and a point on an orientation mark (not shown).
  • the defect analyzer may be used to detect faults related to chip resistor 302 as follows. It should be appreciated that other tests for detecting faults may also be formulated. First, any one of key-points 306, 310, 314, or 318 is chosen as a local reference for measuring the height of key-points 304, 308, 312, and 316. The measured heights of key-points 304, 308, 312, and 316 are then determined according to the typical test sequence described above. If each measured height is equal to zero, then the defect analyzer indicates that chip resistor 302 is missing. Alternatively, if at least one measured height is not equal to zero, then chip resistor 302 is assumed to be present on BUT 300 and additional tests are performed.
  • the defect analyzer indicates that chip resistor 302 is skewed.
  • the defect analyzer would make the same indication if the measured heights of key-points 304 and 312 were equal to zero, and the measured heights of key-points 308 and 316 were within the acceptable range.
  • the defect analyzer indicates that chip resistor 302 is tilted.
  • the defect analyzer would make the same indication if the adjacent key-points were both slightly above, and the remaining pair of key-points were both slightly below, the acceptable range.
  • the defect analyzer indicates that chip resistor 302 is "tombstoned.” The defect analyzer would make the same indication for the opposite situation.
  • FIG. 4 key-points associated with semiconductor package 402, which is mounted to BUT 400, are shown. Although the key-points are meant to be related to a 40-lead PQFP semiconductor package, other key-points may be similarly specified for other types of semiconductor packages. Further, tests similar to those described for chip resistor 302 may be formulated for determining whether semiconductor package 402 is missing, skewed, tilted, or tombstoned.
  • tests may be formulated for determining whether semiconductor package 402 is properly oriented on BUT 400.
  • the heights of key-point 418 and key-points in the remaining comers of semiconductor package 402 are measured relative to another key-point on a top surface of semiconductor package 402.
  • the height of key-point 418 might be measured relative to either key-point 416 or 422. It is important to note that if the measured height of key-point 418 were instead relative to a key-point on the surface of BUT 400 (e.g., key-point 414), tolerances would typically accumulate, thereby making the measured height of key-point 418 inaccurate.
  • An acceptable range of measured heights for key-point 418 differs from corresponding acceptable ranges for the key-points in the remaining comers because key-point 418 is located on orientation mark 420, which is typically either a dimple or a bump. If key-point 418 is not detected in an expected location, then the defect analyzer indicates that semiconductor package 402 is improperly oriented.
  • the defect analyzer indicates that a solder bridge exists between the adjacent leads. Also, if a measured height of a key-point situated on a solder joint, such as either key-point 404 or key-point 410, is not within an acceptable range, then the defect analyzer might indicate that the solder joint has an insufficient amount of solder.
  • tests described above for both chip resistor 302 and semiconductor package 402 are merely examples, and many other tests for detecting and analyzing defects in printed circuit boards may be designed.
  • tests might be designed for discrete components for verifying presence, alignment, and solder.
  • Other tests might be designed for flat-pack integrated circuits for inspecting alignment, orientation, solder, and shorts between closely-spaced leads.
  • Still other tests might be designed for ball grid arrays, electrical connectors, and J-leaded integrated circuits for inspecting alignment and orientation.
  • each test designed according to the present invention would include making precise physical measurements of a component relative to a local reference, and then comparing the measured values to numerical pass/fail limits.
  • the defect analyzer eliminates the need for interpreting arrays of indefinite light and color values, thereby minimizing the number of false rejects.
  • test programs designed in accordance with the invention can produce accurate test results on any defect analyzer that has a light source, an optical receiver, a controller, and a memory, as shown in FIG. 1. This is because the test results are not dependent upon peculiar characteristics of illuminators and video cameras.
  • FIG. 3 and FIG. 4 show key-points that may be used to test individual components, such as chip resistor 302 and semiconductor package 402, the typical densely populated BUT has many components mounted to it. Further, printed circuit board manufacturing processes commonly include some form in-circuit testing. For these reasons, the present invention has features that both simplify test program generation, and make the defect analyzer more compatible with in-circuit testing.
  • Each data record which typically resides in memory 132, is a means for aggregating a group of information related to a specified key-point.
  • each data record typically includes information fields for an identifier of the specified key-point, an identifier of an associated component on a BUT, x and y coordinates relative to specified axes on the BUT, and an indication of whether the key-point is a local reference point or a measurement point. If the specified key-point is a measurement point, then the associated data record also includes an indication of a local reference key-point, and both minimum and maximum acceptable heights relative to the local reference key-point.
  • controller 114 can quickly identify an associated component, a location, and a type for each key-point by simply reading a particular information field.
  • controller 114 can group data records in various ways to optimize the performance of the defect analyzer.
  • the data records might be grouped according to the locations of associated key-points on a BUT. Accordingly, the defect analyzer might first partition the BUT into a plurality of sectors, and then measure the heights of key-points in adjacent sectors. This would typically minimize test time because the defect analyzer would not be making large excursions across the BUT when moving from key-point to key-point.
  • the data records of key-points associated with a common component might be grouped together.
  • This grouping can be used to develop a component-by-component programming system, in which test programs are written for individual components on the BUT.
  • this grouping scheme facilitates adding or deleting key-points, and adjusting pass/fail limits for a particular component on a BUT.
  • the component-by-component programming system is consistent with most programming methods for in-circuit testing, which typically focus upon testing only a single component or a small group of components on the BUT at a time. Further, the component-by-component programming system can be used for either automatically or manually developing test programs. For example, parts lists, board and component geometries, assembly machine instructions, and solder paste stencils can be used for automatically specifying key-points and pass/fail limits for each component on the BUT. Also, an x-y-z motion system (not shown) and a miniature video camera (not shown) might be incorporated into the defect analyzer for manually performing fiducial recognition and alignment, and for manually specifying locations of key-points for each component.
  • Grouping together data records of key-points associated with a common component is also useful when the common component can be obtained from more than one fabrication source.
  • Printed circuit board designers commonly specify components that can be obtained from multiple sources. This is because an alternate source for a component might be used if shortages of the component occur for one manufacturer. Also, if the price of a component increases significantly, then the component might be purchased from an alternate source at a cheaper price.
  • An advantage of the present invention is that accommodations can be easily made for inspecting printed circuit boards having components with multiple sources.
  • a set of key-points is located in block 500 for a component attached to a BUT, wherein the component has more than one package type available.
  • the set of key-points preferably includes at least one local reference.
  • Each element in the list includes data records related to one of the package types for the component.
  • each data record is a means for aggregating a group of information related to one of the key-points located in block 500. Further, if a key-point is a measurement point, then an associated data record would include an indication of one of the local references, and both minimum and maximum acceptable heights relative to the local reference.
  • the package types for the component consist of types A, B, C, D, and E. Also, data records for each package type are sequentially listed, from A to E, in the list of data records created in block 502.
  • each light beam strikes one of the key-points located in block 500. Further, differences in distances traveled by selected pairs of light beams are measured in block 506.
  • the differences measured in block 506 are compared with related minimum and maximum acceptable heights for each package type in block 508, wherein the comparing is preferably performed sequentially starting with an element in a first position in the list of data records.
  • the defect analyzer makes comparisons using the data records for package type A. If the measured values are not within ranges of acceptable heights for package type A, then the defect analyzer continues making comparisons using the data records for package type B, and so on. If the measurements are not within ranges of acceptable heights for any package type in the list, then decision block 510 causes the procedure to branch to block 512, thereby causing the defect analyzer to indicate a fault.
  • decision block 510 causes the procedure to branch to decision block 514.
  • decision block 514 causes the procedure to branch to block block 516, which implements a comparison priority procedure.
  • the elements in the list of data records are reordered in block 516 such that the data records, which have ranges of acceptable heights that bound the measurements made in block 506, are moved to the first position in the list, and the remaining elements in the list retain their prior relative positions.
  • the order of data records for each package type in the list is changed in block 516 from A through E, to C, D, E, A, and B.
  • the defect analyzer inspects a corresponding component on a subsequent BUT, it will use the data records for package type C first. If the printed circuit board designer has in fact substituted package type C for the corresponding component, then inspecting the corresponding component using the data records for package types A and B will be avoided, and inspection time will be minimized.
  • the defect analyzer uses a single light source and a single optical receiver.
  • the defect analyzer may be implemented using multiple light sources and multiple receivers. Further, different types of light sources and receivers may be used for different surfaces and different angles of reflection.
  • the defect analyzer may be varied so that the light source and optical receiver are fixed and the board under test is movable.
  • Alternate embodiments may include a fixed board under test and a movable light source and receiver.
  • an x-y-z motion system (not shown) and a miniature video camera (not shown) might be incorporated into the defect analyzer for manually performing fiducial recognition and alignment, and for manually specifying locations of key-points for each component.
  • the x-y-z motion system and the miniature video camera might also perform height measurements that extend beyond the range of the triangulation technique.
  • optical receiver 112 includes a PSD having a PIN diode with two current outputs. However, this was also merely an illustration. Optical receiver 112 may be implemented using any device capable of producing an output that is a function of the position of an incident beam of light, including a charge-coupled device or a video camera.

Abstract

A manufacturing defect analyzer, for inspecting assembled printed circuit boards, including a light source, an optical receiver, a computer controller, and a memory. A plurality of key-points are specified for each component mounted to a printed circuit board. A data record characterizing each key-point is then stored in memory. Next, the defect analyzer measures the height of selected key-points relative to reference key-points for each component. Finally, the measured heights are compared with limit values, thereby determining whether each component is defectively attached to the printed circuit board. The data records facilitate inspection of printed circuit boards having components that are available in different package types.

Description

This application is a division of application Ser. No. 08/773,666, filed Dec. 24, 1996, now U.S. Pat. No. 5,760,893.
BACKGROUND OF THE INVENTION
This invention relates generally to the manufacture of printed circuit boards, and more specifically, to manufacturing defect analyzers.
Printed circuit boards are typically tested during the manufacturing process to determine whether the boards contain manufacturing defects. In this way, defective printed circuit boards are identified before being incorporated into electronic products, thereby minimizing the chance that the electronic products will fail prematurely in the field.
One method of testing printed circuit boards is known as card edge testing, which includes attaching a test device to input and output ports of a board under test (BUT), applying test signals to selected input ports, detecting response signals at selected output ports, and comparing the response signals to expected results. The applied test signals typically instruct the BUT to perform a series of predetermined functions. The detected response signals are then analyzed to determine whether the BUT performed the predetermined functions correctly.
However, card edge testing has certain limitations. In general, card edge testing is most useful for testing printed circuit boards that have a relatively small number of components, which are capable of performing only a limited number of functions. However, as the number of components mounted to printed circuit boards has increased, the number of functions that the boards perform has also increased. As a result, card edge testing no longer provides the fault coverage that many printed circuit board manufacturers require.
An improvement to card edge testing is in-circuit testing, which includes attaching a fixture, called a "bed-of-nails," to certain nodes on the BUT, applying test signals to selected nodes, and evaluating response signals detected at other selected nodes. The bed-of-nails fixture typically isolates a small number of components from the remaining components on the BUT. Functional testing is then performed on the isolated components. In-circuit testing is typically repeated until all of the components on the BUT have been tested. Board manufacturers have used in-circuit testing to test relatively large printed circuit boards with many components.
Nevertheless, in-circuit testing also has certain limitations. For example, both active and passive components must be spaced far enough apart on the BUT so that nodes are accessible to the bed-of-nails fixture. However, this spacing requirement cannot always be satisfied on densely populated printed circuit boards. It is particularly difficult to access the nodes on printed circuit boards that are designed using PCMCIA technology, which is typically used in the manufacture of boards for laptop computers.
Also, in-circuit testing generally does not provide complete fault coverage. For example, in-circuit testing cannot reliably detect missing by-pass capacitors, joints with insufficient amounts of solder, bent leads on semiconductor packages, or improperly aligned components.
Another method of verifying printed circuit boards is generally known as optical inspection. Originally, optical inspection was performed by human inspectors using either the naked eye or a microscope. At certain stages of the printed circuit board manufacturing process, human inspectors typically looked for missing components, extra components, improperly oriented components, tilted semiconductor packages, crooked leads, faulty solder joints, or solder bridges between closely-spaced leads. Further, by combining visual inspection with in-circuit testing, many board manufacturers have achieved nearly 100% fault coverage. However, as printed circuit boards became more complex, visual inspection of boards proved to be slow, inaccurate and expensive.
An improvement to visual inspection is automatic optical inspection (AOI), which generally uses an illumination device and a series of video cameras mounted in a fixture. A test computer typically controls movement of the fixture relative to the BUT, thereby allowing the cameras to scan and obtain images of a surface of the BUT. The test computer then digitizes the images for subsequent analysis. Because AOI devices are used to perform non-contact testing, they are generally unaffected by inaccessible nodes on densely populated printed circuit boards. Also, over the long term, AOI devices tend to be more accurate than human inspectors.
Nevertheless, AOI devices also have some disadvantages. For example, in a typical AOI device, video cameras capture light and color characteristics of the surfaces of the BUT, the components, and the solder joints within their respective fields of view. The AOI device then converts the captured light and color information into digitized image data, which is analyzed by the test computer. However, the surfaces of the BUT, the components, and the solder joints each have a relatively wide range of acceptable parameters relating to reflectivity, color, and texture. This means that in order to obtain accurate results, AOI devices must be programmed and operated by highly trained technical personnel. Even if highly trained personnel are used, AOI sometimes results in either the rejection of good boards or the acceptance of faulty boards.
Another limitation of AOI devices is that the characteristics of both the illuminators and the video cameras can vary from AOI device to AOI device. As a result, a test program written for one AOI device might not function properly on another AOI device. Finally, AOI devices are generally slow, thereby making them less adaptable to some high speed manufacturing processes.
Accordingly, it would be desirable to have a reliable way of detecting missing components, extra components, improperly oriented components, tilted semiconductor packages, bent leads, faulty solder joints, and solder bridges between closely-spaced leads on densely populated printed circuit boards. It would also be desirable to have a manufacturing defect analyzer that locates faults quickly, is easy to program and operate, and can run test programs developed for other defect analyzers without modification.
SUMMARY OF THE INVENTION
With the foregoing background in mind, it is an object of the invention to provide a reliable way of detecting both missing components and improperly placed components in the manufacture of printed circuit boards.
Another object of the invention is to provide a reliable way of detecting faulty connections between the components and the printed circuit board.
Still another object of the invention is to provide a manufacturing defect analyzer that supports portable test programs.
The foregoing and other objects are achieved by specifying a plurality of key-points for selected components mounted to a printed circuit board. During a test, the height of each key-point associated with a selected component is measured relative to a local reference. Each measured height is then compared with a range of acceptable parameters. Finally, comparison results are analyzed to determine whether the selected component is missing or improperly placed, or whether there are any faulty connections between the selected component and the printed circuit board.
In one embodiment, a measured height of each key-point associated with a selected component is sequentially compared with a plurality of sets of acceptable parameters, wherein each set corresponds to a particular component package type. If the measured height of each key-point is not within the range of acceptable parameters in any set, then a fault is indicated. Alternatively, if the measured height for each key-point matches the acceptable parameters in one of the plurality of sets, then the measured height of each key-point associated with a corresponding component on a subsequent printed circuit board is compared first with the parameters in the matching set. If the measured height of each key-point associated with the corresponding component is not within the range of acceptable parameters in the matching set, then the measured heights are compared next with a previously matching set, if any. Finally, if the measured height of each key-point is not within the range of acceptable parameters in the previously matching set, then the measured heights are sequentially compared with remaining sets of acceptable parameters.
Still further objects and advantages will become apparent from a consideration of the ensuing description and drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
The invention will be better understood by reference to the following more detailed description and accompanying drawings in which
FIG. 1 is a simplified illustration of a printed circuit board being tested according to the invention;
FIG. 2 is a flowchart depicting an inspecting method according to the present invention;
FIG. 3 is a simplified illustration of locations of key-points on a component mounted to a printed circuit board;
FIG. 4 is another simplified illustration of locations of key-points on a semiconductor package mounted to a printed circuit board; and
FIG. 5 is a flowchart depicting an alternative inspecting method according to the present invention.
DESCRIPTION OF THE PREFERRED EMBODIMENT
FIG. 1 shows BUT 100, which is manufactured according to any known process. Because FIG. 1 is meant to be a simplified illustration of a printed circuit board, BUT 100 is depicted as being small in size, and having only four components mounted to it. However, it is important to note that a manufacturing defect analyzer according to the present invention may be used to test printed circuit boards of any size, with any number of components. Further, the defect analyzer is particularly useful in testing large, densely populated printed circuit boards.
As mentioned above, four electronic components are shown mounted to BUT 100. In particular, FIG. 1 shows chip resistors 102 and 104, and semiconductor packages 106 and 108. Although components 102, 104, 106, and 108 are depicted as surface mount components, it should be appreciated that the defect analyzer may also be used to test printed circuit boards with through-hole components.
The defect analyzer includes light source 110, optical receiver 112, computer controller 114, and memory 132. In the embodiment shown, light source 110 emits light beam 128 toward key-point 126 on a surface of BUT 100. In an alternative embodiment, light source 110 may simultaneously emit a plurality of light beams toward a plurality of key-points. Further, persons skilled in the art may use collimating lenses (not shown) for forming light beam 128.
In general, a key-point is a location on a surface of a component, a solder connection, or the BUT. In the preferred embodiment, a plurality of key-points are specified for each component on the BUT. Further, each key-point serves as a target for light source 110.
Light beam 128 is typically produced by either an infrared LED or a laser diode. In the preferred embodiment, light beam 128 is produced by a laser diode, such as the laser diode found in the Laser Distance Sensor manufactured by Dynamic Control Systems, Inc., British Columbia, Canada.
Light beam 128 strikes the surface of BUT 100 at key-point 126, thereby producing a diffuse reflection of light (not shown). Persons skilled in the art may use focusing lenses (not shown) for forming incident beam 130 from the diffuse reflection. Incident beam 130 strikes optical receiver 112 at point A. Finally, computer controller 114 stores data characterizing each key-point in memory 132, controls the generation of light beam 128 (and light beam 120), analyzes the output of optical receiver 112, and stores analysis results in memory 132.
In the preferred embodiment, optical receiver 112 includes a position-sensitive detector (PSD, not shown), such as the PSD included in the Laser Distance Sensor mentioned above. A typical PSD includes a silicon photodiode, which generates a current output when a light beam strikes it. In particular, an output of the PSD is a function of a position of an incident beam of light. Even though color and finish characteristics of a reflecting surface might affect the amount of light striking the PSD, focusing lenses can be used to ensure that the incident beam strikes the PSD as a small spot of light. Because the output of the PSD is dependent upon the position of the small spot of light, as opposed to its intensity, the output of the PSD is generally unaffected by the surface characteristics of BUT 100, and components 102, 104, 106, and 108.
More specifically, the PSD found in the Laser Distance Sensor is a PIN diode with two current outputs, whose relative values are determined by a position of an incident spot of light. For example, if the incident spot of light strikes the PIN diode in a center location, then the magnitude of the two current outputs will be equal. Alternatively, if the incident light does not strike the PIN diode in the center location, then the magnitude of one output will increase while the magnitude of another output will proportionally decrease, depending upon which side of the center location receives the incident light.
An important advantage of the present invention is that it can reliably detect numerous types of faults on an assembled printed circuit board by simply measuring heights of specified key-points relative to local references. For the simplified illustration shown in FIG. 1, key-point 126 might serve as the local reference when measuring the height of key-point 124.
In the preferred embodiment, the inspecting method of the present invention is implemented in accordance with the procedure shown in FIG. 2. First, a set of key-points is located in block 200 for each component mounted to a BUT. For the simplified illustration shown in FIG. 1, key-point 124 and local reference key-point 126 might be located for component 102.
Next, a plurality of light beams is emitted in block 202, whereby each light beam strikes one of the key-points located in block 200. For the simplified illustration of FIG. 1, light source 110 emits light beam 128, which strikes the surface of BUT 100 and produces a diffuse reflection (not shown) at key-point 126. Light source 110 then emits light beam 120, which strikes the surface of component 102 and produces a diffuse reflection (not shown) at key-point 124. Focusing lenses (not shown), typically located at point P, transform the diffuse reflections into incident beams 130 and 122.
Next, differences in distances traveled by selected pairs of lights beams are measured in block 204. For the simplified illustration of FIG. 1, the difference in the distances traveled by light beams 128 and 120, which corresponds to the height of key-point 124 relative to local reference 126, is measured by computer controller 114 using known triangulation techniques.
In particular, incident beams 130 and 122 strike optical receiver 112 at points A and B, respectively, thereby causing the PSD included in optical receiver 112 to produce two pairs of current outputs. Because incident beams 130 and 122 intersect at point P, two similar triangles are formed, wherein the distance between the points A and B is proportional to the vertical distance between key- points 126 and 124. As a result, computer controller 114 uses the two pairs of current outputs for measuring the distance between points A and B, which is proportional to the height of key-point 124 relative to local reference 126.
Finally, the distances measured in block 204 are compared with height limit values in block 206, thereby determining whether each component is defectively attached to the BUT.
Turning to FIG. 3, key- points 304, 306, 308, 310, 312, 314, 316, and 318, associated with chip resistor 302, are shown. Further, chip resistor 302 is shown mounted to BUT 300.
Although key- points 304, 306, 308, 310, 312, 314, 316, and 318 may be used to detect faults related to chip resistor 302, other key-points might also be specified. Nevertheless, in the preferred embodiment, a set of key-points for a component will generally include a point on a surface of the BUT adjacent to the component, a point on a surface of a solder joint (not shown), a point on a surface of the BUT near an edge of the component and between adjacent leads (not shown), a point on a top surface of the component near an edge, and a point on an orientation mark (not shown).
The defect analyzer may be used to detect faults related to chip resistor 302 as follows. It should be appreciated that other tests for detecting faults may also be formulated. First, any one of key- points 306, 310, 314, or 318 is chosen as a local reference for measuring the height of key- points 304, 308, 312, and 316. The measured heights of key- points 304, 308, 312, and 316 are then determined according to the typical test sequence described above. If each measured height is equal to zero, then the defect analyzer indicates that chip resistor 302 is missing. Alternatively, if at least one measured height is not equal to zero, then chip resistor 302 is assumed to be present on BUT 300 and additional tests are performed.
For example, if the measured heights of key-points 304 and 312 are each within an acceptable range, but the measured heights of key- points 308 and 316 are equal to zero, then the defect analyzer indicates that chip resistor 302 is skewed. The defect analyzer would make the same indication if the measured heights of key-points 304 and 312 were equal to zero, and the measured heights of key- points 308 and 316 were within the acceptable range.
As another example, if the measured heights of an adjacent pair of key-points on chip resistor 302 were both slightly below an acceptable range, and the measured heights of the remaining pair of key-points were both slightly above the acceptable range, then the defect analyzer indicates that chip resistor 302 is tilted. The defect analyzer would make the same indication if the adjacent key-points were both slightly above, and the remaining pair of key-points were both slightly below, the acceptable range.
As still another example, if the measured heights of the adjacent pair of key-points on chip resistor 302 were both significantly below an acceptable range, and the measured heights of the remaining pair of key-points were both significantly above the acceptable range, then the defect analyzer indicates that chip resistor 302 is "tombstoned." The defect analyzer would make the same indication for the opposite situation.
Turning now to FIG. 4, key-points associated with semiconductor package 402, which is mounted to BUT 400, are shown. Although the key-points are meant to be related to a 40-lead PQFP semiconductor package, other key-points may be similarly specified for other types of semiconductor packages. Further, tests similar to those described for chip resistor 302 may be formulated for determining whether semiconductor package 402 is missing, skewed, tilted, or tombstoned.
Additionally, tests may be formulated for determining whether semiconductor package 402 is properly oriented on BUT 400. In the preferred embodiment, the heights of key-point 418 and key-points in the remaining comers of semiconductor package 402 are measured relative to another key-point on a top surface of semiconductor package 402. In particular, the height of key-point 418 might be measured relative to either key- point 416 or 422. It is important to note that if the measured height of key-point 418 were instead relative to a key-point on the surface of BUT 400 (e.g., key-point 414), tolerances would typically accumulate, thereby making the measured height of key-point 418 inaccurate.
An acceptable range of measured heights for key-point 418 differs from corresponding acceptable ranges for the key-points in the remaining comers because key-point 418 is located on orientation mark 420, which is typically either a dimple or a bump. If key-point 418 is not detected in an expected location, then the defect analyzer indicates that semiconductor package 402 is improperly oriented.
Further, if a measured height of a key-point between adjacent leads, such as key-point 408 between leads 406 and 412, is not equal to zero, then the defect analyzer indicates that a solder bridge exists between the adjacent leads. Also, if a measured height of a key-point situated on a solder joint, such as either key-point 404 or key-point 410, is not within an acceptable range, then the defect analyzer might indicate that the solder joint has an insufficient amount of solder.
It should be appreciated that the tests described above for both chip resistor 302 and semiconductor package 402 are merely examples, and many other tests for detecting and analyzing defects in printed circuit boards may be designed. For example, tests might be designed for discrete components for verifying presence, alignment, and solder. Other tests might be designed for flat-pack integrated circuits for inspecting alignment, orientation, solder, and shorts between closely-spaced leads. Still other tests might be designed for ball grid arrays, electrical connectors, and J-leaded integrated circuits for inspecting alignment and orientation.
Nevertheless, each test designed according to the present invention would include making precise physical measurements of a component relative to a local reference, and then comparing the measured values to numerical pass/fail limits. As a result, the defect analyzer eliminates the need for interpreting arrays of indefinite light and color values, thereby minimizing the number of false rejects. Of equal importance, test programs designed in accordance with the invention can produce accurate test results on any defect analyzer that has a light source, an optical receiver, a controller, and a memory, as shown in FIG. 1. This is because the test results are not dependent upon peculiar characteristics of illuminators and video cameras.
Although FIG. 3 and FIG. 4 show key-points that may be used to test individual components, such as chip resistor 302 and semiconductor package 402, the typical densely populated BUT has many components mounted to it. Further, printed circuit board manufacturing processes commonly include some form in-circuit testing. For these reasons, the present invention has features that both simplify test program generation, and make the defect analyzer more compatible with in-circuit testing.
One such feature is the creation and maintenance of data records. Each data record, which typically resides in memory 132, is a means for aggregating a group of information related to a specified key-point. In particular, each data record typically includes information fields for an identifier of the specified key-point, an identifier of an associated component on a BUT, x and y coordinates relative to specified axes on the BUT, and an indication of whether the key-point is a local reference point or a measurement point. If the specified key-point is a measurement point, then the associated data record also includes an indication of a local reference key-point, and both minimum and maximum acceptable heights relative to the local reference key-point.
The advantages of using data records are two-fold. First, computer controller 114 can quickly identify an associated component, a location, and a type for each key-point by simply reading a particular information field. Second, controller 114 can group data records in various ways to optimize the performance of the defect analyzer.
For example, during a test sequence, the data records might be grouped according to the locations of associated key-points on a BUT. Accordingly, the defect analyzer might first partition the BUT into a plurality of sectors, and then measure the heights of key-points in adjacent sectors. This would typically minimize test time because the defect analyzer would not be making large excursions across the BUT when moving from key-point to key-point.
Alternatively, the data records of key-points associated with a common component might be grouped together. This grouping can be used to develop a component-by-component programming system, in which test programs are written for individual components on the BUT. Specifically, this grouping scheme facilitates adding or deleting key-points, and adjusting pass/fail limits for a particular component on a BUT.
The component-by-component programming system is consistent with most programming methods for in-circuit testing, which typically focus upon testing only a single component or a small group of components on the BUT at a time. Further, the component-by-component programming system can be used for either automatically or manually developing test programs. For example, parts lists, board and component geometries, assembly machine instructions, and solder paste stencils can be used for automatically specifying key-points and pass/fail limits for each component on the BUT. Also, an x-y-z motion system (not shown) and a miniature video camera (not shown) might be incorporated into the defect analyzer for manually performing fiducial recognition and alignment, and for manually specifying locations of key-points for each component.
Grouping together data records of key-points associated with a common component is also useful when the common component can be obtained from more than one fabrication source. Printed circuit board designers commonly specify components that can be obtained from multiple sources. This is because an alternate source for a component might be used if shortages of the component occur for one manufacturer. Also, if the price of a component increases significantly, then the component might be purchased from an alternate source at a cheaper price.
However, although components supplied by different sources typically have the same electrical and functional characteristics, they might be housed in packages having different physical dimensions. As a result, the information in data records of key-points for components that are available from different sources might be incorrect. An advantage of the present invention is that accommodations can be easily made for inspecting printed circuit boards having components with multiple sources.
Referring to the procedure shown in FIG. 5, a set of key-points is located in block 500 for a component attached to a BUT, wherein the component has more than one package type available. The set of key-points preferably includes at least one local reference.
Next, a list of data records is created in a memory in block 502. Each element in the list includes data records related to one of the package types for the component. As mentioned above, each data record is a means for aggregating a group of information related to one of the key-points located in block 500. Further, if a key-point is a measurement point, then an associated data record would include an indication of one of the local references, and both minimum and maximum acceptable heights relative to the local reference. As an illustrative example, the package types for the component consist of types A, B, C, D, and E. Also, data records for each package type are sequentially listed, from A to E, in the list of data records created in block 502.
Next, a plurality of light beams is emitted in block 504, whereby each light beam strikes one of the key-points located in block 500. Further, differences in distances traveled by selected pairs of light beams are measured in block 506.
Next, the differences measured in block 506 are compared with related minimum and maximum acceptable heights for each package type in block 508, wherein the comparing is preferably performed sequentially starting with an element in a first position in the list of data records. For the illustrative example, the defect analyzer makes comparisons using the data records for package type A. If the measured values are not within ranges of acceptable heights for package type A, then the defect analyzer continues making comparisons using the data records for package type B, and so on. If the measurements are not within ranges of acceptable heights for any package type in the list, then decision block 510 causes the procedure to branch to block 512, thereby causing the defect analyzer to indicate a fault.
However, if the measured values are within ranges of acceptable heights for one of the package types, then decision block 510 causes the procedure to branch to decision block 514. Further, if data records for the one of the package types are not stored in the first list element, then decision block 514 causes the procedure to branch to block block 516, which implements a comparison priority procedure. In particular, the elements in the list of data records are reordered in block 516 such that the data records, which have ranges of acceptable heights that bound the measurements made in block 506, are moved to the first position in the list, and the remaining elements in the list retain their prior relative positions.
For the illustrative example, suppose that the data records for package type C have ranges of acceptable heights that match the component under inspection. In this case, the order of data records for each package type in the list is changed in block 516 from A through E, to C, D, E, A, and B. As a result, when the defect analyzer inspects a corresponding component on a subsequent BUT, it will use the data records for package type C first. If the printed circuit board designer has in fact substituted package type C for the corresponding component, then inspecting the corresponding component using the data records for package types A and B will be avoided, and inspection time will be minimized.
However, if the data records for package type E have ranges of acceptable heights that match the corresponding component under inspection, then the order of data records in the list will be changed in block 516 from C, D, E, A, and B, to E, C, D, A, and B. Although package type E may have been substituted for package type C, some boards might still be using components with package type C. This is why data records for package type C are placed in the second list position instead of being placed in the last list position.
Having described one embodiment, numerous alternative embodiments or variations might be made. For example, it was described that the defect analyzer uses a single light source and a single optical receiver. However, this was merely an illustration. The defect analyzer may be implemented using multiple light sources and multiple receivers. Further, different types of light sources and receivers may be used for different surfaces and different angles of reflection.
Also, the defect analyzer may be varied so that the light source and optical receiver are fixed and the board under test is movable. Alternate embodiments may include a fixed board under test and a movable light source and receiver.
Also, it was described that an x-y-z motion system (not shown) and a miniature video camera (not shown) might be incorporated into the defect analyzer for manually performing fiducial recognition and alignment, and for manually specifying locations of key-points for each component. The x-y-z motion system and the miniature video camera might also perform height measurements that extend beyond the range of the triangulation technique.
Also, it was described that optical receiver 112 includes a PSD having a PIN diode with two current outputs. However, this was also merely an illustration. Optical receiver 112 may be implemented using any device capable of producing an output that is a function of the position of an incident beam of light, including a charge-coupled device or a video camera.
Finally, it was described that a list of data records for each available component package type can be created, and the data records for a current package type can be placed in a first position in the list, the data records for a previous package type can be placed in a second position in the list, and so on. However, this also was merely an illustration. Other ordering schemes may be devised to minimize test time. Further, the same order for the list of data records may be used when inspecting a component that is used in more than one location on the BUT.
Therefore, the invention should be limited only by the spirit and scope of the appended claims.

Claims (17)

What is claimed is:
1. A method for inspecting a printed circuit board assembly, using a device for detecting height data, wherein the board assembly has a plurality of components attached thereto, comprising the steps of:
(a) locating a plurality of groups of points on the board assembly, each group of points being associated with one of the components and including at least one measurement point on an associated component and at least one reference point;
(b) detecting height data for the at least one measurement point in each group relative to a reference point; and
(c) comparing the detected height data with expected height data,
wherein the plurality of points is located before the device for detecting height data is used to inspect the board.
2. The method as recited in claim 1, wherein the at least one reference point includes a point on the surface of the board.
3. The method as recited in claim 1, wherein the at least one measurement point includes a point on a lead connected to the component.
4. The method as recited in claim 3, wherein the at least one measurement point includes a point on a solder joint connecting the lead to the board.
5. The method as recited in claim 1, wherein the at least one measurement point includes a point on an orientation mark on the component.
6. The method as recited in claim 5, wherein the reference point corresponding to the point on the orientation mark is located on the component.
7. A method for inspecting a printed circuit board having a plurality of components attached thereto, using an inspection device including means for detecting height data, a computerized controller, and a database memory, comprising the steps of:
(a) locating a plurality of points on the printed circuit board;
(b) storing information for each point in a respective record in the database memory;
(c) grouping related data records for optimizing inspection of the board;
(d) detecting height data for selected ones of the located points, in accordance with the groupings of the respective data records; and
(e) comparing the detected height data with expected values, thereby determining whether the printed circuit board is defective.
8. The method as recited in claim 7, wherein the information stored in each data record includes an identifier for a respective point, an identifier for an associated component, coordinate values indicative of the location of the respective point, and a point type.
9. The method as recited in claim 8, wherein the point type is selected from the group consisting of a measurement point and a reference point.
10. The method as recited in claim 9, wherein the selected point type is a measurement point, and wherein the information stored in each data record further includes an identifier for an associated reference point.
11. The method as recited in claim 10, wherein the information stored in each data record further includes a minimum height value relative to the associated reference point, and a maximum height value relative to the associated reference point.
12. The method as recited in claim 7, wherein the data records are grouped according to the relative locations of the respective points.
13. The method as recited in claim 12, further comprising the step of dividing the board into a plurality of regions, and wherein data records for points located in the same regions are grouped together.
14. The method as recited in claim 13, wherein height data is detected for selected ones of the points in each region, starting with a first region and continuing with adjacent regions until height data is detected for each selected point.
15. The method as recited in claim 7, wherein the data records are grouped according to the relationship of the respective points to the components.
16. The method as recited in claim 15, wherein data records for points associated with the same component are grouped together.
17. The method as recited in claim 16, wherein components with more than one package type have a different group of data records for each package type.
US09/044,488 1996-12-24 1998-03-19 Method and apparatus for inspecting component placement and solder connection in printed circuit board manufacture Expired - Fee Related US5903353A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/044,488 US5903353A (en) 1996-12-24 1998-03-19 Method and apparatus for inspecting component placement and solder connection in printed circuit board manufacture

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/773,666 US5760893A (en) 1996-12-24 1996-12-24 Method and apparatus for inspecting component placement and solder connection in printed circuit board manufacture
US09/044,488 US5903353A (en) 1996-12-24 1998-03-19 Method and apparatus for inspecting component placement and solder connection in printed circuit board manufacture

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/773,666 Division US5760893A (en) 1996-12-24 1996-12-24 Method and apparatus for inspecting component placement and solder connection in printed circuit board manufacture

Publications (1)

Publication Number Publication Date
US5903353A true US5903353A (en) 1999-05-11

Family

ID=25098948

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/773,666 Expired - Lifetime US5760893A (en) 1996-12-24 1996-12-24 Method and apparatus for inspecting component placement and solder connection in printed circuit board manufacture
US09/044,488 Expired - Fee Related US5903353A (en) 1996-12-24 1998-03-19 Method and apparatus for inspecting component placement and solder connection in printed circuit board manufacture

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US08/773,666 Expired - Lifetime US5760893A (en) 1996-12-24 1996-12-24 Method and apparatus for inspecting component placement and solder connection in printed circuit board manufacture

Country Status (1)

Country Link
US (2) US5760893A (en)

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6088109A (en) * 1998-09-24 2000-07-11 Advanced Semiconductor Engineering, Inc. System for detecting the presence of deposited metals on soldering points of an integrated circuit board substrate
US6496270B1 (en) * 2000-02-17 2002-12-17 Gsi Lumonics, Inc. Method and system for automatically generating reference height data for use in a three-dimensional inspection system
US20030113009A1 (en) * 2001-12-14 2003-06-19 Horst Mueller System and method for confirming electrical connection defects
US6632575B1 (en) 2000-08-31 2003-10-14 Micron Technology, Inc. Precision fiducial
US20040124228A1 (en) * 2002-10-25 2004-07-01 Hwan-Chia Chang Method for testing soldering quality
US20050117797A1 (en) * 2003-11-04 2005-06-02 Gaida John D. Pick and place machine with improved component placement inspection
US20050123187A1 (en) * 2003-11-07 2005-06-09 Bushman Thomas W. Pick and place machine with improved workpiece inspection
US20050125993A1 (en) * 2003-11-07 2005-06-16 Madsen David D. Pick and place machine with improved setup and operation procedure
US20050237526A1 (en) * 2004-04-22 2005-10-27 Shih-Feng Yeh Testing method for a polarizing plate
US20050268460A1 (en) * 2001-11-13 2005-12-08 Case Steven K Component feeder exchange diagnostic tool
US20050276464A1 (en) * 2001-11-13 2005-12-15 Duquette David W Image analysis for pick and place machines with in situ component placement inspection
US20060016066A1 (en) * 2004-07-21 2006-01-26 Cyberoptics Corporation Pick and place machine with improved inspection
US20060075631A1 (en) * 2004-10-05 2006-04-13 Case Steven K Pick and place machine with improved component pick up inspection
US20060132801A1 (en) * 2004-11-12 2006-06-22 Yonescu William E Laser triangulation method for measurement of highly reflective solder balls
US20070003126A1 (en) * 2005-05-19 2007-01-04 Case Steven K Method and apparatus for evaluating a component pick action in an electronics assembly machine
US20070091323A1 (en) * 2005-09-14 2007-04-26 Swaminathan Manickam Pick and place machine with improved component pick image processing
US20070116351A1 (en) * 2001-11-13 2007-05-24 Cyberoptics Corporation Pick and place machine with component placement inspection
US20070130755A1 (en) * 2005-10-31 2007-06-14 Duquette David W Electronics assembly machine with embedded solder paste inspection
US20070237527A1 (en) * 2006-03-31 2007-10-11 Sanjay Dabral Optical debug mechanism
US20090221103A1 (en) * 2004-01-23 2009-09-03 Norio Watanabe Fabrication method of semiconductor integrated circuit device

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6633663B1 (en) * 1998-05-05 2003-10-14 International Business Machines Corporation Method and system for determining component dimensional information
US6571006B1 (en) * 1998-11-30 2003-05-27 Cognex Corporation Methods and apparatuses for measuring an extent of a group of objects within an image
US6870611B2 (en) * 2001-07-26 2005-03-22 Orbotech Ltd. Electrical circuit conductor inspection
US6678062B2 (en) * 2000-12-08 2004-01-13 Cyberoptics Corporation Automated system with improved height sensing
US7171037B2 (en) * 2003-03-20 2007-01-30 Agilent Technologies, Inc. Optical inspection system and method for displaying imaged objects in greater than two dimensions
US7352892B2 (en) * 2003-03-20 2008-04-01 Micron Technology, Inc. System and method for shape reconstruction from optical images
US7019826B2 (en) * 2003-03-20 2006-03-28 Agilent Technologies, Inc. Optical inspection system, apparatus and method for reconstructing three-dimensional images for printed circuit board and electronics manufacturing inspection
DE10336493A1 (en) * 2003-08-08 2005-03-03 Byk-Gardner Gmbh Apparatus and method for determining surface properties
US7265822B2 (en) * 2004-10-01 2007-09-04 Test Coach Corporation Method and apparatus for determining presence of a component in a printed circuit board
US8107714B2 (en) * 2005-01-18 2012-01-31 The Board Of Regents Of The University Of Texas System Methods for detecting and tagging scene changes
US7301133B2 (en) * 2005-01-21 2007-11-27 Photon Dynamics, Inc. Tracking auto focus system
GB0905006D0 (en) 2009-03-24 2009-05-06 Rawlinson Paul Testing and mounting IC's on PCB's
US8392136B2 (en) * 2010-07-09 2013-03-05 Kla-Tencor Corporation In-place management of semiconductor equipment recipes
KR101429692B1 (en) * 2012-11-12 2014-08-13 주식회사 고영테크놀러지 Inspection method for lead of electron component
US10302496B2 (en) 2016-02-09 2019-05-28 Nasa Solutions, Llc Method and apparatus for determining presence and operation of a component in a printed circuit board
US10802475B2 (en) * 2018-07-16 2020-10-13 Elite Robotics Positioner for a robotic workcell
CN113739695A (en) * 2020-05-27 2021-12-03 云米互联科技(广东)有限公司 Image-based radio frequency connector detection method, detection device and storage medium
DE102021203058A1 (en) 2021-03-26 2022-09-29 Volkswagen Aktiengesellschaft Monitoring device for monitoring a soldered joint

Citations (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4893346A (en) * 1985-03-14 1990-01-09 Beltronics, Inc. Apparatus for automatically inspecting objects and identifying or recognizing known and unknown portions thereof, including defects and the like, and method
US4978220A (en) * 1988-03-04 1990-12-18 Cimflex Teknowledge Corporation Compensating system for inspecting potentially warped printed circuit boards
US5060065A (en) * 1990-02-23 1991-10-22 Cimflex Teknowledge Corporation Apparatus and method for illuminating a printed circuit board for inspection
US5064291A (en) * 1990-04-03 1991-11-12 Hughes Aircraft Company Method and apparatus for inspection of solder joints utilizing shape determination from shading
US5101442A (en) * 1989-11-24 1992-03-31 At&T Bell Laboratories Three-dimensional imaging technique using sharp gradient of illumination
US5103105A (en) * 1989-11-02 1992-04-07 Matsushita Electric Industrial Co., Ltd. Apparatus for inspecting solder portion of a circuit board
US5127061A (en) * 1990-12-03 1992-06-30 At&T Bell Laboratories Real-time three-dimensional imaging technique
US5161202A (en) * 1990-07-18 1992-11-03 Dainippon Screen Mfg. Co. Ltd. Method of and device for inspecting pattern of printed circuit board
US5166753A (en) * 1989-07-17 1992-11-24 Matsushita Electric Industrial Co., Ltd. Method for inspecting electronic devices mounted on a circuit board
US5200799A (en) * 1989-09-12 1993-04-06 Matsushita Electric Industrial Co., Ltd. System for optically inspecting conditions of parts packaged on substrate
US5245421A (en) * 1990-09-19 1993-09-14 Control Automation, Incorporated Apparatus for inspecting printed circuit boards with surface mounted components
US5260779A (en) * 1992-02-21 1993-11-09 Control Automation, Inc. Method and apparatus for inspecting a printed circuit board
US5272762A (en) * 1991-02-08 1993-12-21 Dainippon Screen Mfg. Co., Ltd. Method of and apparatus for inspecting wiring pattern on printed board
US5299268A (en) * 1991-11-27 1994-03-29 At&T Bell Laboratories Method for detecting the locations of light-reflective metallization on a substrate
US5384711A (en) * 1990-11-27 1995-01-24 Dainippon Screen Mfg. Co., Ltd. Method of and apparatus for inspecting pattern on printed board
US5455870A (en) * 1991-07-10 1995-10-03 Raytheon Company Apparatus and method for inspection of high component density printed circuit board
US5459795A (en) * 1991-02-26 1995-10-17 Matsushita Electric Industrial Co., Ltd. Wiring pattern inspection apparatus for printed circuit board
US5506793A (en) * 1994-01-14 1996-04-09 Gerber Systems Corporation Method and apparatus for distortion compensation in an automatic optical inspection system
US5517235A (en) * 1993-11-03 1996-05-14 Control Automation, Inc. Method and apparatus for inspecting printed circuit boards at different magnifications
US5568264A (en) * 1993-01-07 1996-10-22 Matsushita Electric Industrial Co., Ltd. Exterior view inspecting apparatus for circuit board

Patent Citations (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4893346A (en) * 1985-03-14 1990-01-09 Beltronics, Inc. Apparatus for automatically inspecting objects and identifying or recognizing known and unknown portions thereof, including defects and the like, and method
US4978220A (en) * 1988-03-04 1990-12-18 Cimflex Teknowledge Corporation Compensating system for inspecting potentially warped printed circuit boards
US5166753A (en) * 1989-07-17 1992-11-24 Matsushita Electric Industrial Co., Ltd. Method for inspecting electronic devices mounted on a circuit board
US5200799A (en) * 1989-09-12 1993-04-06 Matsushita Electric Industrial Co., Ltd. System for optically inspecting conditions of parts packaged on substrate
US5103105A (en) * 1989-11-02 1992-04-07 Matsushita Electric Industrial Co., Ltd. Apparatus for inspecting solder portion of a circuit board
US5101442A (en) * 1989-11-24 1992-03-31 At&T Bell Laboratories Three-dimensional imaging technique using sharp gradient of illumination
US5060065A (en) * 1990-02-23 1991-10-22 Cimflex Teknowledge Corporation Apparatus and method for illuminating a printed circuit board for inspection
US5064291A (en) * 1990-04-03 1991-11-12 Hughes Aircraft Company Method and apparatus for inspection of solder joints utilizing shape determination from shading
US5161202A (en) * 1990-07-18 1992-11-03 Dainippon Screen Mfg. Co. Ltd. Method of and device for inspecting pattern of printed circuit board
US5245421A (en) * 1990-09-19 1993-09-14 Control Automation, Incorporated Apparatus for inspecting printed circuit boards with surface mounted components
US5384711A (en) * 1990-11-27 1995-01-24 Dainippon Screen Mfg. Co., Ltd. Method of and apparatus for inspecting pattern on printed board
US5127061A (en) * 1990-12-03 1992-06-30 At&T Bell Laboratories Real-time three-dimensional imaging technique
US5272762A (en) * 1991-02-08 1993-12-21 Dainippon Screen Mfg. Co., Ltd. Method of and apparatus for inspecting wiring pattern on printed board
US5459795A (en) * 1991-02-26 1995-10-17 Matsushita Electric Industrial Co., Ltd. Wiring pattern inspection apparatus for printed circuit board
US5455870A (en) * 1991-07-10 1995-10-03 Raytheon Company Apparatus and method for inspection of high component density printed circuit board
US5299268A (en) * 1991-11-27 1994-03-29 At&T Bell Laboratories Method for detecting the locations of light-reflective metallization on a substrate
US5260779A (en) * 1992-02-21 1993-11-09 Control Automation, Inc. Method and apparatus for inspecting a printed circuit board
US5568264A (en) * 1993-01-07 1996-10-22 Matsushita Electric Industrial Co., Ltd. Exterior view inspecting apparatus for circuit board
US5517235A (en) * 1993-11-03 1996-05-14 Control Automation, Inc. Method and apparatus for inspecting printed circuit boards at different magnifications
US5506793A (en) * 1994-01-14 1996-04-09 Gerber Systems Corporation Method and apparatus for distortion compensation in an automatic optical inspection system

Cited By (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6088109A (en) * 1998-09-24 2000-07-11 Advanced Semiconductor Engineering, Inc. System for detecting the presence of deposited metals on soldering points of an integrated circuit board substrate
US6496270B1 (en) * 2000-02-17 2002-12-17 Gsi Lumonics, Inc. Method and system for automatically generating reference height data for use in a three-dimensional inspection system
US6820525B2 (en) 2000-08-31 2004-11-23 Micron Technology, Inc. Precision Fiducial
US6632575B1 (en) 2000-08-31 2003-10-14 Micron Technology, Inc. Precision fiducial
US7346419B2 (en) 2001-11-13 2008-03-18 Cyberoptics Corporation Component feeder exchange diagnostic tool
US20070150074A1 (en) * 2001-11-13 2007-06-28 Cyberoptics Corporation Component feeder exchange diagnostic tool
US7813559B2 (en) * 2001-11-13 2010-10-12 Cyberoptics Corporation Image analysis for pick and place machines with in situ component placement inspection
US7555831B2 (en) 2001-11-13 2009-07-07 Cyberoptics Corporation Method of validating component feeder exchanges
US20070129816A1 (en) * 2001-11-13 2007-06-07 Cyberoptics Corporation Component feeder exchange diagnostic tool
US20070120977A1 (en) * 2001-11-13 2007-05-31 Cyberoptics Corporation Pick and place machine with component placement inspection
US7346420B2 (en) 2001-11-13 2008-03-18 Cyberoptics Corporation Component feeder exchange diagnostic tool
US20050268460A1 (en) * 2001-11-13 2005-12-08 Case Steven K Component feeder exchange diagnostic tool
US20050276464A1 (en) * 2001-11-13 2005-12-15 Duquette David W Image analysis for pick and place machines with in situ component placement inspection
US20070116352A1 (en) * 2001-11-13 2007-05-24 Cyberoptics Corporation Pick and place machine with component placement inspection
US20070116351A1 (en) * 2001-11-13 2007-05-24 Cyberoptics Corporation Pick and place machine with component placement inspection
US6853744B2 (en) * 2001-12-14 2005-02-08 Agilent Technologies, Inc. System and method for confirming electrical connection defects
US20030113009A1 (en) * 2001-12-14 2003-06-19 Horst Mueller System and method for confirming electrical connection defects
US20040124228A1 (en) * 2002-10-25 2004-07-01 Hwan-Chia Chang Method for testing soldering quality
US7559134B2 (en) 2003-11-04 2009-07-14 Cyberoptics Corporation Pick and place machine with improved component placement inspection
US20050117797A1 (en) * 2003-11-04 2005-06-02 Gaida John D. Pick and place machine with improved component placement inspection
US20080013104A1 (en) * 2003-11-04 2008-01-17 Cyberoptics Corporation Pick and place machine with improved component placement inspection
US7706595B2 (en) 2003-11-07 2010-04-27 Cyberoptics Corporation Pick and place machine with workpiece motion inspection
US20050125993A1 (en) * 2003-11-07 2005-06-16 Madsen David D. Pick and place machine with improved setup and operation procedure
US20050123187A1 (en) * 2003-11-07 2005-06-09 Bushman Thomas W. Pick and place machine with improved workpiece inspection
US20090221103A1 (en) * 2004-01-23 2009-09-03 Norio Watanabe Fabrication method of semiconductor integrated circuit device
US8125632B2 (en) 2004-01-23 2012-02-28 Renesas Electronics Corporation Fabrication method of semiconductor integrated circuit device
US8259295B2 (en) 2004-01-23 2012-09-04 Renesas Electronics Corporation Fabrication method of semiconductor integrated circuit device
US20050237526A1 (en) * 2004-04-22 2005-10-27 Shih-Feng Yeh Testing method for a polarizing plate
US7154601B2 (en) * 2004-04-22 2006-12-26 Optimax Technology Corporation Testing method for a polarizing plate
US20060016066A1 (en) * 2004-07-21 2006-01-26 Cyberoptics Corporation Pick and place machine with improved inspection
US20090046921A1 (en) * 2004-10-05 2009-02-19 Cyberoptics Corporation Pick and place machine with improved component pick up inspection
US20060075631A1 (en) * 2004-10-05 2006-04-13 Case Steven K Pick and place machine with improved component pick up inspection
US7359068B2 (en) * 2004-11-12 2008-04-15 Rvsi Inspection Llc Laser triangulation method for measurement of highly reflective solder balls
US20060132801A1 (en) * 2004-11-12 2006-06-22 Yonescu William E Laser triangulation method for measurement of highly reflective solder balls
US20090135251A1 (en) * 2005-05-19 2009-05-28 Cyberoptics Corporation Method and apparatus for evaluating a component pick action in an electronics assembly machine
US20070003126A1 (en) * 2005-05-19 2007-01-04 Case Steven K Method and apparatus for evaluating a component pick action in an electronics assembly machine
US20090133249A1 (en) * 2005-05-19 2009-05-28 Cyberoptics Corporation Method and apparatus for evaluating a component pick action in an electronics assembly machine
US20070091323A1 (en) * 2005-09-14 2007-04-26 Swaminathan Manickam Pick and place machine with improved component pick image processing
US7545514B2 (en) 2005-09-14 2009-06-09 Cyberoptics Corporation Pick and place machine with improved component pick image processing
US20070130755A1 (en) * 2005-10-31 2007-06-14 Duquette David W Electronics assembly machine with embedded solder paste inspection
US20070237527A1 (en) * 2006-03-31 2007-10-11 Sanjay Dabral Optical debug mechanism

Also Published As

Publication number Publication date
US5760893A (en) 1998-06-02

Similar Documents

Publication Publication Date Title
US5903353A (en) Method and apparatus for inspecting component placement and solder connection in printed circuit board manufacture
US4240750A (en) Automatic circuit board tester
US10161881B2 (en) System and method for inspecting a wafer
US7126699B1 (en) Systems and methods for multi-dimensional metrology and/or inspection of a specimen
EP2387796B1 (en) System and method for inspecting a wafer
US5621530A (en) Apparatus and method for verifying the coplanarity of a ball grid array
US5862973A (en) Method for inspecting solder paste in printed circuit board manufacture
CN108062558B (en) Wafer inspection process using bit failures and virtual inspection
WO1999000661A1 (en) Method and apparatus for inspecting a workpiece
US6518997B1 (en) Grid array inspection system and method
US20030025906A1 (en) Optical inspection of solder joints
KR100323513B1 (en) Appearance test apparatus &the test method for printed board
US7747066B2 (en) Z-axis optical detection of mechanical feature height
KR20220056584A (en) Substrate inspection device
US20040263862A1 (en) Detecting peripheral points of reflected radiation beam spots for topographically mapping a surface
JP5205224B2 (en) Component mounting state inspection device
JPH0269606A (en) Instrument for measuring height position of linear object
EP1086382A1 (en) Measuring and compensating for warp in the inspection of printed circuit board assemblies
JP2003232624A (en) Defect inspection device
GB2364119A (en) Circuit board testing
US20040086198A1 (en) System and method for bump height measurement
JP3700486B2 (en) Contact type image sensor IC mounting position inspection method and contact type image sensor IC mounting position inspection apparatus
JPS59147206A (en) Object shape inspecting apparatus
US20070201032A1 (en) Apparatus for inspecting a ball-bumped wafer
US7053642B2 (en) Method and apparatus for enabling reliable testing of printed circuit assemblies using a standard flying prober system

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: LANDREX TECHNOLOGIES CO., LTD., TAIWAN

Free format text: ASSET PURCHASE AGREEMENT;ASSIGNOR:TERADYNE, INC.;REEL/FRAME:015918/0518

Effective date: 20040222

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20110511