US5940729A - Method of planarizing a curved substrate and resulting structure - Google Patents

Method of planarizing a curved substrate and resulting structure Download PDF

Info

Publication number
US5940729A
US5940729A US08/633,984 US63398496A US5940729A US 5940729 A US5940729 A US 5940729A US 63398496 A US63398496 A US 63398496A US 5940729 A US5940729 A US 5940729A
Authority
US
United States
Prior art keywords
vias
pads
top surface
photoimagable
tsm
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US08/633,984
Inventor
Francis Joseph Downes, Jr.
Stephen Joseph Fuerniss
Gary Ray Hill
Anthony Paul Ingraham
Voya Rista Markovich
Jaynal Abedin Molla
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US08/633,984 priority Critical patent/US5940729A/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION, A NY CORP. reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION, A NY CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MARKOVICH, VOYA RISTA, DOWNES, FRANCIS JOSEPH JR., FUERNISS, STEPHEN JOSEPH, INGRAHAM, ANTHONY PAUL, HILL, GARY RAY, MOLLA, JAYNAL ABEDIN
Priority to US09/373,868 priority patent/US6150255A/en
Application granted granted Critical
Publication of US5940729A publication Critical patent/US5940729A/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49833Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the chip support structure consisting of a plurality of insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/13Mountings, e.g. non-detachable insulating substrates characterised by the shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/90Methods for connecting semiconductor or solid state bodies using means for bonding not being attached to, or not being formed on, the body surface to be connected, e.g. pressure contacts using springs or clips
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05556Shape in side view
    • H01L2224/05557Shape in side view comprising protrusions or indentations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/2919Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/81052Detaching bump connectors, e.g. after testing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81191Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8138Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/81385Shape, e.g. interlocking features
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01044Ruthenium [Ru]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01045Rhodium [Rh]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01046Palladium [Pd]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01076Osmium [Os]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01077Iridium [Ir]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/0665Epoxy resin
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15172Fan-out arrangement of the internal vias
    • H01L2924/15174Fan-out arrangement of the internal vias in different layers of the multilayer substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15312Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a pin array, e.g. PGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15787Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/0306Inorganic insulating substrates, e.g. ceramic, glass
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0011Working of insulating substrates or insulating layers
    • H05K3/0017Etching of the substrate by chemical or physical means
    • H05K3/0023Etching of the substrate by chemical or physical means by exposure and development of a photosensitive insulating layer
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/34Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
    • H05K3/341Surface mounted components
    • H05K3/3431Leadless components
    • H05K3/3436Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits

Definitions

  • This invention relates generally to providing a planarized or flattened surface on a curved, rigid substrate, and more particularly to a technique for providing a flat planar surface on a curved ceramic substrate used to mount integrated circuit (I/C) chips.
  • I/C integrated circuit
  • a ceramic carrier which may be a metalized chip carrier or a multi-layer ceramic chip carrier, with chip mounting pads formed on the surface.
  • the carrier may be used for either permanently mounting the chips, i.e., mounting the chips for ultimate packaging by connecting the carrier to a circuit board, or it may be mounted temporarily or removably mounted for the purpose of testing the chips or for burn in of the chips where the chips are "burnt-in" or conditioned for use.
  • the metalization, and especially the metalization between the various layers fans out from a more dense configuration toward the center of the chip carrier to a less dense configuration toward the outer edges of the ceramic chip carrier. This tends to cause a bulging of the surface of the chip carrier on which the attachment pads are located, this outward bulging being in an essentially convex shape.
  • dendrites are grown on the chip attachment pads on the ceramic substrate, and the chips have solder balls which contact the dendrites and form a releasable or removable connection of the chip to the chip carrier.
  • This dendritic-type connection requires a relatively flat or planar surface, and the curved configuration or curvature of the substrate often prevents good solid connection between the solder balls on the chip and the dendrite connections grown on the pads on the chip carrier. While in some instances during the manufacturing process it may be possible to detect this curvature and take steps, such as grinding the ceramic, nevertheless this procedure is expensive, and the curvature is not always detected.
  • the curvature may have gone undetected or, alternatively, the substrates may have been designed to be used with chips in such a way that the curvature had no detrimental effect.
  • a method of manufacturing a chip carrier substrate for the removable reception of an I/C chip thereon is provided.
  • This particular invention is useful when the substrate has a top surface having a plurality of top surface metallurgy (TSM) pads thereon, and wherein the top surface has a curvelinear configuration. This is especially the case encountered in multi-layer ceramic (MLC) substrates which act as chip carriers.
  • a compliant, photoimagable material such as a photoimagable polyimide or a solder mask material, is applied to the top surface of the ceramic as a sheet of material.
  • the sheet of material is photoimaged and developed in a pattern to provide a plurality of vias corresponding the TSM pads, such vias extending from the exposed surface of the photoimagable material to the TSM pads.
  • Conducting materials are disposed in the vias and extend from contact with the top surface metallurgy (TSM) pads out to the exposed surface of the photoimagable material.
  • TSM top surface metallurgy
  • the photoimagable material with the vias and the conducting material therein are planarized, preferably by mechanical polishing to provide an essentially flat planar surface in the region where the vias are located.
  • Dendritic connection pads are grown on the top of each of the vias, preferably a palladium dendrite.
  • I/C chips having solder balls thereon are then removably connected to the dendritic connection pads by pressing solder balls on the chip firmly against the pads, resulting in the dendrites embedding in the solder ball material, causing a removable connection therebetween.
  • the dendritic connection pads are in an essentially planar configuration, which then conforms with the planar configuration of the solder balls on the chip to provide good connections to all of the solder balls, and thus good connections to the entire I/C circuit chip.
  • This connection can then be used either as a connection for testing a chip or providing the burn-in function for the chip, or, in some instances, may constitute the operating connection of the chip that is used for electronic circuits.
  • FIG. 1 is a longitudinal, sectional view of a typical MLC substrate with an I/C chip carrier
  • FIG. 2 is a longitudinal, sectional view showing the application of a conformal photoimagable coating tie substrate
  • FIG. 3 shows a view similar to FIG. 2 of the vias in the photoimagable material which have been formed by photoimaging and developing;
  • FIG. 4 is a view similar to FIG. 3 showing copper plated into the vias
  • FIG. 5 is a view similar to FIG. 4 showing the planarized surface of the conformal coating
  • FIG. 6 is a view similar to FIG. 5 showing dendrites grown on the exposed copper in the via for reception of an I/C chip
  • FIG. 7 is a view similar to FIG. 6 showing the attachment of an I/C chip by solder ball technology to the dendritic pads.
  • the chip carrier includes a substrate 10, which is comprised of a plurality of layers of ceramic material which have been laid up and fired, with internal wiring 12 formed therein in a conventional manner.
  • Metal-filled vias 13 connect with the internal wiring 12 and terminate in TSM pads 14 on top surface 16 of the substrate 10.
  • Vias 17 also connect with internal wiring 12 and pins 18 on bottom surface 20 of the substrate 10.
  • the pins 18 provide for attachment of the chip carrier to a circuit board or card.
  • other types of attachments such as solder ball or other technology, can be used in place of the pins for connecting of the chip carrier to a circuit board or card as is well known in the art.
  • the top surface 16 of the substrate 10 has a curvelinear shape which includes a convexly curved central portion 22.
  • the curvature is somewhat exaggerated in the drawings for the purpose of illustration, the amount of curvature usually being no more than about 2 mils. Although the reason for this curvature is not completely understood, it is believed that a contributing significant factor is that the internal wiring 12 converges toward the center of the substrate 10, thus being more dense there; and hence the forming operation of the substrate from the multiple layers causes this curvature. However, for whatever reason the curvature does exist.
  • the bottom surface 20 is shown as being essentially flat, although in some instances it may also have a curvature, also believed to be due to the same reasons. However, whatever curvature may exist on the bottom is not a significant detriment as is the curved central portion 22 on the top surface 16. (As used herein the terms “top surface” and “bottom surface” refer only to their orientation as depicted in the drawing, it being understood that the orientation of the chip carrier in use can be with these surfaces in any direction.) The curvature on the top surface 16 is detrimental to the attachment of an I/C chip to the TSM pads if dendritic plating is used for such attachment.
  • the object is to provide an essentially flat planar surface for the dendritic plane so that the dendritic plating will provide a relatively flat planar array of dendrites for the reception of the TSM on the I/C chip.
  • photoimagable material 26 is applied over the top surface 16 of the ceramic substrate 10.
  • this photoimagable material is a sheet of material; and a material well-suited for such purpose is Ultradel which is a photoimagable polyimide sold by Amoco Chemical Company of Naperville, Ill.
  • Ultradel is a photoimagable polyimide sold by Amoco Chemical Company of Naperville, Ill.
  • Other materials, such as dry film solder mask material, e.g., a photoimagable epoxy can also be used, such solder mask materials being well known.
  • the thickness of the material 26 is preferably from about 2-6 mils, and more preferably from about 2-3 mils.
  • the photoimagable material is exposed through a mask and developed to form openings or vias 28 therein which correspond in location and arrangement to the location and arrangement of the pads 14 of the top surface metallurgy.
  • the diameter of the pads 14 is about 6 mils, and it is desired to form the vias with diameters slightly smaller than this, preferably in the range of 2-5 mils and more preferably in the range of 3-4 mils. This is shown in FIG. 3.
  • the next step, shown in FIG. 4, is to fill the vias or openings 28 with a conducting material 30. This is done preferably by electroplating or electroless plating copper up from the pads 14. Since the pads 14 provide the base for starting the plating, no seed layer is necessary, and the plating is done until the copper fills the vias as shown in FIG. 4. At this point, the top surface 31 of the photopatternable material 26 is planarized in the region where the vias 28 are located. To this end, a polishing operation is performed which can be a mechanical polishing in which a slurry of an abrasive, such as a slurry of either alumina or diamond dust, is used as a purely mechanical polishing operation to provide the flat planarized surface 32 as shown in FIG. 5. A chemical mechanical polishing could be performed if desired and if preferred results are not obtained by mechanical polishing, however mechanical polishing is normally acceptable and therefore is the preferred technique.
  • dendrites 34 are grown on the exposed end of the conducting material 30 to provide solder ball connections to releasably secure I/C chips as will be described presently.
  • Dendritic plating is well known in the art; a particularly useful technique is described in U.S. Pat. No. 5,185,073 and No. 5,137,461.
  • the material for the dendrites is palladium, although other materials can be used, such as platinum, rhodium, iridium, ruthenium, osmium, tungsten and copper. These materials are intended to be illustrative only and not limiting.
  • the dendrites are plated as shown in FIG. 6.
  • Solder balls 38 forming a pattern on I/C chip 40 corresponding to the pattern of the dendrites 34 are pressed into the dendrite connections 34 as shown in FIG. 7 to form a releasable or separable connection between the I/C chip 40 and the ceramic substrate 10.
  • This connection can be for the purpose of testing a chip or chip burn-in, after which the chip may be removed therefrom and more permanently attached to another substrate, such as by solder connections, for use in a production mode.
  • the removable connection can itself serve as a connection used in a production chip, although typically in such case some type of reinforcement such as an encapsulant material would be used to reinforce this connection.

Abstract

According to the present invention a technique for providing a planarized substrate with dendritic connections of solder balls, especially a multi-layer ceramic substrate is provided. In the case where the substrate has a raised central portion on the top surface on which are disposed top surface metallurgy pads, a layer of conformable photoimagable material is placed over the top surface.
The photoimagable material is exposed and developed in a pattern corresponding to the pattern of the top surface metallurgy pads to form vias in the photoimagable material. Copper is plated in the vias in contact with the top surface metallurgy pads. The exposed surface of the photoimagable surface is then planarized, preferably by mechanical polishing to form a flat planar surface, with the ends of the vias exposed. Dendritic connector pads are then grown on the exposed ends of the vias to which solder ball connections of an I/C chip are releasably connected.

Description

FIELD OF THE INVENTION
This invention relates generally to providing a planarized or flattened surface on a curved, rigid substrate, and more particularly to a technique for providing a flat planar surface on a curved ceramic substrate used to mount integrated circuit (I/C) chips.
BACKGROUND OF THE INVENTION
In the production of electronic equipment utilizing I/C chips and the testing and use of the I/C chips in electronic circuitry, one common technique is to mount the I/C chip onto a chip carrier by what is sometimes known as "flip-chip" mounting. In such a technique, a ceramic carrier is provided which may be a metalized chip carrier or a multi-layer ceramic chip carrier, with chip mounting pads formed on the surface. The carrier may be used for either permanently mounting the chips, i.e., mounting the chips for ultimate packaging by connecting the carrier to a circuit board, or it may be mounted temporarily or removably mounted for the purpose of testing the chips or for burn in of the chips where the chips are "burnt-in" or conditioned for use.
In the case of ceramic carriers and especially in the case of multi-layer ceramic carriers, the metalization, and especially the metalization between the various layers, fans out from a more dense configuration toward the center of the chip carrier to a less dense configuration toward the outer edges of the ceramic chip carrier. This tends to cause a bulging of the surface of the chip carrier on which the attachment pads are located, this outward bulging being in an essentially convex shape.
In one technique for chip attachment, dendrites are grown on the chip attachment pads on the ceramic substrate, and the chips have solder balls which contact the dendrites and form a releasable or removable connection of the chip to the chip carrier. This dendritic-type connection requires a relatively flat or planar surface, and the curved configuration or curvature of the substrate often prevents good solid connection between the solder balls on the chip and the dendrite connections grown on the pads on the chip carrier. While in some instances during the manufacturing process it may be possible to detect this curvature and take steps, such as grinding the ceramic, nevertheless this procedure is expensive, and the curvature is not always detected. Indeed, in certain rework conditions, the curvature may have gone undetected or, alternatively, the substrates may have been designed to be used with chips in such a way that the curvature had no detrimental effect. However, it is necessary in many instances to deal with the curvature condition on ceramic or other type chip carrier to provide an essentially planar surface on which the dendritic connections are grown and to which the solder balls are connected for testing burn-in or, even in some instances, a connection for a chip in its operating mode.
SUMMARY OF THE INVENTION
According to the present invention, a method of manufacturing a chip carrier substrate for the removable reception of an I/C chip thereon is provided. This particular invention is useful when the substrate has a top surface having a plurality of top surface metallurgy (TSM) pads thereon, and wherein the top surface has a curvelinear configuration. This is especially the case encountered in multi-layer ceramic (MLC) substrates which act as chip carriers. A compliant, photoimagable material, such as a photoimagable polyimide or a solder mask material, is applied to the top surface of the ceramic as a sheet of material. The sheet of material is photoimaged and developed in a pattern to provide a plurality of vias corresponding the TSM pads, such vias extending from the exposed surface of the photoimagable material to the TSM pads. Conducting materials are disposed in the vias and extend from contact with the top surface metallurgy (TSM) pads out to the exposed surface of the photoimagable material. The photoimagable material with the vias and the conducting material therein are planarized, preferably by mechanical polishing to provide an essentially flat planar surface in the region where the vias are located. Dendritic connection pads are grown on the top of each of the vias, preferably a palladium dendrite. I/C chips having solder balls thereon are then removably connected to the dendritic connection pads by pressing solder balls on the chip firmly against the pads, resulting in the dendrites embedding in the solder ball material, causing a removable connection therebetween. Because of the planar surface of the photoimagable material and tops of the conducting material in the vias, the dendritic connection pads are in an essentially planar configuration, which then conforms with the planar configuration of the solder balls on the chip to provide good connections to all of the solder balls, and thus good connections to the entire I/C circuit chip. This connection can then be used either as a connection for testing a chip or providing the burn-in function for the chip, or, in some instances, may constitute the operating connection of the chip that is used for electronic circuits.
DESCRIPTION OF THE DRAWINGS
FIG. 1 is a longitudinal, sectional view of a typical MLC substrate with an I/C chip carrier;
FIG. 2 is a longitudinal, sectional view showing the application of a conformal photoimagable coating tie substrate;
FIG. 3 shows a view similar to FIG. 2 of the vias in the photoimagable material which have been formed by photoimaging and developing;
FIG. 4 is a view similar to FIG. 3 showing copper plated into the vias;
FIG. 5 is a view similar to FIG. 4 showing the planarized surface of the conformal coating;
FIG. 6 is a view similar to FIG. 5 showing dendrites grown on the exposed copper in the via for reception of an I/C chip; and
FIG. 7 is a view similar to FIG. 6 showing the attachment of an I/C chip by solder ball technology to the dendritic pads.
DESCRIPTION OF THE PREFERRED EMBODIMENT
Referring now the drawings and for the present to FIG. 1, a longitudinal, sectional view, somewhat schematic, of a multi-layer ceramic (MLC) chip carrier is shown. The chip carrier includes a substrate 10, which is comprised of a plurality of layers of ceramic material which have been laid up and fired, with internal wiring 12 formed therein in a conventional manner. Metal-filled vias 13 connect with the internal wiring 12 and terminate in TSM pads 14 on top surface 16 of the substrate 10. Vias 17 also connect with internal wiring 12 and pins 18 on bottom surface 20 of the substrate 10. The pins 18 provide for attachment of the chip carrier to a circuit board or card. Of course, other types of attachments, such as solder ball or other technology, can be used in place of the pins for connecting of the chip carrier to a circuit board or card as is well known in the art.
As can be seen in FIG. 1, the top surface 16 of the substrate 10 has a curvelinear shape which includes a convexly curved central portion 22. The curvature is somewhat exaggerated in the drawings for the purpose of illustration, the amount of curvature usually being no more than about 2 mils. Although the reason for this curvature is not completely understood, it is believed that a contributing significant factor is that the internal wiring 12 converges toward the center of the substrate 10, thus being more dense there; and hence the forming operation of the substrate from the multiple layers causes this curvature. However, for whatever reason the curvature does exist.
The bottom surface 20 is shown as being essentially flat, although in some instances it may also have a curvature, also believed to be due to the same reasons. However, whatever curvature may exist on the bottom is not a significant detriment as is the curved central portion 22 on the top surface 16. (As used herein the terms "top surface" and "bottom surface" refer only to their orientation as depicted in the drawing, it being understood that the orientation of the chip carrier in use can be with these surfaces in any direction.) The curvature on the top surface 16 is detrimental to the attachment of an I/C chip to the TSM pads if dendritic plating is used for such attachment. This is because when dendritic plating takes place, the material plates uniformly up from the top of the surface, and the resulting dendritic-plated TSM pads will be in a curvelinear pattern just as is the central portion 20 of the top surface 16. Since the I/C chip is essentially flat and the solder balls on the I/C chip used to attach to the dendrites are of substantially planar configuration, the center of the chip would make good contact with those dendrites in the center, but those solder balls around the outer edge of the chip would have a greater chance of not forming good contact. Pressure to form such contact could cause the chip to bend and therefore could cause either breakage or other malfunctions in the chip. Therefore, the object is to provide an essentially flat planar surface for the dendritic plane so that the dendritic plating will provide a relatively flat planar array of dendrites for the reception of the TSM on the I/C chip.
To this end, a conformal coating of photoimagable material 26 is applied over the top surface 16 of the ceramic substrate 10. Preferably, this photoimagable material is a sheet of material; and a material well-suited for such purpose is Ultradel which is a photoimagable polyimide sold by Amoco Chemical Company of Naperville, Ill. Other materials, such as dry film solder mask material, e.g., a photoimagable epoxy can also be used, such solder mask materials being well known. The thickness of the material 26 is preferably from about 2-6 mils, and more preferably from about 2-3 mils.
The photoimagable material is exposed through a mask and developed to form openings or vias 28 therein which correspond in location and arrangement to the location and arrangement of the pads 14 of the top surface metallurgy. Typically, the diameter of the pads 14 is about 6 mils, and it is desired to form the vias with diameters slightly smaller than this, preferably in the range of 2-5 mils and more preferably in the range of 3-4 mils. This is shown in FIG. 3.
The next step, shown in FIG. 4, is to fill the vias or openings 28 with a conducting material 30. This is done preferably by electroplating or electroless plating copper up from the pads 14. Since the pads 14 provide the base for starting the plating, no seed layer is necessary, and the plating is done until the copper fills the vias as shown in FIG. 4. At this point, the top surface 31 of the photopatternable material 26 is planarized in the region where the vias 28 are located. To this end, a polishing operation is performed which can be a mechanical polishing in which a slurry of an abrasive, such as a slurry of either alumina or diamond dust, is used as a purely mechanical polishing operation to provide the flat planarized surface 32 as shown in FIG. 5. A chemical mechanical polishing could be performed if desired and if preferred results are not obtained by mechanical polishing, however mechanical polishing is normally acceptable and therefore is the preferred technique.
Following the planarization of the top surface 32, dendrites 34 are grown on the exposed end of the conducting material 30 to provide solder ball connections to releasably secure I/C chips as will be described presently. Dendritic plating is well known in the art; a particularly useful technique is described in U.S. Pat. No. 5,185,073 and No. 5,137,461. Preferably, the material for the dendrites is palladium, although other materials can be used, such as platinum, rhodium, iridium, ruthenium, osmium, tungsten and copper. These materials are intended to be illustrative only and not limiting. The dendrites are plated as shown in FIG. 6.
Solder balls 38 forming a pattern on I/C chip 40 corresponding to the pattern of the dendrites 34 are pressed into the dendrite connections 34 as shown in FIG. 7 to form a releasable or separable connection between the I/C chip 40 and the ceramic substrate 10. This connection can be for the purpose of testing a chip or chip burn-in, after which the chip may be removed therefrom and more permanently attached to another substrate, such as by solder connections, for use in a production mode. However, in some instances the removable connection can itself serve as a connection used in a production chip, although typically in such case some type of reinforcement such as an encapsulant material would be used to reinforce this connection.
Accordingly, the preferred embodiment of the present invention has been described. With the foregoing description in mind, however, it is understood that this description is made only by way of example, that the invention is not limited to the particular embodiments described herein, and that various rearrangements, modifications, and substitutions may be implemented without departing from the true spirit of the invention as hereinafter claimed.

Claims (24)

What is claimed is:
1. A method of manufacturing a substrate for the removable reception of an integrated circuit (I/C) chip thereon, comprising the steps of:
providing a substrate having a top surface with a plurality of top surface metallurgy (TSM) pads therein, and wherein said top surface has a curvelinear configuration,
applying to the top surface of said substrate a compliant photoimagable material having an exposed surface thereon,
photoimaging and developing said photoimagable material to provide a plurality of vias corresponding to the TSM pads and extending from the exposed surface to said underlying TSM pads,
depositing conducting material in said vias in contact with said TSM pads, and extending at least to the exposed surface of said photoimagable material,
planarizing said exposed surface and said conducting material in said vias to an essentially flat planar configuration in the region of said vias, and
providing releasable electrical connections on said conducting material in said vias projecting from said planarized exposed surface of said photoimagable material.
2. The method as defined in claim 1 wherein said compliant photoimagable material is a solid sheet of material.
3. The method as defined in claim 1 wherein said planarization is performed by mechanical polishing.
4. The method as defined in claim 1 wherein each of said vias has a circumferential area less than the area of each of said TSM pads.
5. The method as defined in claim 1 wherein the conducting material deposited in said vias is copper.
6. The method as defined in claim 1 wherein said releasable electrical contacts are grown dendritic connection.
7. The method as defined in claim 6 wherein said dendritic connectors are palladium dendrites.
8. The method as defined in claim 1 wherein said photoimagable material is a sheet of material.
9. The method as defined in claim 8 wherein said photoimagable material is a polyimide.
10. The method as defined in claim 8 wherein said photoimagable material is an epoxy.
11. The method as defined in claim 1 wherein said top surface curved structure is generally convex.
12. The method as defined in claim 1 wherein said substrate is a multi-layer ceramic chip carrier.
13. The method as defined in claim 1 further characterized by securing an I/C chip to said releasable electrical connections by means of solder ball connections.
14. A chip carrier for releasably mounting an I/C chip comprising:
a substrate having a top surface with a plurality of TSM pads thereon, said top surface having a curvelinear configuration,
a compliant photoimagable material disposed on top of said top surface and having an exposed surface thereon,
a plurality of vias corresponding in location to said TSM pads,
conducting material in said vias extending from said TSM pads to said exposed surface, said exposed surface of said photopatternable material and the conducting material on said exposed surface being essentially a flat planar surface in the area of said conducting material, and
a releasable electrical connection contacting said conducting materials in said vias and extending from said flat planar surface of said photoimagable material to releasably secure I/C chips thereto.
15. The structure as defined in claim 14 wherein said compliant photopatternable material is a solid sheet of material.
16. The structure as defined in claim 15 wherein the photoimagable material is a polyimide.
17. The structure as defined in claim 15 wherein the photoimagable material is an epoxy.
18. The structure as defined in claim 14 wherein each of said vias has a circumferential area within the area of each of said TSM pads.
19. The structure as defined in claim 14 wherein the conducting material in said vias is copper.
20. The structure as defined in claim 14 wherein the releasable electrical contacts are dendritic connections.
21. The structure as defined in claim 20 wherein said dendritic connections are palladium.
22. The structure as defined in claim 14 wherein said top surface of the curved structure is generally concave.
23. The structure as defined in claim 14 wherein said substrate is a multi-layer ceramic chip carrier.
24. The structure as defined in claim 14 further characterized by an I/C chip secured to said releasable electrical connections.
US08/633,984 1996-04-17 1996-04-17 Method of planarizing a curved substrate and resulting structure Expired - Fee Related US5940729A (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US08/633,984 US5940729A (en) 1996-04-17 1996-04-17 Method of planarizing a curved substrate and resulting structure
US09/373,868 US6150255A (en) 1996-04-17 1999-08-13 Method of planarizing a curved substrate and resulting structure

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/633,984 US5940729A (en) 1996-04-17 1996-04-17 Method of planarizing a curved substrate and resulting structure

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/373,868 Division US6150255A (en) 1996-04-17 1999-08-13 Method of planarizing a curved substrate and resulting structure

Publications (1)

Publication Number Publication Date
US5940729A true US5940729A (en) 1999-08-17

Family

ID=24541968

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/633,984 Expired - Fee Related US5940729A (en) 1996-04-17 1996-04-17 Method of planarizing a curved substrate and resulting structure
US09/373,868 Expired - Fee Related US6150255A (en) 1996-04-17 1999-08-13 Method of planarizing a curved substrate and resulting structure

Family Applications After (1)

Application Number Title Priority Date Filing Date
US09/373,868 Expired - Fee Related US6150255A (en) 1996-04-17 1999-08-13 Method of planarizing a curved substrate and resulting structure

Country Status (1)

Country Link
US (2) US5940729A (en)

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6150255A (en) * 1996-04-17 2000-11-21 International Business Machines Corporation Method of planarizing a curved substrate and resulting structure
US6211076B1 (en) * 1997-03-03 2001-04-03 Lg Electronics Inc. Bus line wiring structure in a semiconductor device and method of manufacturing the same
US6259036B1 (en) * 1998-04-13 2001-07-10 Micron Technology, Inc. Method for fabricating electronic assemblies using semi-cured conductive elastomeric bumps
US6402299B1 (en) * 1999-10-22 2002-06-11 Lexmark International, Inc. Tape automated bonding circuit for use with an ink jet cartridge assembly in an ink jet printer
US6426636B1 (en) * 1998-02-11 2002-07-30 International Business Machines Corporation Wafer probe interface arrangement with nonresilient probe elements and support structure
EP1278612A1 (en) * 2000-03-10 2003-01-29 Chippac, Inc. Flip chip interconnection structure
US6534862B2 (en) * 1999-04-01 2003-03-18 Murata Manufacturing Co., Ltd. Electronic component
US6582990B2 (en) * 2001-08-24 2003-06-24 International Rectifier Corporation Wafer level underfill and interconnect process
US20040188812A1 (en) * 2003-03-27 2004-09-30 Koschmieder Thomas H. Semiconductor package having angulated interconnect surfaces
US20040222510A1 (en) * 2003-03-24 2004-11-11 Akiyoshi Aoyagi Semiconductor device, semiconductor pack age, electronic device, electronic apparatus, and manufacturing methods of semiconductor device and electronic device
US20080197488A1 (en) * 2007-02-15 2008-08-21 John Trezza Bowed wafer hybridization compensation
US20090002973A1 (en) * 2005-11-18 2009-01-01 Nec Corporation Mount Board and Electronic Device
US20090045512A1 (en) * 2007-08-15 2009-02-19 Harry Hedler Carrier substrate and integrated circuit
US20110074022A1 (en) * 2000-03-10 2011-03-31 Stats Chippac, Ltd. Semiconductor Device and Method of Forming Flipchip Interconnect Structure
US20120146241A1 (en) * 2010-12-14 2012-06-14 Rui Huang Integrated circuit packaging system with bump conductors and method of manufacture thereof
US20130098670A1 (en) * 2011-10-25 2013-04-25 Ngk Spark Plug Co., Ltd. Wiring substrate and manufacturing method of the same
CN103137587A (en) * 2011-11-30 2013-06-05 台湾积体电路制造股份有限公司 Planarized bumps for underfill control
CN107579047A (en) * 2017-09-15 2018-01-12 中国电子科技集团公司第五十八研究所 The highly reliable interconnection structure of curved substrate
US11282716B2 (en) * 2019-11-08 2022-03-22 International Business Machines Corporation Integration structure and planar joining

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6110760A (en) * 1998-02-12 2000-08-29 Micron Technology, Inc. Methods of forming electrically conductive interconnections and electrically interconnected substrates
JP2002222832A (en) * 2001-01-29 2002-08-09 Nec Corp Semiconductor device and packaging method of semiconductor element
US8198739B2 (en) 2010-08-13 2012-06-12 Endicott Interconnect Technologies, Inc. Semi-conductor chip with compressible contact structure and electronic package utilizing same
US8970035B2 (en) 2012-08-31 2015-03-03 Taiwan Semiconductor Manufacturing Company, Ltd. Bump structures for semiconductor package

Citations (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4548451A (en) * 1984-04-27 1985-10-22 International Business Machines Corporation Pinless connector interposer and method for making the same
US4612210A (en) * 1985-07-25 1986-09-16 International Business Machines Corporation Process for planarizing a substrate
US4622058A (en) * 1984-06-22 1986-11-11 International Business Machines Corporation Formation of a multi-layer glass-metallized structure formed on and interconnected to multi-layered-metallized ceramic substrate
US4659585A (en) * 1985-06-24 1987-04-21 International Business Machines Corporation Planarized ceramic substrates
US4761332A (en) * 1985-06-24 1988-08-02 International Business Machines Corporation Planarized ceramic substrates
US4789648A (en) * 1985-10-28 1988-12-06 International Business Machines Corporation Method for producing coplanar multi-level metal/insulator films on a substrate and for forming patterned conductive lines simultaneously with stud vias
US4879156A (en) * 1986-05-02 1989-11-07 International Business Machines Corporation Multilayered ceramic substrate having solid non-porous metal conductors
US4954214A (en) * 1989-01-05 1990-09-04 Northern Telecom Limited Method for making interconnect structures for VLSI devices
US4996584A (en) * 1985-01-31 1991-02-26 Gould, Inc. Thin-film electrical connections for integrated circuits
US5026666A (en) * 1989-12-28 1991-06-25 At&T Bell Laboratories Method of making integrated circuits having a planarized dielectric
US5137597A (en) * 1991-04-11 1992-08-11 Microelectronics And Computer Technology Corporation Fabrication of metal pillars in an electronic component using polishing
US5137461A (en) * 1988-06-21 1992-08-11 International Business Machines Corporation Separable electrical connection technology
US5185073A (en) * 1988-06-21 1993-02-09 International Business Machines Corporation Method of fabricating nendritic materials
US5244534A (en) * 1992-01-24 1993-09-14 Micron Technology, Inc. Two-step chemical mechanical polishing process for producing flush and protruding tungsten plugs
US5250472A (en) * 1992-09-03 1993-10-05 Industrial Technology Research Institute Spin-on-glass integration planarization having siloxane partial etchback and silicate processes
US5266446A (en) * 1990-11-15 1993-11-30 International Business Machines Corporation Method of making a multilayer thin film structure
US5287619A (en) * 1992-03-09 1994-02-22 Rogers Corporation Method of manufacture multichip module substrate
US5328553A (en) * 1993-02-02 1994-07-12 Motorola Inc. Method for fabricating a semiconductor device having a planar surface
US5354712A (en) * 1992-11-12 1994-10-11 Northern Telecom Limited Method for forming interconnect structures for integrated circuits
US5366850A (en) * 1993-04-14 1994-11-22 Industrial Technology Research Institute Submicron planarization process with passivation on metal line
US5397741A (en) * 1993-03-29 1995-03-14 International Business Machines Corporation Process for metallized vias in polyimide
US5487949A (en) * 1990-05-17 1996-01-30 Schriever; Matthias P. Non-chromated oxide coating for aluminum substrates
US5585282A (en) * 1991-06-04 1996-12-17 Micron Technology, Inc. Process for forming a raised portion on a projecting contact for electrical testing of a semiconductor
US5665657A (en) * 1995-09-18 1997-09-09 Taiwan Semiconductor Manufacturing Company, Ltd Spin-on-glass partial etchback planarization process

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5940729A (en) * 1996-04-17 1999-08-17 International Business Machines Corp. Method of planarizing a curved substrate and resulting structure

Patent Citations (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4548451A (en) * 1984-04-27 1985-10-22 International Business Machines Corporation Pinless connector interposer and method for making the same
US4622058A (en) * 1984-06-22 1986-11-11 International Business Machines Corporation Formation of a multi-layer glass-metallized structure formed on and interconnected to multi-layered-metallized ceramic substrate
US4996584A (en) * 1985-01-31 1991-02-26 Gould, Inc. Thin-film electrical connections for integrated circuits
US4659585A (en) * 1985-06-24 1987-04-21 International Business Machines Corporation Planarized ceramic substrates
US4761332A (en) * 1985-06-24 1988-08-02 International Business Machines Corporation Planarized ceramic substrates
US4612210A (en) * 1985-07-25 1986-09-16 International Business Machines Corporation Process for planarizing a substrate
US4789648A (en) * 1985-10-28 1988-12-06 International Business Machines Corporation Method for producing coplanar multi-level metal/insulator films on a substrate and for forming patterned conductive lines simultaneously with stud vias
US4879156A (en) * 1986-05-02 1989-11-07 International Business Machines Corporation Multilayered ceramic substrate having solid non-porous metal conductors
US5185073A (en) * 1988-06-21 1993-02-09 International Business Machines Corporation Method of fabricating nendritic materials
US5137461A (en) * 1988-06-21 1992-08-11 International Business Machines Corporation Separable electrical connection technology
US4954214A (en) * 1989-01-05 1990-09-04 Northern Telecom Limited Method for making interconnect structures for VLSI devices
US5026666A (en) * 1989-12-28 1991-06-25 At&T Bell Laboratories Method of making integrated circuits having a planarized dielectric
US5487949A (en) * 1990-05-17 1996-01-30 Schriever; Matthias P. Non-chromated oxide coating for aluminum substrates
US5266446A (en) * 1990-11-15 1993-11-30 International Business Machines Corporation Method of making a multilayer thin film structure
US5137597A (en) * 1991-04-11 1992-08-11 Microelectronics And Computer Technology Corporation Fabrication of metal pillars in an electronic component using polishing
US5585282A (en) * 1991-06-04 1996-12-17 Micron Technology, Inc. Process for forming a raised portion on a projecting contact for electrical testing of a semiconductor
US5244534A (en) * 1992-01-24 1993-09-14 Micron Technology, Inc. Two-step chemical mechanical polishing process for producing flush and protruding tungsten plugs
US5287619A (en) * 1992-03-09 1994-02-22 Rogers Corporation Method of manufacture multichip module substrate
US5250472A (en) * 1992-09-03 1993-10-05 Industrial Technology Research Institute Spin-on-glass integration planarization having siloxane partial etchback and silicate processes
US5354712A (en) * 1992-11-12 1994-10-11 Northern Telecom Limited Method for forming interconnect structures for integrated circuits
US5328553A (en) * 1993-02-02 1994-07-12 Motorola Inc. Method for fabricating a semiconductor device having a planar surface
US5397741A (en) * 1993-03-29 1995-03-14 International Business Machines Corporation Process for metallized vias in polyimide
US5366850A (en) * 1993-04-14 1994-11-22 Industrial Technology Research Institute Submicron planarization process with passivation on metal line
US5665657A (en) * 1995-09-18 1997-09-09 Taiwan Semiconductor Manufacturing Company, Ltd Spin-on-glass partial etchback planarization process

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
"Gapless Planarized Structures for Integrated Electronic Packaging," Brady, et al.; IBM Technical Disclosure Bulletin, vol. 30, No. 8; Jan., 1988.
"Postage Stamp Lamination of Reworkable Interposers for Direct Chip Attach," R.A. Foster, et al.; IBM Technical Disclosure Bulletin, vol. 36, No. 12; Dec., 1993.
Gapless Planarized Structures for Integrated Electronic Packaging, Brady, et al.; IBM Technical Disclosure Bulletin, vol. 30, No. 8; Jan., 1988. *
Postage Stamp Lamination of Reworkable Interposers for Direct Chip Attach, R.A. Foster, et al.; IBM Technical Disclosure Bulletin, vol. 36, No. 12; Dec., 1993. *

Cited By (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6150255A (en) * 1996-04-17 2000-11-21 International Business Machines Corporation Method of planarizing a curved substrate and resulting structure
US6211076B1 (en) * 1997-03-03 2001-04-03 Lg Electronics Inc. Bus line wiring structure in a semiconductor device and method of manufacturing the same
US6420785B2 (en) 1997-03-03 2002-07-16 Lg Electronics Inc. Bus line wiring structure in a semiconductor device and method of manufacturing the same
US6426636B1 (en) * 1998-02-11 2002-07-30 International Business Machines Corporation Wafer probe interface arrangement with nonresilient probe elements and support structure
US6259036B1 (en) * 1998-04-13 2001-07-10 Micron Technology, Inc. Method for fabricating electronic assemblies using semi-cured conductive elastomeric bumps
US6534862B2 (en) * 1999-04-01 2003-03-18 Murata Manufacturing Co., Ltd. Electronic component
US6402299B1 (en) * 1999-10-22 2002-06-11 Lexmark International, Inc. Tape automated bonding circuit for use with an ink jet cartridge assembly in an ink jet printer
US7994636B2 (en) 2000-03-10 2011-08-09 Stats Chippac, Ltd. Flip chip interconnection structure
EP1278612A4 (en) * 2000-03-10 2008-04-16 Chippac Inc Flip chip interconnection structure
JP2003526937A (en) * 2000-03-10 2003-09-09 チップパック,インク. Flip chip bonding structure
US20110074022A1 (en) * 2000-03-10 2011-03-31 Stats Chippac, Ltd. Semiconductor Device and Method of Forming Flipchip Interconnect Structure
US8697490B2 (en) 2000-03-10 2014-04-15 Stats Chippac, Ltd. Flip chip interconnection structure
US20040212101A1 (en) * 2000-03-10 2004-10-28 Chippac, Inc. Flip chip interconnection structure
EP1278612A1 (en) * 2000-03-10 2003-01-29 Chippac, Inc. Flip chip interconnection structure
JP4903966B2 (en) * 2000-03-10 2012-03-28 スタッツ・チップパック・インコーポレイテッド Flip chip bonding structure and method for forming flip chip bonding structure
US10388626B2 (en) 2000-03-10 2019-08-20 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming flipchip interconnect structure
US6967412B2 (en) 2001-08-24 2005-11-22 International Rectifier Corporation Wafer level underfill and interconnect process
CN1327476C (en) * 2001-08-24 2007-07-18 国际整流器公司 Wafer level underfill and interconnect process
US20030207490A1 (en) * 2001-08-24 2003-11-06 International Rectifier Corporation Wafer level underfill and interconnect process
US6582990B2 (en) * 2001-08-24 2003-06-24 International Rectifier Corporation Wafer level underfill and interconnect process
US7091619B2 (en) * 2003-03-24 2006-08-15 Seiko Epson Corporation Semiconductor device, semiconductor package, electronic device, electronic apparatus, and manufacturing methods of semiconductor device and electronic device
US20040222510A1 (en) * 2003-03-24 2004-11-11 Akiyoshi Aoyagi Semiconductor device, semiconductor pack age, electronic device, electronic apparatus, and manufacturing methods of semiconductor device and electronic device
US7067907B2 (en) * 2003-03-27 2006-06-27 Freescale Semiconductor, Inc. Semiconductor package having angulated interconnect surfaces
US20040188812A1 (en) * 2003-03-27 2004-09-30 Koschmieder Thomas H. Semiconductor package having angulated interconnect surfaces
US20090002973A1 (en) * 2005-11-18 2009-01-01 Nec Corporation Mount Board and Electronic Device
US8913398B2 (en) 2005-11-18 2014-12-16 Nec Corporation Mount board and electronic device
US8625296B2 (en) * 2005-11-18 2014-01-07 Nec Corporation Mount board and electronic device
US20110242780A1 (en) * 2005-11-18 2011-10-06 Nec Corporation Mount board and electronic device
WO2008101099A1 (en) * 2007-02-15 2008-08-21 Cufer Asset Ltd. L.L.C. Bowed wafer hybridization compensation
US7803693B2 (en) 2007-02-15 2010-09-28 John Trezza Bowed wafer hybridization compensation
US20080197488A1 (en) * 2007-02-15 2008-08-21 John Trezza Bowed wafer hybridization compensation
US7919868B2 (en) * 2007-08-15 2011-04-05 Qimonda Ag Carrier substrate and integrated circuit
US20090045512A1 (en) * 2007-08-15 2009-02-19 Harry Hedler Carrier substrate and integrated circuit
US20120146241A1 (en) * 2010-12-14 2012-06-14 Rui Huang Integrated circuit packaging system with bump conductors and method of manufacture thereof
US8299596B2 (en) * 2010-12-14 2012-10-30 Stats Chippac Ltd. Integrated circuit packaging system with bump conductors and method of manufacture thereof
US20130098670A1 (en) * 2011-10-25 2013-04-25 Ngk Spark Plug Co., Ltd. Wiring substrate and manufacturing method of the same
CN103077936A (en) * 2011-10-25 2013-05-01 日本特殊陶业株式会社 Wiring substrate and manufacturing method of the same
CN103137587A (en) * 2011-11-30 2013-06-05 台湾积体电路制造股份有限公司 Planarized bumps for underfill control
CN103137587B (en) * 2011-11-30 2016-01-27 台湾积体电路制造股份有限公司 For the planarization projection that underfill controls
CN107579047A (en) * 2017-09-15 2018-01-12 中国电子科技集团公司第五十八研究所 The highly reliable interconnection structure of curved substrate
US11282716B2 (en) * 2019-11-08 2022-03-22 International Business Machines Corporation Integration structure and planar joining

Also Published As

Publication number Publication date
US6150255A (en) 2000-11-21

Similar Documents

Publication Publication Date Title
US5940729A (en) Method of planarizing a curved substrate and resulting structure
US6548909B2 (en) Method of interconnecting electronic components using a plurality of conductive studs
US5770891A (en) Socket for semi-permanently connecting a solder ball grid array device using a dendrite interposer
US6995026B2 (en) Methods for coupling a flowable conductive material to microelectronic substrates
US6016060A (en) Method, apparatus and system for testing bumped semiconductor components
US5915755A (en) Method for forming an interconnect for testing unpackaged semiconductor dice
US6773938B2 (en) Probe card, e.g., for testing microelectronic components, and methods for making same
KR100284781B1 (en) Semiconductor device mounting board, method of manufacturing the board, semiconductor device and manufacturing method thereof
US6825547B2 (en) Semiconductor device including edge bond pads
US8405229B2 (en) Electronic package including high density interposer and circuitized substrate assembly utilizing same
US6297658B1 (en) Wafer burn-in cassette and method of manufacturing probe card for use therein
US8245392B2 (en) Method of making high density interposer and electronic package utilizing same
JPH04313247A (en) Interconnecting device having contact bump on same plane and manufacture thereof
US20110063066A1 (en) Space transformer for probe card and method of repairing space transformer
US20010040464A1 (en) Electric contact device for testing semiconductor device
US5829126A (en) Method of manufacturing probe card
US6541365B2 (en) Insulating interposer between two electronic components and process thereof
WO1989012911A1 (en) Protected lead frame and method for fabricating lead frames
US6980015B2 (en) Back side probing method and assembly
CN100468706C (en) Circuit board and method for manufacturing the same, semiconductor package, component built-in module
US20030006489A1 (en) Flexible wiring substrate interposed between semiconductor element and circuit substrate
US6281693B1 (en) Semiconductor device test board and a method of testing a semiconductor device
US6303988B1 (en) Wafer scale burn-in socket
US20060169591A1 (en) Method of making printed wiring board and method of forming plating film
US7335591B2 (en) Method for forming three-dimensional structures on a substrate

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, A NY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DOWNES, FRANCIS JOSEPH JR.;FUERNISS, STEPHEN JOSEPH;HILL, GARY RAY;AND OTHERS;REEL/FRAME:007955/0931;SIGNING DATES FROM 19960314 TO 19960401

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
FP Expired due to failure to pay maintenance fee

Effective date: 20030817

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362