US5994742A - Plasma emission triggered protection device for protecting against charge-induced damage - Google Patents

Plasma emission triggered protection device for protecting against charge-induced damage Download PDF

Info

Publication number
US5994742A
US5994742A US08/759,588 US75958896A US5994742A US 5994742 A US5994742 A US 5994742A US 75958896 A US75958896 A US 75958896A US 5994742 A US5994742 A US 5994742A
Authority
US
United States
Prior art keywords
protection device
substrate
region
doped region
electromagnetic energy
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/759,588
Inventor
Srikanth Krishnan
Ajith Amerasekera
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US08/759,588 priority Critical patent/US5994742A/en
Assigned to TEXAS INSTRUMENTS INCORPORATED reassignment TEXAS INSTRUMENTS INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AMERASEKERA, AJITH, KRISHNAN, SRIKANTH
Application granted granted Critical
Publication of US5994742A publication Critical patent/US5994742A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/552Protection against radiation, e.g. light or electromagnetic waves
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance

Definitions

  • the instant invention pertains to semiconductor device fabrication and processing, and more specifically to protection devices for protecting against charge-induced damage to semiconductor devices.
  • Process-induced damage is becoming a very serious concern for semiconductor device manufacturer's. Such damage accounts for device degradations and lower yields.
  • One type of process-induced damage is charge-induced damage. Charge-induced damage can occur during plasma etch and plasma-enhanced deposition processes (collectively referred to as plasma charging damage), ash, and ion implantation. Charge-induced damage is becoming particularly important due to: the scaling down of gate oxide thicknesses and channel length with succeeding technologies; increasing levels of metalization; and the advent of high density plasma sources for etching and deposition.
  • the charge collected in the antenna stresses the oxide of a device. More specifically, in a MOSFET structure, the charge collected on the antenna stresses the gate oxide of the MOSFET, thereby inducing stress-related degradation of the MOSFET. This stress-related degradation may include: shortening the lifetime of the device, increasing the gate leakage of the device, or shifting the threshold voltage of the device. In view of this, it is an object of the instant invention to provide a protection device that will protect electronic circuitry from any charge-induced damage that would occur during plasma processing or any other charge-related processing.
  • One embodiment of the instant invention is a charge-induced damage protection device for protecting a semiconductor device which is formed on a common substrate with the protection device, the protection device comprising: a region in the substrate; and wherein the region is accessible to electromagnetic energy during processing in which charges may collect on conductive material such that the protective device turns on at a lower voltage due to introduction of the electromagnetic energy to the region so as to protect the semiconductor device from the charge-induced damage.
  • the protection device is selected from the group consisting of: a diode, a thyristor, a bidirectional thyristor, a bipolar transistor, an amorphous silicon resistor, a polysilicon resistor, and a polymer that becomes more conductive upon being illuminated by electromagnetic energy.
  • the electromagnetic radiation is preferably selected from the group consisting of: white light, ultraviolet light, infrared energy, and any other electromagnetic energy.
  • the protection device of this embodiment may include a layer situated above the substrate, the layer having an opening above the region such that the electromagnetic energy passes through the opening to the region. The region can be exposed to the electromagnetic radiation during processing until the opening is covered or the protection device is encapsulated.
  • the layer is comprised of a material selected from the group consisting of nitride, polycrystalline silicon, metals, oxide, or any combination thereof.
  • the protection device would include a layer situated above the substrate, the electromagnetic energy passing between the substrate and the layer so as to illuminate the region.
  • this layer is comprised of a material selected from the group consisting of: nitride, polycrystalline silicon, metals, oxide, or any combination thereof.
  • Another embodiment of the instant invention is a charge-induced damage protection device for protecting a semiconductor device which is formed on a common substrate with the protection device, the protection device comprising: an active region in the substrate; and wherein the active region is accessible to electromagnetic energy during processing in which charges may collect on conductive material such that the protective device triggers at a lower voltage so as to protect the semiconductor device from the charge-induced damage.
  • a protection device for protecting a semiconductor device from charge-induced damage during processing, the protection device comprising: a substrate of a first conductivity type and having a surface, the protection device and the semiconductor device formed on the substrate; a first doped region of a second conductivity type opposite the first conductivity type and formed in the substrate; a second doped region formed in the substrate and spaced away from the first doped region; a first contact/via abutting the first doped region and extending away from the substrate, the first contact/via having an upper surface; a second contact/via abutting the second doped region and extending away from the substrate, the second contact/via having an upper surface which is spaced from the upper surface of the first contact/via and which extends over substantially all of the second doped region; and an aperture formed by the space between the upper surfaces of the first and second contact/vias, the aperture formed over a portion of the first doped region such that upon introduction of electromagnetic energy during processing upon the protection device the electromagnetic energy will pass through the aperture to the
  • the protection device is turned on at a lower potential upon introduction of the electromagnetic energy to the first doped region.
  • the second doped region is of the second conductivity type and the protection device is a transistor.
  • the second doped region is of the first conductivity type and the protection device is a diode.
  • an insulating region is formed between the first and second doped regions, or a gate structure is insulatively disposed on the surface of the substrate and between the first and the second doped regions.
  • a protection device for protecting a semiconductor device from chargeinduced damage during processing, the protection device comprising: a substrate of a first conductivity type and having a surface, the protection device and the semiconductor device formed on the substrate; a well region of a second conductivity type opposite the first conductivity type and formed in the substrate; a first doped region of the second conductivity type and formed in the well region; a second doped region of the first conductivity type and formed in the well region and spaced away from the first doped region; a third doped region of the second conductivity type and formed in the substrate and away from the well region; a fourth doped region of the first conductivity type, the fourth doped region formed in the substrate and away from the third doped region and the well region; a first layer situated above the substrate and extending over the first doped region, the second doped region, and a portion of the well region; a second layer situated above the substrate and extending over the third doped region and the fourth doped region, the second layer spaced away from the first layer
  • FIG. 1a is plan view of two embodiments of the instant invention.
  • FIG. 1a illustrates both a diode and a transistor.
  • FIG. 1b is a cross sectional view of the device illustrated in FIG. 1a.
  • FIG. 1b being taken substantially along line 1b--1b of FIG. 1a.
  • FIG. 2a is a schematic diagram of one embodiment of the instant invention.
  • the schematic of FIG. 2a illustrates the transistor, which is depicted in FIGS. 1a and 1b, in conjunction with a charge collecting antenna and the device which is to be protected.
  • FIG. 2b is a schematic diagram of one embodiment of the instant invention.
  • the schematic of FIG. 2a illustrates the diode, which is depicted FIGS. 1a and 1b, in conjunction with a charge collecting antenna and the device which is to be protected.
  • FIG. 3a is an I-V curve illustrating the performance of the device depicted in FIGS. 1a, 1b, and 2b.
  • FIG. 3b is an I-V curve illustrating the performance of the device depicted in FIGS. 1a, 1b, and 2a.
  • FIG. 4 is a graph illustrating the amount of charging that occurs to a device with and without shielding of the protective device of the instant invention from electromagnetic radiation.
  • FIG. 5a is plan view of an embodiment of the instant invention
  • FIG. 5a illustrates a thyristor.
  • FIG. 5b is a cross sectional view of the device illustrated in FIG. 5a.
  • FIG. 5b being taken substantially along line 5b--5b of FIG. 5a.
  • FIGS. 6a and 6b are schematic diagrams of one embodiment of the instant invention.
  • the schematics of FIGS. 6a and 6b illustrate the devices of FIGS. 5a and 5b.
  • FIG. 7 is an I-V curve illustrating the performance of the device depicted in FIGS. 5a, 5b, and 6.
  • An object of the instant invention is to provide a protection device that will protect electronic circuitry from in-process charging.
  • the protective circuitry of the instant invention utilizes the phenomena of "photogeneration” so as to reduce the impedance of the protective element and to render the protection devices of the instant invention more conductive at lower voltages. See S. M. SZE, PHYSICS OF SEMICONDUCTOR DEVICES 744-787 (Wiley-Interscience Publication) (2nd ed. 1981).
  • the protective devices of the instant invention are "illuminated” with "white” light, ultraviolet light, infrared light, x-ray energy, heat, or some other electromagnetic energy so as to alter the characteristics of the protective device of the instant invention.
  • the protective device of the instant invention Due to the "illumination" of the protective device of the instant invention during processing, the protective device will conduct at a lower potential thereby protecting the other semiconductor devices from the build-up of charges during plasma processing.
  • the junction of the protection element would preferably be directly accessible to the incident electromagnetic energy. However, instead of directly subjecting the junction to such energy, the energy may be channeled to the junction through a pseudo-waveguide formed of metal, polycrystaline silicon, or other "reflective" or “refractive” structures.
  • any metal above the junction would block the incident light and prevent the photogeneration effect from taking place.
  • this type of configuration can be utilized for turning off junctions which are not required to be "on" during the incident energy.
  • the packaging effectively blocks the incident light and the protection device of the instant invention is no longer "illuminated”.
  • the protective device of the instant invention is rendered less conductive, and, therefore, it would be less likely to conduct during normal operation of the semiconductor device which was to be protected.
  • the protective devices of the instant invention are no longer "illuminated” thereby rendering them less conductive and, therefore, less likely to conduct during normal operation of the semiconductor device which was to be protected.
  • protection device is preferably symmetrical which results in enhanced protection no matter which direction the charging current flows.
  • protection devices 100 and 500 are symmetrical, because of this, protection devices will provide enhanced protection no matter whether the charging current flows in the x-direction, the y-direction, or into the device (z-direction).
  • protective device 100 may formed from a transistor or a diode.
  • region 110 would be doped of one type of dopants (preferably p-type dopants for a p-type substrate) while region 108 would be of the opposite dopant type (preferably n-type).
  • regions 108 and 110 would be of one dopant type (preferably n-type) while the substrate would be of the opposite dopant type (preferably p-type). In this configuration, region 108 would form the collector of the transistor, region 110 would form the emitter of the transistor, and the substrate would form the base of the transistor.
  • regions 136 are field insulator regions (preferably formed of oxide or nitride) and region 138 is a dielectric layer preferably some form of glass, BPSG or PSG, or an oxide).
  • via/contacts 114, 116 and 104 form contacts to region 108, region 110, and contact landing pad 140 (preferably formed of polycrystalline silicon).
  • the via/contacts are connected to conductive lines 115 and 134.
  • Conductive lines 115 and 134 provide for external connections to regions of protective device 100 in addition to shielding portions of protective device 100 from the electromagnetic energy that is used to "illuminate" selective portions of protective device 100.
  • Illumination window 102 is an opening between conductors 115 and 134 which allows for electromagnetic energy 132, which is directed at protective device 100 during plasma processing (or any other processing that introduces charging to the devices which are being fabricated), to reach substrate 130. This causes photogeneration which results in protective device 100 being more conductive and having a lower "on" voltage (if protective device 100 is a transistor).
  • FIG. 2a illustrates protection device 100 (FIGS. 1a and 1b) wherein protective device 100 is configured as a transistor. This is accomplished be making regions 110 and 108 the same dopant type.
  • charge collecting antenna 212 (which can be any metal, conductor, or semiconductor) is connected to the device to be protected (device 200) and the collector of protection device 100. Since the base of protection device 100 is formed by the substrate (substrate 130 of FIG. 1b), there is a small substrate resistance, R SUB between protection device 100 and terminal 202. The emitter is connected to terminal 204 via capacitor, C. Capacitor, C, represents the capacitance associated with the floating substrate and the chuck, which the wafer resides.
  • C may also include the capacitance associated with the substrate and the plasma, itself.
  • Capacitor, C is an important part of the turn-on mechanism because it is a significant factor in determining the extent of the charge that is available for the bipolar transistor and SCR devices to turn-on.
  • Device 200 may be one device or a series of devices. Device 200 is depicted in FIG. 2a as an FET, but device 200 may be any type of device or even circuitry. Device 200 is connected to terminals 206, 208, and 210. While each of the figures shows terminal 208 directly connected between the protection device (100 or 500) and capacitor, C, this may not be the case if the protective device is situated in a different well then the device to be protected or if the device to be protected is sitting in a well that is shared with the protection device. In such a case, a small resistance and a small capacitance would exist between terminal 208 and the node which is situated between capacitor, C, and the protection device.
  • FIG. 2b illustrates protection device 100 wherein protection device 100 is configured as a diode. This is accomplished by making regions 110 and 108 from different dopant types.
  • the cathode of protection device 100 is connected to antenna 212 and the gate of device 200.
  • protection device 100 may be comprised of two or more similarly polarized diodes or it may be comprised of two or more, oppositely polarized, diodes.
  • the protection device could be a two terminal device with the first terminal connected to the anode of the first diode and the cathode of the second diode, and the second terminal would be connected to the cathode of first diode and the anode of the second diode.
  • protection device 100 may be comprised of two or more diodes, which are either similarly polarized or oppositely polarized, in series. Connecting at least two oppositely polarized diodes in series is important where the antenna node (the node between antenna 212, protection device 100, and device 200) could take on a positive or negative polarity during normal operation.
  • the protection device of FIG. 2b is proper. However, if a negative potential is applied to that node then the diode should be oppositely polarized, and if the antenna will be subjected to both positive and negative potentials during normal operation of device 200 then device 100 should be comprised of two or more oppositely polarized diodes.
  • An NPN transistor can be formed as shown in FIG. 1b with a collector (region 108), a base (region 130), and an emitter (region 110). Regions 115 and 134 are preferably metal covering the transistor. Opening 102 is formed between these two regions such that the electromagnetic radiation emitted during processing can reach the collector-base junction of transistor 100. The incident energy on the reverse-biased junction results in the photogeneration of electron-hole pairs. The electrons are conducted into the collector region away from the junction, and, therefore, do not play a significant role in the protective behavior of the device. The holes are conducted through the substrate region 130 (base) which results in a voltage drop in the base which forward biases the emitter (region 110) to base (region 130) junction, thus turning on the NPN transistor. The collector-base voltage of the NPN transistor in the "on” state is much lower than the collector-base voltage when the NPN transistor is "off".
  • FIG. 3a illustrates the I-V characteristics of the protective device 100 wherein it is configured as a transistor, as is illustrated in FIG. 2a.
  • Plot 304 illustrates the I-V characteristics of the transistor of FIGS. 1a, 1b, and 2a wherein the active region of the transistor is not “illuminated” (or is shielded from illumination).
  • Plot 306 illustrates the I-V characteristics of the same transistor of the instant invention wherein the transistor is "illuminated” with electromagnetic energy 132 (preferably "white” light, ultraviolet light, infrared light, or other spectral electromagnetic radiation) through illumination window 102. Note, that the plots are basically the same except that the "on" voltage is less for the transistor that is "illuminated”.
  • FIG. 3b illustrates the I-V characteristics of the protective device 100 wherein it is configured as a diode, as is illustrated in FIG. 2b.
  • Plot 300 represents the performance of a diode that is shielded from the electromagnetic illumination.
  • Plot 302 illustrates the performance of protection device 100 wherein at least a portion of it is illuminated through window 102 with electromagnetic radiation 132.
  • FIG. 4 illustrates the effect of charging on gate leakage of a transistor with and without plasma illuminated diode protection for wafers processed through a metal etch reactor with excessive plasma charging.
  • the measured gate leakage current of an undamaged control device is less than 2 ⁇ 10 -11 amps (plot 402), while the gate leakage current for a device that is connected to a charge-collecting antenna is less than 1 ⁇ 10 -5 amps (plot 406) for 70% of the sites on the wafer.
  • the transistor remains relatively undamaged even when connected to a charge-collecting antenna when protected by the plasma illuminated diode of the instant invention (plot 404).
  • the device protected by the plasma illuminated diode of the instant invention has approximately the same gate leakage current as the undamaged control device (plot 402). Conversely, if the diode is shielded from illumination (plots 408 and 410), there is extensive charging with the severity of the charging resulting in only a slightly lower gate leakage current value than the unprotected device (plot 406).
  • the protection device of another embodiment of the instant invention may be formed from a thyristor.
  • Thyristor 500 is preferably an NP-N-P device which is rendered more conductive by "illuminating" a portion of device 500 with electromagnetic energy 530 through window 502 and region 536 (preferably a transparent material such as glass, BPSG, or PSG).
  • region 536 preferably a transparent material such as glass, BPSG, or PSG.
  • substrate 534 is p-type and regions 522 and 518 are heavily doped with p-type dopants.
  • regions 510 and 516 are preferably heavily doped n-type regions and region 504 is an n-type well. In this configuration, two transistor are formed from these regions.
  • the first transistor is defined by: region 504 is the base; region 510 is the base contact; region 522 is the emitter; and the substrate forms the collector with region 518 forming a contact to the substrate.
  • the second transistor is formed such that the base is formed from the substrate with region 518 providing the contact to the base; the emitter is formed by region 516; and the collector is formed by well 504 with region 510 providing the contact to the collector.
  • the collector-base junctions of the two transistors are both formed by well region 504 (preferably n-type) to substrate 534 junction. This is the region that is preferably exposed to the electromagnetic energy, thus enabling the photogeneration of carriers in the reverse-biased collector-base junction.
  • SCR Regions 506, 514, and 520 are preferably formed from polycrystaline silicon and provide contact landing pads and absorb electromagnetic energy.
  • Contacts/vias 512, 524, 526, and 528 provide connections to selective portions of device 500.
  • Contact/via 529 and region 514 are contact trenches.
  • FIGS. 6a and 6b are schematics of the protection device of FIGS. 5a and 5b.
  • the reference numerals are utilized to depict which regions illustrated in FIGS. 5a and 5b form the elements of the transistors of FIG. 6b.
  • FIG. 7 illustrates the I-V characteristics of the protective device 500.
  • Plot 700 illustrates the I-V characteristics of the thyristor of FIGS. 5a, 5b, and 6 wherein the active region of the thyristor is not “illuminated” (or is shielded from illumination).
  • Plot 702 illustrates the I-V characteristics of the same thyristor of the instant invention wherein the transistor is "illuminated” with electromagnetic energy 530 (preferably "white” light ultraviolet light infrared light, or other spectral electromagnetic radiation) through illumination window 502.
  • electromagnetic energy 530 preferably "white” light ultraviolet light infrared light, or other spectral electromagnetic radiation
  • the illumination of the reverse-biased collector-base junction with electromagnetic energy results in the generation of electrons and holes.
  • the electrons are conducted through n-well 504 to the n-well contact 510.
  • This electron current sets up a voltage drop in n-well 504 which enables the emitter-base junction of the PNP transistor to become substantially forward biased, thus turning on the PNP transistor.
  • the generated holes are conducted in the substrate to substrate contact 518.
  • the voltage drop enables the emitter-base junction of the NPN transistor to be forward biased thus tuning on the NPN transistor.

Abstract

One embodiment of the instant invention is a charge-induced damage protection device (100 or 500) for protecting a semiconductor device (200) which is formed on a common substrate with the protection device, the protection device comprising: a region in the substrate; and wherein the region is accessible to electromagnetic energy during processing in which charges may collect on conductive material such that the protective device turns on at a lower voltage due to introduction of the electromagnetic energy to the region so as to protect the semiconductor device from the charge-induced damage. Preferably, the protection device is selected from the group consisting of: a diode, a thyristor, a bidirectional thyristor, a bipolar transistor, and a polymer that becomes more conductive upon being illuminated by electromagnetic energy. The protection device of this embodiment may include a layer situated above the substrate, the layer having an opening (102) above the active region such that the electromagnetic energy passes through the opening to the active region. In another embodiment, the protection device would include a layer situated above the substrate, the electromagnetic energy passing between the substrate and the layer so as to illuminate the active region.

Description

This application claims priority under 35 USC §119(e)(1) of provisional application Ser. No. 60/008,419, filed Dec. 8, 1995.
CROSS-REFERENCE TO RELATED PATENT/PATENT APPLICATIONS
The following commonly assigned patent/patent applications are hereby incorporated herein by reference: U.S. application Ser. Nos. 08,728,718 filed Oct. 11, 1996, and 08,729,477 filed Oct. 11, 1996.
FIELD OF THE INVENTION
The instant invention pertains to semiconductor device fabrication and processing, and more specifically to protection devices for protecting against charge-induced damage to semiconductor devices.
BACKGROUND OF THE INVENTION
Process-induced damage is becoming a very serious concern for semiconductor device manufacturer's. Such damage accounts for device degradations and lower yields. One type of process-induced damage is charge-induced damage. Charge-induced damage can occur during plasma etch and plasma-enhanced deposition processes (collectively referred to as plasma charging damage), ash, and ion implantation. Charge-induced damage is becoming particularly important due to: the scaling down of gate oxide thicknesses and channel length with succeeding technologies; increasing levels of metalization; and the advent of high density plasma sources for etching and deposition.
With respect to charge-induced damage, the charge collected in the antenna stresses the oxide of a device. More specifically, in a MOSFET structure, the charge collected on the antenna stresses the gate oxide of the MOSFET, thereby inducing stress-related degradation of the MOSFET. This stress-related degradation may include: shortening the lifetime of the device, increasing the gate leakage of the device, or shifting the threshold voltage of the device. In view of this, it is an object of the instant invention to provide a protection device that will protect electronic circuitry from any charge-induced damage that would occur during plasma processing or any other charge-related processing.
SUMMARY OF THE INVENTION
One embodiment of the instant invention is a charge-induced damage protection device for protecting a semiconductor device which is formed on a common substrate with the protection device, the protection device comprising: a region in the substrate; and wherein the region is accessible to electromagnetic energy during processing in which charges may collect on conductive material such that the protective device turns on at a lower voltage due to introduction of the electromagnetic energy to the region so as to protect the semiconductor device from the charge-induced damage. Preferably, the protection device is selected from the group consisting of: a diode, a thyristor, a bidirectional thyristor, a bipolar transistor, an amorphous silicon resistor, a polysilicon resistor, and a polymer that becomes more conductive upon being illuminated by electromagnetic energy. The electromagnetic radiation is preferably selected from the group consisting of: white light, ultraviolet light, infrared energy, and any other electromagnetic energy. The protection device of this embodiment may include a layer situated above the substrate, the layer having an opening above the region such that the electromagnetic energy passes through the opening to the region. The region can be exposed to the electromagnetic radiation during processing until the opening is covered or the protection device is encapsulated. Preferably, the layer is comprised of a material selected from the group consisting of nitride, polycrystalline silicon, metals, oxide, or any combination thereof. In another embodiment, the protection device would include a layer situated above the substrate, the electromagnetic energy passing between the substrate and the layer so as to illuminate the region. Preferably, this layer is comprised of a material selected from the group consisting of: nitride, polycrystalline silicon, metals, oxide, or any combination thereof.
Another embodiment of the instant invention is a charge-induced damage protection device for protecting a semiconductor device which is formed on a common substrate with the protection device, the protection device comprising: an active region in the substrate; and wherein the active region is accessible to electromagnetic energy during processing in which charges may collect on conductive material such that the protective device triggers at a lower voltage so as to protect the semiconductor device from the charge-induced damage.
Another embodiment of the instant invention is a protection device for protecting a semiconductor device from charge-induced damage during processing, the protection device comprising: a substrate of a first conductivity type and having a surface, the protection device and the semiconductor device formed on the substrate; a first doped region of a second conductivity type opposite the first conductivity type and formed in the substrate; a second doped region formed in the substrate and spaced away from the first doped region; a first contact/via abutting the first doped region and extending away from the substrate, the first contact/via having an upper surface; a second contact/via abutting the second doped region and extending away from the substrate, the second contact/via having an upper surface which is spaced from the upper surface of the first contact/via and which extends over substantially all of the second doped region; and an aperture formed by the space between the upper surfaces of the first and second contact/vias, the aperture formed over a portion of the first doped region such that upon introduction of electromagnetic energy during processing upon the protection device the electromagnetic energy will pass through the aperture to the first doped region thereby changing at least one electrical characteristic of the protection device. One electrical characteristic that may be changed is that the protection device is turned on at a lower potential upon introduction of the electromagnetic energy to the first doped region. In an alternative embodiment of the instant invention, the second doped region is of the second conductivity type and the protection device is a transistor. In another alternate embodiment, the second doped region is of the first conductivity type and the protection device is a diode. Preferably, an insulating region is formed between the first and second doped regions, or a gate structure is insulatively disposed on the surface of the substrate and between the first and the second doped regions.
Another embodiment of the instant invention is a protection device for protecting a semiconductor device from chargeinduced damage during processing, the protection device comprising: a substrate of a first conductivity type and having a surface, the protection device and the semiconductor device formed on the substrate; a well region of a second conductivity type opposite the first conductivity type and formed in the substrate; a first doped region of the second conductivity type and formed in the well region; a second doped region of the first conductivity type and formed in the well region and spaced away from the first doped region; a third doped region of the second conductivity type and formed in the substrate and away from the well region; a fourth doped region of the first conductivity type, the fourth doped region formed in the substrate and away from the third doped region and the well region; a first layer situated above the substrate and extending over the first doped region, the second doped region, and a portion of the well region; a second layer situated above the substrate and extending over the third doped region and the fourth doped region, the second layer spaced away from the first layer; and an aperture formed by the space between the first and second layers, the aperture formed over a portion of the well region which is situated between the second and third doped regions such that upon introduction of electromagnetic energy during processing upon the protection device the electromagnetic energy will pass through the aperture to the well region thereby changing at least one electrical characteristic of the protection device. An electrical characteristic that may be changed is such that the protection device is turned on at a lower potential upon introduction of the electromagnetic energy to the well region.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1a is plan view of two embodiments of the instant invention. FIG. 1a illustrates both a diode and a transistor.
FIG. 1b is a cross sectional view of the device illustrated in FIG. 1a. FIG. 1b being taken substantially along line 1b--1b of FIG. 1a.
FIG. 2a is a schematic diagram of one embodiment of the instant invention. The schematic of FIG. 2a illustrates the transistor, which is depicted in FIGS. 1a and 1b, in conjunction with a charge collecting antenna and the device which is to be protected.
FIG. 2b is a schematic diagram of one embodiment of the instant invention. The schematic of FIG. 2a illustrates the diode, which is depicted FIGS. 1a and 1b, in conjunction with a charge collecting antenna and the device which is to be protected.
FIG. 3a is an I-V curve illustrating the performance of the device depicted in FIGS. 1a, 1b, and 2b.
FIG. 3b is an I-V curve illustrating the performance of the device depicted in FIGS. 1a, 1b, and 2a.
FIG. 4 is a graph illustrating the amount of charging that occurs to a device with and without shielding of the protective device of the instant invention from electromagnetic radiation.
FIG. 5a is plan view of an embodiment of the instant invention FIG. 5a illustrates a thyristor.
FIG. 5b is a cross sectional view of the device illustrated in FIG. 5a. FIG. 5b being taken substantially along line 5b--5b of FIG. 5a.
FIGS. 6a and 6b are schematic diagrams of one embodiment of the instant invention. The schematics of FIGS. 6a and 6b illustrate the devices of FIGS. 5a and 5b.
FIG. 7 is an I-V curve illustrating the performance of the device depicted in FIGS. 5a, 5b, and 6.
DETAILED DESCRIPTION OF THE DRAWINGS
An object of the instant invention is to provide a protection device that will protect electronic circuitry from in-process charging. The protective circuitry of the instant invention utilizes the phenomena of "photogeneration" so as to reduce the impedance of the protective element and to render the protection devices of the instant invention more conductive at lower voltages. See S. M. SZE, PHYSICS OF SEMICONDUCTOR DEVICES 744-787 (Wiley-Interscience Publication) (2nd ed. 1981). In other words, while devices are fabricated, the protective devices of the instant invention are "illuminated" with "white" light, ultraviolet light, infrared light, x-ray energy, heat, or some other electromagnetic energy so as to alter the characteristics of the protective device of the instant invention. Due to the "illumination" of the protective device of the instant invention during processing, the protective device will conduct at a lower potential thereby protecting the other semiconductor devices from the build-up of charges during plasma processing. In order for optimal performance of the instant invention, the junction of the protection element would preferably be directly accessible to the incident electromagnetic energy. However, instead of directly subjecting the junction to such energy, the energy may be channeled to the junction through a pseudo-waveguide formed of metal, polycrystaline silicon, or other "reflective" or "refractive" structures.
In the case of incident light, for example, any metal above the junction would block the incident light and prevent the photogeneration effect from taking place. In fact, this type of configuration can be utilized for turning off junctions which are not required to be "on" during the incident energy. In the case of an encapsulated device, the packaging effectively blocks the incident light and the protection device of the instant invention is no longer "illuminated". Thus, the protective device of the instant invention is rendered less conductive, and, therefore, it would be less likely to conduct during normal operation of the semiconductor device which was to be protected. However, once the entire device structure is encapsulated, the protective devices of the instant invention are no longer "illuminated" thereby rendering them less conductive and, therefore, less likely to conduct during normal operation of the semiconductor device which was to be protected.
One advantage of the instant invention is that the protection device is preferably symmetrical which results in enhanced protection no matter which direction the charging current flows. Referring to FIGS. 1a and 5a, protection devices 100 and 500 are symmetrical, because of this, protection devices will provide enhanced protection no matter whether the charging current flows in the x-direction, the y-direction, or into the device (z-direction).
Referring to FIGS. 1a and 1b, protective device 100 may formed from a transistor or a diode. In order to form a diode, region 110 would be doped of one type of dopants (preferably p-type dopants for a p-type substrate) while region 108 would be of the opposite dopant type (preferably n-type). In order to form a transistor, regions 108 and 110 would be of one dopant type (preferably n-type) while the substrate would be of the opposite dopant type (preferably p-type). In this configuration, region 108 would form the collector of the transistor, region 110 would form the emitter of the transistor, and the substrate would form the base of the transistor. In both configurations, regions 136 are field insulator regions (preferably formed of oxide or nitride) and region 138 is a dielectric layer preferably some form of glass, BPSG or PSG, or an oxide). In addition, via/ contacts 114, 116 and 104 form contacts to region 108, region 110, and contact landing pad 140 (preferably formed of polycrystalline silicon).
The via/contacts are connected to conductive lines 115 and 134. Conductive lines 115 and 134 provide for external connections to regions of protective device 100 in addition to shielding portions of protective device 100 from the electromagnetic energy that is used to "illuminate" selective portions of protective device 100. Illumination window 102 is an opening between conductors 115 and 134 which allows for electromagnetic energy 132, which is directed at protective device 100 during plasma processing (or any other processing that introduces charging to the devices which are being fabricated), to reach substrate 130. This causes photogeneration which results in protective device 100 being more conductive and having a lower "on" voltage (if protective device 100 is a transistor).
FIG. 2a illustrates protection device 100 (FIGS. 1a and 1b) wherein protective device 100 is configured as a transistor. This is accomplished be making regions 110 and 108 the same dopant type. Preferably, charge collecting antenna 212 (which can be any metal, conductor, or semiconductor) is connected to the device to be protected (device 200) and the collector of protection device 100. Since the base of protection device 100 is formed by the substrate (substrate 130 of FIG. 1b), there is a small substrate resistance, RSUB between protection device 100 and terminal 202. The emitter is connected to terminal 204 via capacitor, C. Capacitor, C, represents the capacitance associated with the floating substrate and the chuck, which the wafer resides. In addition, C may also include the capacitance associated with the substrate and the plasma, itself. Capacitor, C, is an important part of the turn-on mechanism because it is a significant factor in determining the extent of the charge that is available for the bipolar transistor and SCR devices to turn-on.
Device 200 may be one device or a series of devices. Device 200 is depicted in FIG. 2a as an FET, but device 200 may be any type of device or even circuitry. Device 200 is connected to terminals 206, 208, and 210. While each of the figures shows terminal 208 directly connected between the protection device (100 or 500) and capacitor, C, this may not be the case if the protective device is situated in a different well then the device to be protected or if the device to be protected is sitting in a well that is shared with the protection device. In such a case, a small resistance and a small capacitance would exist between terminal 208 and the node which is situated between capacitor, C, and the protection device.
FIG. 2b illustrates protection device 100 wherein protection device 100 is configured as a diode. This is accomplished by making regions 110 and 108 from different dopant types. Preferably, the cathode of protection device 100 is connected to antenna 212 and the gate of device 200. In another embodiment of the instant invention, protection device 100 may be comprised of two or more similarly polarized diodes or it may be comprised of two or more, oppositely polarized, diodes. In other words, for the configuration with oppositely polarized diodes, the protection device could be a two terminal device with the first terminal connected to the anode of the first diode and the cathode of the second diode, and the second terminal would be connected to the cathode of first diode and the anode of the second diode. In addition, protection device 100 may be comprised of two or more diodes, which are either similarly polarized or oppositely polarized, in series. Connecting at least two oppositely polarized diodes in series is important where the antenna node (the node between antenna 212, protection device 100, and device 200) could take on a positive or negative polarity during normal operation. More specifically, if the antenna node has a positive potential during normal operating conditions then the protection device of FIG. 2b is proper. However, if a negative potential is applied to that node then the diode should be oppositely polarized, and if the antenna will be subjected to both positive and negative potentials during normal operation of device 200 then device 100 should be comprised of two or more oppositely polarized diodes.
An NPN transistor can be formed as shown in FIG. 1b with a collector (region 108), a base (region 130), and an emitter (region 110). Regions 115 and 134 are preferably metal covering the transistor. Opening 102 is formed between these two regions such that the electromagnetic radiation emitted during processing can reach the collector-base junction of transistor 100. The incident energy on the reverse-biased junction results in the photogeneration of electron-hole pairs. The electrons are conducted into the collector region away from the junction, and, therefore, do not play a significant role in the protective behavior of the device. The holes are conducted through the substrate region 130 (base) which results in a voltage drop in the base which forward biases the emitter (region 110) to base (region 130) junction, thus turning on the NPN transistor. The collector-base voltage of the NPN transistor in the "on" state is much lower than the collector-base voltage when the NPN transistor is "off".
FIG. 3a illustrates the I-V characteristics of the protective device 100 wherein it is configured as a transistor, as is illustrated in FIG. 2a. Plot 304 illustrates the I-V characteristics of the transistor of FIGS. 1a, 1b, and 2a wherein the active region of the transistor is not "illuminated" (or is shielded from illumination). Plot 306 illustrates the I-V characteristics of the same transistor of the instant invention wherein the transistor is "illuminated" with electromagnetic energy 132 (preferably "white" light, ultraviolet light, infrared light, or other spectral electromagnetic radiation) through illumination window 102. Note, that the plots are basically the same except that the "on" voltage is less for the transistor that is "illuminated".
FIG. 3b illustrates the I-V characteristics of the protective device 100 wherein it is configured as a diode, as is illustrated in FIG. 2b. Plot 300 represents the performance of a diode that is shielded from the electromagnetic illumination. Plot 302 illustrates the performance of protection device 100 wherein at least a portion of it is illuminated through window 102 with electromagnetic radiation 132.
FIG. 4 illustrates the effect of charging on gate leakage of a transistor with and without plasma illuminated diode protection for wafers processed through a metal etch reactor with excessive plasma charging. The measured gate leakage current of an undamaged control device (a control device that has been decoupled from the charge-collecting antenna) is less than 2×10-11 amps (plot 402), while the gate leakage current for a device that is connected to a charge-collecting antenna is less than 1×10-5 amps (plot 406) for 70% of the sites on the wafer. However, the transistor remains relatively undamaged even when connected to a charge-collecting antenna when protected by the plasma illuminated diode of the instant invention (plot 404). In other words, the device protected by the plasma illuminated diode of the instant invention (plot 404) has approximately the same gate leakage current as the undamaged control device (plot 402). Conversely, if the diode is shielded from illumination (plots 408 and 410), there is extensive charging with the severity of the charging resulting in only a slightly lower gate leakage current value than the unprotected device (plot 406).
Referring to FIGS. 5a and 5b, the protection device of another embodiment of the instant invention may be formed from a thyristor. Thyristor 500 is preferably an NP-N-P device which is rendered more conductive by "illuminating" a portion of device 500 with electromagnetic energy 530 through window 502 and region 536 (preferably a transparent material such as glass, BPSG, or PSG). Preferably, substrate 534 is p-type and regions 522 and 518 are heavily doped with p-type dopants. In addition, regions 510 and 516 are preferably heavily doped n-type regions and region 504 is an n-type well. In this configuration, two transistor are formed from these regions. The first transistor is defined by: region 504 is the base; region 510 is the base contact; region 522 is the emitter; and the substrate forms the collector with region 518 forming a contact to the substrate. The second transistor is formed such that the base is formed from the substrate with region 518 providing the contact to the base; the emitter is formed by region 516; and the collector is formed by well 504 with region 510 providing the contact to the collector. The collector-base junctions of the two transistors (preferably an NPN transistor and a PNP transistor) are both formed by well region 504 (preferably n-type) to substrate 534 junction. This is the region that is preferably exposed to the electromagnetic energy, thus enabling the photogeneration of carriers in the reverse-biased collector-base junction. These carriers will lower the impedance of the junction as well as provide a current source to turn-on the SCR Regions 506, 514, and 520 are preferably formed from polycrystaline silicon and provide contact landing pads and absorb electromagnetic energy. Contacts/vias 512, 524, 526, and 528 provide connections to selective portions of device 500. Contact/via 529 and region 514 are contact trenches.
FIGS. 6a and 6b are schematics of the protection device of FIGS. 5a and 5b. The reference numerals are utilized to depict which regions illustrated in FIGS. 5a and 5b form the elements of the transistors of FIG. 6b.
FIG. 7 illustrates the I-V characteristics of the protective device 500. Plot 700 illustrates the I-V characteristics of the thyristor of FIGS. 5a, 5b, and 6 wherein the active region of the thyristor is not "illuminated" (or is shielded from illumination). Plot 702 illustrates the I-V characteristics of the same thyristor of the instant invention wherein the transistor is "illuminated" with electromagnetic energy 530 (preferably "white" light ultraviolet light infrared light, or other spectral electromagnetic radiation) through illumination window 502. The illumination of the reverse-biased collector-base junction with electromagnetic energy results in the generation of electrons and holes. The electrons are conducted through n-well 504 to the n-well contact 510. This electron current sets up a voltage drop in n-well 504 which enables the emitter-base junction of the PNP transistor to become substantially forward biased, thus turning on the PNP transistor. In a similar manner, the generated holes are conducted in the substrate to substrate contact 518. The voltage drop enables the emitter-base junction of the NPN transistor to be forward biased thus tuning on the NPN transistor. When the PNP and the NPN transistors are turned on the SCR is triggered and the impedance of the device drops substantially. The voltage required to maintain the SCR in the "on" state is significantly lower than the blocking voltage of the previously reversed-biased junctions. This voltage drop is indicated in plot 702 of FIG. 7. Note, that the plots are basically the same except that the "turn on" voltage is less for the thyristor that is "illuminated".
Although specific embodiments of the present invention are herein described, they are not to be construed as limiting the scope of the invention. Many embodiments of the present invention will become apparent to those skilled in the art in light of methodology of the specification. More specifically, while field oxide regions (136 and 532) are shown in FIGS. 1b and 5b, it is possible to replace the field oxide regions situated between the doped regions with insulated gate-structures. In addition, while the aforementioned embodiments relate to devices formed within the substrate, another embodiment would be to utilize a device whose electrical characteristics would change upon the introduction of electromagnetic energy and to form such a device above the substrate. Therefore, the scope of the invention is limited only by the claims appended.

Claims (6)

What we claim is:
1. A protection device for protecting a semiconductor device from charge-induced damage during processing, said protection device comprising:
a substrate of a first conductivity type and having a surface, said protection device and said semiconductor device formed on said substrate;
a first doped region of a second conductivity type opposite said first conductivity type and formed in said substrate;
a second doped region formed in said substrate and spaced away from said first doped region;
a first contact/via abutting said first doped region and extending away from said substrate, said first contact/via having an upper surface;
a second contact/via abutting said second doped region and extending away from said substrate, said second contact/via having an upper surface which is spaced from said upper surface of said first contact/via and which extends over substantially all of said second doped region; and
an aperture formed by said space between said upper surfaces of said first and second contact/vias, said aperture formed over a portion of said first doped region such that upon introduction of electromagnetic energy during processing upon said protection device said electromagnetic energy will pass through said aperture to said first doped region thereby changing at least one electrical characteristic of said protection device.
2. The protection device of claim 1, wherein said protection device is turned on at a lower potential upon introduction of said electromagnetic energy to said first doped region.
3. The protection device of claim 1, wherein said second doped region is of said second conductivity type and said protection device is a transistor.
4. The protection device of claim 1, wherein said second doped region is of said first conductivity type and said protection device is a diode.
5. The protection device of claim 1, wherein an insulating region is formed between said first and second doped regions.
6. The protection device of claim 1, wherein a gate structure is insulatively disposed on said surface of said substrate and between said first and said second doped regions.
US08/759,588 1995-12-08 1996-12-05 Plasma emission triggered protection device for protecting against charge-induced damage Expired - Lifetime US5994742A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/759,588 US5994742A (en) 1995-12-08 1996-12-05 Plasma emission triggered protection device for protecting against charge-induced damage

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US841995P 1995-12-08 1995-12-08
US08/759,588 US5994742A (en) 1995-12-08 1996-12-05 Plasma emission triggered protection device for protecting against charge-induced damage

Publications (1)

Publication Number Publication Date
US5994742A true US5994742A (en) 1999-11-30

Family

ID=26678178

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/759,588 Expired - Lifetime US5994742A (en) 1995-12-08 1996-12-05 Plasma emission triggered protection device for protecting against charge-induced damage

Country Status (1)

Country Link
US (1) US5994742A (en)

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6259145B1 (en) * 1998-06-17 2001-07-10 Intel Corporation Reduced leakage trench isolation
US6277723B1 (en) * 1999-10-14 2001-08-21 Taiwan Semiconductor Manufacturing Company Plasma damage protection cell using floating N/P/N and P/N/P structure
US20030122190A1 (en) * 2001-12-28 2003-07-03 Texas Instruments Incorporated Method and system for reducing charge damage in silicon-on-insulator technology
US20040007730A1 (en) * 2002-07-15 2004-01-15 Macronix International Co., Ltd. Plasma damage protection circuit for a semiconductor device
US20050093072A1 (en) * 2003-11-04 2005-05-05 International Business Machines Corporation Method of assessing potential for charging damage in soi designs and structures for eliminating potential for damage
US20050255662A1 (en) * 2002-03-22 2005-11-17 Lee Won S Semiconductor device with load resistor and fabrication method
US20060133184A1 (en) * 2004-12-16 2006-06-22 Macronix International Co., Ltd. Plasma damage protection circuit
US20070013072A1 (en) * 2005-06-24 2007-01-18 International Business Machines Corporation Method and structure for charge dissipation during fabrication of integrated circuits and isolation thereof
US20070228479A1 (en) * 2006-03-31 2007-10-04 International Business Machines Corporation Protection against charging damage in hybrid orientation transistors
US20070252258A1 (en) * 2006-04-28 2007-11-01 Junichi Shimada Semiconductor device and semiconductor device layout designing method
US20090224326A1 (en) * 2008-03-06 2009-09-10 Chartered Semiconductor Manufacturing, Ltd. Avoiding plasma charging in integrated circuits
US9252141B2 (en) 2013-11-14 2016-02-02 Samsung Electronics Co., Ltd. Semiconductor integrated circuit, method for fabricating the same, and semiconductor package
US9490249B2 (en) 2014-04-30 2016-11-08 Macronix International Co., Ltd. Antenna effect discharge circuit and manufacturing method

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4543597A (en) * 1982-06-30 1985-09-24 Tokyo Shibaura Denki Kabushiki Kaisha Dynamic semiconductor memory and manufacturing method thereof
US4941028A (en) * 1988-08-10 1990-07-10 Actel Corporation Structure for protecting thin dielectrics during processing

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4543597A (en) * 1982-06-30 1985-09-24 Tokyo Shibaura Denki Kabushiki Kaisha Dynamic semiconductor memory and manufacturing method thereof
US4941028A (en) * 1988-08-10 1990-07-10 Actel Corporation Structure for protecting thin dielectrics during processing

Cited By (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6259145B1 (en) * 1998-06-17 2001-07-10 Intel Corporation Reduced leakage trench isolation
US6277723B1 (en) * 1999-10-14 2001-08-21 Taiwan Semiconductor Manufacturing Company Plasma damage protection cell using floating N/P/N and P/N/P structure
US6437408B1 (en) * 1999-10-14 2002-08-20 Taiwan Semiconductor Manufacturing Company Plasma damage protection cell using floating N/P/N and P/N/P structure
US20030122190A1 (en) * 2001-12-28 2003-07-03 Texas Instruments Incorporated Method and system for reducing charge damage in silicon-on-insulator technology
US7638412B2 (en) 2001-12-28 2009-12-29 Texas Instruments Incorporated Method and system for reducing charge damage in silicon-on-insulator technology
US20070264804A1 (en) * 2001-12-28 2007-11-15 Texas Instruments Incorporated Method and system for reducing charge damage in silicon-on-insulator technology
US7148116B2 (en) * 2002-03-22 2006-12-12 Samsung Electronics Co., Ltd. Semiconductor device with load resistor and fabrication method
US20050255662A1 (en) * 2002-03-22 2005-11-17 Lee Won S Semiconductor device with load resistor and fabrication method
US7196369B2 (en) 2002-07-15 2007-03-27 Macronix International Co., Ltd. Plasma damage protection circuit for a semiconductor device
US20040007730A1 (en) * 2002-07-15 2004-01-15 Macronix International Co., Ltd. Plasma damage protection circuit for a semiconductor device
US20050093072A1 (en) * 2003-11-04 2005-05-05 International Business Machines Corporation Method of assessing potential for charging damage in soi designs and structures for eliminating potential for damage
US7132318B2 (en) 2003-11-04 2006-11-07 International Business Machines Corporation Method of assessing potential for charging damage in SOI designs and structures for eliminating potential for damage
US20050098799A1 (en) * 2003-11-04 2005-05-12 Bonges Henry A.Iii Method of assessing potential for charging damage in SOI designs and structures for eliminating potential for damage
US7067886B2 (en) 2003-11-04 2006-06-27 International Business Machines Corporation Method of assessing potential for charging damage in SOI designs and structures for eliminating potential for damage
US20060133184A1 (en) * 2004-12-16 2006-06-22 Macronix International Co., Ltd. Plasma damage protection circuit
US7170816B2 (en) 2004-12-16 2007-01-30 Macronix International Co., Ltd. Method and apparatus for passing charge from word lines during manufacture
US20080265422A1 (en) * 2005-06-24 2008-10-30 John Joseph Ellis-Monaghan Structure for charge dissipation during fabrication of integrated circuits and isolation thereof
US20070013072A1 (en) * 2005-06-24 2007-01-18 International Business Machines Corporation Method and structure for charge dissipation during fabrication of integrated circuits and isolation thereof
US8110875B2 (en) 2005-06-24 2012-02-07 International Business Machines Corporation Structure for charge dissipation during fabrication of integrated circuits and isolation thereof
US7445966B2 (en) 2005-06-24 2008-11-04 International Business Machines Corporation Method and structure for charge dissipation during fabrication of integrated circuits and isolation thereof
US20070228479A1 (en) * 2006-03-31 2007-10-04 International Business Machines Corporation Protection against charging damage in hybrid orientation transistors
US7492016B2 (en) 2006-03-31 2009-02-17 International Business Machines Corporation Protection against charging damage in hybrid orientation transistors
US7879650B2 (en) 2006-03-31 2011-02-01 International Business Machines Corporation Method of providing protection against charging damage in hybrid orientation transistors
US20080108186A1 (en) * 2006-03-31 2008-05-08 Hook Terence B Method of providing protection against charging damage in hybrid orientation transistors
US20070252258A1 (en) * 2006-04-28 2007-11-01 Junichi Shimada Semiconductor device and semiconductor device layout designing method
US8028264B2 (en) 2006-04-28 2011-09-27 Panasonic Corporation Semiconductor device and semiconductor device layout designing method
US20090224326A1 (en) * 2008-03-06 2009-09-10 Chartered Semiconductor Manufacturing, Ltd. Avoiding plasma charging in integrated circuits
US7846800B2 (en) 2008-03-06 2010-12-07 Chartered Semiconductor Manufacturing, Ltd. Avoiding plasma charging in integrated circuits
US9252141B2 (en) 2013-11-14 2016-02-02 Samsung Electronics Co., Ltd. Semiconductor integrated circuit, method for fabricating the same, and semiconductor package
US9490249B2 (en) 2014-04-30 2016-11-08 Macronix International Co., Ltd. Antenna effect discharge circuit and manufacturing method

Similar Documents

Publication Publication Date Title
KR100372905B1 (en) A device and method of manufacture for frotection against plasma charging damage in advanced mos technologies
US6355508B1 (en) Method for forming electrostatic discharge protection device having a graded junction
US5060037A (en) Output buffer with enhanced electrostatic discharge protection
KR100780967B1 (en) Structure of schottky diode for high voltage
US10199482B2 (en) Apparatus for electrostatic discharge protection
US5994742A (en) Plasma emission triggered protection device for protecting against charge-induced damage
CA1180468A (en) Semiconductor device having a safety device
KR101672689B1 (en) Semiconductor device and manufacturing method thereof
JPH10209377A (en) Static electricity protective circuit
US5844280A (en) Device for protecting a semiconductor circuit
EP0703621B1 (en) Electrostatic discharge protection device for MOS integrated circuits
US4656491A (en) Protection circuit utilizing distributed transistors and resistors
JP4421073B2 (en) Semiconductor device protection circuit and method
EP0415255B2 (en) Protection circuit for use in semiconductor integrated circuit device
US5684323A (en) Protection circuit for semiconductor device
US5545914A (en) Semiconductor device having zener diodes with temperature stability between base and collector regions
JP3590207B2 (en) MOS capacitor
US6061218A (en) Overvoltage protection device and method for increasing shunt current
US6531744B2 (en) Integrated circuit provided with overvoltage protection and method for manufacture thereof
JPH05505060A (en) Low trigger voltage SCR protection device and structure
US20020040997A1 (en) Semiconductor device
US7262468B2 (en) Method and system for reducing charge damage in silicon-on-insulator technology
JP2851907B2 (en) Large blocking capacitance semiconductor device
US9991173B2 (en) Bidirectional semiconductor device for protection against electrostatic discharges
US8779519B1 (en) Semiconductor device having two-way conduction characteristics, and electrostatic discharge protection circuit incorporating the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KRISHNAN, SRIKANTH;AMERASEKERA, AJITH;REEL/FRAME:008347/0058

Effective date: 19960130

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12