US6292047B1 - Switching down conversion mixer for use in multi-stage receiver architectures - Google Patents

Switching down conversion mixer for use in multi-stage receiver architectures Download PDF

Info

Publication number
US6292047B1
US6292047B1 US09/580,143 US58014300A US6292047B1 US 6292047 B1 US6292047 B1 US 6292047B1 US 58014300 A US58014300 A US 58014300A US 6292047 B1 US6292047 B1 US 6292047B1
Authority
US
United States
Prior art keywords
switching network
frequency
input
signal
received
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US09/580,143
Inventor
Kevin B. Traylor
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Motorola Solutions Inc
Original Assignee
Motorola Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/055,445 external-priority patent/US6121819A/en
Application filed by Motorola Inc filed Critical Motorola Inc
Priority to US09/580,143 priority Critical patent/US6292047B1/en
Application granted granted Critical
Publication of US6292047B1 publication Critical patent/US6292047B1/en
Assigned to MOTOROLA SOLUTIONS, INC. reassignment MOTOROLA SOLUTIONS, INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: MOTOROLA, INC
Assigned to MOTOROLA, INC. reassignment MOTOROLA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: TAYLOR, KEVIN B.
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06GANALOGUE COMPUTERS
    • G06G7/00Devices in which the computing operation is performed by varying electric or magnetic quantities
    • G06G7/12Arrangements for performing computing operations, e.g. operational amplifiers

Definitions

  • This invention generally relates to mixers and particularly to a down conversion mixer circuit for use in a multi-stage receiver architecture, such as, for example, a quadrature receiver.
  • Direct conversion refers to techniques whereby an incoming RF signal is received and converted directly to a set of baseband (audio) components without conversion to a set of Intermediate Frequency (IF) components.
  • the down-mixer circuit plays a critical role. It must be fast and support high frequency operation. It must exhibit strong Local Oscillation (LO) isolation characteristics, since the RF signal and the LO reference operate at the same frequency. It should have a low noise figure to improve receiver sensitivity. In addition, it must be energy efficient to help in the war on current drain. Based on the foregoing, it would be extremely advantageous to provide an improved down-mixer circuit and methodology optimized for use in a multi-stage direct conversion receiver.
  • LO Local Oscillation
  • FIG. 1 depicts a prior art receiver architecture utilizing down-mixer circuits in accordance with the art
  • FIG. 2 depicts a direct conversion receiver in accordance with the present invention
  • FIG. 3 depicts a detailed circuit block diagram of a prior art Gilbert Cell mixer circuit in accordance with the art
  • FIG. 4 depicts a detailed circuit block diagram of a switching down conversion mixer circuit in accordance with the present invention.
  • FIG. 5 depicts a detailed circuit block diagram of a second embodiment of the switching mixer circuit of FIG. 4.
  • FIGS. 6 and 7 show timing diagrams depicting the operation of the mixer circuit of FIG. 3 and the mixer circuits of FIGS. 4 and 5, respectively.
  • the receiver 10 includes an antenna 100 for receiving radio frequency (RF) signals.
  • RF radio frequency
  • the received RF signal may have a frequency of 450 MHz.
  • the signal is filtered by passive filter 102 and amplified by pre-amp 104 .
  • the amplified signal is mixed with a first local oscillator (LO) signal at mixer 106 .
  • the first LO reference may be a 495 MHz signal, the mixing of which with the 450 MHz received signal results in a first Intermediate Frequency (IF) signal-of approximately 45 MHz.
  • IF Intermediate Frequency
  • the first IF signal is filtered by passive filter 108 .
  • a second mixing stage 110 mixes the first IF signal with a second LO of 45.45 MHz, the mixing of which with the 45 MHz first IF results in a second IF signal of approximately 450 KHz.
  • This down converted second IF signal is filtered by a second filtering stage 112 and demodulated by detector circuit 114 .
  • the detected signal is then communicated to speaker 116 .
  • FIG. 2 a block diagram of a direct conversion receiver is depicted.
  • the front end of the receiver 20 is similar to the front end of the receiver 10 of FIG. 1 .
  • it includes: an antenna 100 , passive filter 102 and pre-amp 104 .
  • the amplified signal is mixed with a first LO signal at mixer 206 .
  • the first LO reference is a 450 MHz signal, the mixing of which with the 450 MHz received signal results in the generation of baseband I and Q components which are filtered by I and Q baseband filters 208 , demodulated by demodulator circuit 210 , and then communicated to speaker 116 .
  • the direct conversion receiver of FIG. 2 does not employ the two stage IF down conversion circuitry of FIG. 1 .
  • FIG. 3 depicts a detailed circuit block diagram of a prior art mixer circuit 206 in accordance with the art.
  • the mixer circuit of FIG. 3 is a well known Gilbert Mixer, frequently referred to as a Gilbert Cell Mixer.
  • This type of mixer has frequently been used with the direct conversion receiver 20 of FIG. 2 .
  • LO isolation becomes limited to what can be achieved with separations measured in distances of microns.
  • the number of transistors required to generate two baseband quadrature signals increases the current drain demands of the device.
  • FIG. 4 depicts a detailed circuit block diagram of a switching mixer circuit in accordance with the present invention.
  • the mixer 400 of FIG. 4. unlike the mixer 300 of FIG. 3 . is a non-differential circuit thereby requiring but a single input path 401 .
  • the mixer 400 includes a single voltage to current converter 402 .
  • the Gilbert Cell mixer 300 of FIG. 3 is a differential circuit, having two parallel input paths, each of which employs two voltage to current converter pairs 301 , 303 and 305 , 309 .
  • the voltage to current converter 402 establishes a single current node 404 .
  • each voltage to current converter pairing 301 , 303 and 305 , 307 provides a current node, one within each respective parallel input path.
  • the mixer 400 employs a switching network 408 comprised of multiple stages.
  • switching network 408 has four stages, each represented as 406 . It will be appreciated by those skilled in the art that other than four stage configurations may be implemented. The number of stages merely determines the number of achievable outputs states. In the present example, the mixer 400 is employed in a quadrature receiver. As such, four out put states are required, therefore the switching network 408 employs four stages. If three, six, or eight output stages are deemed advantageous, then the number of switching network stages will necessarily change in order to accommodate the receiver design. Of importance, however, it will be noted that each stage 406 of switching network 408 is connected to the single current node 404 .
  • the Gilbert Cell mixer 300 of FIG. 3 employs a distributed switching network topology employing four current nodes 302 , 304 , 306 , 308 , two within each respective parallel input path. While the mixer 400 of FIG. 4 produces a four state output comprising Iout, ⁇ overscore (I) ⁇ out, Qout, ⁇ overscore (Q) ⁇ out, it does so in a far more cost and current efficient manner than the art. Cost efficiency is achieved by the reduced part count between mixer 400 of FIG. 4 and mixer 300 of FIG. 3 . Current efficiency is enhanced, in part, by the parts count reduction and, in part, by the non-distributed switching network topology of switching network 408 . This point is more readily understood by referring to FIGS. 6 and 7.
  • FIGS. 6 and 7 show two timing diagrams depicting the operation of the mixer circuit of FIG. 3 and the mixer circuits of FIGS. 4 and 5, respectively.
  • operation of the mixer circuit 300 of FIG. 3 requires that at least two mixing circuit stages be active at any instant in time in order to generate an output state Iout, ⁇ overscore (I) ⁇ out, Qout, ⁇ overscore (Q) ⁇ out.
  • the mixer 400 requires but one mixing circuit stage 406 to be active in order to generate an output state Iout, ⁇ overscore (I) ⁇ out, Qout, ⁇ overscore (Q) ⁇ out.
  • the duty cycle of FIG. 7 that controls switching network 408 operation is sourced by a clock signal generator circuit (not shown).
  • the clock pulses of FIG. 7 are delivered to control lines designated A, B, C, D and connected to respective stages 406 of the switching network 408 .
  • control lines designated A, B, C, or D are connected to respective stages 406 of the switching network 408 .
  • the recipient stage 406 is active (i.e., enabled and turned on).
  • This topology results in a mixing circuit that significantly reduces cost and the current drain requirements of the device into which it is employed.
  • battery operated, hand-held, consumer electronic, and communications devices such as two-way radios, cellular phones, PCS phones, pagers and the like, this equates to longer battery life and reduced device cost which are two distinct competitive advantages.
  • FIG. 5 depicts a detailed circuit block diagram of a second embodiment of the switching mixer circuit of FIG. 4 .
  • the mixing circuit 500 of FIG. 5 is a differential embodiment of the circuit 400 disclosed in FIG. 4 .
  • each respective input path has but one voltage to current converter 501 and 505 .
  • Each input path has but one current node 502 and 506 .
  • Each input path has but one switching network 510 and 515 .
  • Each switching network is connected to a single albeit respective current node.
  • only one switching network stage from each respective switching network 510 and 515 is active at any instant in time.
  • the mixer circuits 400 and 500 of the present invention may be characterized as having a single RF transistor (transistor 410 for switching network 408 , transistor 520 for switching network 510 , and transistor 530 for switching network 515 ), operated in a linear mode, to generate a current that is proportional to the signal strength of a received RF input signal. The output current of this transistor is then fed into a direct conversion switching network.
  • the switching network is a four stage network which supports the operation of a quadrature receiver.
  • the four stages each themselves transistors, such as, for example NPN transistors, switch the current into four load resistors which creates two differential baseband signals Iout, ⁇ overscore (I) ⁇ , Qout, ⁇ overscore (Q) ⁇ out.
  • the four switching network stages are controlled by clock signals labeled A, B, C, and D whose relationship is shown in FIG. 7 . and whose frequency equals to the carrier frequency of the received RF input signal.
  • This mixer circuit when fully integrated on an integrated circuit (IC) has several advantages and exhibits superior performance over presently integrated mixers, such as, for example, a Gilbert Cell mixer.
  • a single RF transistor determines the noise figure of this mixer permitting the design of a less expensive, more robust receiver.
  • a single transistor generates both I and Q baseband signals which greatly reduces the current drain of an incorporating device when compared to the current drain exhibited by a Gilbert Cell mixer. Reduced current drain equates to longer battery life for battery operated communications devices.

Abstract

A mixer circuit (400) for use with a multi-stage receiver (200) accepts a single ended or differential (i.e. balanced) input (401). A voltage to current converter (402) comprised of a single RF transistor coupled to the input (401) provides a single current node (404) having a current proportional to a received input. A switching network (408) employees a plurality of stages (406). Each stage (406) is connected to the current node (404) and further has a control line (A, B, C, D). A clock signal generator connected to the control lines (A, B, C, D) of the switching network stage (406), generates clock signals having a frequency equal to the frequency of the received RF input signal. The switching network (408) under control of the clock signals switches the current at a frequency y equal to the frequency of the received RF input signal to generate baseband I and Q signals. If the mixer (500) is differential, the balanced signal inputs (520) will be 180° out of phase, one to another. In addition, the mixer (500) will consist of a first (510) and second (515) switching network. Of importance, only one first (510) and one second (515) switching network stage is active at any instant in time.

Description

CROSS REFERENCE TO RELATED APPLICATIONS
This is a continuation of application Ser. No. 09/055,445, filed Apr. 6, 1998, and assigned to Motorola, Inc.
FIELD OF THE INVENTION
This invention generally relates to mixers and particularly to a down conversion mixer circuit for use in a multi-stage receiver architecture, such as, for example, a quadrature receiver.
BACKGROUND OF THE INVENTION
A prevailing trend in today's wireless communications industry is the wholesale integration of radio frequency (RF) transceiver functionality onto a single die. A term frequently used by industry insiders when discussing the topic is the “single chip transceiver.” Despite the technical challenges associated with this endeavor, a small school of proponents believe Direct conversion techniques may provide a marketable set of solutions. As will be appreciated by those skilled in the art, Direct conversion refers to techniques whereby an incoming RF signal is received and converted directly to a set of baseband (audio) components without conversion to a set of Intermediate Frequency (IF) components.
In the receiver architecture anticipated above, the down-mixer circuit plays a critical role. It must be fast and support high frequency operation. It must exhibit strong Local Oscillation (LO) isolation characteristics, since the RF signal and the LO reference operate at the same frequency. It should have a low noise figure to improve receiver sensitivity. In addition, it must be energy efficient to help in the war on current drain. Based on the foregoing, it would be extremely advantageous to provide an improved down-mixer circuit and methodology optimized for use in a multi-stage direct conversion receiver.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 depicts a prior art receiver architecture utilizing down-mixer circuits in accordance with the art;
FIG. 2 depicts a direct conversion receiver in accordance with the present invention;
FIG. 3 depicts a detailed circuit block diagram of a prior art Gilbert Cell mixer circuit in accordance with the art;
FIG. 4 depicts a detailed circuit block diagram of a switching down conversion mixer circuit in accordance with the present invention; and
FIG. 5 depicts a detailed circuit block diagram of a second embodiment of the switching mixer circuit of FIG. 4; and
FIGS. 6 and 7 show timing diagrams depicting the operation of the mixer circuit of FIG. 3 and the mixer circuits of FIGS. 4 and 5, respectively.
DESCRIPTION OF THE PREFERRED EMBODIMENT
While the specification concludes with claims defining the features of the invention that are regarded as novel, it is believed that the invention will be better understood from a consideration of the following description in conjunction with the drawing figures, in which like reference numerals are carried forward.
Referring now to FIG. 1, a block diagram of a prior art receiver architecture 10 utilizing a down-mixing circuit as shown. The receiver 10 includes an antenna 100 for receiving radio frequency (RF) signals. By way of example and not by way of limitation, the received RF signal may have a frequency of 450 MHz. The signal is filtered by passive filter 102 and amplified by pre-amp 104. The amplified signal is mixed with a first local oscillator (LO) signal at mixer 106. By way of example and not by way of limitation, the first LO reference may be a 495 MHz signal, the mixing of which with the 450 MHz received signal results in a first Intermediate Frequency (IF) signal-of approximately 45 MHz. The first IF signal is filtered by passive filter 108. A second mixing stage 110 mixes the first IF signal with a second LO of 45.45 MHz, the mixing of which with the 45 MHz first IF results in a second IF signal of approximately 450 KHz. This down converted second IF signal is filtered by a second filtering stage 112 and demodulated by detector circuit 114. The detected signal is then communicated to speaker 116.
Referring next to FIG. 2, a block diagram of a direct conversion receiver is depicted. The front end of the receiver 20 is similar to the front end of the receiver 10 of FIG. 1. By way of comparison it includes: an antenna 100, passive filter 102 and pre-amp 104. The amplified signal is mixed with a first LO signal at mixer 206. By way of example and not by way of limitation, the first LO reference is a 450 MHz signal, the mixing of which with the 450 MHz received signal results in the generation of baseband I and Q components which are filtered by I and Q baseband filters 208, demodulated by demodulator circuit 210, and then communicated to speaker 116. As will be noted by those skilled in the art, the direct conversion receiver of FIG. 2 does not employ the two stage IF down conversion circuitry of FIG. 1.
FIG. 3 depicts a detailed circuit block diagram of a prior art mixer circuit 206 in accordance with the art. Upon close inspection, it will be appreciated by those skilled in the art that the mixer circuit of FIG. 3 is a well known Gilbert Mixer, frequently referred to as a Gilbert Cell Mixer. This type of mixer has frequently been used with the direct conversion receiver 20 of FIG. 2. Notwithstanding, it poses a serious set of limitations when this receiver is integrated onto a single silicon die. First, LO isolation becomes limited to what can be achieved with separations measured in distances of microns. Second, the number of transistors required to generate two baseband quadrature signals increases the current drain demands of the device.
FIG. 4 depicts a detailed circuit block diagram of a switching mixer circuit in accordance with the present invention. Upon inspection it will be appreciated by those skilled in the art that the mixer 400 of FIG. 4., unlike the mixer 300 of FIG. 3. is a non-differential circuit thereby requiring but a single input path 401. In accordance with the present invention, the mixer 400 includes a single voltage to current converter 402. By way of comparison, the Gilbert Cell mixer 300 of FIG. 3 is a differential circuit, having two parallel input paths, each of which employs two voltage to current converter pairs 301,303 and 305, 309.
Referring back to FIG. 4, the voltage to current converter 402 establishes a single current node 404. By way of comparison, in the Gilbert Cell mixer 300 of FIG. 3 each voltage to current converter pairing 301, 303 and 305, 307 provides a current node, one within each respective parallel input path.
Referring back to FIG. 4, the mixer 400 employs a switching network 408 comprised of multiple stages. In accordance with the present invention, switching network 408 has four stages, each represented as 406. It will be appreciated by those skilled in the art that other than four stage configurations may be implemented. The number of stages merely determines the number of achievable outputs states. In the present example, the mixer 400 is employed in a quadrature receiver. As such, four out put states are required, therefore the switching network 408 employs four stages. If three, six, or eight output stages are deemed advantageous, then the number of switching network stages will necessarily change in order to accommodate the receiver design. Of importance, however, it will be noted that each stage 406 of switching network 408 is connected to the single current node 404.
By way of comparison, the Gilbert Cell mixer 300 of FIG. 3 employs a distributed switching network topology employing four current nodes 302, 304, 306, 308, two within each respective parallel input path. While the mixer 400 of FIG. 4 produces a four state output comprising Iout, {overscore (I)}out, Qout, {overscore (Q)}out, it does so in a far more cost and current efficient manner than the art. Cost efficiency is achieved by the reduced part count between mixer 400 of FIG. 4 and mixer 300 of FIG. 3. Current efficiency is enhanced, in part, by the parts count reduction and, in part, by the non-distributed switching network topology of switching network 408. This point is more readily understood by referring to FIGS. 6 and 7.
FIGS. 6 and 7 show two timing diagrams depicting the operation of the mixer circuit of FIG. 3 and the mixer circuits of FIGS. 4 and 5, respectively. As will be understood by those skilled in the art, operation of the mixer circuit 300 of FIG. 3 requires that at least two mixing circuit stages be active at any instant in time in order to generate an output state Iout, {overscore (I)}out, Qout, {overscore (Q)}out. By way of comparison, the mixer 400 requires but one mixing circuit stage 406 to be active in order to generate an output state Iout, {overscore (I)}out, Qout, {overscore (Q)}out. The duty cycle of FIG. 7 that controls switching network 408 operation is sourced by a clock signal generator circuit (not shown). The clock pulses of FIG. 7 are delivered to control lines designated A, B, C, D and connected to respective stages 406 of the switching network 408. During the presence of a clock signal on a control line A, B, C, or D only the recipient stage 406 is active (i.e., enabled and turned on).
This topology results in a mixing circuit that significantly reduces cost and the current drain requirements of the device into which it is employed. In battery operated, hand-held, consumer electronic, and communications devices such as two-way radios, cellular phones, PCS phones, pagers and the like, this equates to longer battery life and reduced device cost which are two distinct competitive advantages.
FIG. 5 depicts a detailed circuit block diagram of a second embodiment of the switching mixer circuit of FIG. 4. As will be appreciated by those skilled in the art, the mixing circuit 500 of FIG. 5 is a differential embodiment of the circuit 400 disclosed in FIG. 4. As a result it employs parallel input paths. Of importance, it will be noted that each respective input path has but one voltage to current converter 501 and 505. Each input path has but one current node 502 and 506. Each input path has but one switching network 510 and 515. Each switching network is connected to a single albeit respective current node. Of note, during operation, only one switching network stage from each respective switching network 510 and 515 is active at any instant in time.
In summation, the mixer circuits 400 and 500 of the present invention may be characterized as having a single RF transistor (transistor 410 for switching network 408, transistor 520 for switching network 510, and transistor 530 for switching network 515), operated in a linear mode, to generate a current that is proportional to the signal strength of a received RF input signal. The output current of this transistor is then fed into a direct conversion switching network. In accordance with the present invention, the switching network is a four stage network which supports the operation of a quadrature receiver.
Within the network, the four stages, each themselves transistors, such as, for example NPN transistors, switch the current into four load resistors which creates two differential baseband signals Iout, {overscore (I)}, Qout, {overscore (Q)}out. The four switching network stages are controlled by clock signals labeled A, B, C, and D whose relationship is shown in FIG. 7. and whose frequency equals to the carrier frequency of the received RF input signal. The switching action of the four stages that generates the two baseband I and Q signals is governed by the following equations: X = n = 1 x a n COS ( n ω LO t ) a n = 4 n π SIN ( n π 2 ) COS ( n π 4 ) 1 ) Y = n = 1 x b n SIN ( n ω LO t ) b n = 4 n π SIN ( n π 2 ) SIN ( n π 4 ) 2 )
Figure US06292047-20010918-M00001
This mixer circuit when fully integrated on an integrated circuit (IC) has several advantages and exhibits superior performance over presently integrated mixers, such as, for example, a Gilbert Cell mixer. By way of example and not by way of limitation, a single RF transistor determines the noise figure of this mixer permitting the design of a less expensive, more robust receiver. A single transistor generates both I and Q baseband signals which greatly reduces the current drain of an incorporating device when compared to the current drain exhibited by a Gilbert Cell mixer. Reduced current drain equates to longer battery life for battery operated communications devices.

Claims (7)

What is claimed is:
1. A mixer circuit for use with a receiver, comprising:
an input for receiving a radio frequency (RF) signal;
a single radio frequency (RF) transistor coupled to the input for providing an output signal; and
a switching network having multiple stages for receiving the output signal, each stage having a selectable control line for receiving a control clock signal such that only one stage is selected at any instant in time, the switching network generating baseband I and Q output signals in response to the switching network being switched.
2. The mixer circuit of claim 1, further comprising a clock signal generator for supplying said control clock signals.
3. The mixer circuit of claim 2, wherein said control clock signal having a frequency equal to the frequency of the received RF input signal.
4. A direct conversion receiver having a mixer circuit, said mixer comprising:
an input for receiving a radio frequency (RF) signal;
a single radio frequency RF transistor coupled to the input for providing an output current proportional to a received RF input signal;
a switching network having multiple stages for receiving the output current and switching the output current at a frequency equal to a frequency of the received RF input signal; and
a clock signal generator connected to a control line for each respective switching network stage, and providing clock signals having a frequency equal to the frequency of the received RF input signal, the switching network generating baseband I and Q signals in response to the clock signals activating at any instant in time only one switching network of said multiple stage.
5. A communication device comprising a direct conversion receiver, said direct conversion receiver further comprising:
an input for receiving a radio frequency (RF) signal;
a single radio frequency (RF) transistor coupled to the input for receiving the RF input signal and providing an output current proportional to the received RF input signal;
a switching network having a plurality of stages for receiving the output current and switching the output current at a frequency equal to a frequency of the received RF input signal;
a clock signal generator connected to a control line for each respective switching network stage for providing clock signals having a frequency equal to the frequency of the received RF input signal, and wherein only one stage is selected at any instant in time.
6. A differential mixer circuit for use with a direct conversion receiver, comprising:
an input for receiving a radio frequency (RF) signal;
a first radio frequency (RF) transistor coupled to the input for receiving the RF input signal and providing a first output current proportional to the received RF input signal;
a second RF transistor for receiving the RF input signal and providing a second output current proportional to the received RF input signal;
a first switching network having a plurality of stages for receiving the first output current and switching the first output current at a frequency equal to a frequency of the received RF input signal;
a second switching network having a plurality of stages for receiving the second output current and switching the second output current at a frequency equal to the frequency of the received RF input signal; and
a clock signal generator connected to a control line for each respective switching network stage for providing clock signals having a frequency equal to the frequency of the received RF input signal, the clock signal generator activating only one switching network stage from each respective switching network at any instant in time in order to generate baseband I and Q signals.
7. The differential mixer circuit of claim 6, wherein the first and the second inputs are 180° out of phase, one to another.
US09/580,143 1998-04-06 2000-05-30 Switching down conversion mixer for use in multi-stage receiver architectures Expired - Fee Related US6292047B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/580,143 US6292047B1 (en) 1998-04-06 2000-05-30 Switching down conversion mixer for use in multi-stage receiver architectures

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/055,445 US6121819A (en) 1998-04-06 1998-04-06 Switching down conversion mixer for use in multi-stage receiver architectures
US09/580,143 US6292047B1 (en) 1998-04-06 2000-05-30 Switching down conversion mixer for use in multi-stage receiver architectures

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/055,445 Continuation US6121819A (en) 1998-04-06 1998-04-06 Switching down conversion mixer for use in multi-stage receiver architectures

Publications (1)

Publication Number Publication Date
US6292047B1 true US6292047B1 (en) 2001-09-18

Family

ID=21997845

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/580,143 Expired - Fee Related US6292047B1 (en) 1998-04-06 2000-05-30 Switching down conversion mixer for use in multi-stage receiver architectures

Country Status (2)

Country Link
US (1) US6292047B1 (en)
TW (1) TW443045B (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040113747A1 (en) * 2002-12-17 2004-06-17 M/A-Com, Inc. Apparatus, methods and articles of manufacture for a multi-band switch
US20040141470A1 (en) * 2002-12-17 2004-07-22 M/A Com, Inc. Apparatus, methods and articles of manufacture for a multi-band switch
US20060057989A1 (en) * 2004-09-16 2006-03-16 Yue Wu Zero if down converter with even order harmonic suppression
US7099646B1 (en) 2004-01-27 2006-08-29 Marvell International Ltd. Signal mixer having a single-ended input and a differential output
US20080160950A1 (en) * 2006-12-29 2008-07-03 Wei Yang Communication Device, Mixer and Method Thereof
US20090170465A1 (en) * 2007-12-31 2009-07-02 Mipsabg Chipidea, Lda. Electronic Mixer

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8072255B2 (en) 2008-01-07 2011-12-06 Qualcomm Incorporated Quadrature radio frequency mixer with low noise and low conversion loss

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5581210A (en) 1992-12-21 1996-12-03 Nec Corporation Analog multiplier using an octotail cell or a quadritail cell
US5945878A (en) * 1998-02-17 1999-08-31 Motorola, Inc. Single-ended to differential converter
US6121819A (en) * 1998-04-06 2000-09-19 Motorola, Inc. Switching down conversion mixer for use in multi-stage receiver architectures

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5581210A (en) 1992-12-21 1996-12-03 Nec Corporation Analog multiplier using an octotail cell or a quadritail cell
US5945878A (en) * 1998-02-17 1999-08-31 Motorola, Inc. Single-ended to differential converter
US6121819A (en) * 1998-04-06 2000-09-19 Motorola, Inc. Switching down conversion mixer for use in multi-stage receiver architectures

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040141470A1 (en) * 2002-12-17 2004-07-22 M/A Com, Inc. Apparatus, methods and articles of manufacture for a multi-band switch
US7515882B2 (en) 2002-12-17 2009-04-07 Kelcourse Mark F Apparatus, methods and articles of manufacture for a multi-band switch
US7869770B2 (en) * 2002-12-17 2011-01-11 M/A-Com Technology Solutions Holdings, Inc. Apparatus, methods and articles of manufacture for a multi-band switch
US20040113747A1 (en) * 2002-12-17 2004-06-17 M/A-Com, Inc. Apparatus, methods and articles of manufacture for a multi-band switch
US7676212B1 (en) 2004-01-27 2010-03-09 Marvell International Ltd. Signal mixer having a single-ended input and a differential output
US8577322B1 (en) 2004-01-27 2013-11-05 Marvell International Ltd. Signal mixer having a single-ended input and a differential output
US7099646B1 (en) 2004-01-27 2006-08-29 Marvell International Ltd. Signal mixer having a single-ended input and a differential output
US7877075B1 (en) 2004-01-27 2011-01-25 Marvell International Ltd. Signal mixer having a single-ended input and a differential output
US7853233B2 (en) * 2004-09-16 2010-12-14 Qualcomm Incorporated Zero if down converter with even order harmonic suppression
US20060057989A1 (en) * 2004-09-16 2006-03-16 Yue Wu Zero if down converter with even order harmonic suppression
US7653372B2 (en) 2006-12-29 2010-01-26 Mediatek Singapore Pte Ltd Communication device, mixer and method thereof
US20080160950A1 (en) * 2006-12-29 2008-07-03 Wei Yang Communication Device, Mixer and Method Thereof
US20090170465A1 (en) * 2007-12-31 2009-07-02 Mipsabg Chipidea, Lda. Electronic Mixer
US8064869B2 (en) * 2007-12-31 2011-11-22 Synopsys, Inc. Electronic mixer

Also Published As

Publication number Publication date
TW443045B (en) 2001-06-23

Similar Documents

Publication Publication Date Title
US6121819A (en) Switching down conversion mixer for use in multi-stage receiver architectures
US6313688B1 (en) Mixer structure and method of using same
US7062248B2 (en) Direct conversion receiver having a low pass pole implemented with an active low pass filter
US7272620B1 (en) Frequency divider with low harmonics
JP3928898B2 (en) Integrated image rejection mixer
CN101517904B (en) Harmonic rejection mixer
US20010048715A1 (en) Single chip CMOS transmitter/receiver
US7792215B2 (en) Direct-conversion receiver and sub-harmonic frequency mixer thereof
KR100463792B1 (en) Frequency converter, quadrature demodulator and quadrature modulator
KR100687146B1 (en) Pll circuit and radio communication terminal using pll
US20060088122A1 (en) Direct-conversion frequency mixer
US6937849B2 (en) Mixing apparatus
US20040174199A1 (en) Multiplier circuit
US6292047B1 (en) Switching down conversion mixer for use in multi-stage receiver architectures
US20060091944A1 (en) I/Q quadrature demodulator
US7627303B2 (en) Signal downconverter
US7085548B1 (en) Harmonic mixer
CN100359812C (en) Direct conversion receiver using vertical bipolar junction transistor available in deep n-well CMOS technology
US6591093B1 (en) Circuit and method for frequency translation
US7511557B2 (en) Quadrature mixer circuit and RF communication semiconductor integrated circuit
US8620252B2 (en) Ultra low power, low noise switched capacitor radio frequency mixer
KR100274447B1 (en) Multi-phase voltage control method and frequency conversion architecture thereof
WO2003007471A2 (en) Mixer
US7123070B2 (en) High frequency gain amplifier with phase compensation circuit
US20040029544A1 (en) Direct conversion circuit capable of eliminating distortion of base band signals

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: MOTOROLA SOLUTIONS, INC., ILLINOIS

Free format text: CHANGE OF NAME;ASSIGNOR:MOTOROLA, INC;REEL/FRAME:026280/0667

Effective date: 20110104

Owner name: MOTOROLA, INC., ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TAYLOR, KEVIN B.;REEL/FRAME:026280/0664

Effective date: 19980403

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20130918