US6504948B1 - Apparatus and method for automatically detecting defects on silicon dies on silicon wafers - Google Patents

Apparatus and method for automatically detecting defects on silicon dies on silicon wafers Download PDF

Info

Publication number
US6504948B1
US6504948B1 US09/292,263 US29226399A US6504948B1 US 6504948 B1 US6504948 B1 US 6504948B1 US 29226399 A US29226399 A US 29226399A US 6504948 B1 US6504948 B1 US 6504948B1
Authority
US
United States
Prior art keywords
silicon
silicon wafer
dies
acquisition system
image acquisition
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US09/292,263
Inventor
Floyd Schemmel
Richard Thorne
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US09/292,263 priority Critical patent/US6504948B1/en
Application granted granted Critical
Publication of US6504948B1 publication Critical patent/US6504948B1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06TIMAGE DATA PROCESSING OR GENERATION, IN GENERAL
    • G06T7/00Image analysis
    • G06T7/0002Inspection of images, e.g. flaw detection
    • G06T7/0004Industrial image inspection
    • G06T7/001Industrial image inspection using an image reference approach
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06TIMAGE DATA PROCESSING OR GENERATION, IN GENERAL
    • G06T2207/00Indexing scheme for image analysis or image enhancement
    • G06T2207/30Subject of image; Context of image processing
    • G06T2207/30108Industrial image inspection
    • G06T2207/30148Semiconductor; IC; Wafer

Definitions

  • the present invention relates in general to the field of silicon wafer processing, and more particularly, to an apparatus and method for automating the detection of defects in individual silicon chips.
  • DRAM dynamic random access memory
  • the limitations of current methods for automatically inspecting silicon dies for defects require substantial visual inspection by an operator.
  • the field of view of present systems is limited to one die, thereby excluding from analysis up to 60% of the available 2.56 kilobytes of data obtained from a field of view of 125 ⁇ 150 mils. This field of view limits spacial accuracy to about 1:16, with a sub-pixel alignment of 0.25.
  • the problem of the limited field of view of present systems is exacerbated by the inherent difference in the lighting and contrast of the underlying silicon wafer background.
  • the inability of present systems to cope with differences in lighting and contrast is a major stumbling block to further automation of silicon die analysis because differences in wafer background are found to occur even between different silicon wafer lots for the same type of silicon chip.
  • What is needed is an automated imaging system that is truly automatic and customizable for each silicon wafer processed. Also needed is an automated system that adjusts to the intrinsic differences in lighting and contrast of each silicon wafer. A need has also arisen for an automatic inspection system that is able to adapt to different silicon chip patterns, and that accurately detects surface defects on silicon dies on a silicon wafer. A need has further arisen for a system that is able to meet the needs of high throughput without a loss of accuracy. Finally, a need has arisen for an automated system that is able to adapt to the high precision needs of future silicon chip designs.
  • the present invention disclosed herein is an apparatus and method for automatically detecting defects on silicon dies on a silicon wafer.
  • the apparatus for automatically detecting defects on silicon dies comprises an image acquisition system and a computer connected to the image acquisition system.
  • the computer automatically calibrates the focal plane and/or the lighting of the image acquisition system.
  • the computer analyzes a random sample of silicon dies to determine an average or standardized die image.
  • the statistical die model is compared to silicon dies on a silicon wafer to determine if the silicon dies have surface defects.
  • the apparatus for automatically detecting defects on silicon dies on a silicon wafer aligns the silicon wafer based on alignment dies.
  • the apparatus physically aligns the silicon wafer by, for example, using an automated wafer handling system to position the silicon wafer in alignment with the image acquisition system.
  • the image acquisition system can further include a high resolution microscope, which may be connected to a display unit that displays an image of the surface of silicon dies.
  • the apparatus for automatically detecting defects on silicon dies on a silicon wafer of the present invention can further include a wafer identification (wafer ID) reader that provides the computer with information about the silicon wafer.
  • the computer of the present invention can also be connected to a display unit that displays an image that represents the silicon wafer acquired by the image acquisition system.
  • the display unit of the present invention can be, for example, a touch screen cathode ray tube that permits input from the screen to the computer.
  • the display unit can display a summary of the results from comparing the statistical die model with the silicon dies.
  • the image acquisition system of the present invention may further comprise a wafer cassette that provides the wafer handling system with silicon wafers.
  • the present invention also encompassed a method for automatically detecting defects in silicon dies on a silicon wafer comprising the steps of, automatically aligning a silicon wafer, calibrating the focal plane of an image acquisition system, adjusting the lighting conditions of the image acquisition system, identifying a random sample of silicon dies on the surface of the silicon wafer, calculating a statistical die model from the random sample, determining if the silicon dies have surface defects and displaying the results of the comparison.
  • the results of the comparison can be compiled into a list of silicon dies that were found to be defective when compared to the statistical die model.
  • the results of the comparison can also be compiled into a list of silicon dies that were found to be correct.
  • the present invention also encompassed a method for automatically detecting defects on silicon dies, wherein the list of defective dies may be displayed graphically on a display unit as a representation of a silicon wafer.
  • the list can also be printed or stored in a computer memory, or on a storage medium.
  • FIG. 1A is a schematic illustration of an optical silicon chip analyzer
  • FIG. 1B is a schematic illustration of an alternative embodiment of an optical silicon chip analyzer
  • FIG. 2A is a top view of a silicon wafer having alignment silicon chips indicated thereon;
  • FIG. 2B is a top view of a silicon wafer having randomly selected silicon chips indicated thereon;
  • FIG. 2C is a top view of a silicon wafer undergoing a scan for surface defects on individual silicon chips
  • FIG. 2D is a top view of a silicon wafer depicting a final defect map of the potential surface defects on individual silicon chips;
  • FIG. 3A is a side view of the optical image acquisition system of the present invention.
  • FIG. 3B is a top view of an alternative embodiment of the optical image acquisition system of the present invention.
  • FIG. 4 is a histogram of the die value reported for each silicon chip associated with the results from scanning a silicon wafer.
  • FIG. 5 is a flow chart of the image acquisition process and analysis.
  • the present invention is directed to a fully automated silicon wafer image acquisition and analysis system that requires the user to press only one button to initiate the analysis of, for example, silicon wafer defects. Once the operator has pressed the button, the image acquisition system of the present invention automatically loads a silicon wafer, visually finds a reference die on the silicon wafer, teaches itself a statistical die model matrix, and analyzes all the dies on the silicon wafer for defects.
  • the image acquisition system of the present invention can also automatically determine if it is operating properly based on an analysis of wafer maps and wafer yield. If the image acquisition system of the present invention detects a problem, it can automatically reset its operations by, for example, obtaining a new statistical die model matrix based on a separate random sample of silicon chip matrices, or it can end operations and inform the operator where the system has detected a problem. The image acquisition system of the present invention can also automatically obtain information about the silicon wafer.
  • a silicon wafer image acquisition system is depicted and is generally designated as 10 .
  • a table 12 supports a silicon wafer handling system 14 , which is able to position a silicon wafer 16 on a chuck 18 .
  • a silicon wafer handling system 14 is able to position a silicon wafer 16 on a chuck 18 .
  • One example of such a table is an X-Y wafer handling table, which permits direct computer control of the positioning of a chuck 18 in the X and Y directions relative to surface of table 12 .
  • the chuck 18 is able to move a silicon wafer 16 positioned on its handling surface in the Z-direction.
  • the silicon wafer handling system 14 can precisely position silicon wafer 16 below lens optics 20 .
  • the silicon wafer handling system 14 also allows for rotation of the silicon wafer 16 to improve the alignment of the silicon wafer 16 .
  • the chuck 18 is integral to silicon wafer handling system 14 and receives the silicon wafer 16 from a silicon wafer cassette 22 , and positions
  • the silicon wafer 16 delivered from the silicon wafer cassette 22 is scanned in transit from the silicon wafer cassette 22 to the position under the lens optics 20 by a wafer identification (wafer ID) reader 24 , which can be an optical character recognition reader or a bar code reader. Alternative positions for the wafer ID reader 24 will be apparent to those of skill in the art in light of the present disclosure.
  • the wafer ID reader 24 identifies each unique silicon wafer 16 , and transfers the information to a computer 32 .
  • the wafer ID reader 24 , the silicon wafer handling system 14 , the silicon wafer cassette 22 , and the optical image acquisition system 30 are each controlled by computer 32 .
  • a display unit 26 is depicted above the table 12 and is shown displaying a silicon wafer image 28 that depicts the surface of silicon wafer 16 as visualized by the lens optics 20 of the optical image acquisition system 30 .
  • the optical image acquisition system 30 is connected to the computer 32 that coordinates the function of the silicon wafer handling system 14 , the lens optics 20 , the silicon wafer cassette 22 , the wafer ID reader 24 and the optical image acquisition system 30 .
  • the computer 32 processes the information received from these sources and displays them on the display unit 26 .
  • the display unit 26 in one embodiment, is a touch screen display unit 26 that allows the user to control the silicon wafer image acquisition system 10 by touching the screen of the display unit 26 .
  • FIG. 1B shows an alternative embodiment of the present invention that depicts a silicon wafer image acquisition system 10 , that further includes a high resolution microscope 34 .
  • the high resolution microscope 34 is positioned in-line with the silicon wafer handling system 14 and allows the operator of the silicon wafer acquisition system 10 to monitor and visually inspect the surface of the silicon wafer 16 for quality control purposes.
  • the high resolution microscope 34 is positioned in-line with the optical image acquisition system 30 , which allows the operator to view the surface of the silicon wafer 16 using the high resolution microscope 34 in real time.
  • the computer 32 can direct the silicon wafer handling system 14 to position the defects located on the silicon wafer 16 directly in-line with the high resolution microscope 34 , for immediate manual inspection of the defects detected.
  • the images obtained using the high resolution microscope 34 can be displayed, for example, on a second display unit 36 , in this figure depicted adjacent the display unit 26 having the silicon wafer image 28 .
  • the operator of the silicon wafer acquisition system 10 touches the screen of display unit 26 to instruct the computer 32 to direct the silicon wafer handling system 14 to acquire a silicon wafer 16 from wafer cassette 22 .
  • the wafer ID reader 24 identifies the silicon wafer 16 as it is directed to the chuck 18 , that positions the silicon wafer 16 under the lens optics 20 of the optical image acquisition system 30 .
  • the wafer ID reader 24 informs the computer 32 as to the identity of the silicon wafer 16 to be imaged for processing and storage purposes.
  • the optical image acquisition system 30 scans the image of the surface of the silicon wafer 16 for alignment streets and a reference die on the surface of the silicon wafer 16 , aligns the silicon wafer 16 , digitizes the image, and the output is sent to the computer 32 .
  • the computer 32 displays on the display unit 26 an image depicting a silicon wafer image 28 . If the silicon wafer 16 is misaligned, the computer 32 directs the silicon wafer handling system 14 to move the silicon wafer 16 in either the X or Y direction to align the silicon wafer 16 . The computer 32 can also direct the optical image acquisition system 30 to refocus the lens optics 20 to bring the surface of the silicon wafer 16 into the proper focal plane.
  • the operator directs the computer 32 to first identify particular areas of the silicon wafer 16 that may require manual visual inspection using the high resolution microscope 34 .
  • the computer 32 uses the output from the optical image acquisition system 30 to determine whether to flag the particular area of the silicon wafer 16 , and more particularly an individual silicon chip, as being defective. If a particular area is identified by the computer 32 as being potentially defective, the operator can then visually inspect the potential problem to determine whether the defect would affect the functioning of the particular silicon chip on the silicon wafer 16 . If the operator concurs with the determination of the computer 32 , then the operator does nothing, as the computer 32 has already determined it is defective and ended its processing.
  • the operator determines that the surface defect does not affect the functioning of the particular layers affected, then the operator can remove the defect identifier flag, and that particular silicon chip of the silicon wafer 16 can continue toward final processing.
  • the operator's attention is focused on the portions of the silicon wafer 16 that may have been affected, thereby only visually inspecting the areas identified as defective.
  • FIGS. 2A through 2D a depiction of a silicon wafer 16 is shown to demonstrate the detailed operation of the wafer image acquisition system 10 .
  • FIG. 2A demonstrates the first step in the method, wherein the silicon wafer 16 is scanned and the silicon wafer 16 is aligned using, for example, the truncated area 41 of the silicon wafer 16 . A more refined alignment is achieved by scanning for a reference chip 40 positioned in a specific place within the overall pattern of silicon chips 38 .
  • Other methods of aligning silicon wafers 16 may be used with the present invention, such as aligning the silicon wafer 16 based on markers created by slight changes in the surface topology of the silicon wafer 16 .
  • the aligning marks may be, for example, designed into the metalization layers of individual silicon chips 38 .
  • the streets 43 between the silicon chips 38 can be used to coarse align the silicon wafer 16 . More refined alignment is accomplished by scanning for the edge of a silicon chips 38 that is part of a silicon chip matrix 37 along the streets 43 , as well as for prominent features on the surface of reference silicon chip 40 , such as large capacitors.
  • Other methods of aligning the silicon wafer 16 include bright-field microscopic methods, dark-field microscopic methods that detect light scattered from the edges of depressions, and interferometric detection built into the lithographic projection lens, as is known to those of skill in the art of wafer alignment.
  • An important step in the automatic analysis of a silicon wafer using the image acquisition system of the present invention automatically is the “auto-find” function that permits the system to automatically align the silicon wafer. If the reference chip 40 is properly located, the image acquisition system continues its analysis. If the silicon wafer is not properly aligned, then the image acquisition system can automatically shift the silicon wafer 16 in the X and/or Y direction, and repeat the analysis until the reference die 40 is located. Location of the reference die 40 also allows the image acquisition system of the present invention to automatically gather and store positional and statistical information about each silicon chip 38 on the silicon wafer 16 .
  • a random sampling of silicon chips 38 depicted in FIG. 2B as a silicon chip matrix 37 of randomly selected silicon chips 42 , are scanned and processed to determine a baseline image and to create a statistical die model or “standardized” silicon chip matrix.
  • the computer generated statistical die model matrix may be created for each silicon wafer 16 or for each batch of silicon wafers 16 that are processed together.
  • the statistical die model should be generated at least at a batch level because slight differences during processing make the contrast of each batch of silicon wafers 16 slightly different.
  • one or more silicon chips 38 are concurrently captured by the optical image acquisition system 30 as part of silicon chip matrix 37 .
  • the average field of view of a 512K CCD camera is approximately 250 by 150 mils. This field of view provides a magnification of between 70X and 90X, with an image resolution of better than 4 microns.
  • the present invention takes advantage of the entire field of view, and the pixels captured thereby, to simultaneously scan a silicon chip matrix 37 , which contains multiple silicon chips 38 .
  • the number of individual silicon chips 38 that are part of a silicon chip matrix 37 will depend on the size of the silicon chip 38 and the size of the field of view that the CCD camera can capture. For an average size silicon chip 38 using a 512 K CCD camera, a silicon chip matrix 37 of two by three silicon chips 38 is attainable. For larger silicon chips 38 a one by two matrix may be the best fit for a 250 by 150 mil field of view. As silicon chips 38 become smaller in size, however, the present invention will be able to simultaneously capture more silicon chips 38 within a silicon chip matrix 37 .
  • silicon chip matrix 37 may be a four by three, a three by three, a four by four, or greater silicon chip matrix 37 .
  • the same size field of view may be captured with a higher resolution.
  • the next step in the analysis at the pixel level is the processing of gray scale values returned by the individual sensors of the CCD camera.
  • the computer 32 groups individual pixels into neighborhoods of pixels, or neighborhoods, and determines a neighborhood value based upon the gray scale values of the individual pixels thus, obtaining for each neighborhood, a mean gray scale value.
  • the size of the pixel matrix that comprises each neighborhood of pixels will vary with the resolution required to define the layers disposed on the silicon wafer 16 . If very large features are being scanned, then a larger neighborhood may be selected, while finer structures may require higher precision.
  • the shape of the neighborhood may also be varied depending on the type of layers being scanned, as is the selection of the staring point for the matrix of pixels. Alternatively, overlapping matrices of pixels may be desired.
  • any minor defects that are present in the silicon chips 38 of the random sample become statistically insignificant in the resulting statistical die model matrix.
  • one or more neighborhood values of one silicon chip matrix 37 of the random sample is out of line with corresponding neighborhood values of the other silicon chip matrices 37 of the random sample, that silicon chip matrix 37 will be excluded by computer 32 in developing the statistical die model matrix.
  • the present invention solves the problem caused by the inherent defects of CCD cameras, namely, defects of individual sensors within the sensor grid, and slight variations in the sensitivity of the individual sensors.
  • the optical image acquisition system 30 can scan every silicon chip matrix 37 on the silicon wafer 16 , as depicted in FIG. 2 C.
  • the computer 32 compares the statistical die model matrix values for each neighborhood of pixels to the value returned for the silicon chip matrix 37 being scanned to determine if the values for each neighborhood of pixels of silicon chips 38 match those of statistical die model matrix. If a silicon chip matrix 37 does not match the statistical die model matrix, then the computer 32 flags the silicon chip 38 within the silicon chip matrix as a bad silicon chip 44 .
  • the position of the silicon chip 38 within the silicon chip matrix 37 , within the silicon wafer 16 is stored in memory, as is the exact neighborhood location of the defect.
  • the present invention increases the processing speed of the overall operation.
  • Using the mean gray scale value for each neighborhood of pixels not only increases the resolution of the scan by providing subpixel values, but also factors in the differences in the background contrast of silicon wafers 16 .
  • the differences in background contrast are the result of differences in processing between different batches of silicon wafers 16 , within lots of silicon wafers 16 and even between the center and the edges of individual silicon wafers 16 .
  • the present invention minimizes the effect of the differences in background contrast, when analyzing individual silicon chips 38 , in two ways. First, by generating a statistical die model of mean gray scale die values wide variations in pixel values from the random silicon chip matrices 37 are excluded and background effects minimized. Second, the statistical die model threshold is automatically adjusted for silicon chips 38 along the edges of the silicon wafer 16 when a threshold level, for example, when 25% or more of the silicon chips 38 fail. Typically, silicon chips 38 along the edge of silicon wafers 16 are known to have darker coloration, thereby triggering the change in the threshold level. The present invention automatically adjusts the threshold for the acceptable mean gray scale value for those silicon chips 38 along the edge of the silicon wafer 16 in order to more accurately reflect the defect rate.
  • One problem that may arise using the statistical methods of the present invention is the potential off-set of defects caused by the averaging of a dark and a light defect within the same silicon chip 38 . If a dark defect is off-set by a light defect within a neighborhood, the silicon chip 38 would return a normal value for that neighborhood because the two defects lead to a neighborhood value that falls within the norm.
  • the off-set of two or more defects has not been found to be a problem, as defects for every silicon wafer 16 are generally far less than 1 per silicon chip 38 .
  • concurrent defects within a silicon chip 38 generally indicate gross defects in the silicon wafer 16 , which will also be observed in adjacent neighborhoods or silicon chips 38 . Such concurrent defects may be caused by, for example, scratches on surface of the silicon wafer 16 .
  • FIG. 2D shows a representation of a silicon wafer 16 once the scan of the silicon chips 38 is complete.
  • the computer 32 generates a map of the silicon wafer 16 that shows the good silicon chips 46 and the bad silicon chips 44 .
  • FIG. 3A shows a diagram of one embodiment of the optical image acquisition system 30 of the present invention.
  • a high resolution camera 48 is placed on an optics table 50 .
  • the high resolution camera 48 is connected to a negative achromatic lens 52 , which is connected to a lens 54 .
  • the high resolution camera 48 may be, for example, a Sony® charge-coupled display (CCD) camera and the lens 54 may be 105 millimeters. Other size cameras and lenses may be substituted as will be known to those of skill in the art of video-microscopy.
  • CCD charge-coupled display
  • the image of a silicon wafer 16 that is obtained by the high resolution camera 48 enters the optical image acquisition system 30 through a splitter cube 56 .
  • the image of the silicon wafer 16 then passes a Gaertner lens 58 and a beam splitter 60 before reaching the lens 54 .
  • a lamp 62 shines light through a diffuser 64 , through the beam splitter 60 , through the Gaertner lens 58 and through the splitter tube 56 , on to the surface of silicon wafer 16 .
  • an optical switch 66 and a stepper motor 68 are disposed between the splitter tube 56 and the beam splitter 60 , and are used to focus the image of silicon wafer 16 .
  • the optical switch 66 and the stepper motor 68 may be used to focus the image of silicon wafer 16 either manually, or through a computer 32 .
  • FIG. 3B shows an alternative embodiment of the present invention having two high resolution cameras 48 that are positioned in parallel.
  • One of skill in the art will know that the positioning of the cameras relative to each other can be varied according to space and positioning constraints.
  • the high resolution cameras 48 are connected to negative achromatic lenses 52 that are connected to lenses 54 .
  • the lens-optics 20 contain two beam splitters 60 connected to Gaertner lenses 58 . Beam splitters 60 receive the images from the Gaertner lenses 58 , and receive the diffused light from lamp 62 in order to provide lighting for the surface of the silicon wafer 16 (not depicted).
  • the focusing mechanism 70 is located between the lenses 54 and the beam splitter 60 .
  • the focusing mechanism 70 is comprised of an optical switch 66 and a stepper motor 68 .
  • the focusing mechanism 70 may be self-adjusting or may be under the control of the computer 32 .
  • the image of the surface of a silicon wafer 16 is obtained through the optical image acquisition system 30 and the image is digitized.
  • the digitized image is scanned for reference chip 40 that is located on the silicon wafer 16 .
  • the computer 32 determines whether the silicon wafer 16 is aligned. If the image is aligned, the silicon wafer image is further processed. If the silicon wafer 16 is not aligned the computer 32 directs the silicon wafer handling system 14 to rotate the silicon wafer 16 until the image is aligned.
  • a statistical die model matrix is obtained by analyzing the images of randomly selected silicon chip matrices 37 to create a real-time database of the mean gray scale values for each neighborhood of pixels within each silicon chip matrix 37 , as described hereinabove. Based on the information in the real-time database, a statistical die model is created and the silicon wafer 16 is analyzed for defects.
  • the silicon wafer image acquisition system 10 of the present invention is automatically calibrated using the following method.
  • the optical image acquisition system 30 obtains an image of a silicon wafer 16 , measures the distance between a point on the x axis and a point on the y axis and compares these distances with predetermined measurements.
  • the computer 32 can store the image in memory, or can analyze the image in real-time. If the distance between the point on the x axis and the point on the y axis is not within the predetermined distance, then the calibration program adjusts the scale relation.
  • the predetermined distance can be obtained by empirical analysis, or can be calculated based on the known or calculated dimensions of the pattern deposited and etched on to the silicon wafer 16 surface.
  • the optical image acquisition system 30 of the present invention directed by the computer 32 , directs the focusing mechanism 70 to adjust the magnification until the distance between the point on the x and the point on the y axis is about the same as the predetermined distance.
  • the focusing mechanism 70 can be controlled by the computer 32 in two different resolutions: in full steps or in half steps. Sensors (not depicted) are present in the step motor 68 that allow the computer 32 to detect when the motor is near one of its two physical limits. These sensors are located at “registration” points that the computer 32 uses as known starting positions, and from which the computer 32 can control the focusing mechanism 70 automatically.
  • the computer 32 can verify that it can find both “registration” points so it will know where the stepper motor 68 of the focusing mechanism 70 is located relative to the known starting point. This “registration” process is performed when the optical image acquisition system 30 is powered-up, or on command by the user, and is not always required during normal operations.
  • Automatic focusing is achieved by moving through a range of focal heights and sampling the histogram of the image at each focal height. The widest histogram will be found at the best focal point.
  • Auto focusing can be implemented in two phases. First, a course focus is found by sampling a large number of focal heights at large focal height intervals. A fine focus is found by sampling a small range of focal heights at small intervals around the course focal height. The fine focus process can be repeated several times and the results averaged in order to smooth fluctuations and find the best fine focus position.
  • a manual focusing capability is provided that permits the user, through the computer 32 or manually, to move the stepper motor 68 to absolute focal heights or to move the focusing mechanism 70 relative to its current position.
  • the user can input changes in distance or position in millimeters, which are converted by the computer 32 to either the full steps or half steps that the focusing mechanism 70 stepper motor 60 can use to focus the image of the silicon wafer 16 .
  • the amount of lighting provided by the lamp 62 can also be automatically calibrated.
  • the lighting calibration is performed by comparing two histograms.
  • the first histogram represents the calibration histogram of the current live image of the silicon wafer 16 .
  • the second histogram represents the calibration histogram for the current device and is obtained from the image of the statistical die model.
  • Each histogram has an average bin reference line plotted over it to aid in fitting the live histogram with the calibration histogram.
  • the purpose of this analysis is to fit the live histogram with the calibration histogram to adjust the lighting.
  • the computer 32 can direct the lamp 62 to increase or decrease its intensity in order to match the calibration and the live histograms. Alternatively, the user can direct the computer 32 to make the adjustments manually.
  • FIG. 4 is a histogram 72 , where each point represents the reported overall gray scale pixel value or die value, which represents the mean gray scale value for all neighborhoods within each silicon chip 38 that is scanned for defects.
  • the X-axis 74 of the histogram 72 represents the die values on a gray scale ranging from 0 to 256.
  • the Y-axis 76 represents the frequency of silicon chips 38 that have particular die value. If few defects are present, then the bin values along the vertical axis will be tightly grouped.
  • a trip line 78 along the X-axis 74 is specified based on the die value of the statistical die model determined during the random scan of silicon chip matrices 37 on the silicon wafer 16 .
  • the trip line 78 can also be represented numerically as: a trip point 80 , which represents the pass/fail boundary of the silicon chip 38 .
  • the trip point 80 is dynamic and can change over time, as trip point 80 settings are determined in real time based on the histogram profile of the silicon wafer 16 being analyzed.
  • the trip point 80 can be changed manually or automatically. For example, when silicon chips 38 along the edge of the silicon wafer 16 are being analyzed a large number of defects may be reported because they are known to have a darker background.
  • the present invention automatically moves the trip point 80 when a threshold value such as 25% of the silicon chips 38 are reported as defective, thereby changing silicon chips 38 incorrectly reported as bad silicon chips 44 to good silicon chips 46 .
  • the silicon chips 38 were incorrectly reported as bad silicon chips 44 because of differences in lighting and contrast, not because of defects at the overall die level. If defects in an individual neighborhood or neighborhoods of pixels are detected, however, the silicon chip 38 will remain a bad silicon chip 44 .
  • This example shows how the present invention performs its analysis at two levels, the pixel neighborhood level and the overall die level. By correcting the overall threshold value at the die level for lighting and contrast, the present invention can compensate these differences at the die level. At the same time, the present invention can continue to report as defective specific silicon chips 38 with defects at the pixel level, even after an adjustment at the die threshold level has been made.
  • the histogram data points 82 represent the number of test points having a common value and play an important mole in determining the pass/fail profile of each silicon wafer 16 .
  • a data point fails to fall within the expected parameters based on the statistical die model matrix, that particular silicon chip 38 is identified as having a potential defect that may affect the performance of the silicon chip 38 .
  • the failures points 84 are depicted in histogram 72 at bin 255 .
  • the histogram 72 reports the die value obtained for each silicon chip 38 of the silicon wafer 16 scanned.
  • the die value for each silicon chip 38 is plotted on histogram 72 and is obtained statistically from the neighborhood values.
  • the die value for each silicon chip 38 in silicon chip matrix 37 is based on a 256 gray scale.
  • the silicon chips 38 within a statistical die model are generally plotted as having a die value of, for example, around 12 to 15 on the 256 ngray scale, because that is generally the value detected by the CCD camera.
  • a threshold level is chosen above the statistical die model so that silicon chips 38 that are statistically similar to the statistical die model are plotted as passing.
  • the statistical die model matrix is a valid reflection of the silicon chips 38 on the silicon wafer 16 , then die value for the individual silicon chips 38 will fall between 0 and trip point 80. If the statistical die model is a not a valid reflection of a silicon chip matrix 37 , then the number of silicon chips 38 outside the 0 to trip point 80 die value range will be large. If the number of silicon chips 38 outside the range is large, this indicates that the entire silicon wafer 16 may have to be discarded because too many of the individual silicon chips 38 are defective or that the statistical die model is invalid.
  • trip point 80 may be selected depending on the type of silicon wafer 16 being analyzed. A variation encompassed by the present invention is reversal of the gray scale values (from light to dark) or selection of die values between 12 and 256 as the trip point 80 .
  • the silicon chips 38 fall within a narrow range of bin values, usually less than 10-15 bin numbers for over 95% of the silicon chips 38 . If the values for the silicon chips 38 spread over a wider range of bin values, then the silicon wafer 16 may be misaligned, the lens optics 20 may not be in focus, or a major part of the silicon chips 38 may be defective. To correct the problem the silicon wafer 16 may be rotated based on a different reference chip 40 , or another silicon wafer 16 can be tested. If three or more silicon wafers 16 are found to be produce histograms 72 with a variance of 5% in bin values, the entire lot of silicon wafers 16 may be defective.
  • FIG. 5 is a flow chart 90 of the process used by the silicon wafer image acquisition system 10 of the present invention to calibrate the optical image acquisition system 30 , to calculate the statistical die model matrix, to analyze the silicon chips 38 on the silicon wafer 16 , and to display the results on a display unit 26 .
  • the inspection of a silicon wafer 16 comprises four steps, starting with the calibration phase 92 .
  • an input image of the silicon wafer 16 is acquired and placed into a first buffer, which may be a VSI buffer.
  • a first buffer which may be a VSI buffer.
  • the search area portions of the silicon wafer 16 are obtained and placed into a second buffer, such as an IPA buffer, and the image is tested for alignment. If the silicon wafer 16 is not properly aligned, then the computer 32 uses the information in the first and the second buffers to create alignment offsets that are used to position the wafer in alignment. These alignment offsets can be further broken down into integer (whole-pixel) or fractional (sub-pixel) offsets.
  • test phase 94 an area of interest is selected and the video inputs of the image acquisition system 30 are reset so that the entire test area can be acquired.
  • the computer 32 then performs a sub-pixel shift analysis of the alignment and places the image of the properly aligned test image into a memory bus.
  • the properly aligned test image is then compared to the previously acquired image in the calibration phase 92 , and the image is subtracted to obtain a “thresholded-minus-difference” image, which is the statistical die model matrix.
  • analysis phase 96 the average gray scale value for each neighborhood of pixels on statistical die model matrix is compared to the equivalent area on the silicon chip matrix 37 being scanned.
  • the die value for each silicon chip 38 is plotted on a histogram 72 , and result statistics are obtained.
  • the resulting statistics are stored for each individual silicon chip 38 within a silicon chip matrix 37 , so that the computer 32 can store, track, analyze and report the results of the analysis phase 96 .
  • the results may be displayed in a variety of ways.
  • the results can be, for example, stored to disk, displayed as a list, displayed on a display unit 26 as a list or as a graphical representation of a silicon wafer 16 .
  • Individual silicon chips 38 can be identified as being good silicon chip 44 or bad silicon chip 46 .
  • Reference chip 40 can also be displayed.
  • the results can also be displayed as boxes, which may be in colors, representing the different results.
  • a user can pre-determine areas of interest within the silicon wafer 16 , and in particular, specific areas of a silicon chip 38 for visual inspection.
  • the silicon wafer image acquisition system 10 of the present invention is able to rapidly and automatically align the silicon wafer 16 and obtain a statistical die model matrix image based on a random sampling of silicon chip matrices 37 .
  • the statistical die model matrix reflects not only the variations in silicon wafer 16 background reflectivity but also variations in the processing of different batches of silicon wafers 16 .
  • the system automatically adjusts the relative gray scale values recorded for each neighborhood of pixels within a silicon chip 38 .
  • advantages of the present invention include the scanning of each and every silicon chip 38 on a silicon wafer 16 to determine which silicon chips 38 have potential defects, thereby predetermining which silicon chips 38 should be manually inspected.
  • the preselection of defective silicon chips 38 greatly reduces the number of silicon chips 38 that must be inspected by identifying problem areas and eliminating the need to reject the entire silicon wafer 16 based on a cursory manual inspection.
  • the present invention also greatly increasing the efficiency of manual inspection by saving silicon chips 38 that, although having some defect, are identified during a manual inspection as not being on a gate, via or conduit, and therefore, not affecting the performance of the silicon chip 38 .

Abstract

An apparatus and method for automatically detecting defects on silicon dies on silicon wafers comprising a silicon wafer acquisition system (30) and a computer (32) connected to said silicon wafer image acquisition system (10), wherein said computer (32) automatically aligns a silicon wafer (16), calibrates the image acquisition system (30), analyzes die images by determining a statistical die model from a plurality of dies, and compares the statistical die model to silicon die images to determine if the silicon dies have surface defects, is disclosed.

Description

This is a Divisional application of Ser. No. 08/923,651, filed Sep. 4,1997
TECHNICAL FIELD OF THE INVENTION
The present invention relates in general to the field of silicon wafer processing, and more particularly, to an apparatus and method for automating the detection of defects in individual silicon chips.
BACKGROUND OF THE INVENTION
Without limiting the scope of the invention, its background is described in connection with the processing of silicon chips on silicon wafers, such as dynamic random access memory (DRAM), as an example.
Heretofore, in this field, the detection of defects on silicon wafers within individual silicon chips has been performed either manually, or using automated visual systems having a defect detection resolution of 2-4 microns. Unfortunately, the accuracy of detection in many cases was limited by the operator's ability to view a random sample of conventional silicon dies within a specified period of time.
Conventional automated systems have achieved up to a 90% success rate in detecting silicon wafers surface anomalies. These success rates, however, were achieved only under the best conditions of light and contrast. Importantly, reliability of conventional automated systems has been found to degrade rapidly if conditions of lighting and contrast are not ideal.
Furthermore, the limitations of current methods for automatically inspecting silicon dies for defects require substantial visual inspection by an operator. For example, the field of view of present systems is limited to one die, thereby excluding from analysis up to 60% of the available 2.56 kilobytes of data obtained from a field of view of 125×150 mils. This field of view limits spacial accuracy to about 1:16, with a sub-pixel alignment of 0.25. The problem of the limited field of view of present systems is exacerbated by the inherent difference in the lighting and contrast of the underlying silicon wafer background. The inability of present systems to cope with differences in lighting and contrast is a major stumbling block to further automation of silicon die analysis because differences in wafer background are found to occur even between different silicon wafer lots for the same type of silicon chip.
What is needed is an automated imaging system that is truly automatic and customizable for each silicon wafer processed. Also needed is an automated system that adjusts to the intrinsic differences in lighting and contrast of each silicon wafer. A need has also arisen for an automatic inspection system that is able to adapt to different silicon chip patterns, and that accurately detects surface defects on silicon dies on a silicon wafer. A need has further arisen for a system that is able to meet the needs of high throughput without a loss of accuracy. Finally, a need has arisen for an automated system that is able to adapt to the high precision needs of future silicon chip designs.
SUMMARY OF THE INVENTION
The present invention disclosed herein is an apparatus and method for automatically detecting defects on silicon dies on a silicon wafer. The apparatus for automatically detecting defects on silicon dies comprises an image acquisition system and a computer connected to the image acquisition system. The computer automatically calibrates the focal plane and/or the lighting of the image acquisition system. Next, the computer analyzes a random sample of silicon dies to determine an average or standardized die image. Finally, the statistical die model is compared to silicon dies on a silicon wafer to determine if the silicon dies have surface defects.
The apparatus for automatically detecting defects on silicon dies on a silicon wafer, in one embodiment, aligns the silicon wafer based on alignment dies. The apparatus physically aligns the silicon wafer by, for example, using an automated wafer handling system to position the silicon wafer in alignment with the image acquisition system. The image acquisition system can further include a high resolution microscope, which may be connected to a display unit that displays an image of the surface of silicon dies.
The apparatus for automatically detecting defects on silicon dies on a silicon wafer of the present invention can further include a wafer identification (wafer ID) reader that provides the computer with information about the silicon wafer. The computer of the present invention can also be connected to a display unit that displays an image that represents the silicon wafer acquired by the image acquisition system. The display unit of the present invention can be, for example, a touch screen cathode ray tube that permits input from the screen to the computer.
The display unit can display a summary of the results from comparing the statistical die model with the silicon dies. The image acquisition system of the present invention may further comprise a wafer cassette that provides the wafer handling system with silicon wafers.
The present invention also encompassed a method for automatically detecting defects in silicon dies on a silicon wafer comprising the steps of, automatically aligning a silicon wafer, calibrating the focal plane of an image acquisition system, adjusting the lighting conditions of the image acquisition system, identifying a random sample of silicon dies on the surface of the silicon wafer, calculating a statistical die model from the random sample, determining if the silicon dies have surface defects and displaying the results of the comparison. The results of the comparison can be compiled into a list of silicon dies that were found to be defective when compared to the statistical die model. The results of the comparison can also be compiled into a list of silicon dies that were found to be correct. The present invention also encompassed a method for automatically detecting defects on silicon dies, wherein the list of defective dies may be displayed graphically on a display unit as a representation of a silicon wafer. The list can also be printed or stored in a computer memory, or on a storage medium.
BRIEF DESCRIPTION OF THE DRAWINGS
For a more complete understanding of the features and advantages of the present invention, reference is now made to the detailed description of the invention along with the accompanying figures in which corresponding numerals in the different figures refer to corresponding parts and in which:
FIG. 1A is a schematic illustration of an optical silicon chip analyzer;
FIG. 1B is a schematic illustration of an alternative embodiment of an optical silicon chip analyzer;
FIG. 2A is a top view of a silicon wafer having alignment silicon chips indicated thereon;
FIG. 2B is a top view of a silicon wafer having randomly selected silicon chips indicated thereon;
FIG. 2C is a top view of a silicon wafer undergoing a scan for surface defects on individual silicon chips;
FIG. 2D is a top view of a silicon wafer depicting a final defect map of the potential surface defects on individual silicon chips;
FIG. 3A is a side view of the optical image acquisition system of the present invention;
FIG. 3B is a top view of an alternative embodiment of the optical image acquisition system of the present invention;
FIG. 4 is a histogram of the die value reported for each silicon chip associated with the results from scanning a silicon wafer; and
FIG. 5 is a flow chart of the image acquisition process and analysis.
DETAILED DESCRIPTION OF THE INVENTION
While the making and using of various embodiments of the present invention are discussed in detail below, it should be appreciated that the present invention provides many applicable inventive concepts which can be embodied in a wide variety of specific contexts. The specific embodiments discussed herein are merely illustrative of specific ways to make and use the invention and do not delimit the scope of the invention.
The present invention is directed to a fully automated silicon wafer image acquisition and analysis system that requires the user to press only one button to initiate the analysis of, for example, silicon wafer defects. Once the operator has pressed the button, the image acquisition system of the present invention automatically loads a silicon wafer, visually finds a reference die on the silicon wafer, teaches itself a statistical die model matrix, and analyzes all the dies on the silicon wafer for defects.
The image acquisition system of the present invention can also automatically determine if it is operating properly based on an analysis of wafer maps and wafer yield. If the image acquisition system of the present invention detects a problem, it can automatically reset its operations by, for example, obtaining a new statistical die model matrix based on a separate random sample of silicon chip matrices, or it can end operations and inform the operator where the system has detected a problem. The image acquisition system of the present invention can also automatically obtain information about the silicon wafer.
In FIG. 1A, a silicon wafer image acquisition system is depicted and is generally designated as 10. A table 12 supports a silicon wafer handling system 14, which is able to position a silicon wafer 16 on a chuck 18. One example of such a table is an X-Y wafer handling table, which permits direct computer control of the positioning of a chuck 18 in the X and Y directions relative to surface of table 12. The chuck 18 is able to move a silicon wafer 16 positioned on its handling surface in the Z-direction. The silicon wafer handling system 14 can precisely position silicon wafer 16 below lens optics 20. The silicon wafer handling system 14 also allows for rotation of the silicon wafer 16 to improve the alignment of the silicon wafer 16. The chuck 18 is integral to silicon wafer handling system 14 and receives the silicon wafer 16 from a silicon wafer cassette 22, and positions the silicon wafer 16 under lens optics 20.
The silicon wafer 16 delivered from the silicon wafer cassette 22, is scanned in transit from the silicon wafer cassette 22 to the position under the lens optics 20 by a wafer identification (wafer ID) reader 24, which can be an optical character recognition reader or a bar code reader. Alternative positions for the wafer ID reader 24 will be apparent to those of skill in the art in light of the present disclosure. The wafer ID reader 24 identifies each unique silicon wafer 16, and transfers the information to a computer 32. The wafer ID reader 24, the silicon wafer handling system 14, the silicon wafer cassette 22, and the optical image acquisition system 30 are each controlled by computer 32.
A display unit 26 is depicted above the table 12 and is shown displaying a silicon wafer image 28 that depicts the surface of silicon wafer 16 as visualized by the lens optics 20 of the optical image acquisition system 30. In one embodiment of the present invention, the optical image acquisition system 30 is connected to the computer 32 that coordinates the function of the silicon wafer handling system 14, the lens optics 20, the silicon wafer cassette 22, the wafer ID reader 24 and the optical image acquisition system 30. The computer 32 processes the information received from these sources and displays them on the display unit 26. The display unit 26, in one embodiment, is a touch screen display unit 26 that allows the user to control the silicon wafer image acquisition system 10 by touching the screen of the display unit 26.
FIG. 1B shows an alternative embodiment of the present invention that depicts a silicon wafer image acquisition system 10, that further includes a high resolution microscope 34. The high resolution microscope 34 is positioned in-line with the silicon wafer handling system 14 and allows the operator of the silicon wafer acquisition system 10 to monitor and visually inspect the surface of the silicon wafer 16 for quality control purposes. The high resolution microscope 34 is positioned in-line with the optical image acquisition system 30, which allows the operator to view the surface of the silicon wafer 16 using the high resolution microscope 34 in real time. The computer 32 can direct the silicon wafer handling system 14 to position the defects located on the silicon wafer 16 directly in-line with the high resolution microscope 34, for immediate manual inspection of the defects detected. The images obtained using the high resolution microscope 34 can be displayed, for example, on a second display unit 36, in this figure depicted adjacent the display unit 26 having the silicon wafer image 28.
In operation, the operator of the silicon wafer acquisition system 10 touches the screen of display unit 26 to instruct the computer 32 to direct the silicon wafer handling system 14 to acquire a silicon wafer 16 from wafer cassette 22. As the silicon wafer 16 leaves the wafer cassette 22, the wafer ID reader 24 identifies the silicon wafer 16 as it is directed to the chuck 18, that positions the silicon wafer 16 under the lens optics 20 of the optical image acquisition system 30. The wafer ID reader 24 informs the computer 32 as to the identity of the silicon wafer 16 to be imaged for processing and storage purposes. Once the silicon wafer 16 is in position, the optical image acquisition system 30 scans the image of the surface of the silicon wafer 16 for alignment streets and a reference die on the surface of the silicon wafer 16, aligns the silicon wafer 16, digitizes the image, and the output is sent to the computer 32.
The computer 32 displays on the display unit 26 an image depicting a silicon wafer image 28. If the silicon wafer 16 is misaligned, the computer 32 directs the silicon wafer handling system 14 to move the silicon wafer 16 in either the X or Y direction to align the silicon wafer 16. The computer 32 can also direct the optical image acquisition system 30 to refocus the lens optics 20 to bring the surface of the silicon wafer 16 into the proper focal plane.
Using the silicon wafer image acquisition system 10 of the present invention, the operator directs the computer 32 to first identify particular areas of the silicon wafer 16 that may require manual visual inspection using the high resolution microscope 34. The computer 32 uses the output from the optical image acquisition system 30 to determine whether to flag the particular area of the silicon wafer 16, and more particularly an individual silicon chip, as being defective. If a particular area is identified by the computer 32 as being potentially defective, the operator can then visually inspect the potential problem to determine whether the defect would affect the functioning of the particular silicon chip on the silicon wafer 16. If the operator concurs with the determination of the computer 32, then the operator does nothing, as the computer 32 has already determined it is defective and ended its processing. If the operator determines that the surface defect does not affect the functioning of the particular layers affected, then the operator can remove the defect identifier flag, and that particular silicon chip of the silicon wafer 16 can continue toward final processing. By using the apparatus of the present invention, the operator's attention is focused on the portions of the silicon wafer 16 that may have been affected, thereby only visually inspecting the areas identified as defective.
Turning now to FIGS. 2A through 2D, a depiction of a silicon wafer 16 is shown to demonstrate the detailed operation of the wafer image acquisition system 10. FIG. 2A demonstrates the first step in the method, wherein the silicon wafer 16 is scanned and the silicon wafer 16 is aligned using, for example, the truncated area 41 of the silicon wafer 16. A more refined alignment is achieved by scanning for a reference chip 40 positioned in a specific place within the overall pattern of silicon chips 38. Other methods of aligning silicon wafers 16 may be used with the present invention, such as aligning the silicon wafer 16 based on markers created by slight changes in the surface topology of the silicon wafer 16.
The aligning marks may be, for example, designed into the metalization layers of individual silicon chips 38. Alternatively, the streets 43 between the silicon chips 38 can be used to coarse align the silicon wafer 16. More refined alignment is accomplished by scanning for the edge of a silicon chips 38 that is part of a silicon chip matrix 37 along the streets 43, as well as for prominent features on the surface of reference silicon chip 40, such as large capacitors. Other methods of aligning the silicon wafer 16 include bright-field microscopic methods, dark-field microscopic methods that detect light scattered from the edges of depressions, and interferometric detection built into the lithographic projection lens, as is known to those of skill in the art of wafer alignment.
An important step in the automatic analysis of a silicon wafer using the image acquisition system of the present invention automatically is the “auto-find” function that permits the system to automatically align the silicon wafer. If the reference chip 40 is properly located, the image acquisition system continues its analysis. If the silicon wafer is not properly aligned, then the image acquisition system can automatically shift the silicon wafer 16 in the X and/or Y direction, and repeat the analysis until the reference die 40 is located. Location of the reference die 40 also allows the image acquisition system of the present invention to automatically gather and store positional and statistical information about each silicon chip 38 on the silicon wafer 16.
Once the silicon wafer 16 has been aligned, a random sampling of silicon chips 38, depicted in FIG. 2B as a silicon chip matrix 37 of randomly selected silicon chips 42, are scanned and processed to determine a baseline image and to create a statistical die model or “standardized” silicon chip matrix. The computer generated statistical die model matrix may be created for each silicon wafer 16 or for each batch of silicon wafers 16 that are processed together. The statistical die model should be generated at least at a batch level because slight differences during processing make the contrast of each batch of silicon wafers 16 slightly different.
Depending on the size of the silicon chip 38, one or more silicon chips 38 are concurrently captured by the optical image acquisition system 30 as part of silicon chip matrix 37. For example, the average field of view of a 512K CCD camera is approximately 250 by 150 mils. This field of view provides a magnification of between 70X and 90X, with an image resolution of better than 4 microns. The present invention takes advantage of the entire field of view, and the pixels captured thereby, to simultaneously scan a silicon chip matrix 37, which contains multiple silicon chips 38.
The number of individual silicon chips 38 that are part of a silicon chip matrix 37 will depend on the size of the silicon chip 38 and the size of the field of view that the CCD camera can capture. For an average size silicon chip 38 using a 512 K CCD camera, a silicon chip matrix 37 of two by three silicon chips 38 is attainable. For larger silicon chips 38 a one by two matrix may be the best fit for a 250 by 150 mil field of view. As silicon chips 38 become smaller in size, however, the present invention will be able to simultaneously capture more silicon chips 38 within a silicon chip matrix 37. With a more powerful camera, such as a 1K or a 2K CCD camera, a larger field may be captured such that silicon chip matrix 37 may be a four by three, a three by three, a four by four, or greater silicon chip matrix 37. Alternatively, the same size field of view may be captured with a higher resolution.
The next step in the analysis at the pixel level is the processing of gray scale values returned by the individual sensors of the CCD camera. To improve the processing speed of the defect analysis without compromising accuracy, the computer 32 groups individual pixels into neighborhoods of pixels, or neighborhoods, and determines a neighborhood value based upon the gray scale values of the individual pixels thus, obtaining for each neighborhood, a mean gray scale value.
The size of the pixel matrix that comprises each neighborhood of pixels will vary with the resolution required to define the layers disposed on the silicon wafer 16. If very large features are being scanned, then a larger neighborhood may be selected, while finer structures may require higher precision. The shape of the neighborhood may also be varied depending on the type of layers being scanned, as is the selection of the staring point for the matrix of pixels. Alternatively, overlapping matrices of pixels may be desired.
By determining mean gray scale neighborhood values, any minor defects that are present in the silicon chips 38 of the random sample become statistically insignificant in the resulting statistical die model matrix. Similarly, if one or more neighborhood values of one silicon chip matrix 37 of the random sample is out of line with corresponding neighborhood values of the other silicon chip matrices 37 of the random sample, that silicon chip matrix 37 will be excluded by computer 32 in developing the statistical die model matrix. In addition, by determining neighborhood values, the present invention solves the problem caused by the inherent defects of CCD cameras, namely, defects of individual sensors within the sensor grid, and slight variations in the sensitivity of the individual sensors.
Once the randomly selected silicon chips 42 are scanned, and a baseline statistical die model determined for each neighborhood of pixels for each of the silicon chip images the optical image acquisition system 30 can scan every silicon chip matrix 37 on the silicon wafer 16, as depicted in FIG. 2C. The computer 32 compares the statistical die model matrix values for each neighborhood of pixels to the value returned for the silicon chip matrix 37 being scanned to determine if the values for each neighborhood of pixels of silicon chips 38 match those of statistical die model matrix. If a silicon chip matrix 37 does not match the statistical die model matrix, then the computer 32 flags the silicon chip 38 within the silicon chip matrix as a bad silicon chip 44. The position of the silicon chip 38 within the silicon chip matrix 37, within the silicon wafer 16 is stored in memory, as is the exact neighborhood location of the defect.
By sampling a silicon chip matrix 37 the present invention increases the processing speed of the overall operation. Using the mean gray scale value for each neighborhood of pixels not only increases the resolution of the scan by providing subpixel values, but also factors in the differences in the background contrast of silicon wafers 16. The differences in background contrast are the result of differences in processing between different batches of silicon wafers 16, within lots of silicon wafers 16 and even between the center and the edges of individual silicon wafers 16.
The present invention minimizes the effect of the differences in background contrast, when analyzing individual silicon chips 38, in two ways. First, by generating a statistical die model of mean gray scale die values wide variations in pixel values from the random silicon chip matrices 37 are excluded and background effects minimized. Second, the statistical die model threshold is automatically adjusted for silicon chips 38 along the edges of the silicon wafer 16 when a threshold level, for example, when 25% or more of the silicon chips 38 fail. Typically, silicon chips 38 along the edge of silicon wafers 16 are known to have darker coloration, thereby triggering the change in the threshold level. The present invention automatically adjusts the threshold for the acceptable mean gray scale value for those silicon chips 38 along the edge of the silicon wafer 16 in order to more accurately reflect the defect rate.
Surface defects on silicon chips 38 are detected at the neighborhood level by comparing the neighborhood value from the silicon chip matrix 37 being scanned with the corresponding neighborhood value of the statistical die model matrix. Any gross deviation between the neighborhood values will greatly affect the die value. Thus, the neighborhood level comparison not only identifies the location of defects on silicon chips 38, but also, the area within an individual silicon chip 38 that may have a functional defect.
One problem that may arise using the statistical methods of the present invention is the potential off-set of defects caused by the averaging of a dark and a light defect within the same silicon chip 38. If a dark defect is off-set by a light defect within a neighborhood, the silicon chip 38 would return a normal value for that neighborhood because the two defects lead to a neighborhood value that falls within the norm. The off-set of two or more defects, however, has not been found to be a problem, as defects for every silicon wafer 16 are generally far less than 1 per silicon chip 38. Also, concurrent defects within a silicon chip 38 generally indicate gross defects in the silicon wafer 16, which will also be observed in adjacent neighborhoods or silicon chips 38. Such concurrent defects may be caused by, for example, scratches on surface of the silicon wafer 16.
FIG. 2D shows a representation of a silicon wafer 16 once the scan of the silicon chips 38 is complete. The computer 32 generates a map of the silicon wafer 16 that shows the good silicon chips 46 and the bad silicon chips 44.
FIG. 3A shows a diagram of one embodiment of the optical image acquisition system 30 of the present invention. A high resolution camera 48 is placed on an optics table 50. The high resolution camera 48 is connected to a negative achromatic lens 52, which is connected to a lens 54. The high resolution camera 48 may be, for example, a Sony® charge-coupled display (CCD) camera and the lens 54 may be 105 millimeters. Other size cameras and lenses may be substituted as will be known to those of skill in the art of video-microscopy.
The image of a silicon wafer 16 that is obtained by the high resolution camera 48 enters the optical image acquisition system 30 through a splitter cube 56. The image of the silicon wafer 16 then passes a Gaertner lens 58 and a beam splitter 60 before reaching the lens 54. In order to provide lighting for the surface of the silicon wafer 16, a lamp 62 shines light through a diffuser 64, through the beam splitter 60, through the Gaertner lens 58 and through the splitter tube 56, on to the surface of silicon wafer 16. Those of skill in the art of lens optics will realize that other equivalent configurations of the above may be used with the present invention.
In one embodiment, an optical switch 66 and a stepper motor 68, are disposed between the splitter tube 56 and the beam splitter 60, and are used to focus the image of silicon wafer 16. The optical switch 66 and the stepper motor 68 may be used to focus the image of silicon wafer 16 either manually, or through a computer 32.
FIG. 3B shows an alternative embodiment of the present invention having two high resolution cameras 48 that are positioned in parallel. One of skill in the art, will know that the positioning of the cameras relative to each other can be varied according to space and positioning constraints.
The high resolution cameras 48 are connected to negative achromatic lenses 52 that are connected to lenses 54. In the embodiment depicted in FIG. 3B, the lens-optics 20 contain two beam splitters 60 connected to Gaertner lenses 58. Beam splitters 60 receive the images from the Gaertner lenses 58, and receive the diffused light from lamp 62 in order to provide lighting for the surface of the silicon wafer 16 (not depicted). In this embodiment, the focusing mechanism 70 is located between the lenses 54 and the beam splitter 60. The focusing mechanism 70 is comprised of an optical switch 66 and a stepper motor 68. The focusing mechanism 70 may be self-adjusting or may be under the control of the computer 32.
In operation, the image of the surface of a silicon wafer 16 is obtained through the optical image acquisition system 30 and the image is digitized. The digitized image is scanned for reference chip 40 that is located on the silicon wafer 16. Using the reference chip 40 the computer 32 determines whether the silicon wafer 16 is aligned. If the image is aligned, the silicon wafer image is further processed. If the silicon wafer 16 is not aligned the computer 32 directs the silicon wafer handling system 14 to rotate the silicon wafer 16 until the image is aligned.
Once the image of the silicon wafer 16 is aligned, a statistical die model matrix is obtained by analyzing the images of randomly selected silicon chip matrices 37 to create a real-time database of the mean gray scale values for each neighborhood of pixels within each silicon chip matrix 37, as described hereinabove. Based on the information in the real-time database, a statistical die model is created and the silicon wafer 16 is analyzed for defects.
In operation, the silicon wafer image acquisition system 10 of the present invention is automatically calibrated using the following method. The optical image acquisition system 30 obtains an image of a silicon wafer 16, measures the distance between a point on the x axis and a point on the y axis and compares these distances with predetermined measurements. The computer 32 can store the image in memory, or can analyze the image in real-time. If the distance between the point on the x axis and the point on the y axis is not within the predetermined distance, then the calibration program adjusts the scale relation. The predetermined distance can be obtained by empirical analysis, or can be calculated based on the known or calculated dimensions of the pattern deposited and etched on to the silicon wafer 16 surface.
To adjust the scale relation between the two points the optical image acquisition system 30 of the present invention, directed by the computer 32, directs the focusing mechanism 70 to adjust the magnification until the distance between the point on the x and the point on the y axis is about the same as the predetermined distance. The focusing mechanism 70 can be controlled by the computer 32 in two different resolutions: in full steps or in half steps. Sensors (not depicted) are present in the step motor 68 that allow the computer 32 to detect when the motor is near one of its two physical limits. These sensors are located at “registration” points that the computer 32 uses as known starting positions, and from which the computer 32 can control the focusing mechanism 70 automatically.
Before the optical image acquisition system 30 begins any of its focusing functions, the computer 32 can verify that it can find both “registration” points so it will know where the stepper motor 68 of the focusing mechanism 70 is located relative to the known starting point. This “registration” process is performed when the optical image acquisition system 30 is powered-up, or on command by the user, and is not always required during normal operations.
Automatic focusing is achieved by moving through a range of focal heights and sampling the histogram of the image at each focal height. The widest histogram will be found at the best focal point. Auto focusing can be implemented in two phases. First, a course focus is found by sampling a large number of focal heights at large focal height intervals. A fine focus is found by sampling a small range of focal heights at small intervals around the course focal height. The fine focus process can be repeated several times and the results averaged in order to smooth fluctuations and find the best fine focus position.
Alternatively, a manual focusing capability is provided that permits the user, through the computer 32 or manually, to move the stepper motor 68 to absolute focal heights or to move the focusing mechanism 70 relative to its current position. The user can input changes in distance or position in millimeters, which are converted by the computer 32 to either the full steps or half steps that the focusing mechanism 70 stepper motor 60 can use to focus the image of the silicon wafer 16.
The amount of lighting provided by the lamp 62 can also be automatically calibrated. The lighting calibration is performed by comparing two histograms. The first histogram represents the calibration histogram of the current live image of the silicon wafer 16. The second histogram represents the calibration histogram for the current device and is obtained from the image of the statistical die model. Each histogram has an average bin reference line plotted over it to aid in fitting the live histogram with the calibration histogram. The purpose of this analysis is to fit the live histogram with the calibration histogram to adjust the lighting. The computer 32 can direct the lamp 62 to increase or decrease its intensity in order to match the calibration and the live histograms. Alternatively, the user can direct the computer 32 to make the adjustments manually.
FIG. 4 is a histogram 72, where each point represents the reported overall gray scale pixel value or die value, which represents the mean gray scale value for all neighborhoods within each silicon chip 38 that is scanned for defects. The X-axis 74 of the histogram 72 represents the die values on a gray scale ranging from 0 to 256. The Y-axis 76 represents the frequency of silicon chips 38 that have particular die value. If few defects are present, then the bin values along the vertical axis will be tightly grouped. A trip line 78 along the X-axis 74 is specified based on the die value of the statistical die model determined during the random scan of silicon chip matrices 37 on the silicon wafer 16.
The trip line 78 can also be represented numerically as: a trip point 80, which represents the pass/fail boundary of the silicon chip 38. The trip point 80 is dynamic and can change over time, as trip point 80 settings are determined in real time based on the histogram profile of the silicon wafer 16 being analyzed. The trip point 80 can be changed manually or automatically. For example, when silicon chips 38 along the edge of the silicon wafer 16 are being analyzed a large number of defects may be reported because they are known to have a darker background.
The present invention automatically moves the trip point 80 when a threshold value such as 25% of the silicon chips 38 are reported as defective, thereby changing silicon chips 38 incorrectly reported as bad silicon chips 44 to good silicon chips 46. The silicon chips 38 were incorrectly reported as bad silicon chips 44 because of differences in lighting and contrast, not because of defects at the overall die level. If defects in an individual neighborhood or neighborhoods of pixels are detected, however, the silicon chip 38 will remain a bad silicon chip 44. This example shows how the present invention performs its analysis at two levels, the pixel neighborhood level and the overall die level. By correcting the overall threshold value at the die level for lighting and contrast, the present invention can compensate these differences at the die level. At the same time, the present invention can continue to report as defective specific silicon chips 38 with defects at the pixel level, even after an adjustment at the die threshold level has been made.
The histogram data points 82 represent the number of test points having a common value and play an important mole in determining the pass/fail profile of each silicon wafer 16. When a data point fails to fall within the expected parameters based on the statistical die model matrix, that particular silicon chip 38 is identified as having a potential defect that may affect the performance of the silicon chip 38. The failures points 84 are depicted in histogram 72 at bin 255.
The histogram 72 reports the die value obtained for each silicon chip 38 of the silicon wafer 16 scanned. The die value for each silicon chip 38 is plotted on histogram 72 and is obtained statistically from the neighborhood values. As with the neighborhood values, the die value for each silicon chip 38 in silicon chip matrix 37 is based on a 256 gray scale. The silicon chips 38 within a statistical die model are generally plotted as having a die value of, for example, around 12 to 15 on the 256 ngray scale, because that is generally the value detected by the CCD camera. A threshold level is chosen above the statistical die model so that silicon chips 38 that are statistically similar to the statistical die model are plotted as passing.
If the statistical die model matrix is a valid reflection of the silicon chips 38 on the silicon wafer 16, then die value for the individual silicon chips 38 will fall between 0 and trip point 80. If the statistical die model is a not a valid reflection of a silicon chip matrix 37, then the number of silicon chips 38 outside the 0 to trip point 80 die value range will be large. If the number of silicon chips 38 outside the range is large, this indicates that the entire silicon wafer 16 may have to be discarded because too many of the individual silicon chips 38 are defective or that the statistical die model is invalid. One of skill in the art will realize that a different trip point 80 may be selected depending on the type of silicon wafer 16 being analyzed. A variation encompassed by the present invention is reversal of the gray scale values (from light to dark) or selection of die values between 12 and 256 as the trip point 80.
Most of the silicon chips 38 fall within a narrow range of bin values, usually less than 10-15 bin numbers for over 95% of the silicon chips 38. If the values for the silicon chips 38 spread over a wider range of bin values, then the silicon wafer 16 may be misaligned, the lens optics 20 may not be in focus, or a major part of the silicon chips 38 may be defective. To correct the problem the silicon wafer 16 may be rotated based on a different reference chip 40, or another silicon wafer 16 can be tested. If three or more silicon wafers 16 are found to be produce histograms 72 with a variance of 5% in bin values, the entire lot of silicon wafers 16 may be defective.
FIG. 5 is a flow chart 90 of the process used by the silicon wafer image acquisition system 10 of the present invention to calibrate the optical image acquisition system 30, to calculate the statistical die model matrix, to analyze the silicon chips 38 on the silicon wafer 16, and to display the results on a display unit 26. The inspection of a silicon wafer 16 comprises four steps, starting with the calibration phase 92.
In the calibration phase 92, an input image of the silicon wafer 16 is acquired and placed into a first buffer, which may be a VSI buffer. From the first buffer, the search area portions of the silicon wafer 16 are obtained and placed into a second buffer, such as an IPA buffer, and the image is tested for alignment. If the silicon wafer 16 is not properly aligned, then the computer 32 uses the information in the first and the second buffers to create alignment offsets that are used to position the wafer in alignment. These alignment offsets can be further broken down into integer (whole-pixel) or fractional (sub-pixel) offsets.
In the second phase, test phase 94, an area of interest is selected and the video inputs of the image acquisition system 30 are reset so that the entire test area can be acquired. The computer 32 then performs a sub-pixel shift analysis of the alignment and places the image of the properly aligned test image into a memory bus. The properly aligned test image is then compared to the previously acquired image in the calibration phase 92, and the image is subtracted to obtain a “thresholded-minus-difference” image, which is the statistical die model matrix.
In the third phase, analysis phase 96, the average gray scale value for each neighborhood of pixels on statistical die model matrix is compared to the equivalent area on the silicon chip matrix 37 being scanned. The die value for each silicon chip 38 is plotted on a histogram 72, and result statistics are obtained. The resulting statistics are stored for each individual silicon chip 38 within a silicon chip matrix 37, so that the computer 32 can store, track, analyze and report the results of the analysis phase 96.
In the fourth phase, display phase 98, the results may be displayed in a variety of ways. The results can be, for example, stored to disk, displayed as a list, displayed on a display unit 26 as a list or as a graphical representation of a silicon wafer 16. Individual silicon chips 38 can be identified as being good silicon chip 44 or bad silicon chip 46. Reference chip 40 can also be displayed. The results can also be displayed as boxes, which may be in colors, representing the different results.
Based on the results of analysis phase 96, as displayed in the display phase 98, a user can pre-determine areas of interest within the silicon wafer 16, and in particular, specific areas of a silicon chip 38 for visual inspection.
The silicon wafer image acquisition system 10 of the present invention is able to rapidly and automatically align the silicon wafer 16 and obtain a statistical die model matrix image based on a random sampling of silicon chip matrices 37. The statistical die model matrix reflects not only the variations in silicon wafer 16 background reflectivity but also variations in the processing of different batches of silicon wafers 16. By taking into consideration the intrinsic variation within a silicon wafer 16 batch, the system automatically adjusts the relative gray scale values recorded for each neighborhood of pixels within a silicon chip 38.
Other advantages of the present invention include the scanning of each and every silicon chip 38 on a silicon wafer 16 to determine which silicon chips 38 have potential defects, thereby predetermining which silicon chips 38 should be manually inspected. The preselection of defective silicon chips 38 greatly reduces the number of silicon chips 38 that must be inspected by identifying problem areas and eliminating the need to reject the entire silicon wafer 16 based on a cursory manual inspection. The present invention also greatly increasing the efficiency of manual inspection by saving silicon chips 38 that, although having some defect, are identified during a manual inspection as not being on a gate, via or conduit, and therefore, not affecting the performance of the silicon chip 38.
While this invention has been described in reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.

Claims (7)

What is claimed is:
1. A method for automatically detecting detecting on silicon dies on a silicon wafer comprising the steps of:
aligning a silicon wafer;
calibrating the focal plane of an image acquisition system;
adjusting the lighting conditions of said image acquisition system;
identifying a sample of said silicon dies using an image acquisition system;
calculating a statistical die model from said sample;
comparing the statistical die model to said silicon dies at a pixel neighborhood level and a die level;
determining if said silicon dies have surface defects at said pixel neighborhood level and said die level;
determining if the percentage of defective dies exceeds a maximum threshold trip point;
adjusting the trip point of the statistical model die level comparison if said percentage of defective dies exceeds the maximum threshold; and
displaying the results of the comparison.
2. The method as recited in claim 1 further comprising the step of compiling a list of said silicon dies that were found to be defective.
3. The method as recited in claim 2 wherein said list of silicon dies is displayed on a display unit.
4. The method as recited in claim 2 further comprising the step of printing said list of silicon dies.
5. The method as recited in claim 2 wherein said results of the comparison are displayed graphically as an image representing said silicon wafer on a display unit to summarize the location of defective silicon dies.
6. A method for automatically detecting defects on silicon dies on a silicon wafer comprising the steps of:
aligning a silicon wafer;
calibrating the focal plane of an image acquisition system;
adjusting the lighting conditions of said image acquisition system;
identifying a sample of said silicon dies using an image acquisition system;
calculating a statistical die model from said sample; comparing the statistical die model to said silicon dies at a pixel neighborhood level and a die level;
determining if said silicon dies have surface defects at said pixel neighborhood level and said die level;
determining if the percentage of defective dies exceeds a maximum threshold trip point;
adjusting the trip point of the statistical model die level comparison if said percentage of defective dies exceeds the maximum threshold; and
displaying a graphical image of said silicon wafer and indicating on said graphical image of said silicon wafer the locations and identities of said defective dies.
7. A method for automatically detecting defects on silicon dies on a silicon wafer comprising the steps of:
aligning a silicon wafer;
calibrating the focal plane of an image acquisition system;
adjusting the lighting conditions of said image acquisition system;
identifying a sample of said silicon dies using an image acquisition system;
calculating a statistical die model from said sample;
comparing the statistical die model to said silicon dies at a pixel neighborhood level and a die level;
determining if said silicon dies have surface defects at said pixel neighborhood level and said die level;
determining if the percentage of defective dies exceeds a maximum threshold trip point;
adjusting the trip point of the statistical model die level comparison if said percentage of defective dies exceeds the maximum threshold;
storing the average gray scale value for each of said pixel neighborhoods for each individual one of said silicon dies within a silicon chip matrix; and
displaying said silicon chip matrix.
US09/292,263 1997-09-04 1999-04-15 Apparatus and method for automatically detecting defects on silicon dies on silicon wafers Expired - Fee Related US6504948B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/292,263 US6504948B1 (en) 1997-09-04 1999-04-15 Apparatus and method for automatically detecting defects on silicon dies on silicon wafers

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/923,651 US6895109B1 (en) 1997-09-04 1997-09-04 Apparatus and method for automatically detecting defects on silicon dies on silicon wafers
US09/292,263 US6504948B1 (en) 1997-09-04 1999-04-15 Apparatus and method for automatically detecting defects on silicon dies on silicon wafers

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/923,651 Division US6895109B1 (en) 1997-09-04 1997-09-04 Apparatus and method for automatically detecting defects on silicon dies on silicon wafers

Publications (1)

Publication Number Publication Date
US6504948B1 true US6504948B1 (en) 2003-01-07

Family

ID=25449035

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/923,651 Expired - Lifetime US6895109B1 (en) 1997-09-04 1997-09-04 Apparatus and method for automatically detecting defects on silicon dies on silicon wafers
US09/292,263 Expired - Fee Related US6504948B1 (en) 1997-09-04 1999-04-15 Apparatus and method for automatically detecting defects on silicon dies on silicon wafers

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US08/923,651 Expired - Lifetime US6895109B1 (en) 1997-09-04 1997-09-04 Apparatus and method for automatically detecting defects on silicon dies on silicon wafers

Country Status (1)

Country Link
US (2) US6895109B1 (en)

Cited By (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040158783A1 (en) * 2003-02-12 2004-08-12 Micron Technology, Inc. System and method for analyzing electrical failure data
US20040264760A1 (en) * 2003-06-30 2004-12-30 Akio Ishikawa Defect inspecting method, defect inspecting apparatus and inspection machine
US20050056797A1 (en) * 2003-09-17 2005-03-17 Dainippon Screen Mfg. Co., Ltd. Defect detector and defect detection method
WO2005029052A1 (en) * 2003-09-18 2005-03-31 Leica Microsystems Semiconductor Gmbh Method and device for inspecting a wafer
US20050105790A1 (en) * 2001-11-06 2005-05-19 Hiroyuki Yasutomi Wafer observation position designating apparatus and wafer display position designating method
US6947587B1 (en) * 1998-04-21 2005-09-20 Hitachi, Ltd. Defect inspection method and apparatus
US6975754B2 (en) * 2000-10-26 2005-12-13 Hitachi, Ltd. Circuit pattern inspection method and apparatus
US20060193506A1 (en) * 2005-02-28 2006-08-31 Negevtech Ltd. Method and apparatus for detecting defects in wafers including alignment of the wafer images so as to induce the same smear in all images
US20060193507A1 (en) * 2005-02-28 2006-08-31 Negevtech Ltd. Method and apparatus for detecting defects in wafers
US20060244958A1 (en) * 2003-01-15 2006-11-02 Negevtech Ltd. System for detection of wafer defects
US20070024971A1 (en) * 2005-07-29 2007-02-01 Cassarly William J Rippled mixers for uniformity and color mixing
US20070076943A1 (en) * 2005-04-15 2007-04-05 Vistec Semiconductor Systems Jena Gmbh Method and apparatus for inspecting a wafer
US20070247668A1 (en) * 2006-04-24 2007-10-25 Negevtech Of Rehovot Printed fourier filtering in optical inspection tools
US7618832B2 (en) * 2005-01-22 2009-11-17 Samsung Electronics Co., Ltd. Semiconductor substrate having reference semiconductor chip and method of assembling semiconductor chip using the same
US20110170766A1 (en) * 2009-06-03 2011-07-14 Kla-Tencor Corporation Adaptive Signature Detection
US20120243797A1 (en) * 2005-09-05 2012-09-27 Alpvision, S.A. Means for using microstructure of materials surface as a unique identifier
US20160210028A1 (en) * 2015-01-16 2016-07-21 Mpi Corporation Operating method for inspecting equipment
US20170316558A1 (en) * 2016-04-27 2017-11-02 Canon Kabushiki Kaisha Image processing apparatus, image processing method and storage medium
US10019627B2 (en) 2015-11-10 2018-07-10 Alpvision S.A. Method and apparatus for authentication of a 3D structure
CN110288565A (en) * 2019-05-22 2019-09-27 国网江苏省电力有限公司电力科学研究院 Defect identification method, device and the storage medium of carbon fiber composite core wire
US10650204B2 (en) * 2018-06-06 2020-05-12 Weltrend Semiconductor Inc. Barcode detection method and barcode detection system for increasing detection efficiency by using gray level flip counts
US10664966B2 (en) 2018-01-25 2020-05-26 International Business Machines Corporation Anomaly detection using image-based physical characterization
US10872257B2 (en) * 2018-06-06 2020-12-22 Weltrend Semiconductor Inc. Barcode detection method and barcode detection system for increasing detection efficiency
US20210096086A1 (en) * 2019-09-27 2021-04-01 Taiwan Semiconductor Manufacturing Company Ltd. Method for defect inspection

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
IL131092A (en) * 1999-07-25 2006-08-01 Orbotech Ltd Optical inspection system
SE516239C2 (en) * 2000-04-28 2001-12-03 Mydata Automation Ab Method and apparatus for determining nominal data for electronic circuits, by taking a digital image and comparing it with stored nominal data.
TWI245169B (en) * 2002-10-28 2005-12-11 Asml Netherlands Bv Method for detecting defect in mask, computer program, and reference substrate
US7676110B2 (en) * 2003-09-30 2010-03-09 Fotonation Vision Limited Determination of need to service a camera based on detection of blemishes in digital images
US7424170B2 (en) * 2003-09-30 2008-09-09 Fotonation Vision Limited Automated statistical self-calibrating detection and removal of blemishes in digital images based on determining probabilities based on image analysis of single images
US7369712B2 (en) * 2003-09-30 2008-05-06 Fotonation Vision Limited Automated statistical self-calibrating detection and removal of blemishes in digital images based on multiple occurrences of dust in images
US7295233B2 (en) * 2003-09-30 2007-11-13 Fotonation Vision Limited Detection and removal of blemishes in digital images utilizing original images of defocused scenes
US7590305B2 (en) 2003-09-30 2009-09-15 Fotonation Vision Limited Digital camera with built-in lens calibration table
US7340109B2 (en) * 2003-09-30 2008-03-04 Fotonation Vision Limited Automated statistical self-calibrating detection and removal of blemishes in digital images dependent upon changes in extracted parameter values
US7312880B2 (en) * 2004-08-24 2007-12-25 Lsi Corporation Wafer edge structure measurement method
US20060262295A1 (en) * 2005-05-20 2006-11-23 Vistec Semiconductor Systems Gmbh Apparatus and method for inspecting a wafer
WO2007095556A2 (en) 2006-02-14 2007-08-23 Fotonation Vision Limited Digital image acquisition device with built in dust and sensor mapping capability
CN101140307B (en) * 2006-09-04 2010-11-10 中芯国际集成电路制造(上海)有限公司 Automatically visual inspection method
JP4820389B2 (en) * 2008-07-22 2011-11-24 株式会社リコー Chip quality judgment method, chip quality judgment program, and marking mechanism using the same
EP2339611B1 (en) * 2009-12-23 2015-11-11 ISMECA Semiconductor Holding SA Wafer handler comprising a vision system
AU2009251147B2 (en) * 2009-12-23 2012-09-06 Canon Kabushiki Kaisha Dynamic printer modelling for output checking
US9124810B2 (en) * 2010-04-14 2015-09-01 Koh Young Technology Inc. Method of checking an inspection apparatus and method of establishing a measurement variable of the inspection apparatus
WO2012019219A1 (en) * 2010-08-09 2012-02-16 Bt Imaging Pty Ltd Persistent feature detection
JP2012138316A (en) * 2010-12-28 2012-07-19 Hitachi High-Technologies Corp Charged particle beam device with microscale management function
CN103630547B (en) * 2013-11-26 2016-02-03 明基材料有限公司 There is flaw detection method and the pick-up unit thereof of the optical thin film of periodic structure
US9390884B2 (en) 2014-05-09 2016-07-12 Globalfoundries Inc. Method of inspecting a semiconductor substrate
CN112802771A (en) * 2021-01-28 2021-05-14 上海华力微电子有限公司 Defect detection wafer map optimization method and optimization system thereof

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4644172A (en) * 1984-02-22 1987-02-17 Kla Instruments Corporation Electronic control of an automatic wafer inspection system
US5513275A (en) * 1993-01-12 1996-04-30 Board Of Trustees Of The Leland Stanford Junior University Automated direct patterned wafer inspection
US5784484A (en) * 1995-03-30 1998-07-21 Nec Corporation Device for inspecting printed wiring boards at different resolutions
US5963314A (en) * 1993-06-17 1999-10-05 Ultrapointe Corporation Laser imaging system for inspection and analysis of sub-micron particles
US5991435A (en) * 1992-06-30 1999-11-23 Matsushita Electric Industrial Co., Ltd. Inspecting apparatus of mounting state of component or printing state of cream solder in mounting line of electronic component

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4376583A (en) * 1981-05-12 1983-03-15 Aeronca Electronics, Inc. Surface inspection scanning system
US4618938A (en) * 1984-02-22 1986-10-21 Kla Instruments Corporation Method and apparatus for automatic wafer inspection
US4633504A (en) * 1984-06-28 1986-12-30 Kla Instruments Corporation Automatic photomask inspection system having image enhancement means
EP0186874B1 (en) * 1984-12-26 1994-06-08 Hitachi, Ltd. Method of and apparatus for checking geometry of multi-layer patterns for IC structures
JPS62173731A (en) * 1986-01-28 1987-07-30 Toshiba Corp Inspection device for surface of article to be inspected
JP2941308B2 (en) * 1989-07-12 1999-08-25 株式会社日立製作所 Inspection system and electronic device manufacturing method
JPH05121521A (en) 1991-10-29 1993-05-18 Komatsu Electron Metals Co Ltd Apparatus and method for manufacture of semiconductor wafer
US5621813A (en) 1993-01-14 1997-04-15 Ultratech Stepper, Inc. Pattern recognition alignment system
JPH06325181A (en) * 1993-05-17 1994-11-25 Mitsubishi Electric Corp Pattern recognizing method
JPH07208964A (en) * 1994-01-13 1995-08-11 Fujitsu Ltd Apparatus and method for inspection of circuit pattern as well as circuit pattern arrangement suitable for this method
US5787190A (en) * 1995-06-07 1998-07-28 Advanced Micro Devices, Inc. Method and apparatus for pattern recognition of wafer test bins
JPH09184715A (en) * 1995-12-28 1997-07-15 Hitachi Ltd Pattern form inspection device
JP3364390B2 (en) * 1995-12-30 2003-01-08 東京エレクトロン株式会社 Inspection device
US5854674A (en) 1997-05-29 1998-12-29 Optical Specialties, Inc. Method of high speed, high detection sensitivity inspection of repetitive and random specimen patterns

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4644172A (en) * 1984-02-22 1987-02-17 Kla Instruments Corporation Electronic control of an automatic wafer inspection system
US5991435A (en) * 1992-06-30 1999-11-23 Matsushita Electric Industrial Co., Ltd. Inspecting apparatus of mounting state of component or printing state of cream solder in mounting line of electronic component
US5513275A (en) * 1993-01-12 1996-04-30 Board Of Trustees Of The Leland Stanford Junior University Automated direct patterned wafer inspection
US5963314A (en) * 1993-06-17 1999-10-05 Ultrapointe Corporation Laser imaging system for inspection and analysis of sub-micron particles
US5784484A (en) * 1995-03-30 1998-07-21 Nec Corporation Device for inspecting printed wiring boards at different resolutions

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
John R. Dralla and John C. Hoff, Minimization of false defect reporting in a patterned silicon wafer inspection system, Proceedings of the SPIE, vol. 1661, p. 312-22, 1992.* *
Mari Nozoe et al., Recent Technology for Particle Detection on Patterned Wafers, IEEE Reliability Physics Symposium, 33rd Annual Proceedings, 1995, pp. 223-227. *

Cited By (54)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7916929B2 (en) 1998-04-21 2011-03-29 Hitachi, Ltd. Defect inspection method and apparatus
US7512259B2 (en) 1998-04-21 2009-03-31 Hitachi, Ltd. Defect inspection method and apparatus
US7274813B2 (en) 1998-04-21 2007-09-25 Hitachi, Ltd. Defect inspection method and apparatus
US6947587B1 (en) * 1998-04-21 2005-09-20 Hitachi, Ltd. Defect inspection method and apparatus
US20060038987A1 (en) * 1998-04-21 2006-02-23 Shunji Maeda Defect inspection method and apparatus
US8107717B2 (en) 1998-04-21 2012-01-31 Hitachi, Ltd. Defect inspection method and apparatus
US20110170765A1 (en) * 1998-04-21 2011-07-14 Shunji Maeda Defect inspection method and apparatus
US6975754B2 (en) * 2000-10-26 2005-12-13 Hitachi, Ltd. Circuit pattern inspection method and apparatus
US7565002B2 (en) * 2001-11-06 2009-07-21 Tokyo Seimitsu Co., Ltd. Wafer surface observation apparatus
US20050105790A1 (en) * 2001-11-06 2005-05-19 Hiroyuki Yasutomi Wafer observation position designating apparatus and wafer display position designating method
US20060244958A1 (en) * 2003-01-15 2006-11-02 Negevtech Ltd. System for detection of wafer defects
US7843559B2 (en) 2003-01-15 2010-11-30 Applied Materials South East Asia Pte. Ltd. System for detection of wafer defects
US20060265156A1 (en) * 2003-02-12 2006-11-23 Micron Technology, Inc. System and method for analyzing electrical failure data
US20040158783A1 (en) * 2003-02-12 2004-08-12 Micron Technology, Inc. System and method for analyzing electrical failure data
US7319935B2 (en) * 2003-02-12 2008-01-15 Micron Technology, Inc. System and method for analyzing electrical failure data
US7327871B2 (en) * 2003-06-30 2008-02-05 Tokyo Seimitsu Co., Ltd. Defect inspecting method, defect inspecting apparatus and inspection machine
US20040264760A1 (en) * 2003-06-30 2004-12-30 Akio Ishikawa Defect inspecting method, defect inspecting apparatus and inspection machine
US7440606B2 (en) * 2003-09-17 2008-10-21 Dainippon Screen Mfg. Co., Ltd. Defect detector and defect detection method
US20050056797A1 (en) * 2003-09-17 2005-03-17 Dainippon Screen Mfg. Co., Ltd. Defect detector and defect detection method
JP2007506081A (en) * 2003-09-18 2007-03-15 ヴィステック セミコンダクタ システムス ゲーエムベーハー Wafer inspection method and apparatus
US20070064224A1 (en) * 2003-09-18 2007-03-22 Albert Kreh Method and device for inspecting a wafer
WO2005029052A1 (en) * 2003-09-18 2005-03-31 Leica Microsystems Semiconductor Gmbh Method and device for inspecting a wafer
US7618832B2 (en) * 2005-01-22 2009-11-17 Samsung Electronics Co., Ltd. Semiconductor substrate having reference semiconductor chip and method of assembling semiconductor chip using the same
US7804993B2 (en) * 2005-02-28 2010-09-28 Applied Materials South East Asia Pte. Ltd. Method and apparatus for detecting defects in wafers including alignment of the wafer images so as to induce the same smear in all images
US20060193506A1 (en) * 2005-02-28 2006-08-31 Negevtech Ltd. Method and apparatus for detecting defects in wafers including alignment of the wafer images so as to induce the same smear in all images
US20060193507A1 (en) * 2005-02-28 2006-08-31 Negevtech Ltd. Method and apparatus for detecting defects in wafers
US7813541B2 (en) 2005-02-28 2010-10-12 Applied Materials South East Asia Pte. Ltd. Method and apparatus for detecting defects in wafers
US20070076943A1 (en) * 2005-04-15 2007-04-05 Vistec Semiconductor Systems Jena Gmbh Method and apparatus for inspecting a wafer
US20070024971A1 (en) * 2005-07-29 2007-02-01 Cassarly William J Rippled mixers for uniformity and color mixing
US7777955B2 (en) 2005-07-29 2010-08-17 Optical Research Associates Rippled mixers for uniformity and color mixing
US10964010B2 (en) 2005-09-05 2021-03-30 Alpvision S.A. Means for using microstructure of materials surface as a unique identifier
US11721153B2 (en) 2005-09-05 2023-08-08 Alpvision S.A. Means for using microstructure of materials surface as a unique identifier
US10332247B2 (en) 2005-09-05 2019-06-25 Alpvision, S.A. Means for using microstructure of materials surface as a unique identifier
US9710902B2 (en) 2005-09-05 2017-07-18 Alpvision S.A. Means for using microstructure of materials surface as a unique identifier
US20120243797A1 (en) * 2005-09-05 2012-09-27 Alpvision, S.A. Means for using microstructure of materials surface as a unique identifier
US9208394B2 (en) * 2005-09-05 2015-12-08 Alpvision S.A. Authentication of an article of manufacture using an image of the microstructure of it surface
US9390345B2 (en) 2005-09-05 2016-07-12 Alpvision S.A. Means for using microstructure of materials surface as a unique identifier
US8031931B2 (en) 2006-04-24 2011-10-04 Applied Materials South East Asia Pte. Ltd. Printed fourier filtering in optical inspection tools
US20070247668A1 (en) * 2006-04-24 2007-10-25 Negevtech Of Rehovot Printed fourier filtering in optical inspection tools
US8059886B2 (en) * 2009-06-03 2011-11-15 Kla-Tencor Corporation Adaptive signature detection
US20110170766A1 (en) * 2009-06-03 2011-07-14 Kla-Tencor Corporation Adaptive Signature Detection
US20160210028A1 (en) * 2015-01-16 2016-07-21 Mpi Corporation Operating method for inspecting equipment
US10048844B2 (en) * 2015-01-16 2018-08-14 Mpi Corporation Operating method for inspecting equipment
US10019627B2 (en) 2015-11-10 2018-07-10 Alpvision S.A. Method and apparatus for authentication of a 3D structure
US10789463B2 (en) 2015-11-10 2020-09-29 Alpvision S.A. Method and apparatus for authentication of a 3D structure
US10726539B2 (en) * 2016-04-27 2020-07-28 Canon Kabushiki Kaisha Image processing apparatus, image processing method and storage medium
US20170316558A1 (en) * 2016-04-27 2017-11-02 Canon Kabushiki Kaisha Image processing apparatus, image processing method and storage medium
US10664966B2 (en) 2018-01-25 2020-05-26 International Business Machines Corporation Anomaly detection using image-based physical characterization
US11282186B2 (en) 2018-01-25 2022-03-22 International Business Machines Corporation Anomaly detection using image-based physical characterization
US10650204B2 (en) * 2018-06-06 2020-05-12 Weltrend Semiconductor Inc. Barcode detection method and barcode detection system for increasing detection efficiency by using gray level flip counts
US10872257B2 (en) * 2018-06-06 2020-12-22 Weltrend Semiconductor Inc. Barcode detection method and barcode detection system for increasing detection efficiency
CN110288565A (en) * 2019-05-22 2019-09-27 国网江苏省电力有限公司电力科学研究院 Defect identification method, device and the storage medium of carbon fiber composite core wire
US20210096086A1 (en) * 2019-09-27 2021-04-01 Taiwan Semiconductor Manufacturing Company Ltd. Method for defect inspection
US11953448B2 (en) * 2019-09-27 2024-04-09 Taiwan Semiconductor Manufacturing Company Ltd. Method for defect inspection

Also Published As

Publication number Publication date
US6895109B1 (en) 2005-05-17

Similar Documents

Publication Publication Date Title
US6504948B1 (en) Apparatus and method for automatically detecting defects on silicon dies on silicon wafers
US5943551A (en) Apparatus and method for detecting defects on silicon dies on a silicon wafer
US6407373B1 (en) Apparatus and method for reviewing defects on an object
US7127098B2 (en) Image detection method and its apparatus and defect detection method and its apparatus
US8581976B2 (en) Method and apparatus for reviewing defects of semiconductor device
JP4183492B2 (en) Defect inspection apparatus and defect inspection method
US7601954B2 (en) Method and apparatus for reviewing defects
JP3903889B2 (en) Defect inspection method and apparatus, and imaging method and apparatus
US7593564B2 (en) Method and apparatus for reviewing defect of subject to be inspected
US8111902B2 (en) Method and apparatus for inspecting defects of circuit patterns
US6928185B2 (en) Defect inspection method and defect inspection apparatus
US7626163B2 (en) Defect review method and device for semiconductor device
KR100302245B1 (en) System and method for inspecting pattern defect
US5761336A (en) Aperture optimization method providing improved defect detection and characterization
US6399953B1 (en) Scanning electronic microscope and method for automatically observing semiconductor wafer
JP2005283190A (en) Foreign matter inspection method and device therefor
JP2006261162A (en) Review apparatus and inspection method in review apparatus
JP2008175686A (en) Visual examination device and visual examination method
US20040022429A1 (en) Scanning microscope and inspection method employing the scanning microscope
JP4111613B2 (en) Semiconductor inspection method and apparatus
JP2000283929A (en) Wiring pattern inspection method, and its device
JPH0636016A (en) Optical inspection method and device for fault of surface of body
JP2005315792A (en) Defect inspecting/classifying apparatus
JP3135063B2 (en) Comparative inspection method and apparatus
JP2000251824A (en) Electron beam apparatus and stage movement positioning method thereof

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20150107