US6573539B2 - Heterojunction bipolar transistor with silicon-germanium base - Google Patents

Heterojunction bipolar transistor with silicon-germanium base Download PDF

Info

Publication number
US6573539B2
US6573539B2 US09/878,930 US87893001A US6573539B2 US 6573539 B2 US6573539 B2 US 6573539B2 US 87893001 A US87893001 A US 87893001A US 6573539 B2 US6573539 B2 US 6573539B2
Authority
US
United States
Prior art keywords
silicon
germanium
base
mesa
bipolar transistor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/878,930
Other versions
US20020020852A1 (en
Inventor
Feng-Yi Huang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/480,033 external-priority patent/US6251738B1/en
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US09/878,930 priority Critical patent/US6573539B2/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HUANG, FENG-YI
Publication of US20020020852A1 publication Critical patent/US20020020852A1/en
Application granted granted Critical
Publication of US6573539B2 publication Critical patent/US6573539B2/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Assigned to WILMINGTON TRUST, NATIONAL ASSOCIATION reassignment WILMINGTON TRUST, NATIONAL ASSOCIATION SECURITY AGREEMENT Assignors: GLOBALFOUNDRIES INC.
Anticipated expiration legal-status Critical
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66234Bipolar junction transistors [BJT]
    • H01L29/66242Heterojunction transistors [HBT]

Definitions

  • the present invention relates to heterojunction bipolar transistors. More particularly, this invention relates to a silicon-germanium base of a heterojunction bipolar transistor.
  • Transistors are used as either amplifying or switching devices in electronic circuits.
  • the transistor functions to amplify small ac signals.
  • a small current is used to switch the transistor between an “on” state and an “off” state.
  • the bipolar transistor is an electronic device with two p-n junctions in close proximity.
  • the bipolar transistor has three device regions: an emitter, a collector, and a base disposed between the emitter and the collector.
  • the two p-n junctions (the emitter-base and collector-base junctions) are in a single layer of semiconductor material separated by a specific distance. Modulation of the current flow in one p-n junction by changing the bias of the nearby junction is called “bipolar-transistor action.”
  • npn transistors are doped n-type and the base is doped p-type.
  • the device is an “npn” transistor.
  • the device is a “pnp” transistor. Because the mobility of minority carriers (i.e., electrons) in the base region of npn transistors is higher than that of holes in the base of pnp transistors, higher-frequency operation and higher-speed performances can be obtained with npn devices. Therefore, npn transistors comprise the majority of bipolar transistors used to build integrated circuits.
  • bipolar transistors As the vertical dimensions of the bipolar transistor are scaled more and more, serious device operational limitations have been encountered.
  • One actively studied approach to overcome these limitations is to build transistors with emitter materials whose band gaps are larger than the band gaps of the material used in the base. Such structures are called heterojunction transistors.
  • Heterostructures comprising heterojunctions can be used for both majority carrier and minority carrier devices.
  • majority carrier devices heterojunction bipolar transistors in which the emitter is formed of silicon and the base of a silicon-germanium alloy have recently been developed.
  • the silicon-germanium alloy (often expressed simply as silicon-germanium) is narrower in band gap than silicon.
  • silicon-germanium for the base can enhance the efficiency of carrier injection from the emitter into the base and, in consequence, current gain “g” becomes sufficiently high even though the impurity concentration in the silicon-germanium base is made higher than that in the conventional silicon base by more than one order of magnitude.
  • a silicon-germanium base high performance at high frequencies can be realized by sufficiently raising the doping level in the base and reducing the base width.
  • the cut-off frequency shortening the emitter-base diffusion time, ⁇ ed
  • BiCMOS complementary metal-oxide-semiconductor
  • SiCMOS silicon-germanium bipolar complementary metal-oxide-semiconductor
  • SiAs and InP currently dominate the market for high speed wired and wireless communications.
  • Silicon-germanium BiCMOS promises not only a comparable performance to GaAs in devices such as power amplifiers, but also a substantial cost reduction due to the integration of heterojunction bipolar transistors with standard CMOS, yielding the so-called “system on a chip.”
  • germanium has a lattice constant about 4% larger than the lattice constant of silicon.
  • silicon-germanium will experience a compressive strain due to the lattice mismatch between the silicon-germanium and the silicon substrate.
  • the critical thickness the energy of the misfit strain increases such that it becomes energetically favorable for dislocation to generate in the alloy film.
  • the critical thickness decreases due to a larger lattice mismatch.
  • the critical thickness is only about 10 nm, which is too thin for most of the heterojunction bipolar transistor base layers.
  • silicon-germanium with 10% germanium content has a critical thickness of about 100 nm. With a 100 nm base thickness, previous research has shown that the germanium content can be increased to about 15% without severely degrading the device performance. Further increases of germanium content above 20% produce degradation of the heterojunction bipolar transistor performance due to the generation of misfit dislocations in the silicon-germanium base.
  • heterojunction bipolar transistor having a silicon-germanium base One process of fabricating a heterojunction bipolar transistor having a silicon-germanium base is provided by Fumihiko Sato et al. in their article titled, “A Self-Aligned SiGe Base Bipolar Technology Using Cold Wall UHV/CVD and Its Application to Optical Communication IC's,” IEEE Trans. Electron Devices, Vol. 42, pp. 82-88 (1995).
  • the heterojunction bipolar transistor of Sato et al. uses selective growth of a silicon-germanium base film on a specially constructed structure to form a silicon-germanium base, a process which is very complex.
  • the silicon-germanium base of Sato et al. is surrounded on the sides by a dielectric layer when it is formed, which affects the strain release of the silicon-germanium base.
  • U.S. Pat. No. 5,399,511 issued to Taka et al. provides another process of fabricating a heterojunction bipolar transistor having a silicon-germanium base.
  • the process of Taka et al. and the resulting transistor suffer from some of the same limitations as that of the process of Sato et al.
  • the silicon-germanium base of Taka et al. is surrounded on the sides by a dielectric layer when it is formed, which affects the strain release of the silicon-germanium base.
  • the silicon-germanium base of the present invention can result from a process which comprises the steps of forming a silicon substrate having a mesa surrounded by a trench, depositing a silicon-germanium layer on the substrate, and removing the silicon-germanium layer adjacent the mesa to form the silicon-germanium base.
  • the silicon-germanium base can result from a process which comprises the steps of forming a silicon substrate having a mesa surrounded by a trench, forming a dielectric layer in the trench adjacent the mesa, and growing a silicon-germanium layer on the mesa top surface using selective epitaxial growth to form the silicon-germanium base.
  • the present invention also includes a heterojunction bipolar transistor comprising the above-described silicon-germanium base.
  • the heterojunction bipolar transistor includes a silicon substrate having a collector and a mesa surrounded by a trench.
  • a silicon-germanium base is on the top surface of the mesa and a silicon nitride layer is on the top surface of the silicon-germanium layer.
  • a dielectric layer is adjacent the silicon-germanium base. The dielectric layer fills the trench and leaves a portion of the silicon-germanium base side wall exposed.
  • An extrinsic base is on the dielectric layer such that the extrinsic base covers the exposed portion of the silicon-germanium base side wall.
  • a silicon nitride cap is on the extrinsic base.
  • the silicon nitride cap and extrinsic base are structured to expose a portion of the silicon nitride layer.
  • a self-aligned spacer is on a portion of the exposed silicon nitride layer adjacent the extrinsic base and silicon nitride cap.
  • the remaining exposed portion of the silicon nitride layer is removed to expose a portion of the silicon-germanium base top surface.
  • An emitter is on the exposed portion of the silicon-germanium base top surface.
  • FIG. 1 illustrates a silicon substrate having a collector and having a mesa surrounded by a trench
  • FIG. 2 illustrates the silicon substrate of FIG. 1 having a silicon-germanium layer formed on the substrate
  • FIG. 3 illustrates the structure of FIG. 2 further having a silicon nitride layer formed on the silicon-germanium layer;
  • FIG. 4 illustrates the structure of FIG. 3 after a resist has been formed on the silicon nitride layer adjacent the top surface of the mesa;
  • FIG. 5 illustrates the structure of FIG. 4 following removal of the exposed portion of the silicon nitride layer and the silicon-germanium layer, i.e. the area not protected by the resist shown in FIG. 4;
  • FIG. 6 illustrates the structure of FIG. 5 having a dielectric layer formed on the structure
  • FIG. 7 illustrates the structure of FIG. 6 after the dielectric layer is partially removed such that a portion of the silicon-germanium side wall is exposed;
  • FIG. 8 illustrates a silicon substrate having a mesa, surrounded by a trench filled with a dielectric layer, and a silicon-germanium base disposed on the mesa;
  • FIG. 9 illustrates the structure of FIG. 7 further having an extrinsic base and a silicon nitride cap formed on the dielectric layer, the extrinsic base covering the exposed portion of the silicon-germanium base side wall, and having an opening to expose a portion of the silicon nitride layer;
  • FIG. 10 illustrates the structure of FIG. 9 after a self-aligned spacer is formed on a portion of the silicon nitride layer adjacent the extrinsic base and silicon nitride cap;
  • FIG. 11 illustrates the structure of FIG. 10 after the exposed portion of the silicon nitride layer is removed and an emitter has been formed on the exposed portion of the top surface of the silicon-germanium base;
  • FIG. 12 illustrates the structure of FIG. 11 after an isolation layer and collector, base, and emitter contacts extending through the isolation layer have been formed.
  • the silicon-germanium base of the present invention begins by forming a silicon substrate 10 having a mesa 12 .
  • the mesa 12 has a mesa top surface 14 .
  • the silicon substrate 10 also has a trench 16 which surrounds the mesa 12 and a collector 18 .
  • the silicon substrate 10 of the invention can be formed using techniques which are well known to those of ordinary skill in the art.
  • the mesa 12 , trench 16 , and collector 18 of the silicon substrate 10 are formed by selectively etching a portion of the silicon substrate 10 to form the trench 16 , while leaving the collector 18 and mesa 12 .
  • the collector 18 can be doped with either an n-type or p-type dopant such that the collector is of opposite dopant type from the dopant of the silicon-germanium layer (described below).
  • the collector 18 is doped with a p-type dopant, such as boron.
  • the collector 18 is doped with an n-type dopant.
  • the collector 18 is doped with an n-type dopant (e.g., phosphorous or arsenic).
  • the collector 18 can be doped using conventional techniques which are well known to those of ordinary skill in the art.
  • a silicon-germanium layer 20 is formed on the silicon substrate 10 .
  • the resulting structure is illustrated in FIG. 2 .
  • the silicon-germanium layer 20 can be formed such that it covers the mesa top surface 14 , trench 16 , and collector 18 of the silicon substrate 10 .
  • the silicon-germanium layer 20 is formed by the chemical vapor deposition (CVD) technique or molecular beam epitaxy technique.
  • CVD is a process for depositing a thin film of material onto a substrate by reacting the constituent elements in gaseous phase.
  • CVD processes can be used to produce thin, single-crystal films called epitaxial films.
  • the silicon-germanium layer 20 is doped with an n-type or p-type dopant of opposite type dopant from the dopant, if any, of the collector 18 .
  • the collector 18 is doped with an n-type dopant and the silicon-germanium layer 20 is doped with a p-type dopant.
  • the silicon-germanium layer 20 can be doped using conventional techniques which are well known to those of ordinary skill in the art.
  • a silicon nitride layer 30 is formed on the silicon-germanium layer 20 .
  • the resulting structure is illustrated in FIG. 3 .
  • the silicon nitride layer 30 can be formed on the silicon-germanium layer 20 using techniques which are well known to those of ordinary skill in the art, such as CVD.
  • a resist 32 is formed on the silicon nitride layer 30 adjacent the top surface 14 of the mesa 12 .
  • the resulting structure is illustrated in FIG. 4 .
  • the resist 32 can be selected from those materials conventionally used as resists and can be formed on the silicon nitride layer 30 using techniques which are well known to those of ordinary skill in the art.
  • portions of the silicon nitride layer 30 and the silicon-germanium layer 20 that are exposed are removed.
  • the portion of the silicon-germanium layer 20 adjacent the mesa 12 is removed and the portion of the silicon-germanium layer 20 covered by the resist 32 is retained, thereby forming a silicon-germanium base 22 (illustrated in FIG. 5 ).
  • the silicon-germanium base 22 has a side wall 24 .
  • FIG. 5 illustrates the resulting structure of the present invention.
  • the portions of the silicon nitride layer 30 and the silicon-germanium layer 20 which are not covered by the resist 32 can be removed using techniques well known to those of ordinary skill in the art, such as etching.
  • a dielectric layer 34 is formed such that the dielectric layer 34 fills the trench 16 and covers at least a portion of the silicon-germanium base side wall 24 .
  • the dielectric layer 34 can be formed by depositing a blanket layer on the silicon substrate 10 , collector 18 , silicon-germanium base 22 , and silicon nitride layer 30 . The resulting structure is illustrated in FIG. 6 .
  • the dielectric layer 34 is then removed such that a portion of the side wall 24 of the silicon-germanium base 22 is exposed.
  • the removal of the dielectric layer 34 can be achieved using techniques well known to those of skill in the art, such as chemical-mechanical polishing (CMP) combined with etching.
  • CMP chemical-mechanical polishing
  • the dielectric layer 34 can be any of those dielectrics conventionally used, such as a silicon oxide.
  • FIG. 7 illustrates one embodiment of the silicon-germanium base 22 of the present invention. As shown in FIG. 7, the silicon-germanium base 22 is disposed on the top surface 14 of the mesa 12 . Moreover, the silicon-germanium base 22 is surrounded by a trench 16 filled with the dielectric layer 34 .
  • the silicon-germanium base 22 can also be formed using the selective epitaxial growth technique.
  • the dielectric layer 34 is formed in the trench 16 of the silicon substrate 10 illustrated in FIG. 1 .
  • the silicon-germanium base 22 is grown, using selective epitaxial growth, from the top surface 14 of the mesa 12 .
  • the resulting structure is illustrated in FIG. 8 .
  • the critical thickness of the silicon-germanium base 22 can be substantially increased. This is because of the strain relaxation of the silicon-germanium to the mesa edge.
  • the relatively small-sized silicon mesa enables the dislocation generated in the silicon-germanium to migrate towards the boundary of the mesa structure, leaving the silicon-germanium with a reduced strain and dislocation density.
  • the germanium content in the silicon-germanium base 22 of about 100 nm thick can be from about 10% to about 60%.
  • the germanium content in the silicon-germanium base 22 of the present invention is from about 15% to about 60%. More preferably, the germanium content in the silicon-germanium base 22 is from about 25% to about 60%.
  • the silicon-germanium base 22 has a preferred thickness (shown in FIG. 8 along arrows H) of from about 20 nm to about 100 nm. More preferably, the silicon-germanium base 22 has a thickness of from about 40 nm to about 80 nm.
  • an extrinsic base 36 is next formed on the dielectric layer 34 such that the extrinsic base 36 covers the exposed portion of the side wall 24 of the silicon-germanium base 22 .
  • the extrinsic base 36 can be composed of any of those materials conventionally used as an extrinsic base, such as silicon or silicon-germanium.
  • the extrinsic base 36 is then covered by a silicon nitride cap 38 , and an opening 40 is formed to expose a portion of the silicon nitride layer 30 .
  • the resulting structure is illustrated in FIG. 9 .
  • the silicon nitride cap 38 can be formed using conventional techniques, such as CVD.
  • the opening 40 can be formed using techniques which are well known to those of skill in the art, such as etching.
  • a self-aligned spacer 42 is formed in the opening 40 on a portion of the silicon nitride layer 30 and adjacent the extrinsic base 36 and the silicon nitride cap 38 .
  • the self-aligned spacer 42 can be silicon dioxide, silicon nitride, or a combination of those materials, and can be formed using processes that are well known to those of skill in the art, such as the conformal deposition of silicon dioxide followed by anisotropic etching. The resulting structure is illustrated in FIG. 10 .
  • the exposed portion of the silicon nitride layer 30 is removed from the opening 40 such that a portion 48 of the top surface of the silicon-germanium base 22 is exposed.
  • An emitter 44 is then formed on the exposed portion 48 of the top surface of the silicon-germanium base 22 to form a heterojunction bipolar transistor 46 .
  • the emitter 44 can be any of those materials conventionally used as an emitter, such as polysilicon, and can be formed using conventional techniques. The resulting structure is illustrated in FIG. 11 .
  • the emitter 44 can be doped with the same dopant type as that used to dope the collector 18 .
  • the emitter 44 is doped with an n-type dopant.
  • the emitter 44 can be doped using techniques which are well known to those of ordinary skill in the art.
  • An isolation layer 50 is formed on the exposed portions of the extrinsic base 36 , silicon nitride cap 38 , and emitter 44 .
  • the isolation layer 50 can be any of those dielectric materials conventionally used for isolation, such as borophosphosilicate glass (BPSG).
  • BPSG borophosphosilicate glass
  • electrical connections are then made to the collector 18 , silicon-germanium base 22 , and emitter 44 by forming a collector contact 52 , a silicon-germanium base contact 54 , and an emitter contact 56 , respectively.
  • the collector contact 52 , silicon-germanium base contact 54 , and emitter contact 56 can be formed using conventional materials and techniques which are well known to those of ordinary skill in the art.
  • the collector contact 52 , silicon-germanium base contact 54 , and emitter contact 56 comprise tungsten. The resulting structure is illustrated in FIG. 12 .

Abstract

A silicon-germanium base capable of use in heterojunction bipolar transistor includes a silicon substrate having a mesa surrounded by a trench. The mesa has a top surface and a silicon-germanium layer is disposed only on the top surface of the mesa. In addition, a heterojunction bipolar transistor includes the silicon-germanium base as described.

Description

This application is a continuation-in-part of U.S. patent application Ser. No. 09/867,373, filed on May 29, 2001, now U.S. Pat. No. 6,417,059, which is a divisional of U.S. patent application Ser. No. 09/480,033; filed on Jan. 10, 2000, now U.S. Pat. No. 6,251,738.
TECHNICAL FIELD
The present invention relates to heterojunction bipolar transistors. More particularly, this invention relates to a silicon-germanium base of a heterojunction bipolar transistor.
BACKGROUND OF THE INVENTION
Transistors are used as either amplifying or switching devices in electronic circuits. In the first application, the transistor functions to amplify small ac signals. In the second application, a small current is used to switch the transistor between an “on” state and an “off” state.
The bipolar transistor is an electronic device with two p-n junctions in close proximity. The bipolar transistor has three device regions: an emitter, a collector, and a base disposed between the emitter and the collector. Ideally, the two p-n junctions (the emitter-base and collector-base junctions) are in a single layer of semiconductor material separated by a specific distance. Modulation of the current flow in one p-n junction by changing the bias of the nearby junction is called “bipolar-transistor action.”
External leads can be attached to each of the three regions and external voltages and currents can be applied to the device using these leads. If the emitter and collector are doped n-type and the base is doped p-type, the device is an “npn” transistor. Alternatively, if the opposite doping configuration is used, the device is a “pnp” transistor. Because the mobility of minority carriers (i.e., electrons) in the base region of npn transistors is higher than that of holes in the base of pnp transistors, higher-frequency operation and higher-speed performances can be obtained with npn devices. Therefore, npn transistors comprise the majority of bipolar transistors used to build integrated circuits.
As the vertical dimensions of the bipolar transistor are scaled more and more, serious device operational limitations have been encountered. One actively studied approach to overcome these limitations is to build transistors with emitter materials whose band gaps are larger than the band gaps of the material used in the base. Such structures are called heterojunction transistors.
Heterostructures comprising heterojunctions can be used for both majority carrier and minority carrier devices. Among majority carrier devices, heterojunction bipolar transistors in which the emitter is formed of silicon and the base of a silicon-germanium alloy have recently been developed. The silicon-germanium alloy (often expressed simply as silicon-germanium) is narrower in band gap than silicon.
The use of silicon-germanium for the base can enhance the efficiency of carrier injection from the emitter into the base and, in consequence, current gain “g” becomes sufficiently high even though the impurity concentration in the silicon-germanium base is made higher than that in the conventional silicon base by more than one order of magnitude. With a silicon-germanium base, high performance at high frequencies can be realized by sufficiently raising the doping level in the base and reducing the base width. Furthermore, there is a possibility of improving the cut-off frequency (shortening the emitter-base diffusion time, τed) and, consequentially, further enhancing the high-frequency characteristics by grading the germanium profile in the silicon-germanium base.
The advanced silicon-germanium bipolar complementary metal-oxide-semiconductor (BiCMOS) technology uses a silicon-germanium base in the heterojunction bipolar transistor. In the high frequency (such as multi-GHz ) regime, conventional compound semiconductors such as GaAs and InP currently dominate the market for high speed wired and wireless communications. Silicon-germanium BiCMOS promises not only a comparable performance to GaAs in devices such as power amplifiers, but also a substantial cost reduction due to the integration of heterojunction bipolar transistors with standard CMOS, yielding the so-called “system on a chip.”
It is advantageous to have a higher germanium content in the silicon-germanium base. It has been a major challenge, however, to deposit high quality silicon-germanium film with a high germanium content. It is well known that germanium has a lattice constant about 4% larger than the lattice constant of silicon. When silicon-germanium is grown on a silicon substrate, silicon-germanium will experience a compressive strain due to the lattice mismatch between the silicon-germanium and the silicon substrate. As the silicon-germanium thickness increases above a certain thickness, known as the critical thickness, the energy of the misfit strain increases such that it becomes energetically favorable for dislocation to generate in the alloy film. It is well known that dislocation is detrimental to device performance, especially for bipolar devices, leading to high leakage current and low breakdown. As the germanium content in the silicon-germanium increases, the critical thickness decreases due to a larger lattice mismatch. For a germanium content of 50%, the critical thickness is only about 10 nm, which is too thin for most of the heterojunction bipolar transistor base layers.
For example, silicon-germanium with 10% germanium content has a critical thickness of about 100 nm. With a 100 nm base thickness, previous research has shown that the germanium content can be increased to about 15% without severely degrading the device performance. Further increases of germanium content above 20% produce degradation of the heterojunction bipolar transistor performance due to the generation of misfit dislocations in the silicon-germanium base.
One process of fabricating a heterojunction bipolar transistor having a silicon-germanium base is provided by Fumihiko Sato et al. in their article titled, “A Self-Aligned SiGe Base Bipolar Technology Using Cold Wall UHV/CVD and Its Application to Optical Communication IC's,” IEEE Trans. Electron Devices, Vol. 42, pp. 82-88 (1995). The heterojunction bipolar transistor of Sato et al. uses selective growth of a silicon-germanium base film on a specially constructed structure to form a silicon-germanium base, a process which is very complex. In addition, the silicon-germanium base of Sato et al. is surrounded on the sides by a dielectric layer when it is formed, which affects the strain release of the silicon-germanium base.
U.S. Pat. No. 5,399,511 issued to Taka et al. provides another process of fabricating a heterojunction bipolar transistor having a silicon-germanium base. Unfortunately the process of Taka et al. and the resulting transistor suffer from some of the same limitations as that of the process of Sato et al. Specifically, the silicon-germanium base of Taka et al. is surrounded on the sides by a dielectric layer when it is formed, which affects the strain release of the silicon-germanium base.
There remains a need for a process of forming a silicon-germanium base of a heterojunction bipolar transistor which has a high germanium content in the base and which does not generate misfit dislocations.
SUMMARY OF THE INVENTION
The deficiencies of silicon-germanium bases in heterojunction bipolar transistors made by conventional processes show that a need exists for a silicon-germanium base with a high germanium content for a heterojunction bipolar transistor. To overcome the shortcomings of conventional silicon-germanium bases and their processing, a new silicon-germanium base with a new process is provided. It is an object of the present invention to provide a new silicon-germanium base which can be used for a heterojunction bipolar transistor, among other applications.
The silicon-germanium base of the present invention can result from a process which comprises the steps of forming a silicon substrate having a mesa surrounded by a trench, depositing a silicon-germanium layer on the substrate, and removing the silicon-germanium layer adjacent the mesa to form the silicon-germanium base. In addition, the silicon-germanium base can result from a process which comprises the steps of forming a silicon substrate having a mesa surrounded by a trench, forming a dielectric layer in the trench adjacent the mesa, and growing a silicon-germanium layer on the mesa top surface using selective epitaxial growth to form the silicon-germanium base.
The present invention also includes a heterojunction bipolar transistor comprising the above-described silicon-germanium base. The heterojunction bipolar transistor includes a silicon substrate having a collector and a mesa surrounded by a trench. A silicon-germanium base is on the top surface of the mesa and a silicon nitride layer is on the top surface of the silicon-germanium layer. A dielectric layer is adjacent the silicon-germanium base. The dielectric layer fills the trench and leaves a portion of the silicon-germanium base side wall exposed. An extrinsic base is on the dielectric layer such that the extrinsic base covers the exposed portion of the silicon-germanium base side wall. A silicon nitride cap is on the extrinsic base. The silicon nitride cap and extrinsic base are structured to expose a portion of the silicon nitride layer. A self-aligned spacer is on a portion of the exposed silicon nitride layer adjacent the extrinsic base and silicon nitride cap. The remaining exposed portion of the silicon nitride layer is removed to expose a portion of the silicon-germanium base top surface. An emitter is on the exposed portion of the silicon-germanium base top surface.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, but are not restrictive, of the invention.
BRIEF DESCRIPTION OF THE DRAWING
The invention is best understood from the following detailed description when read in connection with the accompanying drawing. It is emphasized that, according to common practice, the various features of the drawing are not to scale. On the contrary, the dimensions of the various features are arbitrarily expanded or reduced for clarity. Included in the drawing are the following figures:
FIG. 1 illustrates a silicon substrate having a collector and having a mesa surrounded by a trench;
FIG. 2 illustrates the silicon substrate of FIG. 1 having a silicon-germanium layer formed on the substrate;
FIG. 3 illustrates the structure of FIG. 2 further having a silicon nitride layer formed on the silicon-germanium layer;
FIG. 4 illustrates the structure of FIG. 3 after a resist has been formed on the silicon nitride layer adjacent the top surface of the mesa;
FIG. 5 illustrates the structure of FIG. 4 following removal of the exposed portion of the silicon nitride layer and the silicon-germanium layer, i.e. the area not protected by the resist shown in FIG. 4;
FIG. 6 illustrates the structure of FIG. 5 having a dielectric layer formed on the structure;
FIG. 7 illustrates the structure of FIG. 6 after the dielectric layer is partially removed such that a portion of the silicon-germanium side wall is exposed;
FIG. 8 illustrates a silicon substrate having a mesa, surrounded by a trench filled with a dielectric layer, and a silicon-germanium base disposed on the mesa;
FIG. 9 illustrates the structure of FIG. 7 further having an extrinsic base and a silicon nitride cap formed on the dielectric layer, the extrinsic base covering the exposed portion of the silicon-germanium base side wall, and having an opening to expose a portion of the silicon nitride layer;
FIG. 10 illustrates the structure of FIG. 9 after a self-aligned spacer is formed on a portion of the silicon nitride layer adjacent the extrinsic base and silicon nitride cap;
FIG. 11 illustrates the structure of FIG. 10 after the exposed portion of the silicon nitride layer is removed and an emitter has been formed on the exposed portion of the top surface of the silicon-germanium base; and
FIG. 12 illustrates the structure of FIG. 11 after an isolation layer and collector, base, and emitter contacts extending through the isolation layer have been formed.
DETAILED DESCRIPTION OF THE INVENTION
The invention will next be illustrated with reference to the figures in which the same numbers indicate the same elements in all figures. Such figures are intended to be illustrative, rather than limiting, and are included to facilitate the explanation of the process of the present invention.
With reference to FIG. 1, the silicon-germanium base of the present invention, which can be used for a heterojunction bipolar transistor, begins by forming a silicon substrate 10 having a mesa 12. The mesa 12 has a mesa top surface 14. The silicon substrate 10 also has a trench 16 which surrounds the mesa 12 and a collector 18. The silicon substrate 10 of the invention, such as that illustrated in FIG. 1, can be formed using techniques which are well known to those of ordinary skill in the art. In a preferred embodiment, the mesa 12, trench 16, and collector 18 of the silicon substrate 10 are formed by selectively etching a portion of the silicon substrate 10 to form the trench 16, while leaving the collector 18 and mesa 12.
The collector 18 can be doped with either an n-type or p-type dopant such that the collector is of opposite dopant type from the dopant of the silicon-germanium layer (described below). Thus, if the silicon-germanium layer is doped with an n-type dopant, such as phosphorous or arsenic, the collector 18 is doped with a p-type dopant, such as boron. Conversely, if the silicon-germanium layer is doped with a p-type dopant, the collector is doped with an n-type dopant. Preferably, the collector 18 is doped with an n-type dopant (e.g., phosphorous or arsenic). The collector 18 can be doped using conventional techniques which are well known to those of ordinary skill in the art.
A silicon-germanium layer 20 is formed on the silicon substrate 10. The resulting structure is illustrated in FIG. 2. As shown in FIG. 2, the silicon-germanium layer 20 can be formed such that it covers the mesa top surface 14, trench 16, and collector 18 of the silicon substrate 10. Preferably, the silicon-germanium layer 20 is formed by the chemical vapor deposition (CVD) technique or molecular beam epitaxy technique. CVD is a process for depositing a thin film of material onto a substrate by reacting the constituent elements in gaseous phase. CVD processes can be used to produce thin, single-crystal films called epitaxial films.
Preferably, the silicon-germanium layer 20 is doped with an n-type or p-type dopant of opposite type dopant from the dopant, if any, of the collector 18. In a preferred embodiment, the collector 18 is doped with an n-type dopant and the silicon-germanium layer 20 is doped with a p-type dopant. The silicon-germanium layer 20 can be doped using conventional techniques which are well known to those of ordinary skill in the art.
Following formation of the silicon-germanium layer 20, a silicon nitride layer 30 is formed on the silicon-germanium layer 20. The resulting structure is illustrated in FIG. 3. The silicon nitride layer 30 can be formed on the silicon-germanium layer 20 using techniques which are well known to those of ordinary skill in the art, such as CVD.
In the next step of the process of the invention, a resist 32 is formed on the silicon nitride layer 30 adjacent the top surface 14 of the mesa 12. The resulting structure is illustrated in FIG. 4. The resist 32 can be selected from those materials conventionally used as resists and can be formed on the silicon nitride layer 30 using techniques which are well known to those of ordinary skill in the art.
Following formation of the resist 32, portions of the silicon nitride layer 30 and the silicon-germanium layer 20 that are exposed (i.e., the portions that are not covered by the resist 32) are removed. By removing the exposed portions of the silicon nitride layer 30 and the silicon-germanium layer 20, the portion of the silicon-germanium layer 20 adjacent the mesa 12 is removed and the portion of the silicon-germanium layer 20 covered by the resist 32 is retained, thereby forming a silicon-germanium base 22 (illustrated in FIG. 5). The silicon-germanium base 22 has a side wall 24.
Following removal of the portion of the silicon-germanium layer 20 adjacent the mesa 12, the resist 32 is then removed. FIG. 5 illustrates the resulting structure of the present invention. The portions of the silicon nitride layer 30 and the silicon-germanium layer 20 which are not covered by the resist 32 can be removed using techniques well known to those of ordinary skill in the art, such as etching.
Next, a dielectric layer 34 is formed such that the dielectric layer 34 fills the trench 16 and covers at least a portion of the silicon-germanium base side wall 24. The dielectric layer 34 can be formed by depositing a blanket layer on the silicon substrate 10, collector 18, silicon-germanium base 22, and silicon nitride layer 30. The resulting structure is illustrated in FIG. 6. The dielectric layer 34 is then removed such that a portion of the side wall 24 of the silicon-germanium base 22 is exposed. The removal of the dielectric layer 34 can be achieved using techniques well known to those of skill in the art, such as chemical-mechanical polishing (CMP) combined with etching. The dielectric layer 34 can be any of those dielectrics conventionally used, such as a silicon oxide.
FIG. 7 illustrates one embodiment of the silicon-germanium base 22 of the present invention. As shown in FIG. 7, the silicon-germanium base 22 is disposed on the top surface 14 of the mesa 12. Moreover, the silicon-germanium base 22 is surrounded by a trench 16 filled with the dielectric layer 34.
The silicon-germanium base 22 can also be formed using the selective epitaxial growth technique. First, the dielectric layer 34 is formed in the trench 16 of the silicon substrate 10 illustrated in FIG. 1. Next, the silicon-germanium base 22 is grown, using selective epitaxial growth, from the top surface 14 of the mesa 12. The resulting structure is illustrated in FIG. 8.
By forming the silicon-germanium base 22 on the finite-sized mesa 12, the critical thickness of the silicon-germanium base 22 can be substantially increased. This is because of the strain relaxation of the silicon-germanium to the mesa edge. In contrast to a bulk uniform silicon substrate, in which all of the strain in the silicon-germanium has to reside in the silicon-germanium, the relatively small-sized silicon mesa enables the dislocation generated in the silicon-germanium to migrate towards the boundary of the mesa structure, leaving the silicon-germanium with a reduced strain and dislocation density. It is estimated that, with a mesa of about 0.5×2.5 μm, the germanium content in the silicon-germanium base 22 of about 100 nm thick can be from about 10% to about 60%. Preferably, the germanium content in the silicon-germanium base 22 of the present invention is from about 15% to about 60%. More preferably, the germanium content in the silicon-germanium base 22 is from about 25% to about 60%. The silicon-germanium base 22 has a preferred thickness (shown in FIG. 8 along arrows H) of from about 20 nm to about 100 nm. More preferably, the silicon-germanium base 22 has a thickness of from about 40 nm to about 80 nm.
Following formation of the silicon-germanium base 22, the remaining components of the heterojunction bipolar transistor of the present invention can be formed to complete the heterojunction bipolar transistor fabrication. In one embodiment, an extrinsic base 36 is next formed on the dielectric layer 34 such that the extrinsic base 36 covers the exposed portion of the side wall 24 of the silicon-germanium base 22. The extrinsic base 36 can be composed of any of those materials conventionally used as an extrinsic base, such as silicon or silicon-germanium. The extrinsic base 36 is then covered by a silicon nitride cap 38, and an opening 40 is formed to expose a portion of the silicon nitride layer 30. The resulting structure is illustrated in FIG. 9. The silicon nitride cap 38 can be formed using conventional techniques, such as CVD. The opening 40 can be formed using techniques which are well known to those of skill in the art, such as etching.
Next, a self-aligned spacer 42 is formed in the opening 40 on a portion of the silicon nitride layer 30 and adjacent the extrinsic base 36 and the silicon nitride cap 38. The self-aligned spacer 42 can be silicon dioxide, silicon nitride, or a combination of those materials, and can be formed using processes that are well known to those of skill in the art, such as the conformal deposition of silicon dioxide followed by anisotropic etching. The resulting structure is illustrated in FIG. 10.
Next, the exposed portion of the silicon nitride layer 30 is removed from the opening 40 such that a portion 48 of the top surface of the silicon-germanium base 22 is exposed. An emitter 44 is then formed on the exposed portion 48 of the top surface of the silicon-germanium base 22 to form a heterojunction bipolar transistor 46. The emitter 44 can be any of those materials conventionally used as an emitter, such as polysilicon, and can be formed using conventional techniques. The resulting structure is illustrated in FIG. 11.
The emitter 44 can be doped with the same dopant type as that used to dope the collector 18. Preferably, the emitter 44 is doped with an n-type dopant. The emitter 44 can be doped using techniques which are well known to those of ordinary skill in the art.
An isolation layer 50 is formed on the exposed portions of the extrinsic base 36, silicon nitride cap 38, and emitter 44. The isolation layer 50 can be any of those dielectric materials conventionally used for isolation, such as borophosphosilicate glass (BPSG). Following formation of the isolation layer 50, electrical connections are then made to the collector 18, silicon-germanium base 22, and emitter 44 by forming a collector contact 52, a silicon-germanium base contact 54, and an emitter contact 56, respectively. The collector contact 52, silicon-germanium base contact 54, and emitter contact 56 can be formed using conventional materials and techniques which are well known to those of ordinary skill in the art. Preferably, the collector contact 52, silicon-germanium base contact 54, and emitter contact 56 comprise tungsten. The resulting structure is illustrated in FIG. 12.
Although illustrated and described above with reference to specific embodiments, the present invention is nevertheless not intended to be limited to the details shown. Rather, various modifications may be made in the details within the scope and range of equivalents of the claims and without departing from the spirit of the invention.

Claims (19)

What is claimed:
1. A heterojunction bipolar transistor, comprising:
a silicon substrate having a collector and a mesa surrounded by a trench, said mesa having a top surface;
a silicon-germanium base on said top surface of said mesa, said silicon-germanium base having a top surface and a side wall;
a silicon nitride layer on said silicon-germanium base;
a dielectric layer adjacent said silicon-germanium base, said dielectric layer filling said trench and leaving a portion of said side wall of said silicon-germanium base exposed;
an extrinsic base on said dielectric layer such that said extrinsic base covers the exposed portion of said side wall of said silicon-germanium base;
a silicon nitride cap on said extrinsic base, and a portion of said silicon nitride layer is exposed;
a self-aligned spacer on a portion of the exposed silicon nitride layer adjacent said extrinsic base and said silicon nitride cap, and the top surface of said silicon-germanium base is exposed; and
an emitter on the exposed portion of said top surface of said silicon-germanium base.
2. The heterojunction bipolar transistor of claim 1 wherein said silicon-germanium base has a germanium content of from about 10% to about 60%.
3. The heterojunction bipolar transistor of claim 1 wherein said silicon-germanium base has a thickness of from about 20 nm to about 100 nm.
4. The heterojunction bipolar transistor of claim 1 wherein said silicon-germanium base on said top surface of said mesa is made by the steps of:
depositing a silicon-germanium layer on said substrate; and
removing the silicon-germanium layer adjacent said mesa to form said silicon-germanium base.
5. The heterojunction bipolar transistor of claim 1 wherein said silicon-germanium base on said top surface of said mesa is formed by the steps comprising growing a silicon-germanium layer on said top surface of said mesa using selective epitaxial growth.
6. The heterojunction bipolar transistor as claimed in claim 1, wherein said silicon-germanium base is made by the steps of:
forming a silicon substrate having a mesa surrounded by a trench, said mesa having a top surface;
forming a silicon-germanium layer on said silicon substrate including said top surface of said mesa and in said trench, and
removing the silicon-germanium layer adjacent said mesa and in said trench, to form said silicon-germanium base.
7. The heterojunction bipolar transistor of claim 6 wherein said silicon-germanium base has a germanium content of from about 10% to about 60%.
8. The heterojunction bipolar transistor of claim 6 wherein said silicon-germanium base has a thickness of from about 20 nm to about 100 nm.
9. The heterojunction bipolar transistor of claim 6 wherein said silicon-germanium base has a germanium content of from about 25% to about 60% and a thickness of from about 40 nm to about 80 nm.
10. The heterojunction bipolar transistor of claim 6 wherein the step of forming a silicon substrate having a mesa surrounded by a trench comprises selectively etching a portion of said silicon substrate to form said mesa surrounded by said trench.
11. The heterojunction bipolar transistor of claim 6 wherein the step of forming a silicon-germanium layer on said substrate comprises applying a technique selected from the group consisting of chemical vapor deposition and molecular beam epitaxy.
12. The heterojunction bipolar transistor of claim 6 wherein the step of removing the silicon-germanium layer adjacent the mesa comprises:
forming a silicon nitride layer on said silicon-germanium layer;
forming a resist on said silicon nitride layer adjacent the top surface of said mesa; and
etching the exposed portion of said silicon nitride layer and said silicon-germanium layer such that the silicon-germanium layer adjacent said mesa is removed.
13. The heterojunction bipolar transistor of claim 1, further comprising the step of:
depositing a dielectric layer on said silicon substrate and silicon-germanium base so that said dielectric layer covers a portion of said side wall of said silicon-germanium base.
14. The heterojunction bipolar transistor of claim 6, further comprising the steps of:
depositing a dielectric layer on the silicon-germanium base;
polishing back the dielectric layer to form a planarized layer; and
recess etching said dielectric layer to expose a portion of said side wall of said silicon-germanium base.
15. The heterojunction bipolar transistor as claimed in claim 1, wherein said silicon-germanium base is made by the steps of:
forming a silicon substrate having a mesa surrounded by a trench, said mesa having a top surface;
forming a dielectric layer in said trench adjacent said mesa; and
growing a silicon-germanium layer on said mesa top surface using selective epitaxial growth to form said silicon-germanium base.
16. The heterojunction bipolar transistor of claim 15 wherein said silicon-germanium base has a germanium content of from about 10% to about 60%.
17. The heterojunction bipolar transistor of claim 15 wherein said silicon-germanium base has a thickness of from about 20 nm to about 100.
18. The heterojunction bipolar transistor of claim 15 wherein said silicon-germanium base has a germanium content of from about 25% to about 60% and a thickness of from about 40 nm to about 80 nm.
19. The heterojunction bipolar transistor of claim 15 wherein the step of forming a silicon substrate having a mesa surrounded by a trench comprises selectively etching a portion of said silicon substrate to form said trench.
US09/878,930 2000-01-10 2001-06-12 Heterojunction bipolar transistor with silicon-germanium base Expired - Lifetime US6573539B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/878,930 US6573539B2 (en) 2000-01-10 2001-06-12 Heterojunction bipolar transistor with silicon-germanium base

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US09/480,033 US6251738B1 (en) 2000-01-10 2000-01-10 Process for forming a silicon-germanium base of heterojunction bipolar transistor
US09/867,373 US6417059B2 (en) 2000-01-10 2001-05-29 Process for forming a silicon-germanium base of a heterojunction bipolar transistor
US09/878,930 US6573539B2 (en) 2000-01-10 2001-06-12 Heterojunction bipolar transistor with silicon-germanium base

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/867,373 Continuation-In-Part US6417059B2 (en) 2000-01-10 2001-05-29 Process for forming a silicon-germanium base of a heterojunction bipolar transistor

Publications (2)

Publication Number Publication Date
US20020020852A1 US20020020852A1 (en) 2002-02-21
US6573539B2 true US6573539B2 (en) 2003-06-03

Family

ID=27046444

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/878,930 Expired - Lifetime US6573539B2 (en) 2000-01-10 2001-06-12 Heterojunction bipolar transistor with silicon-germanium base

Country Status (1)

Country Link
US (1) US6573539B2 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7067898B1 (en) 2004-05-25 2006-06-27 Hrl Laboratories, Llc Semiconductor device having a self-aligned base contact and narrow emitter
US20070102729A1 (en) * 2005-11-04 2007-05-10 Enicks Darwin G Method and system for providing a heterojunction bipolar transistor having SiGe extensions
US20070102728A1 (en) * 2005-11-04 2007-05-10 Enicks Darwin G Method and system for controlled oxygen incorporation in compound semiconductor films for device performance enhancement
US20070105330A1 (en) * 2005-11-04 2007-05-10 Enicks Darwin G Bandgap and recombination engineered emitter layers for SiGe HBT performance optimization
US7368764B1 (en) 2005-04-18 2008-05-06 Hrl Laboratories, Llc Heterojunction bipolar transistor and method to make a heterojunction bipolar transistor
US20150263108A1 (en) * 2014-03-12 2015-09-17 Nxp B.V. Bipolar transistor device and method of fabrication
US9324846B1 (en) 2015-01-08 2016-04-26 Globalfoundries Inc. Field plate in heterojunction bipolar transistor with improved break-down voltage

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3558599B2 (en) * 2001-02-02 2004-08-25 日本電気株式会社 Data transmission system and data transmission method
EP1575094B1 (en) * 2004-03-12 2008-09-17 Infineon Technologies AG Bipolar transistor
US9105677B2 (en) * 2013-10-22 2015-08-11 International Business Machines Corporation Base profile of self-aligned bipolar transistors for power amplifier applications

Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5006912A (en) * 1987-04-14 1991-04-09 British Telecommunications Public Limited Company Heterojunction bipolar transistor with SiGe
US5064772A (en) 1988-08-31 1991-11-12 International Business Machines Corporation Bipolar transistor integrated circuit technology
EP0541971A2 (en) 1991-11-13 1993-05-19 International Business Machines Corporation A graded bandgap single-crystal emitter heterojunction bipolar transistor
US5241214A (en) * 1991-04-29 1993-08-31 Massachusetts Institute Of Technology Oxides and nitrides of metastabale group iv alloys and nitrides of group iv elements and semiconductor devices formed thereof
US5250448A (en) 1990-01-31 1993-10-05 Kabushiki Kaisha Toshiba Method of fabricating a miniaturized heterojunction bipolar transistor
US5256550A (en) 1988-11-29 1993-10-26 Hewlett-Packard Company Fabricating a semiconductor device with strained Si1-x Gex layer
US5331186A (en) 1991-03-06 1994-07-19 Kabushiki Kaisha Toshiba Heterojunction bipolar transistor with base electrode having Schottky barrier contact to the emitter
US5346840A (en) * 1988-11-30 1994-09-13 Fujitsu Limited Method of producing heterojunction bipolar transistor having narrow band gap base type
US5365090A (en) * 1992-04-15 1994-11-15 Kabushiki Kaisha Toshiba Hetero bipolar transistor and method of manufacturing the same
US5494836A (en) 1993-04-05 1996-02-27 Nec Corporation Process of producing heterojunction bipolar transistor with silicon-germanium base
US5523243A (en) 1992-12-21 1996-06-04 International Business Machines Corporation Method of fabricating a triple heterojunction bipolar transistor
US5648280A (en) 1994-09-26 1997-07-15 Nec Corporation Method for fabricating a bipolar transistor with a base layer having an extremely low resistance
US5672522A (en) 1996-03-05 1997-09-30 Trw Inc. Method for making selective subcollector heterojunction bipolar transistors
US5698890A (en) * 1994-09-12 1997-12-16 Nec Corporation Semiconductor device having bipolar transistor free from leakage current across thin base region
US5773350A (en) 1997-01-28 1998-06-30 National Semiconductor Corporation Method for forming a self-aligned bipolar junction transistor with silicide extrinsic base contacts and selective epitaxial grown intrinsic base
US6040225A (en) 1997-08-29 2000-03-21 The Whitaker Corporation Method of fabricating polysilicon based resistors in Si-Ge heterojunction devices

Patent Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5006912A (en) * 1987-04-14 1991-04-09 British Telecommunications Public Limited Company Heterojunction bipolar transistor with SiGe
US5064772A (en) 1988-08-31 1991-11-12 International Business Machines Corporation Bipolar transistor integrated circuit technology
US5256550A (en) 1988-11-29 1993-10-26 Hewlett-Packard Company Fabricating a semiconductor device with strained Si1-x Gex layer
US5346840A (en) * 1988-11-30 1994-09-13 Fujitsu Limited Method of producing heterojunction bipolar transistor having narrow band gap base type
US5250448A (en) 1990-01-31 1993-10-05 Kabushiki Kaisha Toshiba Method of fabricating a miniaturized heterojunction bipolar transistor
US5331186A (en) 1991-03-06 1994-07-19 Kabushiki Kaisha Toshiba Heterojunction bipolar transistor with base electrode having Schottky barrier contact to the emitter
US5241214A (en) * 1991-04-29 1993-08-31 Massachusetts Institute Of Technology Oxides and nitrides of metastabale group iv alloys and nitrides of group iv elements and semiconductor devices formed thereof
EP0541971A2 (en) 1991-11-13 1993-05-19 International Business Machines Corporation A graded bandgap single-crystal emitter heterojunction bipolar transistor
US5365090A (en) * 1992-04-15 1994-11-15 Kabushiki Kaisha Toshiba Hetero bipolar transistor and method of manufacturing the same
US5399511A (en) 1992-04-15 1995-03-21 Kabushiki Kaisha Toshiba Method of manufacturing a hetero bipolar transistor
US5523243A (en) 1992-12-21 1996-06-04 International Business Machines Corporation Method of fabricating a triple heterojunction bipolar transistor
US5494836A (en) 1993-04-05 1996-02-27 Nec Corporation Process of producing heterojunction bipolar transistor with silicon-germanium base
US5506427A (en) 1993-04-05 1996-04-09 Nec Corporation Heterojunction bipolar transistor with silicon-germanium base
US5698890A (en) * 1994-09-12 1997-12-16 Nec Corporation Semiconductor device having bipolar transistor free from leakage current across thin base region
US5648280A (en) 1994-09-26 1997-07-15 Nec Corporation Method for fabricating a bipolar transistor with a base layer having an extremely low resistance
US5672522A (en) 1996-03-05 1997-09-30 Trw Inc. Method for making selective subcollector heterojunction bipolar transistors
US5773350A (en) 1997-01-28 1998-06-30 National Semiconductor Corporation Method for forming a self-aligned bipolar junction transistor with silicide extrinsic base contacts and selective epitaxial grown intrinsic base
US6040225A (en) 1997-08-29 2000-03-21 The Whitaker Corporation Method of fabricating polysilicon based resistors in Si-Ge heterojunction devices

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Fumihiko Sato et al., "A Self-Aligned SiGe Base Bipolar Technology Using Cold Wall UHV/CVD and Its Application to Optical Communication IC'S" IEEE Trams. Electron Devices, vol. 42, pp. 82-88 (1995).
Fumihiko Sato et al., Sub-20 ps ECL Circuits with High-Performance Super Self-Aligned Selectively Grown SiGe Base (SSSB) Bipolar Transistors, IEEE Trans. Electron Devices, vol. 42, pp. 483-488 (1995).

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7067898B1 (en) 2004-05-25 2006-06-27 Hrl Laboratories, Llc Semiconductor device having a self-aligned base contact and narrow emitter
US7368764B1 (en) 2005-04-18 2008-05-06 Hrl Laboratories, Llc Heterojunction bipolar transistor and method to make a heterojunction bipolar transistor
US20070102729A1 (en) * 2005-11-04 2007-05-10 Enicks Darwin G Method and system for providing a heterojunction bipolar transistor having SiGe extensions
US20070102728A1 (en) * 2005-11-04 2007-05-10 Enicks Darwin G Method and system for controlled oxygen incorporation in compound semiconductor films for device performance enhancement
US20070105330A1 (en) * 2005-11-04 2007-05-10 Enicks Darwin G Bandgap and recombination engineered emitter layers for SiGe HBT performance optimization
US7439558B2 (en) 2005-11-04 2008-10-21 Atmel Corporation Method and system for controlled oxygen incorporation in compound semiconductor films for device performance enhancement
US7651919B2 (en) 2005-11-04 2010-01-26 Atmel Corporation Bandgap and recombination engineered emitter layers for SiGe HBT performance optimization
US20150263108A1 (en) * 2014-03-12 2015-09-17 Nxp B.V. Bipolar transistor device and method of fabrication
US10014398B2 (en) 2014-03-12 2018-07-03 Nxp B.V. Bipolar transistor device and method of fabrication
US9324846B1 (en) 2015-01-08 2016-04-26 Globalfoundries Inc. Field plate in heterojunction bipolar transistor with improved break-down voltage

Also Published As

Publication number Publication date
US20020020852A1 (en) 2002-02-21

Similar Documents

Publication Publication Date Title
US6251738B1 (en) Process for forming a silicon-germanium base of heterojunction bipolar transistor
US7776704B2 (en) Method to build self-aligned NPN in advanced BiCMOS technology
US6906401B2 (en) Method to fabricate high-performance NPN transistors in a BiCMOS process
US6965133B2 (en) Method of base formation in a BiCMOS process
US9059232B2 (en) T-shaped compound semiconductor lateral bipolar transistor on semiconductor-on-insulator
US5315151A (en) Transistor structure utilizing a deposited epitaxial base region
US7714361B2 (en) Bipolar junction transistor having a high germanium concentration in a silicon-germanium layer and a method for forming the bipolar junction transistor
US6777302B1 (en) Nitride pedestal for raised extrinsic base HBT process
US6573539B2 (en) Heterojunction bipolar transistor with silicon-germanium base
KR100603120B1 (en) Process for making a high voltage npn bipolar device with improved ac performance
US11127816B2 (en) Heterojunction bipolar transistors with one or more sealed airgap
JP3515944B2 (en) Hetero bipolar transistor
US11158722B2 (en) Transistors with lattice structure
US8227319B2 (en) Bipolar junction transistor having a high germanium concentration in a silicon-germanium layer and a method for forming the bipolar junction transistor
US6924202B2 (en) Heterojunction bipolar transistor with self-aligned emitter and sidewall base contact
US7049201B2 (en) Method and apparatus for a heterojunction bipolar transistor using self-aligned epitaxy
US7109567B2 (en) Semiconductor device and method of manufacturing such device
US20040115878A1 (en) Method for manufacturing a silicon germanium based device with crystal defect prevention
US11855197B2 (en) Vertical bipolar transistors
JP3159527B2 (en) Method for manufacturing semiconductor device
CN111106164A (en) NPN type transverse SOI AlGaN/Si HBT device structure and preparation method thereof
WO2004077570A1 (en) Bipolar transistor and integrated circuit device

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HUANG, FENG-YI;REEL/FRAME:012264/0101

Effective date: 20010913

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910

AS Assignment

Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001

Effective date: 20181127

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001

Effective date: 20201117

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117