US6646586B1 - Dual-slope analog-to-digital converter and comparison circuit - Google Patents

Dual-slope analog-to-digital converter and comparison circuit Download PDF

Info

Publication number
US6646586B1
US6646586B1 US10/231,083 US23108302A US6646586B1 US 6646586 B1 US6646586 B1 US 6646586B1 US 23108302 A US23108302 A US 23108302A US 6646586 B1 US6646586 B1 US 6646586B1
Authority
US
United States
Prior art keywords
voltage
output
level
dual
comparator
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US10/231,083
Inventor
Yung-Ping Lee
Wen-Cheng Yen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Faraday Technology Corp
Original Assignee
Faraday Technology Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to TW091111577A priority Critical patent/TW531969B/en
Application filed by Faraday Technology Corp filed Critical Faraday Technology Corp
Priority to US10/231,083 priority patent/US6646586B1/en
Assigned to FARADAY TECHNOLOGY CORP. reassignment FARADAY TECHNOLOGY CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEE, YUNG-PING, YEN, WEN-CHENG
Application granted granted Critical
Publication of US6646586B1 publication Critical patent/US6646586B1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/50Analogue/digital converters with intermediate conversion to time interval
    • H03M1/52Input signal integrated with linear return to datum
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/22Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral
    • H03K5/24Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral the characteristic being amplitude

Definitions

  • the present invention relates in general to a dual-slope analog-to-digital converter and a comparison circuit.
  • the present invention relates to a dual-slope analog-to-digital converter with a comparison circuit for reduction of rollover error due to various input signals in various conditions influenced by different procedures and environments.
  • FIG. 1 shows a block diagram of a conventional dual-slope ADC.
  • the dual-slope ADC comprises a buffer 102 , an integrator 104 , a comparator 106 , a resistance 108 , and capacitances 110 and 112 .
  • the integrator 104 , resistance 108 , and capacitances 110 compose an integration circuit.
  • An integration voltage V INT (not shown in FIG. 1) is input into the dual-slope ADC through input terminals IN 1 , and IN 2 .
  • the integration voltage V INT passes through the buffer 102 to the integrator 104 for a fixed amount of time to store charge in the capacitor 110 .
  • the dual-slope ADC is fed with an opposite polarity voltage V DINT to effect de-integration.
  • the comparator 106 changes its state and stops de-integration.
  • the output voltage of the comparator 106 in FIG. 1 is V CMP . If the integration time is T INT , the de-integration time T DINT is related to the T INT as follows:
  • FIG. 2 a shows the relation between the output voltage of the integrator V IO and the output voltage of the compactor V CMP when the input voltage is positive.
  • line 22 shows the relation between the output voltage of the integrator V IO and time.
  • Line 24 shows the relation between the output voltage of the compactor V CMP and time.
  • a voltage V IN2 in the input terminal IN 2 is an initial voltage, i.e. the output voltage V IO equaling the voltage V IN2 is called zero crossing.
  • the positive integration voltage V INT input into the dual-slope ADC i.e. the voltage input to the input terminal IN 1 is higher than the voltage input to the input terminal IN 2
  • the output voltage V IO is equal to the voltage V IN2 (referring to t 1 in FIG.
  • the output voltage of the integrator V IO changes from a negative (low) voltage to a positive (high) voltage and the output voltage of the compactor V CMP is also from a negative (low) voltage to a positive (high) voltage.
  • a P-channel metal oxide semiconductor (PMOS) in the output stage of the comparator changes from “OFF” to “ON” status and a N-channel metal oxide semiconductor (NMOS) in the output stage of the comparator changes from “ON” to “OFF” status.
  • PMOS P-channel metal oxide semiconductor
  • NMOS N-channel metal oxide semiconductor
  • FIG. 2 b shows the relation between the output voltage of the integrator V IO and the output voltage of the compactor V CMP when the input voltage is negative.
  • line 26 shows the relation between the output voltage of the integrator V IO and time.
  • Line 28 shows the relation between the output voltage of the compactor V CMP and time.
  • a voltage V IN2 in the input terminal IN 2 is an initial voltage, i.e. the output voltage V IO equaling the voltage V IN2 is called zero crossing.
  • the output voltage of the integrator V IO changes from a positive (high) voltage to a negative (low) voltage and the output voltage of the compactor V CMP is also from a positive (high) voltage to a negative (low) voltage.
  • a P-channel metal oxide semiconductor (PMOS) in the output stage of the comparator changes from “ON” to “OFF” status and a N-channel metal oxide semiconductor (NMOS) in the output stage of the comparator changes from “OFF” to “ON” status.
  • PMOS P-channel metal oxide semiconductor
  • NMOS N-channel metal oxide semiconductor
  • the measured result of the dual-slope ADC is influenced by the time of the change of the output voltage of the compactor V CMP .
  • the time of the change of the output voltage of the compactor V CMP is influenced by the delay of the comparator.
  • the delay of the comparator In some applications with higher conversion rate, a slight delay may result in measured result errors.
  • zero calibration is provided to resolve the above problem.
  • the delay of the comparator is different. In the situation shown in FIG. 2 a , the state of the comparator is changed by PMOS. In the situation shown in FIG. 2 b , the state of the comparator is changed by NMOS.
  • the different delay cannot be compensated for by the zero calibration.
  • the different delay also increases rollover errors in the dual-slope ADC, i.e. when two voltages with the same value but opposite polarity are input, measured result errors may increase. Furthermore, rollover errors may increase with different procedures and environments.
  • An object of the present invention is to provide a dual-slope analog-to-digital converter and a comparison circuit for the dual-slope analog-to-digital converter to reduce rollover errors due to various input signals in various conditions influenced by different procedures and environments.
  • the dual-slope analog-to-digital converter comprises a buffer, an integrator coupled to the buffer, and a comparison circuit.
  • the comparison circuit comprises a differential output comparator and a comparison unit.
  • the differential output comparator is coupled to the integrator and produces a pair of differential signals to output.
  • the comparison unit receives the differential signals and chooses a signal, whose voltage is from a first level to a second level, from the differential signals to produce an output signal.
  • the invention provides a kind of comparison circuit for the dual-slope analog-to-digital converter.
  • the dual-slope analog-to-digital converter comprises a buffer and an integrator coupled to the buffer.
  • the comparison circuit comprises a differential output comparator and a pair of single output comparators.
  • the differential output comparator is coupled to the integrator and produces a pair of differential signals to output.
  • Each of the single output comparators receives one of the differential signals to choose a signal whose voltage is from a first level to a second level from the differential signal.
  • An output signal is produced by the single output comparator that receives the signal whose voltage changes from the first level to the second level.
  • the invention also provides another kind of comparison circuit for a dual-slope analog-to-digital converter.
  • the dual-slope analog-to-digital converter comprises a buffer and an integrator coupled to the buffer.
  • the comparison circuit comprises a differential output comparator, a multiplexer and a single output comparators.
  • the differential output comparator is coupled to the integrator and produces a pair of differential signals to output.
  • the multiplexer receives the differential signals and chooses a signal whose voltage is from a first level to a second level from the differential signals.
  • the single output comparator receives the signal whose voltage changes from the first level to the second level to produce an output signal.
  • FIG. 1 shows a block diagram of a conventional dual-slope ADC
  • FIG. 2 a shows the relation between the output voltage of the integrator and the output voltage of the compactor when the input voltage is positive
  • FIG. 2 b shows the relation between the output voltage of the integrator and the output voltage of the compactor when the input voltage is negative;
  • FIG. 3 a shows a block diagram of a dual-slope ADC according to an embodiment of the invention
  • FIG. 3 b shows the relation between the output voltage of the integrator and the output voltage of the compactor when the input voltage to the dual-slope ADC shown in FIG. 3 a is positive;
  • FIG. 3 c shows the relation between the output voltage of the integrator and the output voltage of the compactor when the input voltage to the dual-slope ADC shown in FIG. 3 a is negative;
  • FIG. 4 shows a block diagram of an example of the comparison circuit according to the embodiment shown in FIG. 3 a ;
  • FIG. 5 shows a block diagram of another example of the comparison circuit according to the embodiment shown in FIG. 3 a.
  • FIG. 3 a shows a block diagram of a dual-slope ADC according to an embodiment of the invention.
  • the dual-slope ADC comprises a buffer 302 , an integrator 304 , a comparison circuit 306 , a resistance 308 and capacitances 310 and 312 .
  • the integrator 304 , resistance 308 and capacitances 310 compose an integration circuit.
  • the comparison circuit 306 is composed of a comparator 320 and a comparison unit 322 .
  • An integration voltage V INT (not shown in FIG. 1) is input into the dual-slope ADC through input terminals IN 1 , and IN 2 .
  • the integration voltage V INT passes through the buffer 302 to the integrator 304 for a fixed amount of time to store charge in the capacitor 310 , when the dual-slope ADC is fed with an opposite polarity voltage V DINT to effect de-integration.
  • the comparator 320 changes its state and stops the de-integration process.
  • the output of the comparator 320 is a pair of differential signals S 1 , and S 2 .
  • the differential signals S 1 and S 2 are input to the comparison unit 322 .
  • the comparison unit 322 chooses a signal, whose voltage changes from a negative (low) voltage to a positive (high) voltage, from the differential signals S 1 and S 2 to produce an output signal.
  • the comparison unit 322 outputs the output signal from the output terminal OUT.
  • FIG. 3 b shows the relation between the output voltage of the integrator V IO and the output voltage of the compactor V CMP+ and V CMP ⁇ when the input voltage to the dual-slope ADC shown in FIG. 3 a is positive.
  • line 31 shows the relation between the output voltage of the integrator V IO and time.
  • Line 32 shows the relation between the output voltage of the compactor V CMP+ and time.
  • Line 33 shows the relation between the output voltage of the compactor V CMP ⁇ and time.
  • a voltage V IN2 in the input terminal IN 2 is an initial voltage, i.e. the output voltage VIO equaling the voltage V IN2 is called zero crossing.
  • the comparison unit 322 chooses a signal whose voltage changes from a negative (low) voltage to a positive (high) voltage, from the differential signals S 1 and S 2 to produce an output signal.
  • the comparison unit 322 chooses the signal whose voltage is V CMP+ to produce the output signal. Then, the comparison unit 322 outputs the output signal from the output terminal OUT.
  • FIG. 3 c shows the relation between the output voltage of the integrator V IO and the output voltage of the compactor V CMP+ and V CMP ⁇ when the input voltage to the dual-slope ADC shown in FIG. 3 a is negative.
  • line 34 shows the relation between the output voltage of the integrator V IO and time.
  • Line 35 shows the relation between the output voltage of the compactor V CMP+ and time.
  • Line 35 shows the relation between the output voltage of the compactor V CMP ⁇ and time.
  • a voltage V IN2 in the input terminal IN 2 is an initial voltage, i.e. the output voltage VIO equaling the voltage V IN2 is called zero crossing.
  • the comparison unit 322 chooses a signal, whose voltage changes from a negative (low) voltage to a positive (high) voltage, from the differential signals S 1 and S 2 to produce an output signal.
  • the comparison unit 322 chooses the signal whose voltage is V CMP ⁇ to produce the output signal. Then, the comparison unit 322 outputs the output signal from the output terminal OUT.
  • FIG. 4 shows a block diagram of an example of the comparison circuit according to the embodiment shown in FIG. 3 a .
  • the comparison circuit comprises a comparator 402 and a pair of single output comparators 404 and 406 .
  • the comparator 402 produces a pair of differential signals S 1 and S 2 to output.
  • the voltage of the signal S 1 is V CMP (not shown in FIG. 4 ).
  • the voltage of the signal S 2 is V CMP+ (not shown in FIG. 4 ).
  • the signal S 1 is input to the anode of the single output comparator 404 .
  • the signal S 2 is input to the anode of the single output comparator 406 .
  • the cathodes of single output comparators 404 and 406 are connected to ground or a common voltage of the circuit V com . The following illustrates how the comparison circuit works.
  • the output voltage of the integrator V IO changes from a negative (low) voltage to a positive (high) voltage and the output voltage of the compactor V CMP+ is also from a negative (low) voltage to a positive (high) voltage.
  • the output voltage of the single output comparator 406 from the output terminal OUT 2 changes from a negative (low) voltage to a positive (high) voltage.
  • a P-channel metal oxide semiconductor (PMOS) in the output stage of the single output comparator 406 (not shown in FIG.
  • NMOS N-channel metal oxide semiconductor
  • the output voltage of the integrator V IO changes from a positive (high) voltage to a negative (low) voltage but the output voltage of the compactor V CMP ⁇ changes from a negative (low) voltage to a positive (high) voltage.
  • the output voltage of the single output comparator 404 from the output terminal OUT 1 changes from a negative (low) voltage to a positive (high) voltage.
  • a P-channel metal oxide semiconductor (PMOS) in the output stage of the single output comparator 404 (not shown in FIG.
  • NMOS N-channel metal oxide semiconductor
  • Table B illustrates the measured results of the dual-slope ADC according to the invention. Change in the voltage input of the comparator of +15 ⁇ v or ⁇ 15 ⁇ V every lus are assumed. It is also assumed that the period of the clock (count) signal to measure the measured result is 2 ⁇ s.
  • the first column lists procedures and environments. The second column lists the delay when the positive integration voltage V INT is input into the dual-slope ADC i.e. under condition 1. The third column of the table is the delay when the negative integration voltage V INT is input into the dual-slope ADC i.e. under condition 2. The fourth column of the table is the difference between the value of the second column and the value of the third column in the same row i.e.
  • rollover errors After comparing the tables, rollover errors caused by the dual-slope ADC of the invention are smaller than those caused by the conventional dual-slope ADC. Furthermore, for different procedures and environments, rollover errors caused by the dual-slope ADC of the invention are almost the same (referring to the fourth column in Table B)
  • the comparison unit chooses the signal, whose voltage changes from a negative (low) voltage to a positive (high) voltage, from the differential signals to produce the output signal, so, when calculating the measured result of the dual-slope ADC, under condition 1, the change of the output terminal OUT 2 of the single output comparator 406 must be detected and, under condition 2, the change of the output terminal OUT 1 of the single output comparator 404 must be detected.
  • the comparison unit can choose a signal, whose voltage changes from a positive (high) voltage to a negative (low) voltage, from the differential signals to produce an output signal.
  • FIG. 5 shows a block diagram of another example of the comparison circuit according to the embodiment shown in FIG. 3 a .
  • the comparison circuit comprises a comparator 502 , a multiplexer 504 and a single output comparator 506 .
  • the comparator 502 produces a pair of differential signals S 1 , and S 2 to output.
  • the voltage of the signal S 1 is V CMP ⁇ (not shown in FIG. 5 ).
  • the voltage of the signal S 2 is V CMP+ (not shown in FIG. 5 ).
  • the multiplexer 504 receives the differential signals and chooses a signal whose voltage changes from a negative (low) voltage to a positive (high) voltage from the differential signals S 1 and S 2 .
  • the single output comparator 506 receives the signal whose voltage changes from a negative (low) voltage to a positive (high) voltage to produce an output signal.
  • the single output comparator 506 outputs the output signal from the output terminal OUT. The following illustrates how the comparison circuit works.
  • the output voltage V IO is equal to the voltage V IN2 (referring to FIG. 3 b )
  • the output voltage of the integrator V IO changes from a negative (low) voltage to a positive (high) voltage
  • the output voltage of the compactor V CMP+ is also from a negative (low) voltage to a positive (high) voltage.
  • the multiplexer 504 inputs the signal S 2 whose voltage changes from a negative (low) voltage to a positive (high) voltage to the single output comparator 506 .
  • the output voltage of the single output comparator 506 from the output terminal OUT changes from a negative (low) voltage to a positive (high) voltage.
  • a P-channel metal oxide semiconductor (PMOS) in the output stage of the single output comparator 506 (not shown in FIG. 5) changes from “OFF” to “ON” status and a N-channel metal oxide semiconductor (NMOS) in the output stage of the single output comparator 506 changes from “ON” to “OFF” status.
  • PMOS metal oxide semiconductor
  • NMOS N-channel metal oxide semiconductor
  • the output voltage V IO is equal to the voltage V IN2 (referring to FIG. 3 c )
  • the output voltage of the integrator V IO changes from a positive (high) voltage to a negative (low) voltage but the output voltage of the compactor V CMP ⁇ changes from a negative (low) voltage to a positive (high) voltage.
  • the multiplexer 504 inputs the signal S 1 whose voltage changes from a negative (low) voltage to a positive (high) voltage to the single output comparator 506 .
  • the output voltage of the single output comparator 506 from the output terminal OUT changes from a negative (low) voltage to a positive (high) voltage.
  • a P-channel metal oxide semiconductor (PMOS) in the output stage of the single output comparator 506 (not shown in FIG. 5) changes from “OFF” to “ON” status and a N-channel metal oxide semiconductor (NMOS) in the output stage of the single output comparator 506 changes from “ON” to “OFF” status.
  • PMOS metal oxide semiconductor
  • NMOS N-channel metal oxide semiconductor
  • the comparison circuit in the embodiment of the invention can reduce rollover errors influenced by the comparator. It also can reduce rollover errors due to various input signals in various conditions influenced by different procedures and environments.
  • the comparison unit chooses the signal, whose voltage changes from a negative (low) voltage to a positive (high) voltage, from the differential signals to produce the output signal, so, under condition 1, the multiplexer inputs the signal S 2 whose voltage changes from a negative (low) voltage to a positive (high) voltage to the single output comparator to produce the output signal and, under condition 2, the multiplexer inputs the signal S 1 whose voltage changes from a negative (low) voltage to a positive (high) voltage to the single output comparator to produce the output signal.
  • the comparison unit can choose a signal, whose voltage changes from a positive (high) voltage to a negative (low) voltage, from the differential signals to produce-an output signal.
  • the multiplexer inputs the signal S 1 whose voltage changes from a positive (high) voltage to a negative (low) voltage to the single output comparator to produce the output signal and, under condition 2, the multiplexer inputs the signal S 2 whose voltage changes from a positive (high) voltage to a negative (low) voltage to the single output comparator to produce the output signal.

Abstract

A dual-slope analog-to-digital converter and a comparison circuit for the dual-slope analog-to-digital converter. The dual-slope analog-to-digital converter includes a buffer, an integrator coupled to the buffer and the comparison circuit. The comparison circuit includes a differential output comparator and a comparison unit. The differential output comparator is coupled to the integrator and produces a pair of differential signals to output. The comparison unit receives the differential signals and chooses a signal, whose voltage is from a first level to a second level, from the differential signals to produce an output signal.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates in general to a dual-slope analog-to-digital converter and a comparison circuit. In particular, the present invention relates to a dual-slope analog-to-digital converter with a comparison circuit for reduction of rollover error due to various input signals in various conditions influenced by different procedures and environments.
2. Description of the Related Art
FIG. 1 shows a block diagram of a conventional dual-slope ADC. In FIG. 1, the dual-slope ADC comprises a buffer 102, an integrator 104, a comparator 106, a resistance 108, and capacitances 110 and 112. The integrator 104, resistance 108, and capacitances 110 compose an integration circuit. An integration voltage VINT (not shown in FIG. 1) is input into the dual-slope ADC through input terminals IN1, and IN2. The integration voltage VINT passes through the buffer 102 to the integrator 104 for a fixed amount of time to store charge in the capacitor 110. The dual-slope ADC is fed with an opposite polarity voltage VDINT to effect de-integration. When the output voltage VIO of the integrator 104 returns to the initial point, called zero crossing, the comparator 106 changes its state and stops de-integration. The output voltage of the comparator 106 in FIG. 1 is VCMP. If the integration time is TINT, the de-integration time TDINT is related to the TINT as follows:
|V INT |×T INT =|V DINT |×T DINT  (1)
Conventional dual-slope ADC has single output of the comparator 106. In the following, two situations are considered. In one, the integration voltage VINT input into the dual-slope ADC is positive. In the other, the integration voltage VINT input into the dual-slope ADC is negative.
FIG. 2a shows the relation between the output voltage of the integrator VIO and the output voltage of the compactor VCMP when the input voltage is positive. In FIG. 2a, line 22 shows the relation between the output voltage of the integrator VIO and time. Line 24 shows the relation between the output voltage of the compactor VCMP and time. A voltage VIN2 in the input terminal IN2 is an initial voltage, i.e. the output voltage VIO equaling the voltage VIN2 is called zero crossing. When the positive integration voltage VINT input into the dual-slope ADC, i.e. the voltage input to the input terminal IN1 is higher than the voltage input to the input terminal IN2, while the output voltage VIO is equal to the voltage VIN2 (referring to t1 in FIG. 2a), the output voltage of the integrator VIO changes from a negative (low) voltage to a positive (high) voltage and the output voltage of the compactor VCMP is also from a negative (low) voltage to a positive (high) voltage. Thus, a P-channel metal oxide semiconductor (PMOS) in the output stage of the comparator changes from “OFF” to “ON” status and a N-channel metal oxide semiconductor (NMOS) in the output stage of the comparator changes from “ON” to “OFF” status.
FIG. 2b shows the relation between the output voltage of the integrator VIO and the output voltage of the compactor VCMP when the input voltage is negative. In FIG. 2b, line 26 shows the relation between the output voltage of the integrator VIO and time. Line 28 shows the relation between the output voltage of the compactor VCMP and time. A voltage VIN2 in the input terminal IN2 is an initial voltage, i.e. the output voltage VIO equaling the voltage VIN2 is called zero crossing. When the negative integration voltage VINT input into the dual-slope ADC, i.e. the voltage input to the input terminal IN1, is lower than the voltage input to the input terminal IN2, while the output voltage VIO is equal to the voltage VIN2 (referring to t2 in FIG. 2b), the output voltage of the integrator VIO changes from a positive (high) voltage to a negative (low) voltage and the output voltage of the compactor VCMP is also from a positive (high) voltage to a negative (low) voltage. Thus, a P-channel metal oxide semiconductor (PMOS) in the output stage of the comparator changes from “ON” to “OFF” status and a N-channel metal oxide semiconductor (NMOS) in the output stage of the comparator changes from “OFF” to “ON” status.
The measured result of the dual-slope ADC is influenced by the time of the change of the output voltage of the compactor VCMP. The time of the change of the output voltage of the compactor VCMP is influenced by the delay of the comparator. In some applications with higher conversion rate, a slight delay may result in measured result errors. In the prior art, zero calibration is provided to resolve the above problem. However, in the above two situations, the delay of the comparator is different. In the situation shown in FIG. 2a, the state of the comparator is changed by PMOS. In the situation shown in FIG. 2 b, the state of the comparator is changed by NMOS. Thus, the different delay cannot be compensated for by the zero calibration. The different delay also increases rollover errors in the dual-slope ADC, i.e. when two voltages with the same value but opposite polarity are input, measured result errors may increase. Furthermore, rollover errors may increase with different procedures and environments.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a dual-slope analog-to-digital converter and a comparison circuit for the dual-slope analog-to-digital converter to reduce rollover errors due to various input signals in various conditions influenced by different procedures and environments.
In the invention, the dual-slope analog-to-digital converter comprises a buffer, an integrator coupled to the buffer, and a comparison circuit. The comparison circuit comprises a differential output comparator and a comparison unit. The differential output comparator is coupled to the integrator and produces a pair of differential signals to output. The comparison unit receives the differential signals and chooses a signal, whose voltage is from a first level to a second level, from the differential signals to produce an output signal.
Furthermore, the invention provides a kind of comparison circuit for the dual-slope analog-to-digital converter. The dual-slope analog-to-digital converter comprises a buffer and an integrator coupled to the buffer. The comparison circuit comprises a differential output comparator and a pair of single output comparators. The differential output comparator is coupled to the integrator and produces a pair of differential signals to output. Each of the single output comparators receives one of the differential signals to choose a signal whose voltage is from a first level to a second level from the differential signal. An output signal is produced by the single output comparator that receives the signal whose voltage changes from the first level to the second level.
The invention also provides another kind of comparison circuit for a dual-slope analog-to-digital converter. The dual-slope analog-to-digital converter comprises a buffer and an integrator coupled to the buffer. The comparison circuit comprises a differential output comparator, a multiplexer and a single output comparators. The differential output comparator is coupled to the integrator and produces a pair of differential signals to output. The multiplexer receives the differential signals and chooses a signal whose voltage is from a first level to a second level from the differential signals. The single output comparator receives the signal whose voltage changes from the first level to the second level to produce an output signal.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention can be more fully understood by reading the subsequent detailed description in conjunction with the examples and references made to the accompanying drawings, wherein:
FIG. 1 shows a block diagram of a conventional dual-slope ADC;
FIG. 2a shows the relation between the output voltage of the integrator and the output voltage of the compactor when the input voltage is positive;
FIG. 2b shows the relation between the output voltage of the integrator and the output voltage of the compactor when the input voltage is negative;
FIG. 3a shows a block diagram of a dual-slope ADC according to an embodiment of the invention;
FIG. 3b shows the relation between the output voltage of the integrator and the output voltage of the compactor when the input voltage to the dual-slope ADC shown in FIG. 3a is positive;
FIG. 3c shows the relation between the output voltage of the integrator and the output voltage of the compactor when the input voltage to the dual-slope ADC shown in FIG. 3a is negative;
FIG. 4 shows a block diagram of an example of the comparison circuit according to the embodiment shown in FIG. 3a; and
FIG. 5 shows a block diagram of another example of the comparison circuit according to the embodiment shown in FIG. 3a.
DETAILED DESCRIPTION OF THE INVENTION
FIG. 3a shows a block diagram of a dual-slope ADC according to an embodiment of the invention. In FIG. 3a, the dual-slope ADC comprises a buffer 302, an integrator 304, a comparison circuit 306, a resistance 308 and capacitances 310 and 312. The integrator 304, resistance 308 and capacitances 310 compose an integration circuit. The comparison circuit 306 is composed of a comparator 320 and a comparison unit 322. An integration voltage VINT (not shown in FIG. 1) is input into the dual-slope ADC through input terminals IN1, and IN2. The integration voltage VINT passes through the buffer 302 to the integrator 304 for a fixed amount of time to store charge in the capacitor 310, when the dual-slope ADC is fed with an opposite polarity voltage VDINT to effect de-integration. When the output voltage VIO of the integrator 304 returns to the initial point, called zero crossing, the comparator 320 changes its state and stops the de-integration process. The output of the comparator 320 is a pair of differential signals S1, and S2. The differential signals S1 and S2 are input to the comparison unit 322. The comparison unit 322 chooses a signal, whose voltage changes from a negative (low) voltage to a positive (high) voltage, from the differential signals S1 and S2 to produce an output signal. The comparison unit 322 outputs the output signal from the output terminal OUT.
FIG. 3b shows the relation between the output voltage of the integrator VIO and the output voltage of the compactor VCMP+ and VCMP− when the input voltage to the dual-slope ADC shown in FIG. 3a is positive. In FIG. 3b, line 31 shows the relation between the output voltage of the integrator VIO and time. Line 32 shows the relation between the output voltage of the compactor VCMP+ and time. Line 33 shows the relation between the output voltage of the compactor VCMP− and time. A voltage VIN2 in the input terminal IN2 is an initial voltage, i.e. the output voltage VIO equaling the voltage VIN2 is called zero crossing. When the positive integration voltage VINT is input into the dual-slope ADC, i.e. the voltage input to the input terminal IN1, is higher than the voltage input to the input terminal IN2, while the output voltage VIO is equal to the voltage VIN2 (referring to t3 in FIG. 3b), the output voltage of the integrator VIO changes from a negative (low) voltage to a positive (high) voltage and the output voltage of the compactor VCMP+ is also from a negative (low) voltage to a positive (high) voltage. The output voltage of the compactor VCMP− changes from a positive (high) voltage to a negative (low) voltage. In the embodiment, the comparison unit 322 chooses a signal whose voltage changes from a negative (low) voltage to a positive (high) voltage, from the differential signals S1 and S2 to produce an output signal. Thus, the comparison unit 322 chooses the signal whose voltage is VCMP+ to produce the output signal. Then, the comparison unit 322 outputs the output signal from the output terminal OUT.
FIG. 3c shows the relation between the output voltage of the integrator VIO and the output voltage of the compactor VCMP+ and VCMP− when the input voltage to the dual-slope ADC shown in FIG. 3a is negative. In FIG. 3c, line 34 shows the relation between the output voltage of the integrator VIO and time. Line 35 shows the relation between the output voltage of the compactor VCMP+ and time. Line 35 shows the relation between the output voltage of the compactor VCMP− and time. A voltage VIN2 in the input terminal IN2 is an initial voltage, i.e. the output voltage VIO equaling the voltage VIN2 is called zero crossing. When the negative integration voltage VINT is input into the dual-slope ADC, i.e. the voltage input to the input terminal IN1is lower than the voltage input to the input terminal IN2, while the output voltage VIO is equal to the voltage VIN2 (referring to t4 in FIG. 3c), the output voltage of the integrator VIO changes from a positive (high) voltage to a negative (low) voltage and the output voltage of the compactor VCMP+ is also from a positive (high) voltage to a negative (low) voltage. The output voltage of the compactor VCMP− changes from a negative (low) voltage to a positive (high) voltage. In the embodiment, the comparison unit 322 chooses a signal, whose voltage changes from a negative (low) voltage to a positive (high) voltage, from the differential signals S1 and S2 to produce an output signal. Thus, the comparison unit 322 chooses the signal whose voltage is VCMP− to produce the output signal. Then, the comparison unit 322 outputs the output signal from the output terminal OUT.
FIG. 4 shows a block diagram of an example of the comparison circuit according to the embodiment shown in FIG. 3a. The comparison circuit comprises a comparator 402 and a pair of single output comparators 404 and 406. The comparator 402 produces a pair of differential signals S1 and S2 to output. The voltage of the signal S1 is VCMP (not shown in FIG. 4). The voltage of the signal S2 is VCMP+ (not shown in FIG. 4). The signal S1 is input to the anode of the single output comparator 404. The signal S2 is input to the anode of the single output comparator 406. The cathodes of single output comparators 404 and 406 are connected to ground or a common voltage of the circuit Vcom. The following illustrates how the comparison circuit works.
Condition 1˜when the positive integration voltage VINT is input into the dual-slope ADC, i.e. the voltage input to the input terminal IN1 is higher than the voltage input to the input terminal IN2:
while the output voltage VIO is equal to the voltage VIN2 (referring to FIG. 3b), the output voltage of the integrator VIO changes from a negative (low) voltage to a positive (high) voltage and the output voltage of the compactor VCMP+ is also from a negative (low) voltage to a positive (high) voltage. Thus, the output voltage of the single output comparator 406 from the output terminal OUT2 changes from a negative (low) voltage to a positive (high) voltage. A P-channel metal oxide semiconductor (PMOS) in the output stage of the single output comparator 406 (not shown in FIG. 4) changes from “OFF” to “ON” status and a N-channel metal oxide semiconductor (NMOS) in the output stage of the single output comparator 406 changes from “ON” to “OFF” status. At this time, the state of the single output comparator 406 is changed by the PMOS.
Condition 2˜when the negative integration voltage VINT is input into the dual-slope ADC, i.e. the voltage input to the input terminal IN1 is lower than the voltage input to the input terminal IN2:
while the output voltage VIO is equal to the voltage VIN2 (referring to FIG. 3c), the output voltage of the integrator VIO changes from a positive (high) voltage to a negative (low) voltage but the output voltage of the compactor VCMP− changes from a negative (low) voltage to a positive (high) voltage. Thus, the output voltage of the single output comparator 404 from the output terminal OUT1 changes from a negative (low) voltage to a positive (high) voltage. A P-channel metal oxide semiconductor (PMOS) in the output stage of the single output comparator 404 (not shown in FIG. 4) changes from “OFF” to “ON” status and a N-channel metal oxide semiconductor (NMOS) in the output stage of the single output comparator 404 changes from “ON” to “OFF” status. At this time, the state of the single output comparator 404 is changed by the PMOS.
When calculating the measured result of the dual-slope ADC, under condition 1, the change of the output terminal OUT2 of the single output comparator 406 is detected and, under condition 2, the change of the output terminal OUT1 of the single output comparator 404 is detected.
While the output voltage VIO is equal to the voltage VIN2, the difference of the time of the output terminal OUT2 of the single output comparator 406 from the a negative (low) voltage to a positive (high) voltage under condition 1 and the time of the output terminal OUT1 of the single output comparator 404 from the a negative (low) voltage to a positive (high) voltage under condition 2 is smaller than the measured result of the conventional dual-slope ADC. Thus, using the comparison circuit in the embodiment of the invention can reduce rollover errors influenced by the comparator. It also can reduce rollover errors due to various input signals in various conditions influenced by different procedures and environments. For different procedures and environments that can influence rollover error, Table A illustrates the measured results of the conventional dual-slope ADC according to FIG. 1 and Table B illustrates the measured results of the dual-slope ADC according to the invention. Change in the voltage input of the comparator of +15 μv or −15 μV every lus are assumed. It is also assumed that the period of the clock (count) signal to measure the measured result is 2 μs. In Tables A and B, the first column lists procedures and environments. The second column lists the delay when the positive integration voltage VINT is input into the dual-slope ADC i.e. under condition 1. The third column of the table is the delay when the negative integration voltage VINT is input into the dual-slope ADC i.e. under condition 2. The fourth column of the table is the difference between the value of the second column and the value of the third column in the same row i.e. rollover errors. After comparing the tables, rollover errors caused by the dual-slope ADC of the invention are smaller than those caused by the conventional dual-slope ADC. Furthermore, for different procedures and environments, rollover errors caused by the dual-slope ADC of the invention are almost the same (referring to the fourth column in Table B)
TABLE A
Conditions Delay (μs) Delay (μs) Roll-over error
TT, 3.3 V, 25° C. 3.4 2.9 0.5 μs/0.25 counts
FF, 3.3 V, 25° C. 4.3 2.5 1.8 μs/0.90 counts
FS, 3.3 V, 25° C. 2.3 4.0 1.7 μs/0.85 counts
SS, 3.3 V, 25° C. 2.5 3.2 0.7 μs/0.35 counts
SF, 3.3 V, 25° C. 4.5 1.7 2.8 μs/1.40 counts
TT, 3.0 V, 25° C. 1.2 5.0 3.8 μs/1.90 counts
TT, 3.6 V, 25° C. 5.5 0.7 4.8 μs/2.40 counts
TT, 3.3 V, −10° C. 2.8 2.6 0.2 μs/0.10 counts
TT, 3.3 V, 125° C. 5.3 3.5 1.8 μs/0.90 counts
TABLE B
Conditions Delay (μs) Delay (μs) Roll-over error
TT, 3.3 V, 25° C. 5.87 5.98 0.11 μs/0.06 counts
FF, 3.3 V, 25° C. 6.13 6.25 0.12 μs/0.06 counts
FS, 3.3 V, 25° C. 5.89 6.00 0.11 μs/0.06 counts
SS, 3.3 V, 25° C. 5.60 5.72 0.12 μs/0.06 counts
SF, 3.3 V, 25° C. 5.84 5.96 0.12 μs/0.06 counts
TT, 3.0 V, 25° C. 5.80 5.91 0.11 μs/0.06 counts
TT, 3.6 V, 25° C. 5.93 6.05 0.12 μs/0.06 counts
TT, 3.3 V, −10° C. 5.43 5.54 0.11 μs/0.06 counts
TT, 3.3 V, 125° C. 7.18 7.31 0.13 μs/0.07 counts
In the above embodiment, the comparison unit chooses the signal, whose voltage changes from a negative (low) voltage to a positive (high) voltage, from the differential signals to produce the output signal, so, when calculating the measured result of the dual-slope ADC, under condition 1, the change of the output terminal OUT2 of the single output comparator 406 must be detected and, under condition 2, the change of the output terminal OUT1 of the single output comparator 404 must be detected. In another embodiment, the comparison unit can choose a signal, whose voltage changes from a positive (high) voltage to a negative (low) voltage, from the differential signals to produce an output signal. In this situation, when calculating the measured result of the dual-slope ADC, under condition 1, the change of the output terminal OUT1 of the single output comparator 404 must be detected and, under condition 1, the change in the output terminal OUT2 of the single output comparator 406 must be detected.
FIG. 5 shows a block diagram of another example of the comparison circuit according to the embodiment shown in FIG. 3a. The comparison circuit comprises a comparator 502, a multiplexer 504 and a single output comparator 506. The comparator 502 produces a pair of differential signals S1, and S2 to output. The voltage of the signal S1 is VCMP− (not shown in FIG. 5). The voltage of the signal S2 is VCMP+ (not shown in FIG. 5). The multiplexer 504 receives the differential signals and chooses a signal whose voltage changes from a negative (low) voltage to a positive (high) voltage from the differential signals S1 and S2. The single output comparator 506 receives the signal whose voltage changes from a negative (low) voltage to a positive (high) voltage to produce an output signal. The single output comparator 506 outputs the output signal from the output terminal OUT. The following illustrates how the comparison circuit works.
Condition 1˜when the positive integration voltage VINT is input into the dual-slope ADC, i.e. the voltage input to the input terminal IN1 is higher than the voltage input to the input terminal IN2:
While the output voltage VIO is equal to the voltage VIN2 (referring to FIG. 3b), the output voltage of the integrator VIO changes from a negative (low) voltage to a positive (high) voltage and the output voltage of the compactor VCMP+ is also from a negative (low) voltage to a positive (high) voltage. At this time, the multiplexer 504 inputs the signal S2 whose voltage changes from a negative (low) voltage to a positive (high) voltage to the single output comparator 506. Thus, the output voltage of the single output comparator 506 from the output terminal OUT changes from a negative (low) voltage to a positive (high) voltage. A P-channel metal oxide semiconductor (PMOS) in the output stage of the single output comparator 506 (not shown in FIG. 5) changes from “OFF” to “ON” status and a N-channel metal oxide semiconductor (NMOS) in the output stage of the single output comparator 506 changes from “ON” to “OFF” status. At this time, the state of the single output comparator 506 is changed by the PMOS.
Condition 2˜when the negative integration voltage VINT is input into the dual-slope ADC, i.e. the voltage input to the input terminal IN1 is lower than the voltage input to the input terminal IN2:
While the output voltage VIO is equal to the voltage VIN2 (referring to FIG. 3c), the output voltage of the integrator VIO changes from a positive (high) voltage to a negative (low) voltage but the output voltage of the compactor VCMP− changes from a negative (low) voltage to a positive (high) voltage. At that time, the multiplexer 504 inputs the signal S1 whose voltage changes from a negative (low) voltage to a positive (high) voltage to the single output comparator 506. Thus, the output voltage of the single output comparator 506 from the output terminal OUT changes from a negative (low) voltage to a positive (high) voltage. A P-channel metal oxide semiconductor (PMOS) in the output stage of the single output comparator 506 (not shown in FIG. 5) changes from “OFF” to “ON” status and a N-channel metal oxide semiconductor (NMOS) in the output stage of the single output comparator 506 changes from “ON” to “OFF” status. At this time, the state of the single output comparator 506 is changed by the PMOS.
While the output voltage VIO is equal to the voltage VIN2, the difference in the time of the output terminal OUT of the single output comparator 506 from the a negative (low) voltage to a positive (high) voltage under condition 1 and the time of the output terminal OUT1 of the single output comparator 506 from the a negative (low) voltage to a positive (high) voltage under condition 2 is smaller than the measured result of the conventional dual-slope ADC. Thus, the comparison circuit in the embodiment of the invention can reduce rollover errors influenced by the comparator. It also can reduce rollover errors due to various input signals in various conditions influenced by different procedures and environments.
In the above embodiment, the comparison unit chooses the signal, whose voltage changes from a negative (low) voltage to a positive (high) voltage, from the differential signals to produce the output signal, so, under condition 1, the multiplexer inputs the signal S2 whose voltage changes from a negative (low) voltage to a positive (high) voltage to the single output comparator to produce the output signal and, under condition 2, the multiplexer inputs the signal S1 whose voltage changes from a negative (low) voltage to a positive (high) voltage to the single output comparator to produce the output signal. In other embodiment, the comparison unit can choose a signal, whose voltage changes from a positive (high) voltage to a negative (low) voltage, from the differential signals to produce-an output signal. In this situation, under condition 1, the multiplexer inputs the signal S1 whose voltage changes from a positive (high) voltage to a negative (low) voltage to the single output comparator to produce the output signal and, under condition 2, the multiplexer inputs the signal S2 whose voltage changes from a positive (high) voltage to a negative (low) voltage to the single output comparator to produce the output signal.
Finally, while the invention has been described by way of example and in terms of the preferred embodiment, it is to be understood that the invention is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements as would be apparent to those skilled in the art. Thus, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.

Claims (11)

What is claimed is:
1. A dual-slope analog-to-digital converter, comprising:
a buffer;
an integrator coupled to the buffer; and
a comparison circuit comprising:
a differential output comparator coupled to the integrator and producing a pair of differential signals to output; and
a comparison unit for receiving the differential signals and choosing a signal, whose voltage is from a first level to a second level, from the differential signals to produce an output signal.
2. The dual-slope analog-to-digital converter as claimed in claim 1, wherein the comparison unit comprises:
a multiplexer for receiving the differential signals and choosing the signal whose voltage changes from the first level to the second level from the differential signals; and
a single output comparator for receiving the signal whose voltage changes from the first level to the second level to produce the output signal.
3. The dual-slope analog-to-digital converter as claimed in claim 1, wherein the comparison unit comprises:
a pair of single output comparators, each receiving one of the differential signals to choose the signal whose voltage changes from the first level to the second level from the differential signal, with the single output comparator that receives the signal whose voltage changes from the first level to the second level producing the output signal.
4. The dual-slope analog-to-digital converter as claimed in claim 1, wherein the first level is positive and the second level is negative.
5. The dual-slope analog-to-digital converter as claimed in claim 1, wherein the first level is negative and the second level is positive.
6. A comparison circuit for a dual-slope analog-to-digital converter, comprising a buffer and an integrator coupled to the buffer, the comparison circuit comprising:
a differential output comparator coupled to the integrator and producing a pair of differential signals to output; and
a pair of single output comparators, each of them receiving one of the differential signals to choose a signal whose voltage is from a first level to a second level from the differential signal, with the single output comparator that receives the signal whose voltage changes from the first level to the second level producing an output signal.
7. The comparison circuit as claimed in claim 6, wherein the first level is positive and the second level is negative.
8. The comparison circuit as claimed in claim 5, wherein the first level is negative and the second level is positive.
9. A comparison circuit for a dual-slope analog-to-digital converter, comprising a buffer and an integrator coupled to the buffer, the comparison circuit comprising:
a differential output comparator coupled to the integrator and producing a pair of differential signals to output;
a multiplexer for receiving the differential signals and choosing a signal whose voltage is from a first level to a second level from the differential signals; and
a single output comparator for receiving the signal whose voltage changes from the first level to the second level to produce an output signal.
10. The comparison circuit as claimed in claim 9, wherein the first level is positive and the second level is negative.
11. The comparison circuit as claimed in claim 9, wherein the first level is negative and the second level is positive.
US10/231,083 2002-05-30 2002-08-30 Dual-slope analog-to-digital converter and comparison circuit Expired - Fee Related US6646586B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
TW091111577A TW531969B (en) 2002-05-30 2002-05-30 Dual-slope analog-to-digital converter and its comparison circuit
US10/231,083 US6646586B1 (en) 2002-05-30 2002-08-30 Dual-slope analog-to-digital converter and comparison circuit

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
TW091111577A TW531969B (en) 2002-05-30 2002-05-30 Dual-slope analog-to-digital converter and its comparison circuit
US10/231,083 US6646586B1 (en) 2002-05-30 2002-08-30 Dual-slope analog-to-digital converter and comparison circuit

Publications (1)

Publication Number Publication Date
US6646586B1 true US6646586B1 (en) 2003-11-11

Family

ID=31190460

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/231,083 Expired - Fee Related US6646586B1 (en) 2002-05-30 2002-08-30 Dual-slope analog-to-digital converter and comparison circuit

Country Status (2)

Country Link
US (1) US6646586B1 (en)
TW (1) TW531969B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6784823B1 (en) * 2003-12-31 2004-08-31 Winbond Electronics Corp. Rail to rail dual slope ADC
US20130242125A1 (en) * 2012-03-19 2013-09-19 Zheng Yang Calibration in multiple slope column parallel analog-to-digital conversion for image sensors

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4254406A (en) * 1977-07-29 1981-03-03 Mcdonnell Douglas Corporation Integrating analog-to-digital converter
US4633223A (en) * 1981-10-13 1986-12-30 Intel Corporation DC offset correction circuit utilizing switched capacitor differential integrator
US5229772A (en) * 1992-02-03 1993-07-20 Integrated Semiconductor Solutions Ratiometric ADC with pulse width modulated output for wide temperature range applications
US5373292A (en) * 1992-07-29 1994-12-13 Kabushiki Kaisha Toshiba Integration type D-A/A-D Conversion apparatus capable of shortening conversion processing time
US5592168A (en) * 1994-04-29 1997-01-07 Industrial Technology Research Institute High speed dual-slope analog-to-digital converter

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4254406A (en) * 1977-07-29 1981-03-03 Mcdonnell Douglas Corporation Integrating analog-to-digital converter
US4633223A (en) * 1981-10-13 1986-12-30 Intel Corporation DC offset correction circuit utilizing switched capacitor differential integrator
US5229772A (en) * 1992-02-03 1993-07-20 Integrated Semiconductor Solutions Ratiometric ADC with pulse width modulated output for wide temperature range applications
US5373292A (en) * 1992-07-29 1994-12-13 Kabushiki Kaisha Toshiba Integration type D-A/A-D Conversion apparatus capable of shortening conversion processing time
US5592168A (en) * 1994-04-29 1997-01-07 Industrial Technology Research Institute High speed dual-slope analog-to-digital converter

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6784823B1 (en) * 2003-12-31 2004-08-31 Winbond Electronics Corp. Rail to rail dual slope ADC
US20130242125A1 (en) * 2012-03-19 2013-09-19 Zheng Yang Calibration in multiple slope column parallel analog-to-digital conversion for image sensors
US8730081B2 (en) * 2012-03-19 2014-05-20 Omnivision Technologies, Inc. Calibration in multiple slope column parallel analog-to-digital conversion for image sensors
US8941527B2 (en) 2012-03-19 2015-01-27 Omnivision Technologies, Inc. Calibration in multiple slope column parallel analog-to-digital conversion for image sensors
US8994832B1 (en) 2012-03-19 2015-03-31 Omnivision Technologies, Inc. Calibration in multiple slope column parallel analog-to-digital conversion for image sensors

Also Published As

Publication number Publication date
TW531969B (en) 2003-05-11

Similar Documents

Publication Publication Date Title
US7551116B2 (en) Semiconductor integrated circuit performing a voltage comparison and preventing deterioration of a voltage comparison accuracy
US4539551A (en) Differential voltage amplifier
US7576677B2 (en) Pipeline A/D converter converting analog signal to digital signal
US8836375B2 (en) Continuously self-calibrated latched comparator
EP0798864A1 (en) Analog to digital converter and comparator circuit therefor
US8063675B2 (en) Delay circuit including first and second internal delay circuits and a selection switch
US5818380A (en) Analog-digital converter capable of reducing a conversation error of an output signal
JPH0322103B2 (en)
JPS59171315A (en) Analog-digital converter
US10862494B2 (en) Background offset drift calibration circuit and method for comparator
US6812787B2 (en) Reference voltage generating circuit and voltage amplifier using the same
US6404376B1 (en) Capacitor array having reduced voltage coefficient induced non-linearities
US6642751B1 (en) Configurable track-and-hold circuit
JPS62258521A (en) Analog-digital converter
US6646586B1 (en) Dual-slope analog-to-digital converter and comparison circuit
US6407592B2 (en) Sample-and-hold circuit
US6504500B1 (en) A/D converter and A/D converting method
US6822599B2 (en) Integrated circuit and A/D conversion circuit
US6891494B2 (en) Layout method of a comparator array for flash type analog to digital converting circuit
KR20030048163A (en) Analog-to-digital converter and method for converting an analog signal into a digital signal
CN110311678B (en) Time mismatch correction circuit suitable for time-interleaved analog-to-digital converter
US10598726B2 (en) Self-test circuit and self-test method for comparator
US6919835B2 (en) Infinite electronic integrator
JP2710715B2 (en) comparator
US9628054B1 (en) Current-mode logic latch circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: FARADAY TECHNOLOGY CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, YUNG-PING;YEN, WEN-CHENG;REEL/FRAME:013250/0065

Effective date: 20020725

FEPP Fee payment procedure

Free format text: PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20111111