US6661068B2 - Semiconductor device and method of providing regions of low substrate capacitance - Google Patents

Semiconductor device and method of providing regions of low substrate capacitance Download PDF

Info

Publication number
US6661068B2
US6661068B2 US10/102,505 US10250502A US6661068B2 US 6661068 B2 US6661068 B2 US 6661068B2 US 10250502 A US10250502 A US 10250502A US 6661068 B2 US6661068 B2 US 6661068B2
Authority
US
United States
Prior art keywords
semiconductor
semiconductor device
isolation region
pillar
electrical component
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US10/102,505
Other versions
US20030189238A1 (en
Inventor
James A. Durham
Keith Kamekona
Brian Schoonover
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Deutsche Bank AG New York Branch
Original Assignee
Semiconductor Components Industries LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Assigned to SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC reassignment SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DURHAM, JAMES A., KAMEKONA, KEITH, SCHOONOVER, BRIAN
Priority to US10/102,505 priority Critical patent/US6661068B2/en
Application filed by Semiconductor Components Industries LLC filed Critical Semiconductor Components Industries LLC
Assigned to JPMORGAN CHASE BANK, AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, AS COLLATERAL AGENT SUPPLEMENT TO SECURITY AGREEMENT Assignors: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, SEMICONDUCTOR COMPONENTS OF RHODE ISLAND, INC.
Assigned to WELLS FARGO BANK MINNESOTA, NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment WELLS FARGO BANK MINNESOTA, NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: SEMICONDUCTOR COMPONENTS INDUSTRIES OF RHODE ISLAND, INC., SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
Priority to CNB031073050A priority patent/CN100336195C/en
Priority to TW092106047A priority patent/TWI270169B/en
Assigned to JPMORGAN CHASE BANK reassignment JPMORGAN CHASE BANK SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
Priority to US10/632,636 priority patent/US6818525B1/en
Publication of US20030189238A1 publication Critical patent/US20030189238A1/en
Publication of US6661068B2 publication Critical patent/US6661068B2/en
Application granted granted Critical
Priority to HK04101821A priority patent/HK1058999A1/en
Assigned to DEUTSCHE BANK AG NEW YORK BRANCH reassignment DEUTSCHE BANK AG NEW YORK BRANCH SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
Assigned to SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC reassignment SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WELLS FARGO BANK MINNESOTA, NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC reassignment SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A. (ON ITS BEHALF AND ON BEHALF OF ITS PREDECESSOR IN INTEREST, CHASE MANHATTAN BANK)
Assigned to SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC reassignment SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT AND COLLATERAL AGENT
Assigned to DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT reassignment DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PATENT NUMBER 5859768 AND TO RECITE COLLATERAL AGENT ROLE OF RECEIVING PARTY IN THE SECURITY INTEREST PREVIOUSLY RECORDED ON REEL 038620 FRAME 0087. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
Anticipated expiration legal-status Critical
Assigned to SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, FAIRCHILD SEMICONDUCTOR CORPORATION reassignment SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 0087 Assignors: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/764Air gaps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0642Isolation within the component, i.e. internal isolation
    • H01L29/0649Dielectric regions, e.g. SiO2 regions, air gaps

Definitions

  • the present invention relates in general to semiconductor devices and, more particularly, to integrated circuits having components formed on a low capacitance region of a semiconductor die.
  • a variety of techniques have been tried to reduce the parasitic capacitances of passive integrated circuit components.
  • One such technique is to form the components over a low permittivity material.
  • current low permittivity materials are limited to film thicknesses that are too thin to produce an adequate reduction in parasitic capacitance.
  • Another approach is to form the components over a thick dielectric film in which are formed air gaps or voids that reduce the overall permittivity of the dielectric film.
  • previous films made with such voids introduce substantial stress in a semiconductor substrate, which degrades the performance and reliability of the integrated circuit.
  • Other schemes reduce the stress by producing fewer voids or voids with only a limited volume, which has a correspondingly limited effect on parasitic capacitance.
  • Another issue with previous art has been the high costs associated with the complex patterning and etching steps to produce isolation structures with large void to pillar ratios.
  • FIG. 1A is a first cross-sectional view of a semiconductor device after a first fabrication stage
  • FIG. 1B is a second cross-sectional view of the semiconductor device after the first fabrication stage
  • FIG. 2 is a top view of the semiconductor device after the first fabrication stage
  • FIG. 3A is a first cross-sectional view of the semiconductor device after a second fabrication stage
  • FIG. 3B is a second cross-sectional view of the semiconductor device after the second fabrication stage
  • FIG. 4 is a top view of the semiconductor device after the second fabrication stage
  • FIG. 5A is a first cross-sectional view of the semiconductor device after a third fabrication stage
  • FIG. 5B is a second cross-sectional view of the semiconductor device after the third fabrication stage
  • FIG. 6 is a top view of the semiconductor device after the third fabrication stage
  • FIG. 7A is a top view of a first alternate embodiment of the semiconductor device
  • FIG. 7B is a top view of a second alternate embodiment of the semiconductor device.
  • FIG. 7C is a top view of a third alternate embodiment of the semiconductor device.
  • FIG. 7D is a top view of a fourth alternate embodiment of the semiconductor device.
  • FIG. 7E is a top view of a fifth alternate embodiment of the semiconductor device.
  • FIGS. 1A, 1 B, and 2 are used to describe a first processing stage, and should be referred to collectively for the description, which follows.
  • FIG. 1A is a first cross-sectional view AA of a semiconductor device 1 after a first fabrication stage
  • FIG. 1B is a second cross-sectional view BB and/or CC of semiconductor device 1 after the first fabrication stage
  • FIG. 2 is a top view of semiconductor device 1 after the first fabrication stage.
  • Semiconductor device or structure 1 is formed with a semiconductor substrate material 10 and includes an isolation region 5 for forming electrical components such as passive devices and bonding pads.
  • Semiconductor device 1 further includes an active region 2 for forming a transistor 3 and/or other active devices.
  • semiconductor substrate material 10 comprises monocrystalline silicon.
  • semiconductor substrate material 10 is shown as a single layer. However, semiconductor substrate material 10 typically includes a series of layers for producing active devices in region 2 such as base, epitaxial, and dielectric layers (not shown).
  • a surface 12 of semiconductor substrate material 10 is patterned with photoresist to mask an series of standard etch steps that remove exposed portions of the dielectric layers described above (not shown).
  • a standard anisotropic silicon etch is then applied to remove exposed portions of the epitaxial layer and base layer (not shown) to forms an array of cavities 18 within isolation region 5 .
  • cavities 18 are formed to a depth 14 of about five micrometers, a width 13 of about one micrometer and about one micrometer of separation 9 between adjacent cavities 18 using a standard silicon reactive ion etch with nitrogen trifluoride gas for about seven minutes.
  • Semiconductor device 1 is then thermally oxidized to simultaneously grow an extrinsic layer 23 of silicon dioxide on the sidewalls 19 of cavities 18 , which, formed having a thermally grown silicon dioxide which oxidizes the sidewalls 19 of the cavities 18 simultaneously adding silicon dioxide 23 to the sidewalls and consumes a portion of sidewalls 19 to form an intrinsic layer 22 of silicon dioxide.
  • a portion 24 of the cavities 18 is not filled with silicon dioxide.
  • overlapping regions 26 of consumed portions or intrinsic layer 22 are formed.
  • layer 22 and layer 23 constitute a homogeneous or single continuous layer. Note that the pillars 15 of semiconductor substrate material 10 are not consumed by the formation of intrinsic layer 22 . Thus a contiguos?
  • homogeneous or single continuous layer of silicon dioxide comprised of extrinsic layer 23 and intrinsic layer 22 is formed surrounding pillars 15 of semiconductor material. Since the oxidation rate of semiconductor material is well established and easily controlled, the dimensions of the pillars 15 can be easily controlled.
  • FIGS. 3A, 3 B, and 4 are used to describe a second processing stage, and should be referred to collectively for the description, which follows.
  • FIG. 3A is a first cross-sectional view AA of semiconductor device 1 after a second fabrication stage
  • FIG. 3B is a second cross-sectional view BB and/or CC of semiconductor device 1 after the second fabrication stage
  • FIG. 4 is a top view of semiconductor device 1 after the second fabrication stage.
  • Semiconductor substrate material 10 is subjected to an etch step to remove portion of extrinsic layer 23 and intrinsic layer 22 .
  • the etch is performed by a timed wet etch of buffered oxide etch solution for about ten minutes.
  • a portion (not shown) of intrinsic layer 22 can be left as an etch stop or reinforcement material by reducing the amount of the material removed by the etch, as long as an overlapping region 26 is removed to form the pillars 15 .
  • the pillars 15 are now left free standing in a recessed region 30 .
  • a problem of the prior art has been controlling etch processes used to form a small pillar in a recess.
  • the recessed regions get large in relation to the pillar, the lack of controllability results In a missing, deformed, or weakened pillar. These defects reduce production yields and increase manufacturing costs.
  • advanced photolithographic and etching equipment required to form a small pillar is expensive to purchase, operate and maintain.
  • the feature size or width 28 of the pillar 15 is primarily determined by the easily controlled oxidation rate of the semiconductor substrate material 10 , rather than the etch rate of the semiconductor substrate material 10 . This enables use of less expensive photolithographic and etching tools to form feature sizes which are smaller than the photolithographic capabilities of the tools, while easily controlling the process to produce a pillar with fewer defects.
  • FIGS. 5A, 5 B, and 6 are used to describe a third processing stage, and should be referred to collectively for the description, which follows.
  • FIG. 5A is a first cross-sectional view AA of semiconductor device 1 after a third fabrication stage
  • FIG. 5B is a second cross-sectional view BB and/or CC of semiconductor device 1 after the third fabrication stage
  • FIG. 6 is a top view of semiconductor device 1 after the third fabrication stage.
  • a dielectric layer 21 is formed in recessed region
  • dielectric layer 21 is formed to a thickness of about five hundred angstroms of thermally grown silicon dioxide. In an alternate embodiment, dielectric layer 21 is formed of silicon nitride to a thickness of approximately five hundred angstroms.
  • a cap layer or dielectric material 20 is deposited on substrate surface 12 capping pillars 15 to form a seal over recessed region 30 creating void 16 .
  • dielectric material 20 is formed of plasma enhanced chemical vapor deposition (PECVD) silicon dioxide to a thickness of approximately ten thousand angstroms.
  • PECVD plasma enhanced chemical vapor deposition
  • dielectric material 20 is formed of silicon nitride to a thickness of approximately ten thousand angstroms.
  • void 16 has a depth 17 beneath surface 12 of approximately five micrometers.
  • Void 16 is so designated because it is filled with a gaseous material, which in one embodiment may be air. Void 16 may also be filled with argon or another ambient gas which is present when opening 34 of recessed region 30 becomes sealed off.
  • An electrical component 25 is formed on dielectric material 20 over isolation region 5 .
  • Electrical component 25 may be a bonding pad, a passive component such as an inductor, capacitor or resistor, or another electrical device suitable for formation over a dielectric material.
  • the effective dielectric constant of isolation region 5 is a combination of the dielectric constant or permittivity of void 16 and the permittivity of the materials used to form pillars 15 and dielectric material 21 .
  • the gaseous material contained in void 16 has a dielectric constant substantially equal to one, and dielectric material 21 has a dielectric constant of about 3.8, thus the overall dielectric constant of the isolation region formed is less than 3.8, depending on the relative volumes of the pillars 15 , dielectric material 21 and void 16 .
  • Electrical component 25 has a low parasitic capacitance to substrate 10 , and therefore a higher frequency capability, because of the low permittivity of isolation region 5 .
  • isolation region 5 has a low effective permittivity for forming electrical components with a low parasitic substrate capacitance.
  • FIG. 1 through FIG. 6 show pillars 15 as being formed using circular cavities 18
  • FIGS. 7A through 7E are used to show some of the many alternate embodiments of the invention possible by varying the shape and quantity of cavities 18 used to subsequently form pillars 15 .
  • FIG. 7A shows an embodiment having a single donut shaped cavity 18 in which pillar 15 is formed.
  • FIG. 7B shows an embodiment having a u-shaped cavity 18 in which pillar 15 is formed using the invention.
  • FIG. 7C shows an embodiment having multiple triangle shaped cavities 18 in which pillar 15 is formed.
  • FIG. 7D shows an embodiment having multiple staggered cavities 18 in which pillars 15 are formed.
  • FIG. 7E shows an embodiment having a multiplicity of u-shaped cavities 18 in which pillars 15 are formed using the invention.
  • the present invention provides a semiconductor structure ( 1 ), comprising a isolation region ( 5 ) formed above a semiconductor material ( 10 ) with a pillar ( 15 ) formed of the semiconductor material under the isolation region.
  • the pillar is capped with a dielectric material ( 20 ) to form a void.

Abstract

A semiconductor structure (1), comprising a isolation region (5) formed on a semiconductor material (10). A pillar (15) is formed in the semiconductor material under the isolation region, where the pillar is capped with a first dielectric material (20) to form a void (16).

Description

BACKGROUND OF THE INVENTION
The present invention relates in general to semiconductor devices and, more particularly, to integrated circuits having components formed on a low capacitance region of a semiconductor die.
Semiconductor technology continues to scale transistors to have smaller dimensions in order to provide increased functionality and a higher frequency capability. For example, wireless communication devices often use integrated circuits that include high density digital signal processing functions on the same die as analog circuits operating at frequencies in excess of five gigahertz.
However, some integrated circuit components, such as passive devices, are not readily scalable. These devices have relatively high parasitic substrate capacitances, which often limits the overall frequency capability of an integrated circuit. For example, inductors are not easily reduced in size without reducing their quality factor or inductance to an unacceptable level, and bonding pads are not scalable because of the need to attach wire bonds to the bonding pads.
A variety of techniques have been tried to reduce the parasitic capacitances of passive integrated circuit components. One such technique is to form the components over a low permittivity material. However, current low permittivity materials are limited to film thicknesses that are too thin to produce an adequate reduction in parasitic capacitance. Another approach is to form the components over a thick dielectric film in which are formed air gaps or voids that reduce the overall permittivity of the dielectric film. However, previous films made with such voids introduce substantial stress in a semiconductor substrate, which degrades the performance and reliability of the integrated circuit. Other schemes reduce the stress by producing fewer voids or voids with only a limited volume, which has a correspondingly limited effect on parasitic capacitance. Another issue with previous art has been the high costs associated with the complex patterning and etching steps to produce isolation structures with large void to pillar ratios.
Hence, there is a need for a low capacitance structure and method of making a semiconductor device that maintains a low cost while reducing die stress and avoiding the introduction of contaminants into the integrated circuit.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1A is a first cross-sectional view of a semiconductor device after a first fabrication stage;
FIG. 1B is a second cross-sectional view of the semiconductor device after the first fabrication stage;
FIG. 2 is a top view of the semiconductor device after the first fabrication stage;
FIG. 3A is a first cross-sectional view of the semiconductor device after a second fabrication stage;
FIG. 3B is a second cross-sectional view of the semiconductor device after the second fabrication stage;
FIG. 4 is a top view of the semiconductor device after the second fabrication stage;
FIG. 5A is a first cross-sectional view of the semiconductor device after a third fabrication stage;
FIG. 5B is a second cross-sectional view of the semiconductor device after the third fabrication stage;
FIG. 6 is a top view of the semiconductor device after the third fabrication stage;
FIG. 7A is a top view of a first alternate embodiment of the semiconductor device;
FIG. 7B is a top view of a second alternate embodiment of the semiconductor device;
FIG. 7C is a top view of a third alternate embodiment of the semiconductor device;
FIG. 7D is a top view of a fourth alternate embodiment of the semiconductor device;
FIG. 7E is a top view of a fifth alternate embodiment of the semiconductor device; and
DETAILED DESCRIPTION OF THE DRAWINGS
In the figures, elements having the same reference number have similar functionality.
FIGS. 1A, 1B, and 2 are used to describe a first processing stage, and should be referred to collectively for the description, which follows. FIG. 1A is a first cross-sectional view AA of a semiconductor device 1 after a first fabrication stage, FIG. 1B is a second cross-sectional view BB and/or CC of semiconductor device 1 after the first fabrication stage, and FIG. 2 is a top view of semiconductor device 1 after the first fabrication stage.
Semiconductor device or structure 1 is formed with a semiconductor substrate material 10 and includes an isolation region 5 for forming electrical components such as passive devices and bonding pads. Semiconductor device 1 further includes an active region 2 for forming a transistor 3 and/or other active devices. In one embodiment, semiconductor substrate material 10 comprises monocrystalline silicon.
For the purposes of simplifying the description of the invention, semiconductor substrate material 10 is shown as a single layer. However, semiconductor substrate material 10 typically includes a series of layers for producing active devices in region 2 such as base, epitaxial, and dielectric layers (not shown).
A surface 12 of semiconductor substrate material 10 is patterned with photoresist to mask an series of standard etch steps that remove exposed portions of the dielectric layers described above (not shown). A standard anisotropic silicon etch is then applied to remove exposed portions of the epitaxial layer and base layer (not shown) to forms an array of cavities 18 within isolation region 5. In one embodiment, cavities 18 are formed to a depth 14 of about five micrometers, a width 13 of about one micrometer and about one micrometer of separation 9 between adjacent cavities 18 using a standard silicon reactive ion etch with nitrogen trifluoride gas for about seven minutes.
Semiconductor device 1 is then thermally oxidized to simultaneously grow an extrinsic layer 23 of silicon dioxide on the sidewalls 19 of cavities 18, which, formed having a thermally grown silicon dioxide which oxidizes the sidewalls 19 of the cavities 18 simultaneously adding silicon dioxide 23 to the sidewalls and consumes a portion of sidewalls 19 to form an intrinsic layer 22 of silicon dioxide. A portion 24 of the cavities 18 is not filled with silicon dioxide. Between cavities 18, overlapping regions 26 of consumed portions or intrinsic layer 22 are formed. Although shown as two layers for the purposes of describing the invention, layer 22 and layer 23 constitute a homogeneous or single continuous layer. Note that the pillars 15 of semiconductor substrate material 10 are not consumed by the formation of intrinsic layer 22. Thus a contiguos? homogeneous or single continuous layer of silicon dioxide comprised of extrinsic layer 23 and intrinsic layer 22 is formed surrounding pillars 15 of semiconductor material. Since the oxidation rate of semiconductor material is well established and easily controlled, the dimensions of the pillars 15 can be easily controlled.
FIGS. 3A, 3B, and 4 are used to describe a second processing stage, and should be referred to collectively for the description, which follows. FIG. 3A is a first cross-sectional view AA of semiconductor device 1 after a second fabrication stage, FIG. 3B is a second cross-sectional view BB and/or CC of semiconductor device 1 after the second fabrication stage, and FIG. 4 is a top view of semiconductor device 1 after the second fabrication stage.
Semiconductor substrate material 10 is subjected to an etch step to remove portion of extrinsic layer 23 and intrinsic layer 22. In one embodiment, the etch is performed by a timed wet etch of buffered oxide etch solution for about ten minutes. In an alternate embodiment, a portion (not shown) of intrinsic layer 22 can be left as an etch stop or reinforcement material by reducing the amount of the material removed by the etch, as long as an overlapping region 26 is removed to form the pillars 15. Thus the pillars 15 are now left free standing in a recessed region 30.
A problem of the prior art has been controlling etch processes used to form a small pillar in a recess. In prior art, when the recessed regions get large in relation to the pillar, the lack of controllability results In a missing, deformed, or weakened pillar. These defects reduce production yields and increase manufacturing costs. In addition, advanced photolithographic and etching equipment required to form a small pillar is expensive to purchase, operate and maintain.
One advantage of the invention over prior art is that the feature size or width 28 of the pillar 15 is primarily determined by the easily controlled oxidation rate of the semiconductor substrate material 10, rather than the etch rate of the semiconductor substrate material 10. This enables use of less expensive photolithographic and etching tools to form feature sizes which are smaller than the photolithographic capabilities of the tools, while easily controlling the process to produce a pillar with fewer defects.
FIGS. 5A, 5B, and 6 are used to describe a third processing stage, and should be referred to collectively for the description, which follows. FIG. 5A is a first cross-sectional view AA of semiconductor device 1 after a third fabrication stage, FIG. 5B is a second cross-sectional view BB and/or CC of semiconductor device 1 after the third fabrication stage, and FIG. 6 is a top view of semiconductor device 1 after the third fabrication stage.
A dielectric layer 21 is formed in recessed region
provide a coating to reinforce pillar wall 33 and recessed region wall 32 and to promote adhesion of subsequent layers to the semiconductor substrate material 10. In the case where reinforcement or improved adhesion is not required, layer 21 can be omitted in order to reduce costs. In one embodiment dielectric layer 21 is formed to a thickness of about five hundred angstroms of thermally grown silicon dioxide. In an alternate embodiment, dielectric layer 21 is formed of silicon nitride to a thickness of approximately five hundred angstroms.
A cap layer or dielectric material 20 is deposited on substrate surface 12 capping pillars 15 to form a seal over recessed region 30 creating void 16. In one embodiment, dielectric material 20 is formed of plasma enhanced chemical vapor deposition (PECVD) silicon dioxide to a thickness of approximately ten thousand angstroms. In an alternate embodiment, dielectric material 20 is formed of silicon nitride to a thickness of approximately ten thousand angstroms.
In one embodiment, void 16 has a depth 17 beneath surface 12 of approximately five micrometers.
Void 16 is so designated because it is filled with a gaseous material, which in one embodiment may be air. Void 16 may also be filled with argon or another ambient gas which is present when opening 34 of recessed region 30 becomes sealed off.
An electrical component 25 is formed on dielectric material 20 over isolation region 5. Electrical component 25 may be a bonding pad, a passive component such as an inductor, capacitor or resistor, or another electrical device suitable for formation over a dielectric material.
The effective dielectric constant of isolation region 5 is a combination of the dielectric constant or permittivity of void 16 and the permittivity of the materials used to form pillars 15 and dielectric material 21. In one embodiment, the gaseous material contained in void 16 has a dielectric constant substantially equal to one, and dielectric material 21 has a dielectric constant of about 3.8, thus the overall dielectric constant of the isolation region formed is less than 3.8, depending on the relative volumes of the pillars 15, dielectric material 21 and void 16. Electrical component 25 has a low parasitic capacitance to substrate 10, and therefore a higher frequency capability, because of the low permittivity of isolation region 5. Hence, isolation region 5 has a low effective permittivity for forming electrical components with a low parasitic substrate capacitance.
Although FIG. 1 through FIG. 6 show pillars 15 as being formed using circular cavities 18, other cavity shapes, arrangements, and quantities can be used to realize pillar formation. FIGS. 7A through 7E are used to show some of the many alternate embodiments of the invention possible by varying the shape and quantity of cavities 18 used to subsequently form pillars 15. For example, FIG. 7A shows an embodiment having a single donut shaped cavity 18 in which pillar 15 is formed. FIG. 7B shows an embodiment having a u-shaped cavity 18 in which pillar 15 is formed using the invention. FIG. 7C shows an embodiment having multiple triangle shaped cavities 18 in which pillar 15 is formed. FIG. 7D shows an embodiment having multiple staggered cavities 18 in which pillars 15 are formed. FIG. 7E shows an embodiment having a multiplicity of u-shaped cavities 18 in which pillars 15 are formed using the invention.
In summary, the present invention provides a semiconductor structure (1), comprising a isolation region (5) formed above a semiconductor material (10) with a pillar (15) formed of the semiconductor material under the isolation region. The pillar is capped with a dielectric material (20) to form a void.

Claims (15)

What is claimed is:
1. A semiconductor structure (1), comprising:
a isolation region (5) formed above a semiconductor material (10);
a pillar (15) formed of the semiconductor material under the isolation region, where the pillar is capped with a first dielectric material (20) to form a void (16); and
an electrical component (25) formed over the isolation region.
2. The semiconductor structure of claim 1, wherein the electrical component comprises a passive device or bonding pad.
3. The semiconductor structure of claim 1, wherein the semiconductor material comprises monocrystalline silicon.
4. The semiconductor structure of claim 1, wherein the pillar is coated with a second dielectric material (21).
5. The semiconductor structure of claim 4, wherein the second dielectric material comprises thermally grown oxide or silicon nitride.
6. The semiconductor structure of claim 1, wherein the first dielectric material comprises deposited silicon dioxide.
7. The semiconductor structure of claim 1, wherein the void (16) extends (17) at least five micrometers into the semiconductor material.
8. A semiconductor device (1), comprising:
an electrical component (25); and
a semiconductor substrate (10) having a isolation region (5) for forming the electrical component, where the isolation region includes a silicon pillar (15) extending into the semiconductor substrate.
9. The semiconductor device of claim 8, wherein the isolation region includes a cap layer (20) formed on the silicon pillar.
10. The semiconductor device of claim 9, wherein the cap layer forms a void (16).
11. The semiconductor device of claim 9 wherein the silicon pillar extends at least five micrometers into (17) the semiconductor substrate.
12. The semiconductor device of claim 9 wherein the cap layer is comprised of deposited silicon dioxide or silicon nitride.
13. The semiconductor device of claim 8, wherein the electrical component is formed over the isolation region.
14. The semiconductor device of claim 13, wherein the electrical component comprises a passive device or bonding pad of the semiconductor device.
15. The semiconductor device of claim 8, wherein the isolation region is formed with silicon dioxide.
US10/102,505 2002-03-20 2002-03-20 Semiconductor device and method of providing regions of low substrate capacitance Expired - Lifetime US6661068B2 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
US10/102,505 US6661068B2 (en) 2002-03-20 2002-03-20 Semiconductor device and method of providing regions of low substrate capacitance
CNB031073050A CN100336195C (en) 2002-03-20 2003-03-19 Semiconductor device and method for providing low substrate capacitor area
TW092106047A TWI270169B (en) 2002-03-20 2003-03-19 Semiconductor device and method of providing regions of low substrate capacitance
US10/632,636 US6818525B1 (en) 2002-03-20 2003-08-04 Semiconductor device and method of providing regions of low substrate capacitance
HK04101821A HK1058999A1 (en) 2002-03-20 2004-03-12 Semiconductor device and method of providing regions of low substrate capacitance

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/102,505 US6661068B2 (en) 2002-03-20 2002-03-20 Semiconductor device and method of providing regions of low substrate capacitance

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/632,636 Division US6818525B1 (en) 2002-03-20 2003-08-04 Semiconductor device and method of providing regions of low substrate capacitance

Publications (2)

Publication Number Publication Date
US20030189238A1 US20030189238A1 (en) 2003-10-09
US6661068B2 true US6661068B2 (en) 2003-12-09

Family

ID=28040232

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/102,505 Expired - Lifetime US6661068B2 (en) 2002-03-20 2002-03-20 Semiconductor device and method of providing regions of low substrate capacitance
US10/632,636 Expired - Lifetime US6818525B1 (en) 2002-03-20 2003-08-04 Semiconductor device and method of providing regions of low substrate capacitance

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/632,636 Expired - Lifetime US6818525B1 (en) 2002-03-20 2003-08-04 Semiconductor device and method of providing regions of low substrate capacitance

Country Status (4)

Country Link
US (2) US6661068B2 (en)
CN (1) CN100336195C (en)
HK (1) HK1058999A1 (en)
TW (1) TWI270169B (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6917091B2 (en) 2003-03-28 2005-07-12 Mitsubishi Denki Kabushiki Kaisha High power semiconductor device having source electrodes connected by air bridges and having opposite current path directions
US20050173777A1 (en) * 2004-02-09 2005-08-11 Semiconductor Components Industries, Llc Semiconductor device having reduced capacitance to substrate and method
US20070090434A1 (en) * 2004-01-10 2007-04-26 Hvvi Semiconductors, Inc. Power semiconductor device and method therefor
US20080048215A1 (en) * 2006-08-25 2008-02-28 Robert Bruce Davies Electrical stress protection apparatus and method of manufacture
US20080142923A1 (en) * 2006-12-15 2008-06-19 Hvvi Semiconductors, Inc. Semiconductor structure and method of manufacture
US8530963B2 (en) 2005-01-06 2013-09-10 Estivation Properties Llc Power semiconductor device and method therefor
US20170162927A1 (en) * 2014-05-31 2017-06-08 Hatem Mohamed Aead Air Gap Creation In Electronic Devices

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8492260B2 (en) 2010-08-30 2013-07-23 Semionductor Components Industries, LLC Processes of forming an electronic device including a feature in a trench
US8981533B2 (en) 2012-09-13 2015-03-17 Semiconductor Components Industries, Llc Electronic device including a via and a conductive structure, a process of forming the same, and an interposer
US9812354B2 (en) 2015-05-15 2017-11-07 Semiconductor Components Industries, Llc Process of forming an electronic device including a material defining a void
US9991338B2 (en) 2015-09-17 2018-06-05 Semiconductor Components Industries, Llc Electronic device including a conductive structure surrounded by an insulating structure
US10497602B2 (en) 2016-08-01 2019-12-03 Semiconductor Components Industries, Llc Process of forming an electronic device including forming an electronic component and removing a portion of a substrate

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5324683A (en) * 1993-06-02 1994-06-28 Motorola, Inc. Method of forming a semiconductor structure having an air region
US5742091A (en) 1995-07-12 1998-04-21 National Semiconductor Corporation Semiconductor device having a passive device formed over one or more deep trenches
US5844299A (en) 1997-01-31 1998-12-01 National Semiconductor Corporation Integrated inductor
US6180995B1 (en) 1999-05-06 2001-01-30 Spectrian Corporation Integrated passive devices with reduced parasitic substrate capacitance
US6221727B1 (en) 1999-08-30 2001-04-24 Chartered Semiconductor Manufacturing Ltd. Method to trap air at the silicon substrate for improving the quality factor of RF inductors in CMOS technology
US6307247B1 (en) 1999-07-12 2001-10-23 Robert Bruce Davies Monolithic low dielectric constant platform for passive components and method
US6531376B1 (en) * 2002-04-17 2003-03-11 Semiconductor Components Industries Llc Method of making a semiconductor device with a low permittivity region

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5240875A (en) * 1992-08-12 1993-08-31 North American Philips Corporation Selective oxidation of silicon trench sidewall

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5324683A (en) * 1993-06-02 1994-06-28 Motorola, Inc. Method of forming a semiconductor structure having an air region
US5742091A (en) 1995-07-12 1998-04-21 National Semiconductor Corporation Semiconductor device having a passive device formed over one or more deep trenches
US5844299A (en) 1997-01-31 1998-12-01 National Semiconductor Corporation Integrated inductor
US6180995B1 (en) 1999-05-06 2001-01-30 Spectrian Corporation Integrated passive devices with reduced parasitic substrate capacitance
US6307247B1 (en) 1999-07-12 2001-10-23 Robert Bruce Davies Monolithic low dielectric constant platform for passive components and method
US6221727B1 (en) 1999-08-30 2001-04-24 Chartered Semiconductor Manufacturing Ltd. Method to trap air at the silicon substrate for improving the quality factor of RF inductors in CMOS technology
US6531376B1 (en) * 2002-04-17 2003-03-11 Semiconductor Components Industries Llc Method of making a semiconductor device with a low permittivity region

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6917091B2 (en) 2003-03-28 2005-07-12 Mitsubishi Denki Kabushiki Kaisha High power semiconductor device having source electrodes connected by air bridges and having opposite current path directions
US7898057B2 (en) 2004-01-10 2011-03-01 Hvvi Semiconductors, Inc. Radio frequency power semiconductor device package comprising dielectric platform and shielding plate
US20070090434A1 (en) * 2004-01-10 2007-04-26 Hvvi Semiconductors, Inc. Power semiconductor device and method therefor
US9865590B2 (en) 2004-01-10 2018-01-09 Xenogenic Development Limited Liability Company Power semiconductor device and method therefor
US9177866B2 (en) 2004-01-10 2015-11-03 Estivation Properties Llc Power semiconductor device and method therefor
US9029946B2 (en) 2004-01-10 2015-05-12 Estivation Properties Llc Power semiconductor device and method therefor
US7847369B2 (en) 2004-01-10 2010-12-07 Hvvi Semiconductors, Inc. Radio frequency power semiconductor device comprising matrix of cavities as dielectric isolation structure
US8471378B2 (en) 2004-01-10 2013-06-25 Estivation Properties Llc Power semiconductor device and method therefor
US20050173777A1 (en) * 2004-02-09 2005-08-11 Semiconductor Components Industries, Llc Semiconductor device having reduced capacitance to substrate and method
US7087925B2 (en) 2004-02-09 2006-08-08 Semiconductor Components Industries, L.L.C. Semiconductor device having reduced capacitance to substrate and method
US8530963B2 (en) 2005-01-06 2013-09-10 Estivation Properties Llc Power semiconductor device and method therefor
US20100103578A1 (en) * 2006-08-25 2010-04-29 Hvvi Semiconductors, Inc. Electrical stress protection apparatus and method of manufacture
US7656003B2 (en) 2006-08-25 2010-02-02 Hvvi Semiconductors, Inc Electrical stress protection apparatus and method of manufacture
US20080048215A1 (en) * 2006-08-25 2008-02-28 Robert Bruce Davies Electrical stress protection apparatus and method of manufacture
US7888746B2 (en) 2006-12-15 2011-02-15 Hvvi Semiconductors, Inc. Semiconductor structure and method of manufacture
US20080142923A1 (en) * 2006-12-15 2008-06-19 Hvvi Semiconductors, Inc. Semiconductor structure and method of manufacture
US20170162927A1 (en) * 2014-05-31 2017-06-08 Hatem Mohamed Aead Air Gap Creation In Electronic Devices

Also Published As

Publication number Publication date
TWI270169B (en) 2007-01-01
US20030189238A1 (en) 2003-10-09
HK1058999A1 (en) 2004-06-11
CN100336195C (en) 2007-09-05
CN1445834A (en) 2003-10-01
US6818525B1 (en) 2004-11-16
TW200403804A (en) 2004-03-01

Similar Documents

Publication Publication Date Title
US7276425B2 (en) Semiconductor device and method of providing regions of low substrate capacitance
US6661068B2 (en) Semiconductor device and method of providing regions of low substrate capacitance
US20020063341A1 (en) Semiconductor substrate and method for fabricating the same
JPH1022457A (en) Capacitance device and semiconductor device, and manufacture thereof
JP2003504875A (en) Monolithic low-k platform for passive components and method of manufacture
KR20060041733A (en) Semiconductor device having reduced capacitance to substrate and method
US9818688B2 (en) Dielectric region in a bulk silicon substrate providing a high-Q passive resonator
EP0703611B1 (en) Method for insulating metal leads using a low dielectric constant material, and structures formed therewith
US7723821B2 (en) Microelectronic assembly
US6621136B2 (en) Semiconductor device having regions of low substrate capacitance
WO1987007979A1 (en) Planarized process for forming vias in silicon wafers
US6285069B1 (en) Semiconductor device having improved parasitic capacitance and mechanical strength
US7381656B2 (en) Method of manufacturing a semiconductor device and semiconductor device obtained by means of said method
US10923577B2 (en) Cavity structures under shallow trench isolation regions
US20050012175A1 (en) Semiconductor substrate and manufacturing process therefor
CN113035771B (en) Semiconductor device, preparation method thereof and electronic device
US5723371A (en) Method for fabricating a thin film transistor having a taper-etched semiconductor film
JPH08222694A (en) Semiconductor device and manufacture of semiconductor device
US6537917B2 (en) Method for fabricating electrically insulating layers
KR20040013928A (en) Method for forming inductor of semiconductor device
KR0167884B1 (en) Manufacture of soi mosfet isolation
KR20000033517A (en) Integrated elements with trench filled with air and method for manufacturing the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DURHAM, JAMES A.;KAMEKONA, KEITH;SCHOONOVER, BRIAN;REEL/FRAME:012737/0809

Effective date: 20020314

AS Assignment

Owner name: JPMORGAN CHASE BANK, AS COLLATERAL AGENT, NEW YORK

Free format text: SUPPLEMENT TO SECURITY AGREEMENT;ASSIGNORS:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;SEMICONDUCTOR COMPONENTS OF RHODE ISLAND, INC.;REEL/FRAME:012991/0180

Effective date: 20020505

AS Assignment

Owner name: WELLS FARGO BANK MINNESOTA, NATIONAL ASSOCIATION,

Free format text: SECURITY AGREEMENT;ASSIGNORS:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;SEMICONDUCTOR COMPONENTS INDUSTRIES OF RHODE ISLAND, INC.;REEL/FRAME:012958/0638

Effective date: 20020506

AS Assignment

Owner name: JPMORGAN CHASE BANK, NEW YORK

Free format text: SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:014007/0239

Effective date: 20030303

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, NEW YORK

Free format text: SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:038620/0087

Effective date: 20160415

AS Assignment

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK MINNESOTA, NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:038543/0039

Effective date: 20050217

AS Assignment

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT AND COLLATERAL AGENT;REEL/FRAME:038631/0345

Effective date: 20100511

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A. (ON ITS BEHALF AND ON BEHALF OF ITS PREDECESSOR IN INTEREST, CHASE MANHATTAN BANK);REEL/FRAME:038632/0074

Effective date: 20160415

AS Assignment

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PATENT NUMBER 5859768 AND TO RECITE COLLATERAL AGENT ROLE OF RECEIVING PARTY IN THE SECURITY INTEREST PREVIOUSLY RECORDED ON REEL 038620 FRAME 0087. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:039853/0001

Effective date: 20160415

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT, NEW YORK

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PATENT NUMBER 5859768 AND TO RECITE COLLATERAL AGENT ROLE OF RECEIVING PARTY IN THE SECURITY INTEREST PREVIOUSLY RECORDED ON REEL 038620 FRAME 0087. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:039853/0001

Effective date: 20160415

AS Assignment

Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, ARIZONA

Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 0087;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064070/0001

Effective date: 20230622

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 0087;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064070/0001

Effective date: 20230622