US6777312B2 - Wafer-level transfer of membranes in semiconductor processing - Google Patents

Wafer-level transfer of membranes in semiconductor processing Download PDF

Info

Publication number
US6777312B2
US6777312B2 US10/005,765 US576501A US6777312B2 US 6777312 B2 US6777312 B2 US 6777312B2 US 576501 A US576501 A US 576501A US 6777312 B2 US6777312 B2 US 6777312B2
Authority
US
United States
Prior art keywords
wafer
membrane
causing
carrier
indium
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US10/005,765
Other versions
US20020106867A1 (en
Inventor
Eui-Hyeok Yang
Dean V. Wiberg
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
California Institute of Technology CalTech
Original Assignee
California Institute of Technology CalTech
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by California Institute of Technology CalTech filed Critical California Institute of Technology CalTech
Priority to US10/005,765 priority Critical patent/US6777312B2/en
Assigned to BAYER, KATHY reassignment BAYER, KATHY CONFIRMATORY LICENSE (SEE DOCUMENT FOR DETAILS). Assignors: CALIFORNIA INSTITUTE OF TECHNOLOGY
Assigned to CALIFORNIA INSTITUTE OF TECHNOLOGY reassignment CALIFORNIA INSTITUTE OF TECHNOLOGY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WIBERG, DEAN, YANG, EUI-HYEOK
Assigned to NATIONAL AERONAUTICS AND SPACE ADMINISTRATION reassignment NATIONAL AERONAUTICS AND SPACE ADMINISTRATION RE-RECORD TO CORRECT THE RECEIVING PARTY'S NAME, PREVIOUSLY RECORDED AT REEL 012699, FRAME 0085. Assignors: INSTITUTE OF TECHNOLOGY CALIFORNIA
Publication of US20020106867A1 publication Critical patent/US20020106867A1/en
Priority to US10/678,359 priority patent/US7268081B2/en
Application granted granted Critical
Publication of US6777312B2 publication Critical patent/US6777312B2/en
Adjusted expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C3/00Assembling of devices or systems from individually processed components
    • B81C3/001Bonding of two components
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00349Creating layers of material on a substrate
    • B81C1/00357Creating layers of material on a substrate involving bonding one or several substrates on a non-temporary support, e.g. another substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/20Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
    • H01L21/2003Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy characterised by the substrate
    • H01L21/2007Bonding of semiconductor wafers to insulating substrates or to semiconducting substrates using an intermediate insulating layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B2201/00Specific applications of microelectromechanical systems
    • B81B2201/04Optical MEMS
    • B81B2201/042Micromirrors, not used as optical switches
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B2203/00Basic microelectromechanical structures
    • B81B2203/01Suspended structures, i.e. structures allowing a movement
    • B81B2203/0127Diaphragms, i.e. structures separating two media that can control the passage from one medium to another; Membranes, i.e. diaphragms with filtering function
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2201/00Manufacture or treatment of microstructural devices or systems
    • B81C2201/01Manufacture or treatment of microstructural devices or systems in or on a substrate
    • B81C2201/0174Manufacture or treatment of microstructural devices or systems in or on a substrate for making multi-layered devices, film deposition or growing
    • B81C2201/019Bonding or gluing multiple substrate layers
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2201/00Manufacture or treatment of microstructural devices or systems
    • B81C2201/01Manufacture or treatment of microstructural devices or systems in or on a substrate
    • B81C2201/0174Manufacture or treatment of microstructural devices or systems in or on a substrate for making multi-layered devices, film deposition or growing
    • B81C2201/0191Transfer of a layer from a carrier wafer to a device wafer
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2203/00Forming microstructural systems
    • B81C2203/03Bonding two components
    • B81C2203/038Bonding techniques not provided for in B81C2203/031 - B81C2203/037

Definitions

  • This application relates to semiconductor processing, and more specifically, to transfer of a layered structure such as a membrane from one wafer to another wafer.
  • a semiconductor wafer can be processed to fabricate various structures in an integrated package. Such structures may be formed from fabricating and patterning various layers on the wafer using various microfabrication processes. Each layer may be a semiconductor material, a conductor material such as a doped semiconductor material and a metal, or an insulator such as a glass, an oxide or a nitride. In addition, various micromachining processes may be used to fabricate various micro structures on the wafer. The microfabrication and micromachining processes can be used to fabricate a variety of integrated semiconductor structures to form semiconductor components, devices and systems, including integrated circuits, opto-electronic devices, micro optical devices, and micro-electro-mechanical systems (MEMS).
  • MEMS micro-electro-mechanical systems
  • a layered structure such as a membrane is a common structure in fabricating many semiconductor devices and systems.
  • a silicon or polysilicon membrane parallel to the wafer may be used as an optical mirror.
  • such a membrane may be engaged to microactuators to deform in a controlled manner to correct distortions in the wavefront of received optical images.
  • This layered structure may be “natively” grown by directly forming the layer on the wafer on which the final device is fabricated. Alternatively, it may be advantageous or necessary to fabricate such a layer on a separate substrate and then transfer the layer onto the wafer on which the final device is fabricated.
  • a carrier wafer is fabricated to include a membrane on one side of the carrier wafer.
  • the membrane on the carrier wafer is then bond to a surface of a different, device wafer by a plurality of joints.
  • the joints and the device wafer are then isolated from exposure to etching chemicals.
  • the carrier wafer is selectively etched away to expose the membrane and to leave said membrane on the device wafer.
  • FIGS. 1A and 1B illustrate preparation of a carrier wafer and a device wafer for transferring a membrane in the carrier wafer to the device wafer according to one embodiment.
  • FIG. 2 illustrates bonding of the carrier wafer to the device wafer according to one embodiment.
  • FIGS. 3A, 3 B, and 3 C illustrate selective etching of the bonded carrier wafer according to one embodiment.
  • FIGS. 4A and 4B illustrate the final fabrication step to complete the transfer of the membrane to the device substrate according to one embodiment.
  • FIGS. 5A, 5 B, 5 C, and 5 D illustrate additional fabrication steps for transferring a second membrane on a second carrier wafer onto the device wafer according to one embodiment, where the second membrane is stacked over the first transferred membrane.
  • FIGS. 6A through 6L illustrate fabrication of a deformable mirror and associated electrostatic actuators based on the disclosed membrane transfer.
  • FIG. 6M shows operation of the deformable mirror shown in FIG. 6 L.
  • FIGS. 7A, 7 B, and 7 C show additional details of the deformable mirror shown in FIG. 6 L.
  • FIGS. 8A, 8 B, 8 C, and 8 D show fabrication of a different deformable mirror by directly transferring a silicon membrane over an array of actuators on the device wafer based on the disclosed membrane transfer.
  • the present techniques for transfer of membranes are used to transfer a layered structure such as a membrane fabricated in a carrier wafer to another “device wafer” on which a device or system is fabricated using the transferred membrane.
  • the present techniques include three basic fabrication stages: wafer preparation, hermetic wafer bonding, and selective removal of the carrier wafer.
  • wafer preparation stage the carrier and the device wafers are prepared to form surface structures for the final device such as patterns on the membrane in the carrier wafer, patterns and electrodes on the device.
  • bonding structures or joints may also be fabricated for bonding the carrier and device wafers together.
  • a direct bonding process is used to form hermetic bonding between two wafers.
  • the hermetic nature of the bonding is desirable because the subsequent fabrication relies on the hermetic seal at the bonding locations to select certain portions of the carrier wafer to etch for the transfer.
  • Various fabrication steps may be implemented in the above three stages to transfer different membranes.
  • the selective removal of the carrier wafer to release the membrane includes isolation of the device wafer and the bonding structure between the membrane and the device wafer from any etching chemicals. This isolation protects the bonding between the membrane and the device wafer and allows a variety bonding materials to be used, such as indium bumps and epoxy materials.
  • FIGS. 1A through 4B illustrate transfer of a single-crystal semiconductor membrane 101 from a carrier wafer 100 to a device wafer 200 according to one embodiment. More specifically, FIGS. 1A and 1B illustrate the wafer preparation; FIG. 2 illustrates the hermetic bonding; and FIGS. 3A through 4B illustrate the selective etching of the bonded carrier wafer.
  • the carrier wafer 100 is a silicon-on-insulator (SOI) wafer which includes the silicon membrane 101 (e.g. on the order of one micron to tens of microns), a thick single-crystal silicon layer 105 (e.g., a few hundred microns), and a thin insulator layer 103 of less than one micron formed of an insulating material such as a silicon oxide and a silicon nitride and sandwiched between the silicon layers 101 and 105 .
  • the insulator layer 103 is assumed to be silicon dioxide as an example in the following description.
  • a semiconductor other than silicon may be used for the wafers 100 and 200 , including germanium, a III-V compound like GaAs and GaP, and a II-VI compound.
  • germanium a III-V compound like GaAs and GaP
  • II-VI compound a III-V compound like GaAs and GaP
  • the use of GaAs and other semiconductors for semiconductor opto-electronic devices as the device wafer 200 allows for integration opto-electronic components in the final device.
  • a thin oxide layer 102 A e.g., silicon dioxide of about 0.5 micron, is thermally grown over the surface of the membrane 101 on the carrier wafer 100 .
  • the membrane 101 may be etched to form various surface patterns.
  • a photoresist layer is formed and patterned to define locations of indium bumps 107 to be formed on the membrane 101 for hermetic bonding to the device wafer 200 .
  • a metallization layer 102 B of Cr/Pt/Au is deposited subsequently over the patterned photoresist layer for a subsequent lift-off process.
  • the silicon device wafer 200 may be similarly prepared by forming an oxide layer 202 A, and the patterned photoresist layer for locations of bonding indium bumps 204 , and a metalization layer 202 B of Cr/Pt/Au for the lift-off process.
  • a thin indium layer is deposited on both the top surface of gold of the layer 102 B on the carrier wafer 100 and the top surface of gold of the layer 202 B on the device wafer 200 . Since the indium layer uniformly wets the Au layer, the Au acts as a “substrate” for the subsequent hermetic bonding. This hermetic bonding process can essentially eliminate the air trapped in the bonding interfaces and to prevent adverse effects of the trapped air on the transferred membrane, in particular, a thin membrane with a thickness on the order microns or less, in subsequent selective etch processes.
  • the indium deposition process is followed by the deposition of a thin layer of gold of about 0.01 micron on the top surface of the indium layer to prevent the indium from oxidation.
  • the deposited metal layers for bonding are patterned using a lift-off process to form the bonding indium bumps 107 and 204 as shown in FIG. 1 B. This completes the wafer preparation.
  • the carrier wafer 100 is subsequently bonded to the device wafer 200 .
  • An Electronic Vision aligner and a thermo-compression bonder may be respectively used to align and bond two patterned wafers 100 and 200 so that the surfaces with indium bumps 107 and 204 of the two wafers face each other and each indium bump 107 on the wafer 100 is aligned to a respective indium pump 204 on the wafer 204 .
  • the bond chamber may be pumped down to a vacuum environment with a low pressure of about, e.g., 1 ⁇ 10 ⁇ 5 Torr, before pressing the two wafers 100 and 200 against each other.
  • a piston pressure of about 4 kPa may be applied at an elevated temperature near the melting point of indium at about 156° C.
  • bonded wafers 100 and 200 shown in FIG. 2 is placed in a chemical wet etching device in a way to expose only the central portion 220 of the carrier wafer 200 to the etching chemicals and to insulate remaining portion of the wafers 100 and 200 , including the peripheral region 230 , bonded interfaces in the joint indium bumps 210 , the device wafer 200 .
  • This isolation allows only selected portions of the wafer 200 to be etched and protects other parts.
  • a Teflon fixture 300 may be used to protect the backside of the wafer pair as well as their bonded interface.
  • the selective etching is performed in 3 etching steps.
  • TMAH Tetramethylammonium hydroxide
  • Other etching chemicals such as KOH may also be used in the wet etching process. This produces a central opening 301 in the carrier wafer 100 and leaves the peripheral portion 302 unchanged due to the isolation by the Teflon fixture (FIG. 3 B).
  • the exposed insulator layer 103 i.e., the oxide layer in this example, is removed by first an ashing process by using an oxygen plasma in a plasma etching chamber to remove a bulk part and then by using dilute hydrofluoric acid (49% HF) droplets to remove the residual oxide. This process exposes the membrane 101 in the opening 301 (FIG. 3 C).
  • FIG. 4A shows the final structure with the membrane 101 integrated on the device wafer 200 .
  • FIGS. 5A-5D illustrates the steps of transferring a second membrane 501 from a second carrier wafer 500 , which may be formed of silicon or a different material.
  • FIG. 5A shows that the carrier wafer 500 may be similarly structured as the carrier wafer 100 with an insulator layer 503 sandwiched between the membrane 501 and a semiconductor layer 505 .
  • Indium bumps are formed on top of the membrane 101 and to be bonded to indium bumps formed on the surface of the membrane 501 of the carrier wafer 500 to form the joint indium bumps 510 .
  • larger joint indium bumps 520 are also formed between the membrane 501 and the top surface of the device wafer 200 in the peripheral region. Similar etching steps are performed to first remove the central portion of the silicon layer 505 to expose the insulator layer 503 (FIG. 5B) and the to remove the insulator layer 503 to expose the membrane 501 (FIG. 5 C). Finally, the peripheral region of the wafer 500 is removed to form the final structure shown in FIG. 5 D.
  • the above membrane transferring techniques may be applied to form a wide range of structures.
  • the following sections describe fabrication of two exemplary deformable mirrors based on the membrane transfer.
  • FIGS. 6A-6L illustrate fabrication of a deformable mirror where both the mirror and the underlying actuators are fabricated by the membrane transfer process.
  • FIG. 6A shows a SOI carrier wafer and silicon device wafer are prepared.
  • FIG. 6B a 1-micron thick corrugated polysilicon membrane is fabricated on the SOI wafer and is doped to be conductive as part of an electrostatic actuator array on the device wafer that deform the mirror.
  • the corrugated structure is designed to control the deflection of the actuator and to release the stress caused by the bonding and deposition process and the intrinsic stress of membrane materials.
  • an oxide layer of about 0.5 micron thick is thermally grown on both sides of the wafers.
  • Ti/Pt/Au metallization is deposited and patterned to form the electrode array on the device wafer.
  • the carrier wafer is patterned and etched to define a 5-micron deep corrugation profile.
  • a 1-micron thick polysilicon film is deposited on the carrier wafer after thermal oxidation to conform with the corrugation profile in the underlying silicon. This corrugated polysilicon membrane is later transferred to the device wafer.
  • a Cr/Pt/Au metallization is deposited subsequently over the photoresist patterns on both wafers for the lift-off process.
  • a thin indium layer is then deposited on both wafers.
  • the indium deposition process is followed by the deposition of a gold contact layer of about 0.01 micron thick to prevent the indium from oxidation.
  • the deposited metal layers for bonding are patterned using a lift-off process.
  • the carrier wafer is subsequently bonded to the device wafer (FIG. 6 D).
  • FIGS. 6E-6G illustrate the etching process.
  • an oxygen plasma is used to remove possible residues on the polysilicon membrane surface after the oxide insulator layer is removed.
  • FIG. 6H shows the structure after a SF6 plasma is used with a shadow mask to selectively etch the polysilicon membrane to pattern the transferred membrane structure.
  • FIGS. 6I-6L show the subsequent transfer of a silicon membrane onto the top of the polysilicon membrane actuator to operate as the deformable mirror.
  • FIG. 6M shows different voltages are applied to two adjacent electrodes on the device wafer to cause different local deformations.
  • FIGS. 7A-7C show additional details of the deformable mirror device in FIG. 6 L.
  • FIGS. 8A-8D show fabrication of another deformable mirror where a reflective silicon membrane 101 in a SOI carrier wafer is directly transferred onto an array of actuators 810 formed on a device wafer 800 .
  • the actuators 810 may be previously fabricated on the wafer 800 .
  • individual indium bumps are used as the interfacing structures to bond the transferred membrane to the device wafer.
  • Many other materials may also be used to replace the indium for bonding.
  • an epoxy may be used to form the bumps to bond the membrane either directly to the device wafer or to another membrane on the device wafer. This is possible in part because the bonding interface is isolated from the etching chemicals as illustrated in FIG. 3A where a Teflon fixture is used to prevent the etching solution from contacting the bonding interface.
  • the use of an epoxy for bonding can be advantageous because the additional metal layers and processing steps associated with indium bonding can be eliminated to simplify fabrication and to increase fabrication throughput.
  • the epoxy bonding may be particularly advantageous for bonding thick membranes with a thickness on the order of 10 2 microns.
  • the epoxy bonding should also be implemented by individual epoxy bumps to reduce the contact areas and hence the problems of stresses at the contacts between the epoxy and the membrane.
  • the above wafer-level transfer of a membrane has a number of advantages.
  • the transfer can be designed to avoid the use of adhesives or polymers (i.e. wax, epoxy, or photoresist) for bonding the membrane to the device wafer. This can eliminate residues or cracks and maintain a clean mirror membrane.
  • a continuous membrane with a usable area up to the size of the carrier wafer can be transferred in its entirety. Transfer of a 1-micron thick silicon membrane with a diameter of 100 mm has been demonstrated. This availability of a large, continuous membrane may be particularly useful in various applications including adaptive optics where discontinuities can lead to phase errors and other adverse effects.

Abstract

Techniques for transferring a membrane from one wafer to another wafer to form integrated semiconductor devices.

Description

This application claims the benefits of U.S. Provisional Application Nos. 60/245,650 filed Nov. 2, 2000 and 60/307,677 filed Jul. 24, 2001.
ORIGIN OF THE INVENTION
The systems and techniques described herein were made in the performance of work under a NASA contract, and are subject to the provisions of Public Law 96-517 (35 USC 202) in which the Contractor has elected to retain title.
BACKGROUND
This application relates to semiconductor processing, and more specifically, to transfer of a layered structure such as a membrane from one wafer to another wafer.
A semiconductor wafer can be processed to fabricate various structures in an integrated package. Such structures may be formed from fabricating and patterning various layers on the wafer using various microfabrication processes. Each layer may be a semiconductor material, a conductor material such as a doped semiconductor material and a metal, or an insulator such as a glass, an oxide or a nitride. In addition, various micromachining processes may be used to fabricate various micro structures on the wafer. The microfabrication and micromachining processes can be used to fabricate a variety of integrated semiconductor structures to form semiconductor components, devices and systems, including integrated circuits, opto-electronic devices, micro optical devices, and micro-electro-mechanical systems (MEMS).
A layered structure such as a membrane is a common structure in fabricating many semiconductor devices and systems. For example, a silicon or polysilicon membrane parallel to the wafer may be used as an optical mirror. In adaptive optics, such a membrane may be engaged to microactuators to deform in a controlled manner to correct distortions in the wavefront of received optical images. This layered structure may be “natively” grown by directly forming the layer on the wafer on which the final device is fabricated. Alternatively, it may be advantageous or necessary to fabricate such a layer on a separate substrate and then transfer the layer onto the wafer on which the final device is fabricated.
SUMMARY
This application includes techniques for transferring a membrane from one wafer to another wafer to form integrated semiconductor devices. According to one embodiment, a carrier wafer is fabricated to include a membrane on one side of the carrier wafer. The membrane on the carrier wafer is then bond to a surface of a different, device wafer by a plurality of joints. The joints and the device wafer are then isolated from exposure to etching chemicals. Next, the carrier wafer is selectively etched away to expose the membrane and to leave said membrane on the device wafer.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1A and 1B illustrate preparation of a carrier wafer and a device wafer for transferring a membrane in the carrier wafer to the device wafer according to one embodiment.
FIG. 2 illustrates bonding of the carrier wafer to the device wafer according to one embodiment.
FIGS. 3A, 3B, and 3C illustrate selective etching of the bonded carrier wafer according to one embodiment.
FIGS. 4A and 4B illustrate the final fabrication step to complete the transfer of the membrane to the device substrate according to one embodiment.
FIGS. 5A, 5B, 5C, and 5D illustrate additional fabrication steps for transferring a second membrane on a second carrier wafer onto the device wafer according to one embodiment, where the second membrane is stacked over the first transferred membrane.
FIGS. 6A through 6L illustrate fabrication of a deformable mirror and associated electrostatic actuators based on the disclosed membrane transfer.
FIG. 6M shows operation of the deformable mirror shown in FIG. 6L.
FIGS. 7A, 7B, and 7C show additional details of the deformable mirror shown in FIG. 6L.
FIGS. 8A, 8B, 8C, and 8D show fabrication of a different deformable mirror by directly transferring a silicon membrane over an array of actuators on the device wafer based on the disclosed membrane transfer.
DETAILED DESCRIPTION
The present techniques for transfer of membranes are used to transfer a layered structure such as a membrane fabricated in a carrier wafer to another “device wafer” on which a device or system is fabricated using the transferred membrane. In general, the present techniques include three basic fabrication stages: wafer preparation, hermetic wafer bonding, and selective removal of the carrier wafer. In the wafer preparation stage, the carrier and the device wafers are prepared to form surface structures for the final device such as patterns on the membrane in the carrier wafer, patterns and electrodes on the device. In addition, bonding structures or joints may also be fabricated for bonding the carrier and device wafers together. Next in the wafer bonding stage, a direct bonding process is used to form hermetic bonding between two wafers. The hermetic nature of the bonding is desirable because the subsequent fabrication relies on the hermetic seal at the bonding locations to select certain portions of the carrier wafer to etch for the transfer. Various fabrication steps may be implemented in the above three stages to transfer different membranes. The selective removal of the carrier wafer to release the membrane includes isolation of the device wafer and the bonding structure between the membrane and the device wafer from any etching chemicals. This isolation protects the bonding between the membrane and the device wafer and allows a variety bonding materials to be used, such as indium bumps and epoxy materials.
FIGS. 1A through 4B illustrate transfer of a single-crystal semiconductor membrane 101 from a carrier wafer 100 to a device wafer 200 according to one embodiment. More specifically, FIGS. 1A and 1B illustrate the wafer preparation; FIG. 2 illustrates the hermetic bonding; and FIGS. 3A through 4B illustrate the selective etching of the bonded carrier wafer.
Referring to FIG. 1A, the carrier wafer 100 is a silicon-on-insulator (SOI) wafer which includes the silicon membrane 101 (e.g. on the order of one micron to tens of microns), a thick single-crystal silicon layer 105 (e.g., a few hundred microns), and a thin insulator layer 103 of less than one micron formed of an insulating material such as a silicon oxide and a silicon nitride and sandwiched between the silicon layers 101 and 105. The insulator layer 103 is assumed to be silicon dioxide as an example in the following description. A semiconductor other than silicon may be used for the wafers 100 and 200, including germanium, a III-V compound like GaAs and GaP, and a II-VI compound. The use of GaAs and other semiconductors for semiconductor opto-electronic devices as the device wafer 200 allows for integration opto-electronic components in the final device.
A thin oxide layer 102A, e.g., silicon dioxide of about 0.5 micron, is thermally grown over the surface of the membrane 101 on the carrier wafer 100. At this stage, the membrane 101 may be etched to form various surface patterns. Next, a photoresist layer is formed and patterned to define locations of indium bumps 107 to be formed on the membrane 101 for hermetic bonding to the device wafer 200. A metallization layer 102B of Cr/Pt/Au is deposited subsequently over the patterned photoresist layer for a subsequent lift-off process. The silicon device wafer 200 may be similarly prepared by forming an oxide layer 202A, and the patterned photoresist layer for locations of bonding indium bumps 204, and a metalization layer 202B of Cr/Pt/Au for the lift-off process.
A thin indium layer is deposited on both the top surface of gold of the layer 102B on the carrier wafer 100 and the top surface of gold of the layer 202B on the device wafer 200. Since the indium layer uniformly wets the Au layer, the Au acts as a “substrate” for the subsequent hermetic bonding. This hermetic bonding process can essentially eliminate the air trapped in the bonding interfaces and to prevent adverse effects of the trapped air on the transferred membrane, in particular, a thin membrane with a thickness on the order microns or less, in subsequent selective etch processes. Because indium is known to instantly oxidize in air and the oxidized indium does not provide hermetic bonding, the indium deposition process is followed by the deposition of a thin layer of gold of about 0.01 micron on the top surface of the indium layer to prevent the indium from oxidation. The deposited metal layers for bonding are patterned using a lift-off process to form the bonding indium bumps 107 and 204 as shown in FIG. 1B. This completes the wafer preparation.
Next, the carrier wafer 100 is subsequently bonded to the device wafer 200. An Electronic Vision aligner and a thermo-compression bonder may be respectively used to align and bond two patterned wafers 100 and 200 so that the surfaces with indium bumps 107 and 204 of the two wafers face each other and each indium bump 107 on the wafer 100 is aligned to a respective indium pump 204 on the wafer 204. The bond chamber may be pumped down to a vacuum environment with a low pressure of about, e.g., 1×10−5 Torr, before pressing the two wafers 100 and 200 against each other. A piston pressure of about 4 kPa may be applied at an elevated temperature near the melting point of indium at about 156° C. in a vacuum chamber to press the wafers 100 and 200 against each other. This process can produce a complete hermetic sealing between a pair of indium bumps 107 and 204 to form a joint indium bump 210 (FIG. 2). The hermetically-sealed bonding interface in each pair of indium bumps does not trap or absorb air. This substantially reduces the possibility of degassing from the bonding interface during the etching process which may damage the thin membrane 101 to be transferred.
The selective etching stage is then performed after the hermetic bonding. Initially, bonded wafers 100 and 200 shown in FIG. 2 is placed in a chemical wet etching device in a way to expose only the central portion 220 of the carrier wafer 200 to the etching chemicals and to insulate remaining portion of the wafers 100 and 200, including the peripheral region 230, bonded interfaces in the joint indium bumps 210, the device wafer 200. This isolation allows only selected portions of the wafer 200 to be etched and protects other parts. As illustrated in FIG. 3A, a Teflon fixture 300 may be used to protect the backside of the wafer pair as well as their bonded interface.
The selective etching is performed in 3 etching steps. First, the bulk of the silicon in the central region 220 of the silicon layer 105 is etched away by a wet etching process which may be performed by exposing the central region 220 of the silicon layer 105 in a 25 wt % Tetramethylammonium hydroxide (TMAH) bath at about 80° C. until the buried oxide layer 103 is exposed. Other etching chemicals such as KOH may also be used in the wet etching process. This produces a central opening 301 in the carrier wafer 100 and leaves the peripheral portion 302 unchanged due to the isolation by the Teflon fixture (FIG. 3B). Second, the exposed insulator layer 103, i.e., the oxide layer in this example, is removed by first an ashing process by using an oxygen plasma in a plasma etching chamber to remove a bulk part and then by using dilute hydrofluoric acid (49% HF) droplets to remove the residual oxide. This process exposes the membrane 101 in the opening 301 (FIG. 3C).
Next, the remaining peripheral region 302 of the wafer 200 is removed by a reactive ion etching process. This may be achieved by using a shadow mask 400 to block the exposed membrane 101 and applying the SF6 plasma to selectively etch the region 302 (FIG. 4A). The shadow mask 400 may also be designed to pattern the transferred membrane 101. FIG. 4B shows the final structure with the membrane 101 integrated on the device wafer 200.
The above membrane transfer process may be repeated to transfer additional membranes to the device wafer 200 on top of the transferred membrane 101. FIGS. 5A-5D illustrates the steps of transferring a second membrane 501 from a second carrier wafer 500, which may be formed of silicon or a different material. FIG. 5A shows that the carrier wafer 500 may be similarly structured as the carrier wafer 100 with an insulator layer 503 sandwiched between the membrane 501 and a semiconductor layer 505. Indium bumps are formed on top of the membrane 101 and to be bonded to indium bumps formed on the surface of the membrane 501 of the carrier wafer 500 to form the joint indium bumps 510. In addition, larger joint indium bumps 520 are also formed between the membrane 501 and the top surface of the device wafer 200 in the peripheral region. Similar etching steps are performed to first remove the central portion of the silicon layer 505 to expose the insulator layer 503 (FIG. 5B) and the to remove the insulator layer 503 to expose the membrane 501 (FIG. 5C). Finally, the peripheral region of the wafer 500 is removed to form the final structure shown in FIG. 5D.
The above membrane transferring techniques may be applied to form a wide range of structures. The following sections describe fabrication of two exemplary deformable mirrors based on the membrane transfer.
FIGS. 6A-6L illustrate fabrication of a deformable mirror where both the mirror and the underlying actuators are fabricated by the membrane transfer process. FIG. 6A shows a SOI carrier wafer and silicon device wafer are prepared. In FIG. 6B, a 1-micron thick corrugated polysilicon membrane is fabricated on the SOI wafer and is doped to be conductive as part of an electrostatic actuator array on the device wafer that deform the mirror. The corrugated structure is designed to control the deflection of the actuator and to release the stress caused by the bonding and deposition process and the intrinsic stress of membrane materials.
In the wafer preparation shown in FIGS. 6A through 6C, an oxide layer of about 0.5 micron thick is thermally grown on both sides of the wafers. Then Ti/Pt/Au metallization is deposited and patterned to form the electrode array on the device wafer. The carrier wafer is patterned and etched to define a 5-micron deep corrugation profile. A 1-micron thick polysilicon film is deposited on the carrier wafer after thermal oxidation to conform with the corrugation profile in the underlying silicon. This corrugated polysilicon membrane is later transferred to the device wafer. A Cr/Pt/Au metallization is deposited subsequently over the photoresist patterns on both wafers for the lift-off process. A thin indium layer is then deposited on both wafers. The indium deposition process is followed by the deposition of a gold contact layer of about 0.01 micron thick to prevent the indium from oxidation. The deposited metal layers for bonding are patterned using a lift-off process. The carrier wafer is subsequently bonded to the device wafer (FIG. 6D).
FIGS. 6E-6G illustrate the etching process. In addition to the steps shown in FIGS. 3A-3C, an oxygen plasma is used to remove possible residues on the polysilicon membrane surface after the oxide insulator layer is removed. FIG. 6H shows the structure after a SF6 plasma is used with a shadow mask to selectively etch the polysilicon membrane to pattern the transferred membrane structure. This completes the construction of the actuator array where the conductive membrane and the underlying electrodes on the top surface of the device wafer form electrostatic actuators to locally deform the membrane based on the local voltages. FIGS. 6I-6L show the subsequent transfer of a silicon membrane onto the top of the polysilicon membrane actuator to operate as the deformable mirror. FIG. 6M shows different voltages are applied to two adjacent electrodes on the device wafer to cause different local deformations. FIGS. 7A-7C show additional details of the deformable mirror device in FIG. 6L.
FIGS. 8A-8D show fabrication of another deformable mirror where a reflective silicon membrane 101 in a SOI carrier wafer is directly transferred onto an array of actuators 810 formed on a device wafer 800. The actuators 810 may be previously fabricated on the wafer 800.
In the above embodiments, individual indium bumps are used as the interfacing structures to bond the transferred membrane to the device wafer. Many other materials may also be used to replace the indium for bonding. For example, an epoxy may be used to form the bumps to bond the membrane either directly to the device wafer or to another membrane on the device wafer. This is possible in part because the bonding interface is isolated from the etching chemicals as illustrated in FIG. 3A where a Teflon fixture is used to prevent the etching solution from contacting the bonding interface. The use of an epoxy for bonding can be advantageous because the additional metal layers and processing steps associated with indium bonding can be eliminated to simplify fabrication and to increase fabrication throughput. The epoxy bonding may be particularly advantageous for bonding thick membranes with a thickness on the order of 102 microns. Like the indium bonding where individual indium bumps are used to reduce the contact areas, the epoxy bonding should also be implemented by individual epoxy bumps to reduce the contact areas and hence the problems of stresses at the contacts between the epoxy and the membrane.
The above wafer-level transfer of a membrane has a number of advantages. For example, the transfer can be designed to avoid the use of adhesives or polymers (i.e. wax, epoxy, or photoresist) for bonding the membrane to the device wafer. This can eliminate residues or cracks and maintain a clean mirror membrane. Also, a continuous membrane with a usable area up to the size of the carrier wafer can be transferred in its entirety. Transfer of a 1-micron thick silicon membrane with a diameter of 100 mm has been demonstrated. This availability of a large, continuous membrane may be particularly useful in various applications including adaptive optics where discontinuities can lead to phase errors and other adverse effects.
Only a few embodiments are disclosed. However, it is understood that variations and enhancements may be made without departing from the spirit of and are intended to be encompassed by the following claims.

Claims (32)

What is claimed is:
1. A method, comprising:
causing a carrier wafer to be fabricated to include a membrane on one side of said carrier wafer;
causing said membrane on said carrier wafer to bond to a surface of a different, device wafer by a plurality of joints;
causing said joints and said device wafer to be isolated from exposure to an etching chemical; and
causing said carrier wafer to be selectively etched away to expose said membrane and to leave said membrane on said device wafer,
wherein said joints are indium bumps and are formed by:
causing a first set of indium bumps to be formed on said membrane on said carrier wafer and a second, corresponding set of indium bumps to be formed on said device wafer, and
causing said first set of indium bumps to hermetically bond to said second set of indium bumps to form joint indium bumps to engage said carrier wafer to said device wafer.
2. The method as in claim 1, wherein said carrier wafer includes a carrier semiconductor wafer and an insulator layer sandwiched between said carrier semiconductor wafer and said membrane, and wherein said selective etching of said carrier wafer includes:
causing a first etching process to be performed to remove at least a portion of said carrier semiconductor wafer to expose said insulator layer; and
causing a second etching process to be performed to remove said exposed portion of said insulator layer to expose a portion of said membrane.
3. The method as in claim 2, wherein said first etching process is a wet chemical etching process and said second etching process includes a plasma etching process.
4. The method as in claim 3, wherein said carrier semiconductor wafer includes silicon and said insulator layer includes a silicon-containing insulator material, wherein said first etching process uses a Tetramethylammonium hydroxide solution or a KOH solution.
5. The method as in claim 2, further comprising causing said device wafer to be formed from silicon, germanium, a III-V compound, or a II-VI compound.
6. The method as in claim 1, wherein said hermetic bonding is formed by pressing said carrier and said device wafers against each other at an elevated temperature under a low pressure to directly bond said first and said second sets of indium bumps without applying an adhesive therebetween.
7. The method as an claim 1, further comprising causing a metalization layer to be formed between each indium bump and each of said carrier and said device wafers to have a gold contact layer in direct contact with each indium bump.
8. The method as in claim 7, wherein said metalization layer includes a layer of platinum (Pt) underneath said gold contact layer.
9. The method as in claim 1, further comprising:
causing a second carrier wafer to be fabricated to include a second membrane on one side of said second carrier wafer;
causing said second membrane on said carrier wafer to bond to said membrane by a plurality of second joints and to bond to said device wafer by a plurality of third joints;
causing said joints, said membrane, and said device wafer to be isolated from exposure to etching chemicals, and
causing said second carrier wafer to be selectively etched away to expose said second membrane and to leave said second membrane on said membrane and said device wafer.
10. The method as in claim 1, wherein the carrier wafer is a silicon wafer.
11. The method as in claim 1, wherein the device wafer is a silicon wafer.
12. The method as in claim 1, wherein the carrier wafer is formed of a semiconductor different from silicon.
13. The method as in claim 1, wherein the device wafer is formed of a semiconductor different from silicon.
14. The method as in claim 1, wherein an isolation fixture is used to provide the isolation.
15. The method as in claim 1, further comprising transferring a second membrane to said device wafer, wherein said second membrane is supported by indium bumps on said membrane and indium bumps on said device wafer.
16. The method as in claim 1, further comprising:
prior to bonding said membrane on said carrier wafer to said surface of said device wafer by said joints, forming a plurality of actuators on said surface of said device wafer; and
forming the joints on said actuators, respectively.
17. A method, comprising:
causing a carrier wafer to be fabricated to include a support semiconductor wafer, a membrane on one side of said support semiconductor wafer, and an insulator layer sandwiched between said membrane and said support semiconductor wafer;
causing a first set of indium bumps to be formed on said membrane on said carrier wafer and a second, corresponding set of indium bumps to be formed on a separate device wafer;
causing said first set of indium bumps to hermetically bond to said second set of indium bumps to form joint indium bumps to engage said carrier wafer to said device wafer;
causing said joint indium bumps and said device wafer to be isolated from exposure to an etching chemical; and
causing said carrier wafer to be selectively etched away to expose said membrane and to leave said membrane on said device wafer.
18. The method as in claim 17, further comprising causing a metalization layer to be formed between each indium bump and each of said carrier and said device wafers to have a gold contact layer in direct contact with each indium bump.
19. The method as in claim 18, wherein said metalization layer includes a layer of platinum (Pt) underneath said gold contact layer.
20. The method as in claim 17, wherein each set of indium bumps is formed by forming a layer of indium and patterning said layer of indium by a lift-off process.
21. The method as in claim 17, wherein said hermetic bonding is formed by pressing said carrier and said device wafers directly against each other at an elevated temperature under a vacuum condition to form a hermetic bond between said first and said second sets of indium bumps without applying an adhesive therebetween.
22. The method as in claim 17, wherein said selective etching of said carrier wafer includes:
causing a wet etching process to be performed to remove at least a portion of said support semiconductor wafer to expose said insulator layer; and
causing a plasma etching process to be performed to remove said exposed portion of said insulator layer to expose a portion of said membrane.
23. The method as in claim 22, further comprising causing liquid etching drops to be applied subsequent to said plasma etching process to remove residue of said insulator layer.
24. The method as in claim 17, further comprising causing another plasma etching process to be formed to pattern said membrane by using a shadow mask.
25. The method as in claim 17, further comprising causing a layer of gold of to be deposited over each indium bump to prevent oxidation.
26. The method as in claim 17, wherein the carrier wafer is a silicon wafer.
27. The method as in claim 17, wherein the device wafer is a silicon wafer.
28. The method as in claim 17, wherein the carrier wafer is formed of a semiconductor different from silicon.
29. The method as in claim 17, wherein the device wafer is formed of a semiconductor different from silicon.
30. The method as in claim 17, wherein an isolation fixture is used to provide the isolation.
31. The method as in claim 17, further comprising:
causing a second carrier wafer to be fabricated to include a second support semiconductor wafer, a second membrane on one side of said second support semiconductor wafer, and a second insulator layer sandwiched between said second membrane and said second support semiconductor wafer;
causing a first set of indium bumps to be formed on said second membrane on said second carrier wafer and a second, corresponding set of indium bumps to be formed on selected locations on said device wafer and on a top of said membrane;
causing said first set of indium bumps to hermetically bond to said second set of indium bumps to form joint indium bumps to engage said second carrier wafer to said membrane and said device wafer;
causing said joint indium bumps, said membrane, and said device wafer to be isolated from exposure to an etching chemical; and
causing said second carrier wafer to be selectively etched away to expose said second membrane and to leave said second membrane on said first membrane and said device wafer.
32. The method as in claim 17, further comprising:
prior to formation of said second, corresponding set of indium bumps on said separate device wafer, forming a plurality of actuators on said device wafer; and
forming said second, corresponding set of indium bumps on said actuators, respectively.
US10/005,765 2000-11-02 2001-11-02 Wafer-level transfer of membranes in semiconductor processing Expired - Fee Related US6777312B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US10/005,765 US6777312B2 (en) 2000-11-02 2001-11-02 Wafer-level transfer of membranes in semiconductor processing
US10/678,359 US7268081B2 (en) 2000-11-02 2003-10-02 Wafer-level transfer of membranes with gas-phase etching and wet etching methods

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US24565000P 2000-11-02 2000-11-02
US30767701P 2001-07-24 2001-07-24
US10/005,765 US6777312B2 (en) 2000-11-02 2001-11-02 Wafer-level transfer of membranes in semiconductor processing

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/678,359 Continuation-In-Part US7268081B2 (en) 2000-11-02 2003-10-02 Wafer-level transfer of membranes with gas-phase etching and wet etching methods

Publications (2)

Publication Number Publication Date
US20020106867A1 US20020106867A1 (en) 2002-08-08
US6777312B2 true US6777312B2 (en) 2004-08-17

Family

ID=26937366

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/005,765 Expired - Fee Related US6777312B2 (en) 2000-11-02 2001-11-02 Wafer-level transfer of membranes in semiconductor processing

Country Status (3)

Country Link
US (1) US6777312B2 (en)
AU (1) AU2002241597A1 (en)
WO (1) WO2002043118A2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040201012A1 (en) * 2001-09-12 2004-10-14 Faris Sadeg M. Method of fabricating vertical integrated circuits
US7789971B2 (en) 2005-05-13 2010-09-07 Tokyo Electron Limited Treatment of substrate using functionalizing agent in supercritical carbon dioxide

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7127362B2 (en) * 2000-08-22 2006-10-24 Mundt Randall S Process tolerant methods and apparatus for obtaining data
DE102004013816A1 (en) * 2004-03-20 2005-10-06 Robert Bosch Gmbh Method for producing a sensor module and sensor module
US20060016547A1 (en) * 2004-07-22 2006-01-26 Chien-Hua Chen System and method for transferring structured material to a substrate
US7326629B2 (en) 2004-09-10 2008-02-05 Agency For Science, Technology And Research Method of stacking thin substrates by transfer bonding
US7348193B2 (en) * 2005-06-30 2008-03-25 Corning Incorporated Hermetic seals for micro-electromechanical system devices
US7799656B2 (en) * 2007-03-15 2010-09-21 Dalsa Semiconductor Inc. Microchannels for BioMEMS devices
JP2010135538A (en) * 2008-12-04 2010-06-17 Sumco Corp Method of manufacturing bonded wafer
FR2962557B1 (en) * 2010-07-12 2013-06-07 Commissariat Energie Atomique METHOD FOR MANUFACTURING A MEMBRANE DEVICE IMPRINTING A FLUID
DE102014210986A1 (en) * 2014-06-10 2015-12-17 Robert Bosch Gmbh Micromechanical layer arrangement
KR101999726B1 (en) * 2018-04-24 2019-07-12 한국과학기술연구원 Membrane device having wrinkled membrane on trench and fabrication method thereof, and apparatus using the same

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4383886A (en) 1980-11-14 1983-05-17 Tokyo Shibaura Denki Kabushiki Kaisha Method of manufacturing a semiconductor element
US4700467A (en) 1984-06-22 1987-10-20 Telettra-Telefonia Eletrronica e Radio, S.p.A. Process for grounding flat devices and integrated circuits
US4784970A (en) * 1987-11-18 1988-11-15 Grumman Aerospace Corporation Process for making a double wafer moated signal processor
US4794092A (en) * 1987-11-18 1988-12-27 Grumman Aerospace Corporation Single wafer moated process
US5185292A (en) * 1989-07-20 1993-02-09 Harris Corporation Process for forming extremely thin edge-connectable integrated circuit structure
US5827755A (en) * 1991-08-02 1998-10-27 Canon Kabushiki Kaisha Liquid crystal image display unit and method for fabricating semiconductor optical member
US6004867A (en) * 1996-12-16 1999-12-21 Samsung Electronics Co., Ltd. Chip-size packages assembled using mass production techniques at the wafer-level
US6013534A (en) * 1997-07-25 2000-01-11 The United States Of America As Represented By The National Security Agency Method of thinning integrated circuits received in die form
US6322903B1 (en) * 1999-12-06 2001-11-27 Tru-Si Technologies, Inc. Package of integrated circuits and vertical integration
US6455398B1 (en) * 1999-07-16 2002-09-24 Massachusetts Institute Of Technology Silicon on III-V semiconductor bonding for monolithic optoelectronic integration
US6521477B1 (en) * 2000-02-02 2003-02-18 Raytheon Company Vacuum package fabrication of integrated circuit components

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4383886A (en) 1980-11-14 1983-05-17 Tokyo Shibaura Denki Kabushiki Kaisha Method of manufacturing a semiconductor element
US4700467A (en) 1984-06-22 1987-10-20 Telettra-Telefonia Eletrronica e Radio, S.p.A. Process for grounding flat devices and integrated circuits
US4784970A (en) * 1987-11-18 1988-11-15 Grumman Aerospace Corporation Process for making a double wafer moated signal processor
US4794092A (en) * 1987-11-18 1988-12-27 Grumman Aerospace Corporation Single wafer moated process
US5185292A (en) * 1989-07-20 1993-02-09 Harris Corporation Process for forming extremely thin edge-connectable integrated circuit structure
US5827755A (en) * 1991-08-02 1998-10-27 Canon Kabushiki Kaisha Liquid crystal image display unit and method for fabricating semiconductor optical member
US6004867A (en) * 1996-12-16 1999-12-21 Samsung Electronics Co., Ltd. Chip-size packages assembled using mass production techniques at the wafer-level
US6013534A (en) * 1997-07-25 2000-01-11 The United States Of America As Represented By The National Security Agency Method of thinning integrated circuits received in die form
US6455398B1 (en) * 1999-07-16 2002-09-24 Massachusetts Institute Of Technology Silicon on III-V semiconductor bonding for monolithic optoelectronic integration
US6322903B1 (en) * 1999-12-06 2001-11-27 Tru-Si Technologies, Inc. Package of integrated circuits and vertical integration
US6521477B1 (en) * 2000-02-02 2003-02-18 Raytheon Company Vacuum package fabrication of integrated circuit components

Non-Patent Citations (10)

* Cited by examiner, † Cited by third party
Title
A. Singh, D.D. Horsley, M. Cohn, A. Pisano and R.T. Howe, "Batch Transfer of Microstructures using Flip-Chip Solder Bonding", IEEE Journal of Microelectromechanical Systems, pp. 27-33 1999.
CG Keller and RT Howe, "Hexile tweezers for teleoperated micro-assembly", Proc MEMS 97, Nagoya, Japan, 1997 pp. 72-77.
H. Nguyen, P. Patterson, H. Toshiyoshi and M.C. Wu, "A Substrate-Independent Wafer Transfer Technique for Surface-Micromachined Devices", Proc MEMS Conference, 2000.
K.F. Harsh, W. Zhang, V.M. Bright and Y.C. Lee, "Flip-Chip Assembly for Si-Based RF MEMS", Proc. MEMS '99, Orlando, Florida, pp. 273-278, Jan. 1999.
Michael M. Maharbiz, "Batch Micropackaging by Compression-Bonded Wafer-Wafer Transfer", 1999 IEEE.* *
Michael M. Maharbiz, "Batch Micropackaging by Compression-Bonded Wafer—Wafer Transfer", 1999 IEEE.*
T. Akiyama, U. Stzufer and N de Rooij, "Wafer-and Piece-Wise Si Tip Transfer Technologies for Applications in Scanning Probe Microscopy", IEEE Journal of Microelectromechanical Systems, pp. 65-70, 1999.
T. Akiyama, U. Stzufer and N de Rooij, "Wafer-and Piece—Wise Si Tip Transfer Technologies for Applications in Scanning Probe Microscopy", IEEE Journal of Microelectromechanical Systems, pp. 65-70, 1999.
TE Bell and KD Wise, "A dissolved wafer process using a porous silicon . . . " Proc MEMS 98, Heidleberg Germany, Jan. 25-29,1998, pp. 251-256.
Y. T. Chen, "Localized Bonding with PSG or Indium Solder as Intermediate Layer", 1999 IEEE.* *

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040201012A1 (en) * 2001-09-12 2004-10-14 Faris Sadeg M. Method of fabricating vertical integrated circuits
US6875671B2 (en) * 2001-09-12 2005-04-05 Reveo, Inc. Method of fabricating vertical integrated circuits
US20050112848A1 (en) * 2001-09-12 2005-05-26 Reveo, Inc. Method of fabricating vertical integrated circuits
US7145219B2 (en) * 2001-09-12 2006-12-05 Reveo, Inc. Vertical integrated circuits
US7789971B2 (en) 2005-05-13 2010-09-07 Tokyo Electron Limited Treatment of substrate using functionalizing agent in supercritical carbon dioxide

Also Published As

Publication number Publication date
US20020106867A1 (en) 2002-08-08
WO2002043118A3 (en) 2002-09-06
AU2002241597A1 (en) 2002-06-03
WO2002043118A2 (en) 2002-05-30

Similar Documents

Publication Publication Date Title
US7268081B2 (en) Wafer-level transfer of membranes with gas-phase etching and wet etching methods
US9751752B2 (en) Method of fabrication of Al/Ge bonding in a wafer packaging environment and a product produced therefrom
US20020179921A1 (en) Compliant hermetic package
US8295027B2 (en) MEMS device with integral packaging
US8735260B2 (en) Method to prevent metal pad damage in wafer level package
US7767484B2 (en) Method for sealing and backside releasing of microelectromechanical systems
CN102398888B (en) Wafer level packaging
US6686639B1 (en) High performance MEMS device fabricatable with high yield
US7443017B2 (en) Package having bond-sealed underbump
US8193069B2 (en) Stacked structure and production method thereof
US6777312B2 (en) Wafer-level transfer of membranes in semiconductor processing
US20020132389A1 (en) Method for making a micromechanical device by using a sacrificial substrate
EP0955668A2 (en) Process for manufacture of micro electromechanical devices having high electrical isolation
TW201526205A (en) Semiconductor apparatus, semiconductor structure, and method of forming semiconductor structure
US7943440B2 (en) Fabrication method of thin film device
US10913093B2 (en) Micro-electro-mechanical system piezoelectric transducer and method for manufacturing the same
US11192778B2 (en) MEMS package with roughend interface
US20020126455A1 (en) Tiled microelectromechanical device modules and fabrication methods
US7531424B1 (en) Vacuum wafer-level packaging for SOI-MEMS devices
Yang et al. A new wafer-level membrane transfer technique for MEMS deformable mirrors
CN111137844A (en) Eutectic bonding method and semiconductor device
CN112875641B (en) Integrated structure of MEMS device and circuit device and manufacturing method thereof
US20240116753A1 (en) Method for sealing a mems device and a sealed mems device
CN112875642B (en) MEMS device and method of manufacturing the same
US20240030195A1 (en) Optoelectronic microdevice

Legal Events

Date Code Title Description
AS Assignment

Owner name: BAYER, KATHY, DISTRICT OF COLUMBIA

Free format text: CONFIRMATORY LICENSE;ASSIGNOR:CALIFORNIA INSTITUTE OF TECHNOLOGY;REEL/FRAME:012699/0085

Effective date: 20020207

AS Assignment

Owner name: CALIFORNIA INSTITUTE OF TECHNOLOGY, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YANG, EUI-HYEOK;WIBERG, DEAN;REEL/FRAME:012804/0009

Effective date: 20020228

AS Assignment

Owner name: NATIONAL AERONAUTICS AND SPACE ADMINISTRATION, DIS

Free format text: RE-RECORD TO CORRECT THE RECEIVING PARTY'S NAME, PREVIOUSLY RECORDED AT REEL 012699, FRAME 0085.;ASSIGNOR:INSTITUTE OF TECHNOLOGY CALIFORNIA;REEL/FRAME:013076/0736

Effective date: 20020207

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20160817