US6828819B2 - High-speed memory system - Google Patents

High-speed memory system Download PDF

Info

Publication number
US6828819B2
US6828819B2 US10/353,924 US35392403A US6828819B2 US 6828819 B2 US6828819 B2 US 6828819B2 US 35392403 A US35392403 A US 35392403A US 6828819 B2 US6828819 B2 US 6828819B2
Authority
US
United States
Prior art keywords
memory
stub
bus
memory system
termination
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US10/353,924
Other versions
US20030161196A1 (en
Inventor
Myun-joo Park
Byung-se So
Jae-Jun Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PARK, MYUN-JOO, SO, BYUNG-SE, LEE, JAE-JUN
Publication of US20030161196A1 publication Critical patent/US20030161196A1/en
Application granted granted Critical
Publication of US6828819B2 publication Critical patent/US6828819B2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • G06F13/4063Device-to-bus coupling
    • G06F13/4068Electrical coupling
    • G06F13/4086Bus impedance matching, e.g. termination
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/06Arrangements for interconnecting storage elements electrically, e.g. by wiring
    • G11C5/063Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/1057Data output buffers, e.g. comprising level conversion circuits, circuits for adapting load
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • G11C7/1084Data input buffers, e.g. comprising level conversion circuits, circuits for adapting load
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/14Structural association of two or more printed circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0216Reduction of cross-talk, noise or electromagnetic interference
    • H05K1/023Reduction of cross-talk, noise or electromagnetic interference using auxiliary mounted passive components or auxiliary substances

Definitions

  • the present invention generally relates to memory systems, and in particular, to two-slot memory bus systems having two slots into which individual memory modules may be inserted.
  • the impedance matching characteristic of the entire bus channel can be improved by inserting a passive element (e.g., a resistor) into an intermediate or end portion of a bus channel.
  • a passive element e.g., a resistor
  • FIG. 1 A conventional memory bus system adopting a stub series transceiver logic (SSTL) is illustrated in FIG. 1 .
  • a memory system 10 of the SSTL type has two memory module connectors (or sockets) 12 and 14 into which corresponding memory modules 16 and 18 are inserted, respectively.
  • the memory module connectors 12 and 14 are coupled with a bus 22 that is disposed on a circuit board 20 , which is also commonly referred to as a motherboard.
  • a chipset (or a memory controller) 24 is connected to the first end of the bus 22 , and a termination circuit 26 is connected to the second end thereof.
  • the termination circuit 26 is formed of a termination resistor RT connected to a termination voltage VT.
  • the first end of the bus 22 to which the chipset 24 is connected is in an open state (or non-terminated).
  • a stub line LSTUB connected to a memory device of a memory module is in an open state instead of a terminated state.
  • This design of the conventional memory circuit induces reflected waves, which result in limiting a high-speed operation characteristic of the memory circuit. At least some of the reflected waves are generated at branch points (or discontinuous points) inherent in the conventional memory system.
  • An exemplary embodiment of the present invention provides a straightforwardly constructed two-slot memory system.
  • an exemplary embodiment of the present invention provides a memory system, including a chipset having a transceiver and a termination circuit commonly connected to a bus, a plurality of memory module connectors commonly connected to the bus, a memory module insertable into one of the plurality of memory module connectors and having a transceiver and a termination circuit commonly connected to the bus via a stub line and a stub resistor, and another memory module insertable into one of the plurality of memory module connectors and having a transceiver and a termination circuit commonly connected to the bus via another stub line and another stub resistor.
  • An impedance of the bus is less than that of each of the stub lines, and the stub resistors have half the impedance of each of the stub lines.
  • an exemplary embodiment of the present invention provides a circuit associated with a memory system, including a bus line having an impedance value, and at least one stub line connected to the bus line, the at least one stub line having an impedance value greater than the impedance value of the bus line.
  • FIG. 1 is a schematic diagram of a conventional memory system adopting a signal transmission manner of SSTL;
  • FIG. 2 is a schematic diagram of a memory system according to an exemplary embodiment of the present invention.
  • FIG. 3 is a diagram for describing impedance conditions of a bus, stub lines, and stub resistors illustrated in FIG. 2;
  • FIG. 4 is a schematic diagram of a chipset and memory modules each of which include a termination circuit according to an exemplary embodiment of the present invention
  • FIGS. 5A to 5 E are diagrams for showing operation states of termination circuits in memory modules in accordance with a write operation
  • FIGS. 7A to 7 D are eye waveform diagrams of data that is transmitted from a memory system according to an exemplary embodiment of the present invention.
  • FIGS. 8A to 8 D are other eye waveform diagrams of data that is transmitted from a memory system according to an exemplary embodiment of the present invention.
  • FIG. 2 is a schematic diagram of a memory system according to an exemplary embodiment of the present invention.
  • FIG. 3 is a diagram for describing impedance conditions of a bus, stub lines, and stub resistors illustrated in FIG. 2 .
  • FIG. 4 is a schematic diagram of a chipset and memory modules each of which include a termination circuit according to an exemplary embodiment of the present invention.
  • a memory system 100 includes a chipset 110 , the first memory module 120 , and the second memory module 130 .
  • the chipset 110 is mounted on a circuit board 140 , which may also be referred to as a motherboard.
  • Memory module connectors 150 and 160 are mounted on the circuit board 140 , and the first and second memory modules 120 and 130 are inserted into the memory module connectors 150 and 160 , respectively.
  • the chipset 110 is connected to the first end of the memory bus 170 .
  • the exemplary embodiment is illustrated as including a first memory module 120 and a second memory module 130 , the exemplary embodiments of the present invention are not limited to circuit boards/motherboards capable of handling only two memory modules. Instead, the present invention is also applicable to those circuit boards that handle memory modules greater than two, and those circuit boards designed to handle only one memory module.
  • Each of the first and second memory modules 120 and 130 has a plurality of memory devices (or memory chips), which are mounted on a corresponding memory module so as to construct a SIMM (single in-line memory module) or a DIMM (double in-line memory module).
  • memory devices are mounted on a corresponding memory module so as to construct SIMM.
  • memory devices may also be mounted on a corresponding module so as to construct a DIMM.
  • a memory device 120 a of the first memory module 120 is connected to the memory bus 170 via a stub line LSTUB and a stub resistor RSTUB.
  • a memory device 130 a of the second memory module 130 is connected to the memory bus 170 via a stub line LSTUB and a stub resistor RSTUB.
  • a series resistor RSERIES and a termination circuit 26 are not used on the memory bus 170 . Therefore, the memory bus 170 according to an exemplary embodiment memory is simplified due to the absence of a series resistor connected in series with the memory bus 170 .
  • the memory bus 170 is simplified further since a termination voltage and a resistor forming the termination circuit are not required. Moreover, because a termination voltage is not used, circuits for generating and dividing the termination voltage are unnecessary.
  • the exemplary embodiments of the present invention benefit from reduced manufacturing costs as compared to the manufacturing costs associated with conventional memory systems.
  • a memory bus 170 may have one branch point (or a discontinuous point) 180 , to which the first and second memory modules 120 and 130 are connected via corresponding memory module connectors.
  • a stub line LSTUB is connected to a branch point 180 of the memory bus 170 through a stub resistor RSTUB that is formed on the first memory module 120 .
  • a stub line LSTUB is connected to the branch point 180 of the memory bus 170 through a stub resistor RSTUB that is formed on the second memory module 130 .
  • An impedance Z 1 of the memory bus 170 is designed less than an impedance Z 2 of the stub line LSTUB and aan impedance Z 2 of the stub line LSTUB in the first and second memory modules 120 and 130 , respectively.
  • the impedances Z 2 of the stub line LSTUB and the stub lines LSTUB are substantially the same impedance.
  • a ratio of the impedance Z 1 to the impedances Z 2 is 3:4, and the stub resistor RSTUB of each memory module has a value of Z2 2 .
  • the chipset 110 and the first and second memory modules 120 and 130 include corresponding termination circuits so as to terminate the memory bus 170 .
  • Termination circuits included in the chipset 110 and the first and second memory modules 120 and 130 are designed so as to be operated selectively according to a mode of operation. This will be fully described below.
  • the memory bus 170 is formed of only one bus line. However, it is understood that the memory bus 170 may be formed of more bus lines.
  • the chipset 110 includes a transceiver 202 and a termination circuit 203 that are connected in common to a pad 201 .
  • the pad 201 is connected to one end of the memory bus 170 .
  • the transceiver 202 is formed of a driver 202 a as a transmitter and a receiver 202 b .
  • the termination circuit 203 includes a termination resistor RT and a switch SW 1 that are connected in series between a termination voltage VT and the pad 201 .
  • the first memory module 120 includes a transceiver 212 and a termination circuit 213 that are connected in common to a pad 211 .
  • the pad 211 is connected to the other end of the memory bus 170 , that is, a branch point thereof.
  • the transceiver 212 includes a driver 212 a and a receiver 212 b .
  • the termination circuit 213 includes a termination resistor RT and a switch SW 2 that are connected in series between a termination voltage VT and the pad 211 .
  • the second memory module 130 includes a transceiver 222 and a termination circuit 223 that are connected in common to a pad 221 .
  • the pad 221 is connected to the other end of the memory bus 170 , that is, the branch point thereof.
  • the transceiver 222 includes a driver 222 a and a receiver 222 b .
  • the termination circuit 223 includes a termination resistor RT and a switch SW 3 that are connected in series between a termination voltage VT and the pad 221 .
  • circuitry illustrated in FIG. 4 is merely one example of implementing an exemplary embodiment of the present invention.
  • transceivers are used in FIG. 4, separate transmitters and receivers may also be used if available circuitry and design parameters dictate such component use. Similar substitutes for other circuits described herein are also possible, and such are unquestionably within the purview of the exemplary embodiments of the present invention.
  • termination circuits 203 , 213 , and 223 are controlled so as to operate selectively according to a mode of operation.
  • a circuit for controlling a termination circuit in a chipset/module according to the mode of operation is individually implemented in the chipset/module. For example, in a case where data read out from a memory module is transmitted to a chipset, switches SW 2 and SW 3 are selectively switched off and a switch SW 1 is switched on. In a case where data to be written in a memory module is transmitted from a chipset, the switches SW 2 and SW 3 are selectively switched on and the switch SW 1 is switched off. This will be more fully described below.
  • FIGS. 5A to 5 E illustrate diagrams for showing operational states of termination circuits in memory modules in accordance with a write operation.
  • termination circuits 213 and 223 of the first and second memory modules 120 and 130 inserted in corresponding memory module connectors 150 and 160 are used as a termination resistor.
  • switches SW 2 and SW 3 of the termination circuits 213 and 223 are turned on, so that termination resistors RT of the first and second memory modules 120 and 130 are connected to a memory bus 170 , respectively.
  • either one of the termination circuits 213 and 223 in memory modules 120 and 130 is used as a termination resistor. For example, as illustrated in FIG.
  • the switch SW 2 of the termination circuit 213 in a memory device 120 a mounted on the first memory module 120 is turned on, so that the termination resistor RT is connected to the memory bus 170 .
  • the termination circuit 223 of a memory device 130 a mounted on the second memory module 130 does not operate.
  • the switch SW 3 of the termination circuit 223 in a memory device 130 a mounted on the second memory module 130 is turned on, so that the termination resistor RT is connected to the memory bus 170 .
  • the termination circuit 213 of the memory device 120 a mounted on the first memory module 120 does not operate.
  • a termination circuit 213 / 223 of a memory device 120 a / 130 a mounted on the inserted memory module 120 / 130 operates as a termination resistor.
  • FIGS. 6A to 6 F are diagrams for showing operation states of termination circuits in memory modules and a chipset in accordance with a read operation.
  • either one of the memory modules 120 and 130 will be selected at a read operation.
  • a switch SW 1 of a termination circuit 203 in a chipset 110 is turned on, so that one end of a memory bus 170 is terminated.
  • a termination circuit of a selected memory module does not operate, a termination circuit of an unselected memory module operates.
  • FIG. 6A when a memory device 120 a on the first memory module 120 is selected a termination circuit 223 of a memory device 130 a on the second memory module 130 operates as a termination resistor.
  • FIG. 6A when a memory device 120 a on the first memory module 120 is selected a termination circuit 223 of a memory device 130 a on the second memory module 130 operates as a termination resistor.
  • a termination circuit 213 of the memory device 120 a on the first memory module 120 operates as a termination resistor.
  • a termination circuit of an unselected memory module does not operate.
  • a termination circuit 213 / 223 of a memory device 120 a / 130 a on the inserted memory module does not operate, as illustrated in FIGS. 6E and 6F.
  • FIGS. 7A-7D and 8 A- 8 D Simulation results of a memory system adopting a memory bus structure according to an exemplary embodiment of the present invention are illustrated in FIGS. 7A-7D and 8 A- 8 D.
  • the various impedance and resistance values provided are by way of example only.
  • a termination resistor RT of 75 ⁇ is used at each memory device on a memory module, and a termination resistor RT of 150 ⁇ is used at a chipset 110 .
  • FIGS. 7A and 7B waveforms are taken using a memory system similar to that illustrated in FIG. 5B or 5 C and that satisfies the aforementioned conditions. Therefore, when data is written in the first memory module 120 a termination circuit of the second memory module operates, and when data is written in the second memory module 130 a termination circuit of the first memory module 120 operates. Waveforms illustrated in FIGS. 7C and 7D are taken using a memory system similar to that illustrated in FIG. 6C or 6 D. Accordingly, a termination circuit 203 of a chipset 110 is activated, and termination circuits 213 and 223 of memory devices on memory modules which are inserted into corresponding memory module connectors respectively are disabled.
  • a memory system is designed such that a channel signal voltage is magnified under a low signal driving voltage condition. Therefore minimal channel mismatching occurs as a result of a manner in which the termination circuits are controlled and a resistance value of a stub or termination resistor. Nevertheless, the memory systems according to the exemplary embodiments of the present invention provide excellent signal data waveforms at a relatively high operation speed.
  • waveforms are obtained under the conditions that a channel date transfer rate is 800 Mbps, an impedance Z 1 of a memory bus 170 is 47 ⁇ , an impedance Z 2 of each stub line LSTUB is 63 ⁇ , and a resistance value of each stub resistor RSTUB is 31.5 ⁇ .
  • a termination resistor RT of 63 ⁇ is in each memory device on a memory module, and a termination resistor RT of 47 ⁇ is used in a chipset 110 .
  • FIGS. 8A and 8B waveforms are obtained using a memory system similar to that illustrated in FIG. 5 A and that satisfies the aforementioned conditions.
  • the termination circuits 212 and 223 of the first and second memory modules 120 and 130 operate.
  • waveforms are obtained using a memory system similar to that illustrated in FIG. 6A or 6 B and that satisfies the aforementioned conditions.
  • the termination circuit 203 of the chipset 110 and a termination circuit of an unselected memory device are activated so as to act as termination resistors of a memory bus 170 .
  • a termination circuit of a selected memory device is inactivated.
  • a high-speed bus operation characteristic may be improved by reducing impedance mismatching at a branch point. This is achieved by using line impedance of a memory bus and stub impedance of a memory module, and by matching ends of the memory bus using termination circuits included in memory devices and a chipset.

Abstract

A memory system includes a chipset mounted on a circuit board, and first and second memory module connectors mounted respectively on the circuit board. The first and second memory modules are inserted into the first and second memory module connectors, respectively. The memory system further includes a bus connected to the chipset and the first and second memory module connectors so to create a branch point. Each of the first and second memory modules includes at least one memory device connected to the bus via a stub line and a stub resistor. Impedance of the bus is less than that of the stub line.

Description

This application claims priority of Korean Patent Application No. 2002-10506, filed on Feb. 27, 2002, the contents of which are herein incorporated by reference in their entirety.
FIELD OF THE INVENTION
The present invention generally relates to memory systems, and in particular, to two-slot memory bus systems having two slots into which individual memory modules may be inserted.
BACKGROUND OF THE INVENTION
It is desirable to reduce high-frequency noise generated in connection with a high-speed operation, thereby reducing a decrease in signal fidelity. Recently, various high-speed bus systems have been adopted to reduce the high-frequency noise of bus channels.
Generally, as an operation speed of a memory bus increases, high-frequency reflection noise increases. This is caused by various kinds of discontinuous points on a bus channel. To prevent or suppress this noise, techniques for improving an impedance matching characteristic of an entire bus channel have been proposed. For example, the impedance matching characteristic of the entire bus channel can be improved by inserting a passive element (e.g., a resistor) into an intermediate or end portion of a bus channel.
A conventional memory bus system adopting a stub series transceiver logic (SSTL) is illustrated in FIG. 1. Referring to FIG. 1, a memory system 10 of the SSTL type has two memory module connectors (or sockets) 12 and 14 into which corresponding memory modules 16 and 18 are inserted, respectively. The memory module connectors 12 and 14 are coupled with a bus 22 that is disposed on a circuit board 20, which is also commonly referred to as a motherboard. A chipset (or a memory controller) 24 is connected to the first end of the bus 22, and a termination circuit 26 is connected to the second end thereof. The termination circuit 26 is formed of a termination resistor RT connected to a termination voltage VT. Each of the memory modules 16 and 18 has a memory device 28 that is connected to the bus 22 via a stub resistor RSTUB and a stub line LSTUB. As illustrated in FIG. 1, the memory system 10 adopting the SSTL manner includes a series resistor RSERIES that is connected in series with the bus 22.
With the conventional memory system in FIG. 1, the first end of the bus 22 to which the chipset 24 is connected is in an open state (or non-terminated). Likewise, a stub line LSTUB connected to a memory device of a memory module is in an open state instead of a terminated state. This design of the conventional memory circuit induces reflected waves, which result in limiting a high-speed operation characteristic of the memory circuit. At least some of the reflected waves are generated at branch points (or discontinuous points) inherent in the conventional memory system.
SUMMARY OF THE INVENTION
An exemplary embodiment of the present invention provides a two-slot memory system capable an efficient high-speed operation.
An exemplary embodiment of the present invention provides a straightforwardly constructed two-slot memory system.
An exemplary embodiment of the present invention provides a memory system, including a circuit board, a chipset mounted on the circuit board, a plurality of memory module connectors mounted on the circuit board, a plurality of memory modules, each of the plurality of memory modules individually receivable in each of the plurality of memory module connectors, and a bus connected to the chipset and the plurality of memory module connectors. The plurality of memory module connectors are connected to the bus at one branch point thereof. Each of the plurality of memory modules includes at least one memory device connected to the bus via a stub line and a stub resistor, and an impedance of the bus is less than that of the stub lines.
Furthermore, an exemplary embodiment of the present invention provides a memory system, including a chipset having a transceiver and a termination circuit commonly connected to a bus, a plurality of memory module connectors commonly connected to the bus, a memory module insertable into one of the plurality of memory module connectors and having a transceiver and a termination circuit commonly connected to the bus via a stub line and a stub resistor, and another memory module insertable into one of the plurality of memory module connectors and having a transceiver and a termination circuit commonly connected to the bus via another stub line and another stub resistor. An impedance of the bus is less than that of each of the stub lines, and the stub resistors have half the impedance of each of the stub lines.
Moreover, an exemplary embodiment of the present invention provides a circuit associated with a memory system, including a bus line having an impedance value, and at least one stub line connected to the bus line, the at least one stub line having an impedance value greater than the impedance value of the bus line.
Furthermore, an exemplary embodiment of the present invention provides a memory system, including a bus line, a chipset operationally connected to the bus line, and at least one memory module operationally connected to the bus line, the at least one memory module including a termination circuit.
Further scope of applicability of the present invention will become apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating exemplary embodiments of the invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from this detailed description.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention will become more fully understood from the detailed description given hereinbelow and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention, and wherein:
FIG. 1 is a schematic diagram of a conventional memory system adopting a signal transmission manner of SSTL;
FIG. 2 is a schematic diagram of a memory system according to an exemplary embodiment of the present invention;
FIG. 3 is a diagram for describing impedance conditions of a bus, stub lines, and stub resistors illustrated in FIG. 2;
FIG. 4 is a schematic diagram of a chipset and memory modules each of which include a termination circuit according to an exemplary embodiment of the present invention;
FIGS. 5A to 5E are diagrams for showing operation states of termination circuits in memory modules in accordance with a write operation;
FIGS. 6A to 6F are diagrams for showing operation states of termination circuits in memory modules and a chipset in accordance with a read operation;
FIGS. 7A to 7D are eye waveform diagrams of data that is transmitted from a memory system according to an exemplary embodiment of the present invention; and
FIGS. 8A to 8D are other eye waveform diagrams of data that is transmitted from a memory system according to an exemplary embodiment of the present invention.
DETAILED DESCRIPTION OF EXEMPLARY EMBODIMENTS
Exemplary embodiments of the present invention will be more fully described with reference to the attached drawings. FIG. 2 is a schematic diagram of a memory system according to an exemplary embodiment of the present invention. FIG. 3 is a diagram for describing impedance conditions of a bus, stub lines, and stub resistors illustrated in FIG. 2. FIG. 4 is a schematic diagram of a chipset and memory modules each of which include a termination circuit according to an exemplary embodiment of the present invention.
To begin with, referring to FIG. 2, a memory system 100 includes a chipset 110, the first memory module 120, and the second memory module 130. As a memory controller, the chipset 110 is mounted on a circuit board 140, which may also be referred to as a motherboard. Memory module connectors 150 and 160 are mounted on the circuit board 140, and the first and second memory modules 120 and 130 are inserted into the memory module connectors 150 and 160, respectively. The chipset 110 is connected to the first end of the memory bus 170.
Although the exemplary embodiment is illustrated as including a first memory module 120 and a second memory module 130, the exemplary embodiments of the present invention are not limited to circuit boards/motherboards capable of handling only two memory modules. Instead, the present invention is also applicable to those circuit boards that handle memory modules greater than two, and those circuit boards designed to handle only one memory module.
Each of the first and second memory modules 120 and 130 has a plurality of memory devices (or memory chips), which are mounted on a corresponding memory module so as to construct a SIMM (single in-line memory module) or a DIMM (double in-line memory module). In the illustrated exemplary embodiment, memory devices are mounted on a corresponding memory module so as to construct SIMM. However, memory devices may also be mounted on a corresponding module so as to construct a DIMM. A memory device 120 a of the first memory module 120 is connected to the memory bus 170 via a stub line LSTUB and a stub resistor RSTUB. Likewise, a memory device 130 a of the second memory module 130 is connected to the memory bus 170 via a stub line LSTUB and a stub resistor RSTUB.
As understood in FIG. 2, a series resistor RSERIES and a termination circuit 26 (see FIG. 1) are not used on the memory bus 170. Therefore, the memory bus 170 according to an exemplary embodiment memory is simplified due to the absence of a series resistor connected in series with the memory bus 170. The memory bus 170 is simplified further since a termination voltage and a resistor forming the termination circuit are not required. Moreover, because a termination voltage is not used, circuits for generating and dividing the termination voltage are unnecessary. Generally, the exemplary embodiments of the present invention benefit from reduced manufacturing costs as compared to the manufacturing costs associated with conventional memory systems.
In the memory system according to an exemplary embodiment of the present invention, as illustrated in FIG. 3, a memory bus 170 may have one branch point (or a discontinuous point) 180, to which the first and second memory modules 120 and 130 are connected via corresponding memory module connectors. In FIG. 3, a stub line LSTUB is connected to a branch point 180 of the memory bus 170 through a stub resistor RSTUB that is formed on the first memory module 120. Likewise, a stub line LSTUB is connected to the branch point 180 of the memory bus 170 through a stub resistor RSTUB that is formed on the second memory module 130. An impedance Z1 of the memory bus 170 is designed less than an impedance Z2 of the stub line LSTUB and aan impedance Z2 of the stub line LSTUB in the first and second memory modules 120 and 130, respectively. In this exemplary embodiment, the impedances Z2 of the stub line LSTUB and the stub lines LSTUB are substantially the same impedance. For example, a ratio of the impedance Z1 to the impedances Z2 is 3:4, and the stub resistor RSTUB of each memory module has a value of Z2 2 .
Figure US06828819-20041207-M00001
Referring again to FIG. 2, the chipset 110 and the first and second memory modules 120 and 130 include corresponding termination circuits so as to terminate the memory bus 170. Termination circuits included in the chipset 110 and the first and second memory modules 120 and 130 are designed so as to be operated selectively according to a mode of operation. This will be fully described below.
Referring to FIG. 4, the memory bus 170 is formed of only one bus line. However, it is understood that the memory bus 170 may be formed of more bus lines. The chipset 110 includes a transceiver 202 and a termination circuit 203 that are connected in common to a pad 201. The pad 201 is connected to one end of the memory bus 170. The transceiver 202 is formed of a driver 202 a as a transmitter and a receiver 202 b. The termination circuit 203 includes a termination resistor RT and a switch SW1 that are connected in series between a termination voltage VT and the pad 201. The first memory module 120 includes a transceiver 212 and a termination circuit 213 that are connected in common to a pad 211. The pad 211 is connected to the other end of the memory bus 170, that is, a branch point thereof. The transceiver 212 includes a driver 212 a and a receiver 212 b. The termination circuit 213 includes a termination resistor RT and a switch SW2 that are connected in series between a termination voltage VT and the pad 211. The second memory module 130 includes a transceiver 222 and a termination circuit 223 that are connected in common to a pad 221. The pad 221 is connected to the other end of the memory bus 170, that is, the branch point thereof. The transceiver 222 includes a driver 222 a and a receiver 222 b. The termination circuit 223 includes a termination resistor RT and a switch SW3 that are connected in series between a termination voltage VT and the pad 221.
It should be understood that the circuitry illustrated in FIG. 4 is merely one example of implementing an exemplary embodiment of the present invention. For example, although transceivers are used in FIG. 4, separate transmitters and receivers may also be used if available circuitry and design parameters dictate such component use. Similar substitutes for other circuits described herein are also possible, and such are unquestionably within the purview of the exemplary embodiments of the present invention.
In an exemplary embodiment of the present invention, termination circuits 203, 213, and 223, each included in the chipset 110 and the first and second memory modules 120 and 130, are controlled so as to operate selectively according to a mode of operation. Although not shown in figures, a circuit for controlling a termination circuit in a chipset/module according to the mode of operation is individually implemented in the chipset/module. For example, in a case where data read out from a memory module is transmitted to a chipset, switches SW2 and SW3 are selectively switched off and a switch SW1 is switched on. In a case where data to be written in a memory module is transmitted from a chipset, the switches SW2 and SW3 are selectively switched on and the switch SW1 is switched off. This will be more fully described below.
FIGS. 5A to 5E illustrate diagrams for showing operational states of termination circuits in memory modules in accordance with a write operation.
When a write operation is carried out, termination circuits 213 and 223 of the first and second memory modules 120 and 130 inserted in corresponding memory module connectors 150 and 160 are used as a termination resistor. For example, referring to FIG. 5A, switches SW2 and SW3 of the termination circuits 213 and 223 are turned on, so that termination resistors RT of the first and second memory modules 120 and 130 are connected to a memory bus 170, respectively. When the write operation is carried out, either one of the termination circuits 213 and 223 in memory modules 120 and 130 is used as a termination resistor. For example, as illustrated in FIG. 5B, the switch SW2 of the termination circuit 213 in a memory device 120 a mounted on the first memory module 120 is turned on, so that the termination resistor RT is connected to the memory bus 170. At this time, the termination circuit 223 of a memory device 130 a mounted on the second memory module 130 does not operate. On the other hand, as illustrated in FIG. 5C, the switch SW3 of the termination circuit 223 in a memory device 130 a mounted on the second memory module 130 is turned on, so that the termination resistor RT is connected to the memory bus 170. At this time, the termination circuit 213 of the memory device 120 a mounted on the first memory module 120 does not operate. In the case that a memory module 120 or 130 is inserted into either one of memory module connectors, as illustrated in FIGS. 5D and 5E, a termination circuit 213/223 of a memory device 120 a/130 a mounted on the inserted memory module 120/130 operates as a termination resistor.
FIGS. 6A to 6F are diagrams for showing operation states of termination circuits in memory modules and a chipset in accordance with a read operation.
In a case where memory modules 120 and 130 are inserted in corresponding memory module connectors 150 and 160, respectively, either one of the memory modules 120 and 130 will be selected at a read operation. When a read operation is carried out, a switch SW1 of a termination circuit 203 in a chipset 110 is turned on, so that one end of a memory bus 170 is terminated. While a termination circuit of a selected memory module does not operate, a termination circuit of an unselected memory module operates. For example, as illustrated in FIG. 6A, when a memory device 120 a on the first memory module 120 is selected a termination circuit 223 of a memory device 130 a on the second memory module 130 operates as a termination resistor. On the other hand, as illustrated in FIG. 6B, when the memory device 130 a on the second memory module 130 is selected a termination circuit 213 of the memory device 120 a on the first memory module 120 operates as a termination resistor. Alternatively, as illustrated in FIGS. 6C and 6D, a termination circuit of an unselected memory module does not operate. In the case that a memory module is inserted into either one of the memory module connectors, a termination circuit 213/223 of a memory device 120 a/130 a on the inserted memory module does not operate, as illustrated in FIGS. 6E and 6F.
Simulation results of a memory system adopting a memory bus structure according to an exemplary embodiment of the present invention are illustrated in FIGS. 7A-7D and 8A-8D. The various impedance and resistance values provided are by way of example only.
Waveforms illustrated in FIGS. 7A to 7D are obtained under the conditions that a channel date transfer rate is 533 Mbps, that impedance Z1 of a memory bus 170 is 39Ω, that impedance Z2 of each stub line LSTUB is 52Ω, and that a resistance value of each stub resistor RSTUB is 20Ω. Amplitude diminishment reduction of a channel signal may be achieved by making a value of the stub resistor RSTUB a little less than a value ( Z2 2 = 26 Ω )
Figure US06828819-20041207-M00002
determined by a perfect matching condition at a branch point 180. A termination resistor RT of 75Ω is used at each memory device on a memory module, and a termination resistor RT of 150Ω is used at a chipset 110. There is obtained an effect of magnifying a voltage amplitude of a channel signal by using a termination resistor whose resistance value is a little larger than impedance of a memory bus.
In FIGS. 7A and 7B, waveforms are taken using a memory system similar to that illustrated in FIG. 5B or 5C and that satisfies the aforementioned conditions. Therefore, when data is written in the first memory module 120 a termination circuit of the second memory module operates, and when data is written in the second memory module 130 a termination circuit of the first memory module 120 operates. Waveforms illustrated in FIGS. 7C and 7D are taken using a memory system similar to that illustrated in FIG. 6C or 6D. Accordingly, a termination circuit 203 of a chipset 110 is activated, and termination circuits 213 and 223 of memory devices on memory modules which are inserted into corresponding memory module connectors respectively are disabled.
In an exemplary embodiment of the present invention, a memory system is designed such that a channel signal voltage is magnified under a low signal driving voltage condition. Therefore minimal channel mismatching occurs as a result of a manner in which the termination circuits are controlled and a resistance value of a stub or termination resistor. Nevertheless, the memory systems according to the exemplary embodiments of the present invention provide excellent signal data waveforms at a relatively high operation speed.
In FIGS. 8A to 8D, waveforms are obtained under the conditions that a channel date transfer rate is 800 Mbps, an impedance Z1 of a memory bus 170 is 47Ω, an impedance Z2 of each stub line LSTUB is 63Ω, and a resistance value of each stub resistor RSTUB is 31.5Ω. A termination resistor RT of 63Ω is in each memory device on a memory module, and a termination resistor RT of 47Ω is used in a chipset 110.
In FIGS. 8A and 8B, waveforms are obtained using a memory system similar to that illustrated in FIG. 5A and that satisfies the aforementioned conditions. In particular, while a termination circuit 203 of a chipset 110 does not operate, the termination circuits 212 and 223 of the first and second memory modules 120 and 130 operate. In FIGS. 8C and 8D, waveforms are obtained using a memory system similar to that illustrated in FIG. 6A or 6B and that satisfies the aforementioned conditions. During a read operation, the termination circuit 203 of the chipset 110 and a termination circuit of an unselected memory device are activated so as to act as termination resistors of a memory bus 170. At this time, a termination circuit of a selected memory device is inactivated.
As set forth above, a high-speed bus operation characteristic may be improved by reducing impedance mismatching at a branch point. This is achieved by using line impedance of a memory bus and stub impedance of a memory module, and by matching ends of the memory bus using termination circuits included in memory devices and a chipset.
The invention has been described using exemplary embodiments of the present invention. However, it is to be understood that the scope of the invention is not limited to the disclosed exemplary embodiments. On the contrary, the exemplary embodiments are intended to cover various modifications and similar arrangements. The scope of the claims, therefore, should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.

Claims (26)

What is claimed is:
1. A memory system, comprising:
a circuit board;
a chipset mounted on the circuit board;
a plurality of memory module connectors mounted on the circuit board;
a plurality of memory modules, each of the plurality of memory modules individually receivable in each of the plurality of memory module connectors; and
a bus connected to the chipset and the plurality of memory module connectors, the plurality of memory module connectors connected to the bus at a single branch point,
wherein each of the plurality of memory modules includes at least one memory device connected to the bus via a stub line and a stub resistor, and wherein an impedance of the bus is less than an impedance of the stub lines.
2. The memory system according to claim 1, wherein the stub lines have substantially equal impedances.
3. The memory system according to claim 1, wherein each memory device includes a termination circuit connected to a corresponding stub line.
4. The memory system according to claim 3, wherein the termination circuits selectively operate in response to a mode of operation of the memory system.
5. The memory system according to claim 4, wherein the termination circuits function as a termination resistor during a write mode of operation.
6. The memory system according to claim 4, wherein any one of the termination circuits function as a termination resistor during a write mode of operation.
7. The memory system according to claim 1, wherein the chipset comprises a termination circuit.
8. The memory system according to claim 7, wherein the termination circuit of the chipset operates during a read mode operation of the memory.
9. The memory system according to claim 1, wherein a ratio of the impedance of the bus to the impedance of at least one of the plurality of stub lines is 3:4.
10. The memory system according to claim 9, wherein each stub resistor has half the impedance of a corresponding stub line.
11. A memory system, comprising:
a chipset having a transceiver and a termination circuit commonly connected to a bus;
a plurality of memory module connectors commonly connected to the bus;
a memory module insertable into one of the plurality of memory module connectors and having a transceiver and a termination circuit commonly connected to the bus via a stub line and a stub resistor; and
another memory module insertable into one of the plurality of memory module connectors and having a transceiver and a termination circuit commonly connected to the bus via another stub line and another stub resistor,
wherein an impedance of the bus is less than that of each of the stub lines, and the stub resistors have half the impedance of each of the stub lines.
12. The memory system according to claim 11, wherein the memory modules are commonly connected to one branch point of the bus.
13. The memory system according to claim 12, wherein the stub lines have substantially equal impedances.
14. The memory system according to claim 12, wherein the termination circuits of the memory modules selectively operate according to a mode of operation of the memory system.
15. The memory system according to claim 14, wherein the termination circuits of the memory modules function as a termination resistor during a write mode of operation.
16. The memory system according to claim 14, wherein either one of the termination circuits of the memory modules functions as a termination resistor during a write mode of operation.
17. The memory system according to claim 14, wherein the termination circuit of the chipset operates during a read mode of operation.
18. The memory system according to claim 14, wherein a ratio of the impedance of the bus to the impedance of each of the stub lines is 3:4.
19. A circuit associated with a memory system, comprising:
a bus line having an impedance value; and
at least one stub line connected to the bus line via a stub resistor, the at least one stub line having an impedance value greater than the impedance value of the bus line, the stub resistor having an impedance value up to about one half the impedance value of the at least one stub line.
20. The circuit according to claim 19, wherein two stub lines are connected to the bus line via a corresponding stub resistor at a single branch point, the two stub lines each having an impedance value greater than the impedance value of the bus line.
21. The circuit according to claim 19, wherein the impedance values of the two stub lines are substantially equal.
22. A memory system, comprising:
a bus line;
a chipset operationally connected to the bus line and including a termination circuit;
at least one memory module operationally connected to the bus line via a stub line wherein an impedance of the bus line is less than an impedance of the stub line, and the at least one memory module including a termination circuit,
wherein the termination circuits in the chipset and the at least one memory module selectively operate in response to a mode of operation of the memory system.
23. The memory system according to claim 22, wherein the termination circuit of the chipset is enabled during a read mode operation.
24. The memory system according to claim 22, wherein the termination circuit of the memory module is enabled during a write mode operation.
25. The memory system according to claim 24, further comprising an additional memory module operationally connected to the bus line, the additional memory module operable in the same manner as the at least one memory module.
26. A memory system, comprising:
a chipset mounted on a circuit board;
a plurality of memory modules, each of the plurality of memory modules individually receivable in a corresponding one of a plurality of memory module connectors; and
a bus connected to the chipset, the plurality of memory module connectors connected to the bus at a single branch point,
wherein
each of the plurality of memory modules includes at least one memory device connected to the bus via a stub line and a stub resistor, wherein an impedance of the bus is less than an impedance of the stub line, and
each memory device includes a termination circuit connected to a corresponding stub line, and
the termination circuits selectively operate in response to a mode of operation of the memory system.
US10/353,924 2002-02-27 2003-01-30 High-speed memory system Expired - Lifetime US6828819B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
KR2002-10506 2002-02-27
KR10-2002-0010506A KR100471162B1 (en) 2002-02-27 2002-02-27 High speed memory system
KR10-2002-0010506 2002-02-27

Publications (2)

Publication Number Publication Date
US20030161196A1 US20030161196A1 (en) 2003-08-28
US6828819B2 true US6828819B2 (en) 2004-12-07

Family

ID=27751965

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/353,924 Expired - Lifetime US6828819B2 (en) 2002-02-27 2003-01-30 High-speed memory system

Country Status (2)

Country Link
US (1) US6828819B2 (en)
KR (1) KR100471162B1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040257109A1 (en) * 2003-06-19 2004-12-23 Samsung Electronics Co., Ltd. Termination providing apparatus mounted on memory module or socket and memory system using the apparatus
US20070011384A1 (en) * 2005-07-09 2007-01-11 Hon Hai Precision Industry Co., Ltd. Computer expansion slot and design method thereof
US20070257699A1 (en) * 2006-04-20 2007-11-08 Moises Cases Multi-memory module circuit topology
US20090230989A1 (en) * 2006-10-18 2009-09-17 Canon Kabushiki Kaisha Memory control circuit, memory control method, and integrated circuit
US20100060314A1 (en) * 2008-09-09 2010-03-11 Airmar Technology Corporation Termination resistor scheme
US9520160B2 (en) 2013-04-05 2016-12-13 Samsung Electronics Co., Ltd. Printed circuit board and memory module including the same

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE10345384B3 (en) * 2003-09-30 2005-03-24 Infineon Technologies Ag Circuit system for computer memory arrangement has first and second circuit units connected to control device via first and second signal lines of differential signal line respectively
US20050289284A1 (en) * 2004-06-24 2005-12-29 Ge Chang High speed memory modules
US7564694B2 (en) * 2005-12-21 2009-07-21 Intel Corporation Apparatus and method for impedance matching in a backplane signal channel
US7486105B2 (en) * 2007-01-22 2009-02-03 Mediatek Inc. Memory systems and memory access methods
JP5117247B2 (en) * 2008-03-28 2013-01-16 日立情報通信エンジニアリング株式会社 Logic module
WO2011041064A2 (en) * 2009-10-01 2011-04-07 Rambus Inc. Methods and systems for reducing supply and termination noise
US9171846B2 (en) 2012-05-31 2015-10-27 Moon J. Kim Leakage and performance graded memory
JP6091239B2 (en) * 2013-02-13 2017-03-08 キヤノン株式会社 Printed circuit boards, printed wiring boards and electronic devices
CN104902533B (en) 2015-04-30 2016-12-28 广东欧珀移动通信有限公司 A kind of method for network access and mobile communication terminal
US9984011B2 (en) * 2016-06-06 2018-05-29 Qualcomm Incorporated Termination schemes for multi-rank memory bus architectures
TWI666647B (en) * 2018-09-03 2019-07-21 瑞昱半導體股份有限公司 Memory device

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6026456A (en) * 1995-12-15 2000-02-15 Intel Corporation System utilizing distributed on-chip termination
US6122695A (en) * 1998-02-18 2000-09-19 Micron Technology, Inc. Device for terminating a processor bus
US6172895B1 (en) 1999-12-14 2001-01-09 High Connector Density, Inc. High capacity memory module with built-in-high-speed bus terminations
US6229335B1 (en) * 1999-03-19 2001-05-08 Via Technologies, Inc. Input/output buffer capable of supporting a multiple of transmission logic buses
US6249142B1 (en) * 1999-12-20 2001-06-19 Intel Corporation Dynamically terminated bus
US6522165B2 (en) * 2001-06-29 2003-02-18 Intel Corporation Bus termination scheme for flexible uni-processor and dual processor platforms
US20030099138A1 (en) * 2001-10-19 2003-05-29 Kye-Hyun Kyung Devices and methods for controlling active termination resistors in a memory system
US6631083B2 (en) * 2001-07-23 2003-10-07 Intel Corporation Systems with modules and clocking therefore

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH11144459A (en) * 1997-11-11 1999-05-28 Hitachi Ltd Semiconductor integrated circuit device
US6266252B1 (en) * 1997-12-01 2001-07-24 Chris Karabatsos Apparatus and method for terminating a computer memory bus
KR19990048394A (en) * 1997-12-09 1999-07-05 윤종용 Semiconductor memory module
US6142830A (en) * 1998-03-06 2000-11-07 Siemens Aktiengesellschaft Signaling improvement using extended transmission lines on high speed DIMMS
JP3820843B2 (en) * 1999-05-12 2006-09-13 株式会社日立製作所 Directional coupled memory module

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6026456A (en) * 1995-12-15 2000-02-15 Intel Corporation System utilizing distributed on-chip termination
US6122695A (en) * 1998-02-18 2000-09-19 Micron Technology, Inc. Device for terminating a processor bus
US6229335B1 (en) * 1999-03-19 2001-05-08 Via Technologies, Inc. Input/output buffer capable of supporting a multiple of transmission logic buses
US6172895B1 (en) 1999-12-14 2001-01-09 High Connector Density, Inc. High capacity memory module with built-in-high-speed bus terminations
US6249142B1 (en) * 1999-12-20 2001-06-19 Intel Corporation Dynamically terminated bus
US6522165B2 (en) * 2001-06-29 2003-02-18 Intel Corporation Bus termination scheme for flexible uni-processor and dual processor platforms
US6631083B2 (en) * 2001-07-23 2003-10-07 Intel Corporation Systems with modules and clocking therefore
US20030099138A1 (en) * 2001-10-19 2003-05-29 Kye-Hyun Kyung Devices and methods for controlling active termination resistors in a memory system

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040257109A1 (en) * 2003-06-19 2004-12-23 Samsung Electronics Co., Ltd. Termination providing apparatus mounted on memory module or socket and memory system using the apparatus
US7285975B2 (en) * 2003-06-19 2007-10-23 Samsung Electronics Co., Ltd. Termination providing apparatus mounted on memory module or socket and memory system using the apparatus
US20070011384A1 (en) * 2005-07-09 2007-01-11 Hon Hai Precision Industry Co., Ltd. Computer expansion slot and design method thereof
US20070257699A1 (en) * 2006-04-20 2007-11-08 Moises Cases Multi-memory module circuit topology
US20090230989A1 (en) * 2006-10-18 2009-09-17 Canon Kabushiki Kaisha Memory control circuit, memory control method, and integrated circuit
US8076954B2 (en) * 2006-10-18 2011-12-13 Canon Kabushiki Kaisha Memory control circuit, memory control method, and integrated circuit
US8664972B2 (en) 2006-10-18 2014-03-04 Canon Kabushiki Kaisha Memory control circuit, memory control method, and integrated circuit
CN103325420B (en) * 2006-10-18 2016-07-13 佳能株式会社 Memory control apparatus, memory control methods and accumulator system
US20100060314A1 (en) * 2008-09-09 2010-03-11 Airmar Technology Corporation Termination resistor scheme
US8390316B2 (en) * 2008-09-09 2013-03-05 Airmar Technology Corporation Termination resistor scheme
US9520160B2 (en) 2013-04-05 2016-12-13 Samsung Electronics Co., Ltd. Printed circuit board and memory module including the same

Also Published As

Publication number Publication date
US20030161196A1 (en) 2003-08-28
KR100471162B1 (en) 2005-03-08
KR20030071008A (en) 2003-09-03

Similar Documents

Publication Publication Date Title
US6828819B2 (en) High-speed memory system
US6026456A (en) System utilizing distributed on-chip termination
US7205789B1 (en) Termination arrangement for high speed data rate multi-drop data bit connections
US8692573B2 (en) Signal lines with internal and external termination
EP1516260B1 (en) Memory bus termination
US6796803B2 (en) Computer system, switch connector, and method for controlling operations of the computer system
US20030117172A1 (en) Bi-directional output buffer
US9136801B2 (en) Semiconductor integrated circuit device, electronic device, and radio communication device
US20110314200A1 (en) Balanced on-die termination
US8279689B2 (en) Low power termination for memory modules
US7093041B2 (en) Dual purpose PCI-X DDR configurable terminator/driver
US6232814B1 (en) Method and apparatus for controlling impedance on an input-output node of an integrated circuit
KR100923825B1 (en) Memory module and memory system suitable for high speed operation
US6838900B2 (en) Middle pull-up point-to-point transceiving bus structure
US6788102B2 (en) Transmitter with active differential termination
US6759874B2 (en) Electronic circuit with a driver circuit
US6765406B2 (en) Circuit board configured to provide multiple interfaces
KR20030044879A (en) Semiconductor memory device
KR20120044518A (en) Flat panel display
US7898293B2 (en) Circuit board, information processing apparatus, and transmission method
US6268783B1 (en) Printed circuit board including signal transmission line capable of suppressing generation of noise
US6320475B1 (en) Printed circuit board suppressing ringing in signal waveforms
US20070195895A1 (en) System and method for signal transmission
JP2002278660A (en) Circuit for bi-directionally transmitting signal
JP3551956B2 (en) Circuit block connected to a signal transmission system between elements such as memory

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PARK, MYUN-JOO;SO, BYUNG-SE;LEE, JAE-JUN;REEL/FRAME:013722/0947;SIGNING DATES FROM 20030103 TO 20030113

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12