US6885573B2 - Diode for use in MRAM devices and method of manufacture - Google Patents

Diode for use in MRAM devices and method of manufacture Download PDF

Info

Publication number
US6885573B2
US6885573B2 US10/098,206 US9820602A US6885573B2 US 6885573 B2 US6885573 B2 US 6885573B2 US 9820602 A US9820602 A US 9820602A US 6885573 B2 US6885573 B2 US 6885573B2
Authority
US
United States
Prior art keywords
diode
storage device
data storage
semiconductor
word line
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US10/098,206
Other versions
US20030185038A1 (en
Inventor
Manish Sharma
Lung T. Tran
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Hewlett Packard Development Co LP
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hewlett Packard Development Co LP filed Critical Hewlett Packard Development Co LP
Priority to US10/098,206 priority Critical patent/US6885573B2/en
Assigned to HEWLETT-PACKARD COMPANY reassignment HEWLETT-PACKARD COMPANY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SHARMA, MANISH, TRAN, LUNG T.
Priority to TW092103544A priority patent/TW200402055A/en
Priority to EP03251386A priority patent/EP1345230A3/en
Priority to JP2003065876A priority patent/JP2003273335A/en
Priority to KR10-2003-0016019A priority patent/KR20030074459A/en
Priority to CNA031199763A priority patent/CN1487523A/en
Assigned to HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P. reassignment HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HEWLETT-PACKARD COMPANY
Publication of US20030185038A1 publication Critical patent/US20030185038A1/en
Priority to US11/089,687 priority patent/US20050201173A1/en
Publication of US6885573B2 publication Critical patent/US6885573B2/en
Application granted granted Critical
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P.
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/14Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
    • G11C11/15Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • G11C11/165Auxiliary circuits
    • G11C11/1653Address circuits or decoders
    • G11C11/1657Word-line or row circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • G11C11/165Auxiliary circuits
    • G11C11/1659Cell access
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B61/00Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices
    • H10B61/10Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices comprising components having two electrodes, e.g. diodes or MIM elements

Definitions

  • the present invention relates generally to random access memory for data storage. More specifically, the present invention relates to a magnetic random access memory device that includes improved unidirectional elements to limit leakage current within the array.
  • MRAM Magnetic random access memory
  • DRAM and Flash are non-volatile memory that shows considerable promise for long-term data storage.
  • Performing read and write operations on MRAM devices are much faster than performing read and write operations on conventional memory devices such as DRAM and Flash and order of magnitude faster than long-term storage devices such as hard drives.
  • the MRAM devices are more compact and consume less power than other conventional storage devices.
  • a typical MRAM device includes an array of memory cells. Word lines extend across rows of the memory cells and bit lines extend along columns of the memory cells. Each memory cell is located at a crosspoint of the word line and a bit line.
  • a memory cell stores a bit of information as an orientation of a magnetization.
  • the magnetization of each memory cells assumes one of two stable orientations at any given time. These two stable orientations, parallel and anti-parallel, represent logic values of “0” and “1”.
  • the magnetization orientation affects the resistance of a memory cell such as a spin-tunneling device. For instance, resistance of a memory cell is a first value R if the magnetization orientation is parallel and resistance of the memory cell is increased to a second value R+ ⁇ R if the magnetization orientation is changed from parallel to anti-parallel.
  • the magnetization orientation of a selected memory cell and, therefore, the logic state of the memory cell may be read by sensing the resistance state of the memory cell.
  • the memory cells thus form a memory array of resistive crosspoints.
  • Sensing the resistance state of a single memory cell in an array can be unreliable. All memory cells in the array are coupled together through many parallel paths. The resistance seen at one crosspoint equals the resistance of the memory cell at that crosspoint in parallel with resistances of memory cells in the other rows and columns of the array.
  • a small differential voltage may develop.
  • This small differential voltage can give rise to a parasitic or “sneak path” current, which is also known as a leakage current.
  • the parasitic or leakage current becomes large in a large array and, therefore, can obscure the sense current. Consequently, the parasitic current can prevent the resistance from being sensed.
  • Unreliability in sensing the resistance state is compounded by manufacturing variations, variations in operating temperatures, and aging of the MRAM devices. These factors can cause the average value of resistance in the memory cell to vary.
  • FIG. 1 illustrates such an embodiment.
  • the memory cell 4 includes a diode 6 to limit current flow in the direction dictated by the diode 6 .
  • the current actually measured by the sense amplifier is the sense current I_s flowing through the intended cell 4 , and the leakage current I_leak, which flows through several other memory cell/diode pairs.
  • This additional leakage current reduces the operating range of the sense amplifier.
  • the leakage current dominates the sense signal, reducing even more the operating range of the sense amplifier. Additionally, noise increases in the sensing amplifier because of the leakage current paths.
  • a data storage device has a plurality of word lines, a plurality of bit lines, and a resistive cross-point array of memory cells.
  • Each memory cell is connected to a bit line and connected to an isolation diode that further connects to a respective word line.
  • the isolation diode provides a unidirectional conductive path from the bit line to the word line.
  • Each word line provides a common metal-semiconductor contact with each diode sharing the word line such that each diode has a separate metal contact located between the semiconductor portion of the common metal-semiconductor contact and its respective memory cell.
  • FIG. 1 depicts a prior art schematic diagram of a sense operation on a selected memory cell and how leakage current affects the sense current.
  • FIG. 2 is a top view of a solid-state memory that includes an array of magnetic storage cells and an array of conductors that enable read and write access to the magnetic storage cells.
  • FIGS. 3 a - 3 b illustrate the storage of a data bit in a magnetic storage cell.
  • FIG. 4 a is a cross-sectional view AA that shows a series of materials which are initially deposited onto a substrate and which are subsequently formed into conductors and magnetic storage cells.
  • FIG. 4 b is a cross-sectional view AA that illustrates patterning of the material shown in FIG. 3 a.
  • FIG. 4 c is a cross-sectional view AA that shows a thin layer of protective dielectric that covers the sides of the patterned stacked structures and the exposed area of the substrate.
  • FIG. 4 d is a cross-sectional view BB that shows a conductor material and top conductor photo-resist deposited over the stacked structures and the protective dielectric.
  • FIG. 4 e is a cross-sectional view BB that shows the results of a milling step which stops before the strip of pinned magnetic film.
  • FIG. 5 shows an arrangement for reading a magnetic storage cell.
  • the present invention is embodied in a magnetic random access memory device.
  • the MRAM device includes an array of memory cells and a read-write circuit for reading or writing data from the memory cells.
  • the read circuit which includes equipotential application devices and differential sensing amplifiers, can reliably sense different resistance states of selected memory cells within the array.
  • the write circuit can selectively switch individual bits in the array from one memory state to another.
  • FIG. 2 is a top view of a solid-state memory 130 , which includes an array of magnetic storage cells 40 - 50 .
  • the solid-state memory 130 also includes an array of conductors 20 - 28 that enable read and write access to the magnetic storage cells 40 - 50 .
  • the magnetic storage cells 40 - 50 use magnetic fields to store information. Each of the magnetic storage cells 40 - 50 enables storage of a corresponding bit of information which may be referred to as a data bit.
  • the magnetic storage cells 40 - 50 and the conductors 20 - 28 are formed onto a substrate 10 .
  • the conductors 20 - 28 are arranged as a set of top conductors 26 - 28 and an orthogonal set of bottom conductors 20 - 24 .
  • Each of the magnetic storage cells 40 - 50 has rectangular dimensions d x and d y which are defined by the widths of the bottom conductors 20 - 24 and the widths of the top conductors 26 - 28 , respectively.
  • FIGS. 3 a - 3 b illustrates the storage of a data bit in the magnetic storage cell 42 .
  • the magnetic storage cell 42 includes a magnetic film 60 and a magnetic film 64 which are separated by a dielectric region 62 .
  • the structure and the functionality of the remaining storage cells 40 - 50 are substantially similar to that of the magnetic storage cell 42 .
  • the orientation of magnetization in the magnetic film 60 is shown as M 1 and the orientation of magnetization in the magnetic film 64 is shown as M 2 .
  • One of the magnetic films 60 and 64 has a fixed orientation of magnetization and serves as a reference layer while the other has a non-fixed orientation of magnetization.
  • the magnetic film 60 or 64 having a non-fixed orientation of magnetization is the active magnetic film of the magnetic storage cell 42 , also referred to as the data layer.
  • the data layer rotates its orientation of magnetization in response to electrical signals applied to the conductors 22 and 26 during write operations to the magnetic storage cell 42 .
  • a first logic state of the data bit stored in the magnetic storage cell 42 is indicated when M 1 and M 2 are parallel and a second logic state is indicated when M 1 and M 2 are anti-parallel.
  • MRAM cell structures Two different MRAM cell structures are possible.
  • One structure has the reference layer placed on the top of the stack and forms a top spin-valve structure.
  • Another structure has the reference layer placed on the bottom of the stack and forms a bottom spin-valve structure.
  • the reference layer can be made out of either a soft reference layer structure or a pinned FM layer structure. When the reference layer is formed of a soft magnetic material, the soft reference layer needs to be set by applying a current during operation.
  • the pinned FM layer is set once during manufacturing and remains that way permanently for the life of the cell.
  • the function of the soft reference layer is the same as that of the pinned FM layer.
  • the magnetic film 64 is pinned with a fixed orientation of magnetization M 2 while the magnetic film 60 has non-fixed orientation of magnetization M 1 .
  • the orientation of magnetization M 1 in the magnetic film 60 changes in response to electrical signals applied to the conductors 22 and 26 during write operations to the magnetic storage cell 42 .
  • FIG. 3 a illustrates a “0” logic state of a data bit stored in the magnetic storage cell 42 .
  • the orientation of magnetization in the magnetic film 60 (M 1 ) is antiparallel to the orientation of magnetization M 2 in the magnetic film 64 .
  • FIG. 3 b shows a “1” logic state for magnetic storage cell 42 .
  • M 1 is parallel to M 2 .
  • the state of the cell may be reversed such that the antiparallel orientation is a “1” logic state and the parallel state is a “0” logic state.
  • Other variations are possible and need not be limited to the state definitions given.
  • the magnetic storage cell 42 is read by applying a voltage potential, which may be referred to as a read voltage, across the conductors 26 and 22 .
  • the read voltage causes an electrical current, also known as a sense current, to flow between the magnetic films 60 - 64 as electrical charge migrates through the dielectric region 62 according to a phenomenon known as spin tunneling.
  • the storage cell 42 may be referred to as a spin tunneling storage cell.
  • the resistance of the magnetic storage cell 42 differs according to the orientations of M 1 and M 2 .
  • M 1 and M 2 are antiparallel, the “0” logic state
  • the resistance of the magnetic storage cell 42 is at its highest.
  • the resistance of the magnetic storage cell 42 is at its lowest when M 1 and M 2 are parallel which corresponds to the “1” logic state.
  • the logic state of the data bit stored in the magnetic storage cell 42 can be determined by measuring its resistance.
  • the resistance of the magnetic storage cell 42 is reflected by the magnitude of the sense current that flows in response to the read voltage applied to the conductors 22 and 26 .
  • FIGS. 4 a - 4 e illustrate the formation of the array of magnetic storage cells 40 - 50 and the conductors 20 - 28 on the substrate 10 .
  • each magnetic storage cell 40 - 50 further includes a unidirectional conductor or diode that provides benefits not previously seen in the prior art.
  • the diode is fabricated as a Schottky metal-semiconductor diode wherein the metal portion is preferably formed of Platinum (Pt) and the metal portion also serves as the conductors 20 - 24 or 26 - 28 , depending upon the array design.
  • Pt Platinum
  • p-n junctions have been implemented in MRAM devices.
  • Schottky-metal semiconductor diodes have not been implemented in MRAM devices before the present invention.
  • the substrate 10 is a silicon substrate that accommodates the formation of support electronics for the solid-state memory 130 such as sense amplifier and multiplexor circuitry.
  • the process steps for the formation of the magnetic storage cells 40 - 50 and the conductors 20 - 28 does not require that the substrate 10 be a semiconductor material. Further, the order of the process steps may be reversed, depending upon the circuit design.
  • FIG. 4 a is a cross-sectional view AA, which shows a series of materials 70 - 78 that are initially deposited onto the substrate 10 .
  • a layer of conductor material 70 is deposited onto the substrate 10 and provides a layer of conductive material for the formation of the conductors 20 - 24 which are the bottom conductors for the solid-state memory 130 .
  • the conductor material 70 is a sheet of conductive material such as copper, aluminum, or gold, or alloys of these materials.
  • a semiconducting material 72 is deposited on the conductor material 70 .
  • the semiconducting material 72 provides a layer for forming the dielectric regions of the magnetic storage cells 40 - 50 , such as the dielectric region 62 of the magnetic storage cell 42 .
  • the semiconducting material 72 is amorphous silicon.
  • layer 72 forms part of the diode portion of the cell and not the magnetic tunnel junction portion. The desired result is that each memory cell in the array has a MTJ in series with a Schottky-metal (Pt-Si) diode.
  • a second layer of conductor material 74 is deposited onto the insulating material and serves as the Schottky metal for each diode associated with each cell 40 - 50 .
  • the conductor material 74 is a sheet of conductive material such as Pt. Other materials may be substituted and they include copper, aluminum, or gold, or alloys of these materials. Pt is typically utilized over other conductor metals as it provides better rectification than most others.
  • the diode is formed by two layers, one of Pt and the other of n-doped silicon. After heat treatment, the Pt and Si at the interface react to form Pt-silicide. Other metal silicides are also contemplated, such as silicides of any of the substitutable metals previously mentioned.
  • the cells 40 - 50 are formed.
  • an antiferromagnetic material 76 is deposited on top of the conductor material 74 .
  • the antiferromagnetic material 76 provides a magnetic pinning material for fixing the orientations M 2 in the magnetic storage cells 40 - 50 to be formed on the substrate 10 .
  • the antiferromagnetic material 76 may be iron-manganese (FeMn) or nickel-manganese (NiMn).
  • Alternative materials for the antiferromagnetic material 76 include NiO and IrMn.
  • a magnetic film 78 is deposited on top of the antiferromagnetic material 76 .
  • the effect of magnetic exchange coupling between the magnetic film 78 and the antiferromagnetic material 76 pins the orientation of the magnetization in the magnetic film 78 .
  • the magnetic film 78 provides a layer of pinned magnetic material for forming the pinned magnetic film regions of the magnetic storage cells 40 - 50 .
  • the magnetic film 78 is subsequently formed into the pinned magnetic film 64 of the magnetic storage cell 42 .
  • the magnetic film 78 may be nickel-iron (NiFe) or cobalt or alloys or layers comprised of combinations of these materials.
  • Alternative materials for the magnetic film 78 include Fe 3 O 4 and CrO 2 or other ferromagnetic or ferrimagnetic materials.
  • a layer of insulating material 80 is deposited on the magnetic film 78 .
  • the insulating material 80 provides a layer for forming the dielectric regions of the magnetic storage cells 40 - 50 , such as the dielectric region 62 of the magnetic storage cell 42 .
  • the insulating material 80 is aluminum-oxide (Al 2 O 3 ).
  • Alternative materials of the insulating material 80 include silicon-dioxide (SiO 2 ), tantalum-oxide (Ta 2 O 5 ), and silicon-nitride (Si 3 N 4 ).
  • a magnetic film 82 is deposited on top of the insulating material 80 .
  • the magnetic film 82 provides a layer of material for forming the active regions of the magnetic storage cells 40 - 50 , such as the magnetic film 60 of the storage cell 42 .
  • the magnetic film 82 may be nickel-iron (NiFe) or cobalt or alloys or layers comprised of combinations of these materials.
  • FIG. 4 b is a cross-sectional view AA which illustrates a patterning of the material shown in FIG. 4 a .
  • the patterning is performed by forming lines of photo-resist, including the photo-resist 84 , on top of the magnetic film 82 using photolithography.
  • the line of photo-resist 84 defines the length of the bottom conductor 22 and the d x dimension of the bottom conductor 22 and the magnetic storage cells 42 and 48 .
  • An ion milling operation is performed to remove the materials from the substrate 10 that are not protected by photo-resist.
  • the ion milling operation may be performed, for example, with a bombardment of argon ions.
  • the protection provided by the photo-resist 84 results in the formation of a stacked structure 86 from the materials shown in FIG. 4 a .
  • multiple steps of patterning is typically done in order to achieve the desired circuit arrangement.
  • patterning is performed so that conductor material 70 and semiconducting material 72 are aligned with one another and semiconducting material 72 runs the length of conductor material 70 , which forms bottom conductor 22 with the semiconductor portion 72 serving as part of the Schottky-metal diode.
  • the surface is further patterned using well-known techniques to isolate a stack of second conductor material 74 , antiferromagnetic material 76 , magnetic film 78 , insulating barrier 80 and second magnetic film 82 .
  • the stacked structure 86 includes the bottom conductor 22 , which is a remnant of the conductor material 70 .
  • the semiconducting material 72 serves as the rectifying portion of diode 88 as shown in the stack structure 86 .
  • the second conducting material 74 serves as the metal contact for Schottky metal diode 88 .
  • the stacked structure 86 also includes a strip of antiferromagnetic material 90 which remains from the antiferromagnetic material 76 .
  • the strip of antiferromagnetic material 90 pins the magnetic orientations M 2 of the magnetic storage cells 42 and 48 in a direction parallel to the length of the conductor 22 .
  • the stacked structure 86 includes a strip of magnetic film 92 , a strip of dielectric material 94 , and a strip of magnetic film 96 , which remain from the magnetic film 78 , the dielectric material 80 , and the magnetic film 82 , respectively.
  • the strips of magnetic film 92 , dielectric material 94 , and the magnetic film 96 are to be formed into the magnetic storage cells 40 - 48 with subsequent patterning steps.
  • FIG. 4 c is a cross-sectional view AA that shows a thin layer of protective dielectric 100 that covers the sides of the stacked structure 86 and the exposed area of the substrate 10 .
  • the protective dielectric 100 is initially deposited over the stacked structure 86 , and the photo-resist 84 and exposed areas of the substrate 10 as a thin layer, for example 500 Angstroms ( ⁇ ) or less, of dielectric material.
  • the photo-resist 84 and other lines of photo-resist used for patterning the conductors 20 - 24 are then removed using for example an ultrasonic agitator with a solvent.
  • the resulting protective dielectric 100 prevents short circuits between edges of the magnetic films 92 and 96 after the conductors 26 and 28 are formed.
  • FIG. 4 d is a cross-sectional view BB that shows a conductor material 102 deposited over the stacked structure 86 and the protective dielectric 100 .
  • the conductor material 102 provides a layer of conductive material for the formation of the top conductors 26 - 28 .
  • the conductor material 102 is a sheet of conductive material such as copper, aluminum, or gold, or alloys of these materials.
  • the top conductors 26 - 28 are then patterned from the conductor material 102 .
  • the patterning of the top conductors 26 - 28 forms the d y dimensions of the magnetic storage cells 40 - 50 and the top conductors 26 - 28 and automatically aligns the top conductors 26 - 28 and the layers of the magnetic storage cells 40 - 50 .
  • the top conductors 26 - 28 are patterned by forming lines of photo-resist including the lines of photo-resist 110 - 114 on top of the conductor material 102 using photolithography.
  • the lines of photo-resist 110 - 114 each have a width d y .
  • An ion milling step is used to remove materials not protected by the photo-resist 110 - 114 .
  • the milling step is used to remove materials down to the strip of antiferromagnetic material 90 .
  • the milling step is stopped before the strip of magnetic film 92 is removed. The photoresist 110 - 114 is then stripped away.
  • FIG. 4 e is a cross-sectional view BB that shows the results of the milling step which stops before the removal of the magnetic film 92 .
  • Each magnetic storage cell 42 - 48 is shown with Schottky metal diode 88 along with the magnetic film 60 and the dielectric region 62 formed from the strip of magnetic film 96 and the strip of dielectric material 94 , respectively.
  • the strip of magnetic material 92 provides a continuous pinned magnetic film for each magnetic storage cell 42 and 48 . This embodiment prevents magnetic fields that would otherwise emanate from patterned edges of the magnetic material 92 from affecting the magnetic fields in the active magnetic films of magnetic storage cells 42 and 48 .
  • Memory cell 42 is connected to bit line 26 and connected to an isolation diode 88 that further connects to the respective word line (bottom conductor) 22 .
  • the isolation diode 88 provides a unidirectional conductive path from the bit line 26 to the word line 22 , wherein the word line 22 provides a common metal-semiconductor contact 72 , 22 with each diode 88 sharing the word line 22 .
  • Each diode 88 has a separate metal contact 74 located between the semiconductor portion 72 of the common metal-semiconductor contact 72 , 22 and its respective memory cell 42 .
  • the patterning of the top conductors 26 and 28 patterns and automatically aligns the active magnetic films in the magnetic storage cells 42 and 48 to provide the aligned d x and d y dimensions. As a consequence, there is no need to use separate pattern masks for the conductors 26 - 28 and the active layers or dielectric layers of the magnetic storage cells 42 and 48 nor to precisely align any such pattern masks.
  • the structure shown in FIG. 4 e may subsequently be planarized, using for example an insulating dielectric layer, and another array of magnetic storage cells formed on top of the magnetic storage cells 40 - 50 . This is possible because no crystalline semiconductor substrate is required. The ability to have many layers of magnetic storage cells enhances the overall density that can be attained in the solid-state memory 130 .
  • the process as described yields memory cells whose size is restricted to the dimensions of the top/bottom conductor widths, d x and d y , and is presented to illustrate but one manufacturing process possible. In alternative embodiments, it is desirable to form memory cells with dimensions smaller than the conductor widths. To achieve this, separate masking/patterning steps are involved and are well-known to those skilled in the art.
  • FIG. 5 shows an arrangement for reading the magnetic storage cell 42 .
  • the read circuit is coupled to one or more groups of memory cells by a respective bit line and is operable to sense current flow through a memory cell.
  • the magnetic storage cell 42 is read by applying a read voltage V rd to the conductor 26 and coupling the conductor 22 to an input 150 of a current sense amplifier 160 .
  • the potential V rd across the magnetic storage cell 42 causes a sense current to flow into the input 150 of the current sense amplifier 160 .
  • the magnitude of the sense current indicates the resistance of the magnetic storage cell 42 and therefore its logic state.
  • the conductors 20 and 24 are applied with a ground potential using a pair of transistors 200 - 202 .
  • the input 150 of the current sense amplifier 160 has a virtual ground potential, which means that the conductor 22 has a virtual ground potential.
  • the ground and virtual ground potentials of the conductors 20 - 24 reduce the amount of current flow between the conductors 20 - 24 . This current flow is known as leakage current.
  • the reduced amount of leakage current in the conductors 20 - 24 increases the signal to noise ratio during read operations on the magnetic storage cell 42 .
  • a leakage current diverting means may be included which comprises an equipotential generator coupled to the word lines and operable to set voltage levels in the resistive crosspoint memory cell array to substantially prevent parasitic currents from flowing to cells other than the selected memory cells.
  • the transistors 200 - 202 may apply a potential V x to the conductors 20 and 24 and the input 150 may have a potential of V x .
  • each of the conductors may be coupled to an input of a corresponding differential current sense amplifier. The inputs of the current sense amplifiers may be virtual grounds or may have some other potential so long as the potentials of all the conductors 20 - 24 are equalized.
  • any combination of transistors and current sense amplifiers may be used to equalize the potentials of the conductors 20 - 24 during read operations.
  • the differential current sense amplifier is operable to compare current flowing through a selected memory cell with current flowing through one or more reference cells. This operation may be accomplished by comparator circuits, each coupled to an associated read circuit and operable to convert an analog differential sense signal to a digital output read signal.
  • unselected word lines in a selected group of word lines may be connected together to set an averaged voltage that is approximately equal to an applied array voltage.
  • the equipotential generator may be operable to establish equipotential isolation of a selected bit line based upon feedback from one or more unselected word lines.
  • the input node of each isolation diode may be coupled to a respective voltage follower transistor and the equipotential generator may be coupled to gates of the voltage follower transistors.
  • the read circuits include a current mirror having an operational amplifier circuit having a first input coupled to a reference voltage, a second input coupled to the selected bit lines, and an output coupled to the gates of current mirror transistors.
  • the current mirror transistor may transport the sense signal to the current sense amplifier.
  • the second input of the operational amplifier circuit may be coupled to the selected bit lines through a switching circuit.
  • the memory cells 40 - 50 may include thin film memory elements such as polymer memory elements, magnetic tunnel junctions (the SDT junction is a type of magnetic tunnel junction), or phase change devices.
  • the memory cells 40 - 50 may include any elements that store or generate information by affecting the magnitude of the nominal resistance of the elements.
  • Such other types of elements include poly-silicon resistors as part of read-only memory, and phase change device that could be programmed to change state from crystalline to amorphous and vice versa. The device has low resistances at crystalline state and high resistance at amorphous state.
  • Memory cell element 40 is shown in further detail in FIG. 3 .
  • Memory cells 40 - 50 further includes a resistive magnetic element Rm and a unidirectional conducting gate or diode 88 , which is utilized to limit leakage current during the read operation as well as to provide a one-way current path from the bit lines 20 - 24 to word lines 26 - 30 .
  • the diode 88 is coupled to the resistive magnetic element Rm to provide a unidirectional conductive path from the bit line 20 - 24 to the word line 26 - 30 .
  • each diode 88 has a separate Pt contact with its associated MRAM cell, each diode 88 is separate from one another. Further, pattering is simplified since a row or column of diodes shares the common metal-Si contact. Further, the common metal-Si contact reduces, if not eliminates, current sneak paths or leakage current associated with diodes fabricated using techniques of the prior art.
  • the information storage device may be used in a wide variety of applications.
  • the information storage device may be used for long-term data storage in a computer.
  • Such a device offers many advantages over conventional long-term data storage devices such as hard drives. Accessing data from MRAM cells is orders of magnitude faster than accessing data from hard drives.
  • the information storage device according to the present invention is more compact than hard drives.
  • the information storage device may be used in digital cameras for long-term storage of digital images. If the calibration is accurate and the preamplifier offsets can be equalized, the information storage device may even replace DRAM and other fast, short-term memory in computers.
  • the present invention is not limited to the specific embodiments described and illustrated above. Instead, the present invention is construed according to the claims that follow.

Abstract

A data storage device is disclosed that has a plurality of word lines, a plurality of bit lines, and a resistive crosspoint array of memory cells. Each memory cell is connected to a bit line and connected to an isolation diode that further connects to a respective word line. The isolation diode provides a unidirectional conductive path from the bit line to the word line. Each word line provides a common metal-semiconductor contact with each diode sharing the word line such that each diode has a separate metal contact located between the semiconductor portion of the common metal-semiconductor contact and its respective memory cell.

Description

BACKGROUND OF THE INVENTION
The present invention relates generally to random access memory for data storage. More specifically, the present invention relates to a magnetic random access memory device that includes improved unidirectional elements to limit leakage current within the array.
Magnetic random access memory (“MRAM”) is a non-volatile memory that shows considerable promise for long-term data storage. Performing read and write operations on MRAM devices are much faster than performing read and write operations on conventional memory devices such as DRAM and Flash and order of magnitude faster than long-term storage devices such as hard drives. In addition, the MRAM devices are more compact and consume less power than other conventional storage devices.
A typical MRAM device includes an array of memory cells. Word lines extend across rows of the memory cells and bit lines extend along columns of the memory cells. Each memory cell is located at a crosspoint of the word line and a bit line.
A memory cell stores a bit of information as an orientation of a magnetization. The magnetization of each memory cells assumes one of two stable orientations at any given time. These two stable orientations, parallel and anti-parallel, represent logic values of “0” and “1”.
The magnetization orientation affects the resistance of a memory cell such as a spin-tunneling device. For instance, resistance of a memory cell is a first value R if the magnetization orientation is parallel and resistance of the memory cell is increased to a second value R+ΔR if the magnetization orientation is changed from parallel to anti-parallel. The magnetization orientation of a selected memory cell and, therefore, the logic state of the memory cell may be read by sensing the resistance state of the memory cell. The memory cells thus form a memory array of resistive crosspoints.
Applying a voltage to a selected memory cell and measuring a sense current that flows through the memory cell one may sense the resistance state. Ideally, the resistance would be proportional to the sense current.
Sensing the resistance state of a single memory cell in an array, however, can be unreliable. All memory cells in the array are coupled together through many parallel paths. The resistance seen at one crosspoint equals the resistance of the memory cell at that crosspoint in parallel with resistances of memory cells in the other rows and columns of the array.
Moreover, if the memory cell being sensed has a different resistance due to the stored magnetization, a small differential voltage may develop. This small differential voltage can give rise to a parasitic or “sneak path” current, which is also known as a leakage current. The parasitic or leakage current becomes large in a large array and, therefore, can obscure the sense current. Consequently, the parasitic current can prevent the resistance from being sensed.
Unreliability in sensing the resistance state is compounded by manufacturing variations, variations in operating temperatures, and aging of the MRAM devices. These factors can cause the average value of resistance in the memory cell to vary.
The prior art has attempted to reduce, if not actually eliminate leakage current through various designs. One approach involves adding a unidirectional element, such as a diode, to limit the current path in one direction. FIG. 1 illustrates such an embodiment. The memory cell 4 includes a diode 6 to limit current flow in the direction dictated by the diode 6. When a sense current is applied as shown in FIG. 1, the current actually measured by the sense amplifier is the sense current I_s flowing through the intended cell 4, and the leakage current I_leak, which flows through several other memory cell/diode pairs. This additional leakage current reduces the operating range of the sense amplifier. Further, as the size of the memory array increases, the leakage current dominates the sense signal, reducing even more the operating range of the sense amplifier. Additionally, noise increases in the sensing amplifier because of the leakage current paths.
Accordingly, there is a need to be able to reduce, if not eliminate, leakage current that exists when diodes are utilized. What is further needed is a method of manufacturing an MRAM device having such diodes that reduces costs and improves performance by reducing or eliminating leakage current through the diodes within the device.
SUMMARY OF THE INVENTION
According to the present invention, a data storage device is disclosed that has a plurality of word lines, a plurality of bit lines, and a resistive cross-point array of memory cells. Each memory cell is connected to a bit line and connected to an isolation diode that further connects to a respective word line. The isolation diode provides a unidirectional conductive path from the bit line to the word line. Each word line provides a common metal-semiconductor contact with each diode sharing the word line such that each diode has a separate metal contact located between the semiconductor portion of the common metal-semiconductor contact and its respective memory cell.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 depicts a prior art schematic diagram of a sense operation on a selected memory cell and how leakage current affects the sense current.
FIG. 2 is a top view of a solid-state memory that includes an array of magnetic storage cells and an array of conductors that enable read and write access to the magnetic storage cells.
FIGS. 3 a-3 b illustrate the storage of a data bit in a magnetic storage cell.
FIG. 4 a is a cross-sectional view AA that shows a series of materials which are initially deposited onto a substrate and which are subsequently formed into conductors and magnetic storage cells.
FIG. 4 b is a cross-sectional view AA that illustrates patterning of the material shown in FIG. 3 a.
FIG. 4 c is a cross-sectional view AA that shows a thin layer of protective dielectric that covers the sides of the patterned stacked structures and the exposed area of the substrate.
FIG. 4 d is a cross-sectional view BB that shows a conductor material and top conductor photo-resist deposited over the stacked structures and the protective dielectric.
FIG. 4 e is a cross-sectional view BB that shows the results of a milling step which stops before the strip of pinned magnetic film.
FIG. 5 shows an arrangement for reading a magnetic storage cell.
DETAILED DESCRIPTION
Reference will now be made to the exemplary embodiments illustrated in the drawings, and specific language will be used herein to describe the same. It will nevertheless be understood that no limitation of the scope of the invention is thereby intended. Alterations and further modifications of the inventive features illustrated herein, and additional applications of the principles of the inventions as illustrated herein, which would occur to one skilled in the relevant art and having possession of this disclosure, are to be considered within the scope of the invention.
As shown in the drawings for purposes of illustration, the present invention is embodied in a magnetic random access memory device. The MRAM device includes an array of memory cells and a read-write circuit for reading or writing data from the memory cells. The read circuit, which includes equipotential application devices and differential sensing amplifiers, can reliably sense different resistance states of selected memory cells within the array. The write circuit can selectively switch individual bits in the array from one memory state to another.
FIG. 2 is a top view of a solid-state memory 130, which includes an array of magnetic storage cells 40-50. The solid-state memory 130 also includes an array of conductors 20-28 that enable read and write access to the magnetic storage cells 40-50. The magnetic storage cells 40-50 use magnetic fields to store information. Each of the magnetic storage cells 40-50 enables storage of a corresponding bit of information which may be referred to as a data bit.
The magnetic storage cells 40-50 and the conductors 20-28 are formed onto a substrate 10. The conductors 20-28 are arranged as a set of top conductors 26-28 and an orthogonal set of bottom conductors 20-24. Each of the magnetic storage cells 40-50 has rectangular dimensions dx and dy which are defined by the widths of the bottom conductors 20-24 and the widths of the top conductors 26-28, respectively.
FIGS. 3 a-3 b illustrates the storage of a data bit in the magnetic storage cell 42. The magnetic storage cell 42 includes a magnetic film 60 and a magnetic film 64 which are separated by a dielectric region 62. The structure and the functionality of the remaining storage cells 40-50 are substantially similar to that of the magnetic storage cell 42. The orientation of magnetization in the magnetic film 60 is shown as M1 and the orientation of magnetization in the magnetic film 64 is shown as M2.
One of the magnetic films 60 and 64 has a fixed orientation of magnetization and serves as a reference layer while the other has a non-fixed orientation of magnetization. The magnetic film 60 or 64 having a non-fixed orientation of magnetization is the active magnetic film of the magnetic storage cell 42, also referred to as the data layer. The data layer rotates its orientation of magnetization in response to electrical signals applied to the conductors 22 and 26 during write operations to the magnetic storage cell 42. In one embodiment, a first logic state of the data bit stored in the magnetic storage cell 42 is indicated when M1 and M2 are parallel and a second logic state is indicated when M1 and M2 are anti-parallel.
In different embodiments, other arrangements of magnetic orientations may be employed for storing information in the magnetic storage cell 42. Two different MRAM cell structures are possible. One structure has the reference layer placed on the top of the stack and forms a top spin-valve structure. Another structure has the reference layer placed on the bottom of the stack and forms a bottom spin-valve structure. The reference layer can be made out of either a soft reference layer structure or a pinned FM layer structure. When the reference layer is formed of a soft magnetic material, the soft reference layer needs to be set by applying a current during operation. When the reference material is formed of a ferromagnetic (FM) material layer with its magnetic field pinned in a certain direction due to the presence of an adjacent anti-ferromagnetic (AFM) material layer, the pinned FM layer is set once during manufacturing and remains that way permanently for the life of the cell. The function of the soft reference layer is the same as that of the pinned FM layer. Especially with respect to the formation of MTJ-diode structure.
In one embodiment, the magnetic film 64 is pinned with a fixed orientation of magnetization M2 while the magnetic film 60 has non-fixed orientation of magnetization M1. The orientation of magnetization M1 in the magnetic film 60 changes in response to electrical signals applied to the conductors 22 and 26 during write operations to the magnetic storage cell 42.
FIG. 3 a illustrates a “0” logic state of a data bit stored in the magnetic storage cell 42. In the “0” logic state the orientation of magnetization in the magnetic film 60 (M1) is antiparallel to the orientation of magnetization M2 in the magnetic film 64. FIG. 3 b shows a “1” logic state for magnetic storage cell 42. In the “1” logic state, M1 is parallel to M2. The state of the cell may be reversed such that the antiparallel orientation is a “1” logic state and the parallel state is a “0” logic state. Other variations are possible and need not be limited to the state definitions given.
The magnetic storage cell 42 is read by applying a voltage potential, which may be referred to as a read voltage, across the conductors 26 and 22. The read voltage causes an electrical current, also known as a sense current, to flow between the magnetic films 60-64 as electrical charge migrates through the dielectric region 62 according to a phenomenon known as spin tunneling. The storage cell 42 may be referred to as a spin tunneling storage cell.
The resistance of the magnetic storage cell 42 differs according to the orientations of M1 and M2. When M1 and M2 are antiparallel, the “0” logic state, the resistance of the magnetic storage cell 42 is at its highest. On the other hand, the resistance of the magnetic storage cell 42 is at its lowest when M1 and M2 are parallel which corresponds to the “1” logic state. As a consequence, the logic state of the data bit stored in the magnetic storage cell 42 can be determined by measuring its resistance. The resistance of the magnetic storage cell 42 is reflected by the magnitude of the sense current that flows in response to the read voltage applied to the conductors 22 and 26.
FIGS. 4 a-4 e illustrate the formation of the array of magnetic storage cells 40-50 and the conductors 20-28 on the substrate 10. Further, each magnetic storage cell 40-50 further includes a unidirectional conductor or diode that provides benefits not previously seen in the prior art. The diode is fabricated as a Schottky metal-semiconductor diode wherein the metal portion is preferably formed of Platinum (Pt) and the metal portion also serves as the conductors 20-24 or 26-28, depending upon the array design. In the prior art, p-n junctions have been implemented in MRAM devices. Further, it is believed that Schottky-metal semiconductor diodes have not been implemented in MRAM devices before the present invention.
In one embodiment, the substrate 10 is a silicon substrate that accommodates the formation of support electronics for the solid-state memory 130 such as sense amplifier and multiplexor circuitry. The process steps for the formation of the magnetic storage cells 40-50 and the conductors 20-28 does not require that the substrate 10 be a semiconductor material. Further, the order of the process steps may be reversed, depending upon the circuit design.
FIG. 4 a is a cross-sectional view AA, which shows a series of materials 70-78 that are initially deposited onto the substrate 10. A layer of conductor material 70 is deposited onto the substrate 10 and provides a layer of conductive material for the formation of the conductors 20-24 which are the bottom conductors for the solid-state memory 130. The conductor material 70 is a sheet of conductive material such as copper, aluminum, or gold, or alloys of these materials.
A semiconducting material 72 is deposited on the conductor material 70. The semiconducting material 72 provides a layer for forming the dielectric regions of the magnetic storage cells 40-50, such as the dielectric region 62 of the magnetic storage cell 42. In one embodiment, the semiconducting material 72 is amorphous silicon. Eventually, layer 72 forms part of the diode portion of the cell and not the magnetic tunnel junction portion. The desired result is that each memory cell in the array has a MTJ in series with a Schottky-metal (Pt-Si) diode.
A second layer of conductor material 74 is deposited onto the insulating material and serves as the Schottky metal for each diode associated with each cell 40-50. The conductor material 74 is a sheet of conductive material such as Pt. Other materials may be substituted and they include copper, aluminum, or gold, or alloys of these materials. Pt is typically utilized over other conductor metals as it provides better rectification than most others. The diode is formed by two layers, one of Pt and the other of n-doped silicon. After heat treatment, the Pt and Si at the interface react to form Pt-silicide. Other metal silicides are also contemplated, such as silicides of any of the substitutable metals previously mentioned.
After the formation of the diodes, the cells 40-50 are formed. In one embodiment, an antiferromagnetic material 76 is deposited on top of the conductor material 74. The antiferromagnetic material 76 provides a magnetic pinning material for fixing the orientations M2 in the magnetic storage cells 40-50 to be formed on the substrate 10. The antiferromagnetic material 76 may be iron-manganese (FeMn) or nickel-manganese (NiMn). Alternative materials for the antiferromagnetic material 76 include NiO and IrMn.
A magnetic film 78 is deposited on top of the antiferromagnetic material 76. The effect of magnetic exchange coupling between the magnetic film 78 and the antiferromagnetic material 76 pins the orientation of the magnetization in the magnetic film 78. The magnetic film 78 provides a layer of pinned magnetic material for forming the pinned magnetic film regions of the magnetic storage cells 40-50. For example, the magnetic film 78 is subsequently formed into the pinned magnetic film 64 of the magnetic storage cell 42. The magnetic film 78 may be nickel-iron (NiFe) or cobalt or alloys or layers comprised of combinations of these materials. Alternative materials for the magnetic film 78 include Fe3O4 and CrO2 or other ferromagnetic or ferrimagnetic materials.
A layer of insulating material 80 is deposited on the magnetic film 78. The insulating material 80 provides a layer for forming the dielectric regions of the magnetic storage cells 40-50, such as the dielectric region 62 of the magnetic storage cell 42. In one embodiment, the insulating material 80 is aluminum-oxide (Al2O3). Alternative materials of the insulating material 80 include silicon-dioxide (SiO2), tantalum-oxide (Ta2O5), and silicon-nitride (Si3N4).
A magnetic film 82 is deposited on top of the insulating material 80. The magnetic film 82 provides a layer of material for forming the active regions of the magnetic storage cells 40-50, such as the magnetic film 60 of the storage cell 42. The magnetic film 82 may be nickel-iron (NiFe) or cobalt or alloys or layers comprised of combinations of these materials.
FIG. 4 b is a cross-sectional view AA which illustrates a patterning of the material shown in FIG. 4 a. The patterning is performed by forming lines of photo-resist, including the photo-resist 84, on top of the magnetic film 82 using photolithography. The line of photo-resist 84 defines the length of the bottom conductor 22 and the dx dimension of the bottom conductor 22 and the magnetic storage cells 42 and 48. An ion milling operation is performed to remove the materials from the substrate 10 that are not protected by photo-resist. The ion milling operation may be performed, for example, with a bombardment of argon ions. The protection provided by the photo-resist 84, for example, results in the formation of a stacked structure 86 from the materials shown in FIG. 4 a. It should be noted that multiple steps of patterning is typically done in order to achieve the desired circuit arrangement. In this case, patterning is performed so that conductor material 70 and semiconducting material 72 are aligned with one another and semiconducting material 72 runs the length of conductor material 70, which forms bottom conductor 22 with the semiconductor portion 72 serving as part of the Schottky-metal diode. The surface is further patterned using well-known techniques to isolate a stack of second conductor material 74, antiferromagnetic material 76, magnetic film 78, insulating barrier 80 and second magnetic film 82.
The stacked structure 86 includes the bottom conductor 22, which is a remnant of the conductor material 70. The semiconducting material 72 serves as the rectifying portion of diode 88 as shown in the stack structure 86. The second conducting material 74 serves as the metal contact for Schottky metal diode 88. The stacked structure 86 also includes a strip of antiferromagnetic material 90 which remains from the antiferromagnetic material 76. The strip of antiferromagnetic material 90 pins the magnetic orientations M2 of the magnetic storage cells 42 and 48 in a direction parallel to the length of the conductor 22.
The stacked structure 86 includes a strip of magnetic film 92, a strip of dielectric material 94, and a strip of magnetic film 96, which remain from the magnetic film 78, the dielectric material 80, and the magnetic film 82, respectively. The strips of magnetic film 92, dielectric material 94, and the magnetic film 96 are to be formed into the magnetic storage cells 40-48 with subsequent patterning steps.
FIG. 4 c is a cross-sectional view AA that shows a thin layer of protective dielectric 100 that covers the sides of the stacked structure 86 and the exposed area of the substrate 10. The protective dielectric 100 is initially deposited over the stacked structure 86, and the photo-resist 84 and exposed areas of the substrate 10 as a thin layer, for example 500 Angstroms (Å) or less, of dielectric material. The photo-resist 84 and other lines of photo-resist used for patterning the conductors 20-24 are then removed using for example an ultrasonic agitator with a solvent. The resulting protective dielectric 100 prevents short circuits between edges of the magnetic films 92 and 96 after the conductors 26 and 28 are formed.
FIG. 4 d is a cross-sectional view BB that shows a conductor material 102 deposited over the stacked structure 86 and the protective dielectric 100. The conductor material 102 provides a layer of conductive material for the formation of the top conductors 26-28. The conductor material 102 is a sheet of conductive material such as copper, aluminum, or gold, or alloys of these materials.
The top conductors 26-28 are then patterned from the conductor material 102. The patterning of the top conductors 26-28 forms the dy dimensions of the magnetic storage cells 40-50 and the top conductors 26-28 and automatically aligns the top conductors 26-28 and the layers of the magnetic storage cells 40-50. The top conductors 26-28 are patterned by forming lines of photo-resist including the lines of photo-resist 110-114 on top of the conductor material 102 using photolithography. The lines of photo-resist 110-114 each have a width dy.
An ion milling step is used to remove materials not protected by the photo-resist 110-114. In one embodiment, the milling step is used to remove materials down to the strip of antiferromagnetic material 90. In another embodiment, the milling step is stopped before the strip of magnetic film 92 is removed. The photoresist 110-114 is then stripped away.
FIG. 4 e is a cross-sectional view BB that shows the results of the milling step which stops before the removal of the magnetic film 92. Each magnetic storage cell 42-48 is shown with Schottky metal diode 88 along with the magnetic film 60 and the dielectric region 62 formed from the strip of magnetic film 96 and the strip of dielectric material 94, respectively.
The strip of magnetic material 92 provides a continuous pinned magnetic film for each magnetic storage cell 42 and 48. This embodiment prevents magnetic fields that would otherwise emanate from patterned edges of the magnetic material 92 from affecting the magnetic fields in the active magnetic films of magnetic storage cells 42 and 48.
Memory cell 42 is connected to bit line 26 and connected to an isolation diode 88 that further connects to the respective word line (bottom conductor) 22. The isolation diode 88 provides a unidirectional conductive path from the bit line 26 to the word line 22, wherein the word line 22 provides a common metal- semiconductor contact 72, 22 with each diode 88 sharing the word line 22. Each diode 88 has a separate metal contact 74 located between the semiconductor portion 72 of the common metal- semiconductor contact 72, 22 and its respective memory cell 42.
The patterning of the top conductors 26 and 28 patterns and automatically aligns the active magnetic films in the magnetic storage cells 42 and 48 to provide the aligned dx and dy dimensions. As a consequence, there is no need to use separate pattern masks for the conductors 26-28 and the active layers or dielectric layers of the magnetic storage cells 42 and 48 nor to precisely align any such pattern masks.
The structure shown in FIG. 4 e may subsequently be planarized, using for example an insulating dielectric layer, and another array of magnetic storage cells formed on top of the magnetic storage cells 40-50. This is possible because no crystalline semiconductor substrate is required. The ability to have many layers of magnetic storage cells enhances the overall density that can be attained in the solid-state memory 130.
Of note, the process as described yields memory cells whose size is restricted to the dimensions of the top/bottom conductor widths, dx and dy, and is presented to illustrate but one manufacturing process possible. In alternative embodiments, it is desirable to form memory cells with dimensions smaller than the conductor widths. To achieve this, separate masking/patterning steps are involved and are well-known to those skilled in the art.
FIG. 5 shows an arrangement for reading the magnetic storage cell 42. The read circuit is coupled to one or more groups of memory cells by a respective bit line and is operable to sense current flow through a memory cell. The magnetic storage cell 42 is read by applying a read voltage Vrd to the conductor 26 and coupling the conductor 22 to an input 150 of a current sense amplifier 160. The potential Vrd across the magnetic storage cell 42 causes a sense current to flow into the input 150 of the current sense amplifier 160. The magnitude of the sense current indicates the resistance of the magnetic storage cell 42 and therefore its logic state.
During the read operation, the conductors 20 and 24 are applied with a ground potential using a pair of transistors 200-202. In addition, the input 150 of the current sense amplifier 160 has a virtual ground potential, which means that the conductor 22 has a virtual ground potential. The ground and virtual ground potentials of the conductors 20-24 reduce the amount of current flow between the conductors 20-24. This current flow is known as leakage current. The reduced amount of leakage current in the conductors 20-24 increases the signal to noise ratio during read operations on the magnetic storage cell 42.
The equalized potentials among the conductors 20-24 can be accomplished using a variety of circuits. A leakage current diverting means may be included which comprises an equipotential generator coupled to the word lines and operable to set voltage levels in the resistive crosspoint memory cell array to substantially prevent parasitic currents from flowing to cells other than the selected memory cells. For example, the transistors 200-202 may apply a potential Vx to the conductors 20 and 24 and the input 150 may have a potential of Vx. In addition, each of the conductors may be coupled to an input of a corresponding differential current sense amplifier. The inputs of the current sense amplifiers may be virtual grounds or may have some other potential so long as the potentials of all the conductors 20-24 are equalized. Moreover, any combination of transistors and current sense amplifiers may be used to equalize the potentials of the conductors 20-24 during read operations. The differential current sense amplifier is operable to compare current flowing through a selected memory cell with current flowing through one or more reference cells. This operation may be accomplished by comparator circuits, each coupled to an associated read circuit and operable to convert an analog differential sense signal to a digital output read signal.
Furthermore, unselected word lines in a selected group of word lines may be connected together to set an averaged voltage that is approximately equal to an applied array voltage. The equipotential generator may be operable to establish equipotential isolation of a selected bit line based upon feedback from one or more unselected word lines. The input node of each isolation diode may be coupled to a respective voltage follower transistor and the equipotential generator may be coupled to gates of the voltage follower transistors.
In another embodiment, the read circuits include a current mirror having an operational amplifier circuit having a first input coupled to a reference voltage, a second input coupled to the selected bit lines, and an output coupled to the gates of current mirror transistors. The current mirror transistor may transport the sense signal to the current sense amplifier. The second input of the operational amplifier circuit may be coupled to the selected bit lines through a switching circuit.
The memory cells 40-50 may include thin film memory elements such as polymer memory elements, magnetic tunnel junctions (the SDT junction is a type of magnetic tunnel junction), or phase change devices. In general, the memory cells 40-50 may include any elements that store or generate information by affecting the magnitude of the nominal resistance of the elements. Such other types of elements include poly-silicon resistors as part of read-only memory, and phase change device that could be programmed to change state from crystalline to amorphous and vice versa. The device has low resistances at crystalline state and high resistance at amorphous state. Memory cell element 40 is shown in further detail in FIG. 3. Memory cells 40-50 further includes a resistive magnetic element Rm and a unidirectional conducting gate or diode 88, which is utilized to limit leakage current during the read operation as well as to provide a one-way current path from the bit lines 20-24 to word lines 26-30. The diode 88 is coupled to the resistive magnetic element Rm to provide a unidirectional conductive path from the bit line 20-24 to the word line 26-30.
The use of a large common metal-Si contact area improves the contact resistance at the common cathode. This improves the current density capacity of each diode 88. Since each diode 88 has a separate Pt contact with its associated MRAM cell, each diode 88 is separate from one another. Further, pattering is simplified since a row or column of diodes shares the common metal-Si contact. Further, the common metal-Si contact reduces, if not eliminates, current sneak paths or leakage current associated with diodes fabricated using techniques of the prior art.
The information storage device according to the present invention may be used in a wide variety of applications. For example, the information storage device may be used for long-term data storage in a computer. Such a device offers many advantages over conventional long-term data storage devices such as hard drives. Accessing data from MRAM cells is orders of magnitude faster than accessing data from hard drives. In addition, the information storage device according to the present invention is more compact than hard drives.
The information storage device according to the present invention may be used in digital cameras for long-term storage of digital images. If the calibration is accurate and the preamplifier offsets can be equalized, the information storage device may even replace DRAM and other fast, short-term memory in computers. The present invention is not limited to the specific embodiments described and illustrated above. Instead, the present invention is construed according to the claims that follow.
It is to be understood that the above-referenced arrangements are only illustrative of the application for the principles of the present invention. Numerous modifications and alternative arrangements can be devised without departing from the spirit and scope of the present invention while the present invention has been shown in the drawings and fully described above with particularity and detail in connection with what is presently deemed to be the most practical and preferred embodiments(s) of the invention, it will be apparent to those of ordinary skill in the art that numerous modifications can be made without departing from the principles and concepts of the invention as set forth in the claims.

Claims (20)

1. A data storage device, comprising:
a plurality of word lines;
a plurality of bit lines; and
a resistive crosspoint array of memory cells, each memory cell being connected to a bit line and connected to an isolation diode that further connects to a respective word line, the isolation diode providing a unidirectional conductive path from the bit line to the word line and wherein each word line provides a common metal-semiconductor contact with each diode sharing the word line such that each diode has a separate metal contact located between the semiconductor portion of the common metal-semiconductor contact and its respective memory cell.
2. The data storage device of claim 1, further comprising multiple read circuits each coupled to one or more groups of memory cells by a respective bit line and operable to sense current flow through a memory cell of the associated groups.
3. The data storage device of claim 2, wherein each read circuit comprises a differential current sense amplifier.
4. The data storage device of claim 3, wherein the differential current sense amplifier is operable to compare current flowing through a selected memory cell with current flowing through one or more reference cells.
5. The data storage device of claim 3, further comprising multiple comparator circuits each coupled to an associated read circuit and operable to convert an analog differential sense signal to a digital output read signal.
6. The data storage device of claim 3, further comprising a current mirror having an operational amplifier circuit having a first input coupled to a reference voltage, a second input coupled to the selected bit lines, and an output coupled to the gates of current mirror transistors.
7. The data storage device according to claim 6 wherein the current mirror transistor transports the sense signal to the current sense amplifier.
8. The data storage device of claim 6, wherein the second input of the operational amplifier circuit is coupled to the selected bit lines through a switching circuit.
9. The data storage device of claim 1, wherein the leakage current diverting means comprises an equipotential generator coupled to the word lines and operable to set voltage levels in the resistive crosspoint memory cell array to substantially prevent parasitic currents from flowing to the selected memory cells.
10. The data storage device of claim 9, wherein unselected word lines in a selected group of word lines are connected together to set an averaged voltage that is approximately equal to an applied array voltage.
11. The data storage device of claim 10, wherein the equipotential generator is operable to establish equipotential isolation of a selected bit line based upon feedback from one or more unselected word lines.
12. The data storage device of claim 10, wherein the input node of each isolation diode is coupled to a respective voltage follower transistor and the equipotential generator is coupled to gates of the voltage follower transistors.
13. The data storage device of claim 1, wherein each memory cell comprises a magnetic random access memory element.
14. The data storage device of claim 1, wherein the isolation diode is a metal semiconductor diode.
15. The data storage device of claim 14, wherein the isolation diode is a Schottky-metal semiconductor diode.
16. The data storage device of claim 15, wherein the Schottky-metal semiconductor diode is a Schottky Pt-Si diode.
17. The data storage device of claim 1, wherein the semiconductor portion of the common metal-semiconductor contact comprises a semiconductor layer in common with each diode sharing the word line.
18. A data storage device, comprising:
a plurality of word lines;
a plurality of bit lines; and
an array of magnetic random access memory cells, each memory cell being connected to a bit line and connected to a Schottky metal semiconductor diode, the diode further connecting to a respective word line to provide a unidirectional conductive path from the bit line to the word line.
19. The data storage device of claim 17, wherein each word line provides a common metal-semiconductor contact with each Schottky metal semiconductor diode sharing the word line, such that each diode has a separate metal contact located between a semiconductor portion of the common metal-semiconductor contact and its respective memory cell.
20. The data storage device of claim 19, wherein the semiconductor portion of the common metal-semiconductor contact comprises a semiconductor layer in common with each Schottky metal semiconductor diode sharing the word line.
US10/098,206 2002-03-15 2002-03-15 Diode for use in MRAM devices and method of manufacture Expired - Lifetime US6885573B2 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US10/098,206 US6885573B2 (en) 2002-03-15 2002-03-15 Diode for use in MRAM devices and method of manufacture
TW092103544A TW200402055A (en) 2002-03-15 2003-02-20 Improved diode for use in MRAM devices and method of manufacture
EP03251386A EP1345230A3 (en) 2002-03-15 2003-03-07 Diode for data storage device
JP2003065876A JP2003273335A (en) 2002-03-15 2003-03-12 Improved diode to be used in mran device and its manufacturing method
KR10-2003-0016019A KR20030074459A (en) 2002-03-15 2003-03-14 Improved diode for use in mram devices and method of manufacture
CNA031199763A CN1487523A (en) 2002-03-15 2003-03-14 Improved diode used in MRAM device and producing method thereof
US11/089,687 US20050201173A1 (en) 2002-03-15 2005-03-24 Method of manufacture for improved diode for use in MRAM devices

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/098,206 US6885573B2 (en) 2002-03-15 2002-03-15 Diode for use in MRAM devices and method of manufacture

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/089,687 Division US20050201173A1 (en) 2002-03-15 2005-03-24 Method of manufacture for improved diode for use in MRAM devices

Publications (2)

Publication Number Publication Date
US20030185038A1 US20030185038A1 (en) 2003-10-02
US6885573B2 true US6885573B2 (en) 2005-04-26

Family

ID=27765427

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/098,206 Expired - Lifetime US6885573B2 (en) 2002-03-15 2002-03-15 Diode for use in MRAM devices and method of manufacture
US11/089,687 Abandoned US20050201173A1 (en) 2002-03-15 2005-03-24 Method of manufacture for improved diode for use in MRAM devices

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/089,687 Abandoned US20050201173A1 (en) 2002-03-15 2005-03-24 Method of manufacture for improved diode for use in MRAM devices

Country Status (6)

Country Link
US (2) US6885573B2 (en)
EP (1) EP1345230A3 (en)
JP (1) JP2003273335A (en)
KR (1) KR20030074459A (en)
CN (1) CN1487523A (en)
TW (1) TW200402055A (en)

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040039871A1 (en) * 2002-08-26 2004-02-26 Colin Stobbs Replacement memory device
US20050094458A1 (en) * 2003-09-11 2005-05-05 Eaton James R.Jr. Increased magnetic memory array sizes and operating margins
US20050158950A1 (en) * 2002-12-19 2005-07-21 Matrix Semiconductor, Inc. Non-volatile memory cell comprising a dielectric layer and a phase change material in series
US20050237845A1 (en) * 2003-09-08 2005-10-27 Perner Frederick A Data storage device and method of forming the same
US7076320B1 (en) 2004-05-04 2006-07-11 Advanced Micro Devices, Inc. Scatterometry monitor in cluster process tool environment for advanced process control (APC)
US7221599B1 (en) 2004-11-01 2007-05-22 Spansion, Llc Polymer memory cell operation
US7254053B2 (en) * 2001-08-13 2007-08-07 Advanced Micro Devices, Inc. Active programming and operation of a memory device
US20070198618A1 (en) * 2006-02-23 2007-08-23 Samsung Electronics Co. Ltd. Magnetic memory device using magnetic domain motion
US7307338B1 (en) * 2004-07-26 2007-12-11 Spansion Llc Three dimensional polymer memory cell systems
US20080094929A1 (en) * 2006-10-19 2008-04-24 Darrell Rinerson Two-cycle sensing in a two-terminal memory array having leakage current
US20080094876A1 (en) * 2006-10-19 2008-04-24 Chang Hua Siau Sensing a signal in a two-terminal memory array having leakage current
US7382647B1 (en) 2007-02-27 2008-06-03 International Business Machines Corporation Rectifying element for a crosspoint based memory array architecture
US20080137389A1 (en) * 2006-12-12 2008-06-12 Samsung Electronics Co., Ltd Multi-stack memory device
US20080304307A1 (en) * 2007-06-11 2008-12-11 International Business Machines Corporation Use of a symmetric resistive memory material as a diode to drive symmetric or asymmetric resistive memory
US20090184396A1 (en) * 2008-01-22 2009-07-23 Samsung Electronics Co., Ltd. Resistive random access memories and methods of manufacturing the same
US20100027314A1 (en) * 2008-07-31 2010-02-04 Unity Semiconductor Corporation Preservation circuit and methods to maintain values representing data in one or more layers of memory
US20100073990A1 (en) * 2008-09-19 2010-03-25 Unity Semiconductor Corporation Contemporaneous margin verification and memory access fr memory cells in cross point memory arrays
US20100188893A1 (en) * 2009-01-29 2010-07-29 Headway Technologies, Inc. Heat assisted switching and separated read-write MRAM
US10886464B2 (en) * 2017-11-03 2021-01-05 International Business Machines Corporation Selective phase change material growth in high aspect ratio dielectric pores for semiconductor device fabrication
TWI754790B (en) * 2018-09-14 2022-02-11 日商東芝記憶體股份有限公司 memory device

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030218905A1 (en) * 2002-05-22 2003-11-27 Perner Frederick A. Equi-potential sensing magnetic random access memory (MRAM) with series diodes
US7180160B2 (en) * 2004-07-30 2007-02-20 Infineon Technologies Ag MRAM storage device
US20060034116A1 (en) * 2004-08-13 2006-02-16 Lam Chung H Cross point array cell with series connected semiconductor diode and phase change storage media
KR101124504B1 (en) * 2005-09-22 2012-03-15 삼성전자주식회사 Fabrication method of amorphous NiO thin film by ALD process and nonvolatile memory device using the amorphous NiO thin film
US20070132049A1 (en) * 2005-12-12 2007-06-14 Stipe Barry C Unipolar resistance random access memory (RRAM) device and vertically stacked architecture
US8120949B2 (en) * 2006-04-27 2012-02-21 Avalanche Technology, Inc. Low-cost non-volatile flash-RAM memory
TWI396268B (en) * 2006-05-25 2013-05-11 Taiwan Semiconductor Mfg Composite bond wires and method for fabricating the same
KR100780964B1 (en) * 2006-11-13 2007-12-03 삼성전자주식회사 Phase change memory device having cell diode and method of fabricating the same
CN101506980B (en) 2006-11-20 2012-01-11 松下电器产业株式会社 Nonvolatile semiconductor storage device and method for manufacturing the same
US8987702B2 (en) 2007-05-01 2015-03-24 Micron Technology, Inc. Selectively conducting devices, diode constructions, constructions, and diode forming methods
US7649237B2 (en) * 2008-05-15 2010-01-19 Taiwan Semiconductor Manufacturing Company, Ltd. Schottky diode for high speed and radio frequency application
US8120951B2 (en) * 2008-05-22 2012-02-21 Micron Technology, Inc. Memory devices, memory device constructions, constructions, memory device forming methods, current conducting devices, and memory cell programming methods
KR101012435B1 (en) * 2008-11-10 2011-02-08 주식회사 하이닉스반도체 Phase change memory device and method for manufacturing the same
US8570799B2 (en) * 2011-08-16 2013-10-29 Intel Mobile Communications GmbH Magnetic random access memory with conversion circuitry
WO2017010991A1 (en) * 2015-07-14 2017-01-19 Hewlett Packard Enterprise Development Lp Determining first write strength
CN105514262A (en) * 2015-10-30 2016-04-20 上海磁宇信息科技有限公司 Crossing matrix array magnetic random memory manufacturing process

Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5640343A (en) 1996-03-18 1997-06-17 International Business Machines Corporation Magnetic memory array using magnetic tunnel junction devices in the memory cells
US5831920A (en) * 1997-10-14 1998-11-03 Motorola, Inc. GMR device having a sense amplifier protected by a circuit for dissipating electric charges
US5991193A (en) 1997-12-02 1999-11-23 International Business Machines Corporation Voltage biasing for magnetic ram with magnetic tunnel memory cells
US6034882A (en) * 1998-11-16 2000-03-07 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6081446A (en) 1998-06-03 2000-06-27 Hewlett-Packard Company Multiple bit magnetic memory cell
US6130835A (en) 1997-12-02 2000-10-10 International Business Machines Corporation Voltage biasing for magnetic RAM with magnetic tunnel memory cells
US6169686B1 (en) 1997-11-20 2001-01-02 Hewlett-Packard Company Solid-state memory with magnetic storage cells
EP1096500A1 (en) 1999-10-27 2001-05-02 Sony Corporation Magnetization control method, information storage method, magnetic functional device, and information storage device
US6256247B1 (en) 2000-02-04 2001-07-03 Hewlett-Packard Co Differential sense amplifiers for resistive cross point memory cell arrays
US6259644B1 (en) 1997-11-20 2001-07-10 Hewlett-Packard Co Equipotential sense methods for resistive cross point memory cell arrays
US6297987B1 (en) 1999-09-30 2001-10-02 The United States Of America As Represented By The Secretary Of The Navy Magnetoresistive spin-injection diode
US6341084B2 (en) * 2000-05-15 2002-01-22 Nec Corporation Magnetic random access memory circuit
US6456524B1 (en) * 2001-10-31 2002-09-24 Hewlett-Packard Company Hybrid resistive cross point memory cell arrays and methods of making the same
US6462982B1 (en) * 2000-09-27 2002-10-08 Nec Corporation Magnetic random access memory having voltage control circuitry for maintaining sense lines at constant low voltages
US6462981B2 (en) * 2000-06-19 2002-10-08 Nec Corporation Magnetic random access memory
US6504752B2 (en) * 2000-12-26 2003-01-07 Kakbushiki Kaisha Toshiba Magnetic random access memory
US6522594B1 (en) * 2001-03-21 2003-02-18 Matrix Semiconductor, Inc. Memory array incorporating noise detection line
US20030116847A1 (en) 2001-12-26 2003-06-26 Kim Chang Shuk Magnetic random access memory using schottky diode

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5467083A (en) * 1993-08-26 1995-11-14 Electric Power Research Institute Wireless downhole electromagnetic data transmission system and method
JP3839958B2 (en) * 1998-06-01 2006-11-01 株式会社東芝 Magnetic storage
JP4560847B2 (en) * 1998-12-28 2010-10-13 ヤマハ株式会社 Magnetoresistive random access memory
JP4027041B2 (en) * 1999-03-19 2007-12-26 インフィネオン テクノロジース アクチエンゲゼルシャフト Memory cell device and manufacturing method thereof
US6888750B2 (en) * 2000-04-28 2005-05-03 Matrix Semiconductor, Inc. Nonvolatile memory on SOI and compound semiconductor substrates and method of fabrication
US7042367B2 (en) * 2002-02-04 2006-05-09 Halliburton Energy Services Very high data rate telemetry system for use in a wellbore

Patent Citations (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5793697A (en) 1996-03-18 1998-08-11 International Business Machines Corporation Read circuit for magnetic memory array using magnetic tunnel junction devices
US5640343A (en) 1996-03-18 1997-06-17 International Business Machines Corporation Magnetic memory array using magnetic tunnel junction devices in the memory cells
US5831920A (en) * 1997-10-14 1998-11-03 Motorola, Inc. GMR device having a sense amplifier protected by a circuit for dissipating electric charges
US6259644B1 (en) 1997-11-20 2001-07-10 Hewlett-Packard Co Equipotential sense methods for resistive cross point memory cell arrays
US20020003721A1 (en) 1997-11-20 2002-01-10 Hewlett-Packard Company Solid-state memory with magnetic storage cells
US6169686B1 (en) 1997-11-20 2001-01-02 Hewlett-Packard Company Solid-state memory with magnetic storage cells
US5991193A (en) 1997-12-02 1999-11-23 International Business Machines Corporation Voltage biasing for magnetic ram with magnetic tunnel memory cells
US6130835A (en) 1997-12-02 2000-10-10 International Business Machines Corporation Voltage biasing for magnetic RAM with magnetic tunnel memory cells
US6081446A (en) 1998-06-03 2000-06-27 Hewlett-Packard Company Multiple bit magnetic memory cell
US6034882A (en) * 1998-11-16 2000-03-07 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6297987B1 (en) 1999-09-30 2001-10-02 The United States Of America As Represented By The Secretary Of The Navy Magnetoresistive spin-injection diode
EP1096500A1 (en) 1999-10-27 2001-05-02 Sony Corporation Magnetization control method, information storage method, magnetic functional device, and information storage device
US6256247B1 (en) 2000-02-04 2001-07-03 Hewlett-Packard Co Differential sense amplifiers for resistive cross point memory cell arrays
US6341084B2 (en) * 2000-05-15 2002-01-22 Nec Corporation Magnetic random access memory circuit
US6462981B2 (en) * 2000-06-19 2002-10-08 Nec Corporation Magnetic random access memory
US6462982B1 (en) * 2000-09-27 2002-10-08 Nec Corporation Magnetic random access memory having voltage control circuitry for maintaining sense lines at constant low voltages
US6504752B2 (en) * 2000-12-26 2003-01-07 Kakbushiki Kaisha Toshiba Magnetic random access memory
US6522594B1 (en) * 2001-03-21 2003-02-18 Matrix Semiconductor, Inc. Memory array incorporating noise detection line
US6456524B1 (en) * 2001-10-31 2002-09-24 Hewlett-Packard Company Hybrid resistive cross point memory cell arrays and methods of making the same
US20030116847A1 (en) 2001-12-26 2003-06-26 Kim Chang Shuk Magnetic random access memory using schottky diode

Cited By (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7254053B2 (en) * 2001-08-13 2007-08-07 Advanced Micro Devices, Inc. Active programming and operation of a memory device
US20040039871A1 (en) * 2002-08-26 2004-02-26 Colin Stobbs Replacement memory device
US20050158950A1 (en) * 2002-12-19 2005-07-21 Matrix Semiconductor, Inc. Non-volatile memory cell comprising a dielectric layer and a phase change material in series
US20050237845A1 (en) * 2003-09-08 2005-10-27 Perner Frederick A Data storage device and method of forming the same
US7376004B2 (en) * 2003-09-11 2008-05-20 Samsung Electronics Co., Ltd. Increased magnetic memory array sizes and operating margins
US20050094458A1 (en) * 2003-09-11 2005-05-05 Eaton James R.Jr. Increased magnetic memory array sizes and operating margins
US7076320B1 (en) 2004-05-04 2006-07-11 Advanced Micro Devices, Inc. Scatterometry monitor in cluster process tool environment for advanced process control (APC)
US7307338B1 (en) * 2004-07-26 2007-12-11 Spansion Llc Three dimensional polymer memory cell systems
US7221599B1 (en) 2004-11-01 2007-05-22 Spansion, Llc Polymer memory cell operation
US20070198618A1 (en) * 2006-02-23 2007-08-23 Samsung Electronics Co. Ltd. Magnetic memory device using magnetic domain motion
US8339728B2 (en) 2006-02-23 2012-12-25 Samsung Electronics Co., Ltd. Magnetic memory device using magnetic domain motion
US20080094876A1 (en) * 2006-10-19 2008-04-24 Chang Hua Siau Sensing a signal in a two-terminal memory array having leakage current
US7372753B1 (en) 2006-10-19 2008-05-13 Unity Semiconductor Corporation Two-cycle sensing in a two-terminal memory array having leakage current
US7379364B2 (en) 2006-10-19 2008-05-27 Unity Semiconductor Corporation Sensing a signal in a two-terminal memory array having leakage current
US20080094929A1 (en) * 2006-10-19 2008-04-24 Darrell Rinerson Two-cycle sensing in a two-terminal memory array having leakage current
US8437160B2 (en) 2006-12-12 2013-05-07 Samsung Electronics Co., Ltd. Multi-stack memory device
US20080137389A1 (en) * 2006-12-12 2008-06-12 Samsung Electronics Co., Ltd Multi-stack memory device
US20080232160A1 (en) * 2007-02-27 2008-09-25 International Business Machines Corporation Rectifying element for a crosspoint based memory array architecture
US8817533B2 (en) 2007-02-27 2014-08-26 International Business Machines Corporation Crosspoint array and method of use with a crosspoint array having crossbar elements having a solid electrolyte material used as a rectifier with a symmetric or substantially symmetric resistive memory
US7382647B1 (en) 2007-02-27 2008-06-03 International Business Machines Corporation Rectifying element for a crosspoint based memory array architecture
US8203873B2 (en) 2007-02-27 2012-06-19 International Business Machines Corporation Rectifying element for a crosspoint based memory array architecture
US20080304307A1 (en) * 2007-06-11 2008-12-11 International Business Machines Corporation Use of a symmetric resistive memory material as a diode to drive symmetric or asymmetric resistive memory
US7929335B2 (en) 2007-06-11 2011-04-19 International Business Machines Corporation Use of a symmetric resistive memory material as a diode to drive symmetric or asymmetric resistive memory
US20110141801A1 (en) * 2007-06-11 2011-06-16 International Business Machines Corporation Use of symmetric resistive memory material as a diode to drive symmetric or asymmetric resistive memory
US8169820B2 (en) 2007-06-11 2012-05-01 International Business Machines Corporation Use of symmetric resistive memory material as a diode to drive symmetric or asymmetric resistive memory
US20090184396A1 (en) * 2008-01-22 2009-07-23 Samsung Electronics Co., Ltd. Resistive random access memories and methods of manufacturing the same
US8169053B2 (en) 2008-01-22 2012-05-01 Samsung Electronics Co., Ltd. Resistive random access memories and methods of manufacturing the same
US9053756B2 (en) 2008-07-31 2015-06-09 Unity Semiconductor Corporation Preservation circuit and methods to maintain values representing data in one or more layers of memory
US7719876B2 (en) 2008-07-31 2010-05-18 Unity Semiconductor Corporation Preservation circuit and methods to maintain values representing data in one or more layers of memory
US20100027314A1 (en) * 2008-07-31 2010-02-04 Unity Semiconductor Corporation Preservation circuit and methods to maintain values representing data in one or more layers of memory
US9536607B2 (en) 2008-07-31 2017-01-03 Unity Semiconductor Corporation Preservation circuit and methods to maintain values representing data in one or more layers of memory
US9830985B2 (en) 2008-07-31 2017-11-28 Unity Semiconductor Corporation Preservation circuit and methods to maintain values representing data in one or more layers of memory
US10453525B2 (en) 2008-07-31 2019-10-22 Unity Semiconductor Corporation Preservation circuit and methods to maintain values representing data in one or more layers of memory
US10971227B2 (en) 2008-07-31 2021-04-06 Unity Semiconductor Corporation Preservation circuit and methods to maintain values representing data in one or more layers of memory
US7830701B2 (en) 2008-09-19 2010-11-09 Unity Semiconductor Corporation Contemporaneous margin verification and memory access for memory cells in cross point memory arrays
US20100073990A1 (en) * 2008-09-19 2010-03-25 Unity Semiconductor Corporation Contemporaneous margin verification and memory access fr memory cells in cross point memory arrays
US7978505B2 (en) 2009-01-29 2011-07-12 Headway Technologies, Inc. Heat assisted switching and separated read-write MRAM
US20100188893A1 (en) * 2009-01-29 2010-07-29 Headway Technologies, Inc. Heat assisted switching and separated read-write MRAM
US10886464B2 (en) * 2017-11-03 2021-01-05 International Business Machines Corporation Selective phase change material growth in high aspect ratio dielectric pores for semiconductor device fabrication
TWI754790B (en) * 2018-09-14 2022-02-11 日商東芝記憶體股份有限公司 memory device

Also Published As

Publication number Publication date
EP1345230A2 (en) 2003-09-17
US20030185038A1 (en) 2003-10-02
KR20030074459A (en) 2003-09-19
US20050201173A1 (en) 2005-09-15
TW200402055A (en) 2004-02-01
JP2003273335A (en) 2003-09-26
EP1345230A3 (en) 2004-07-07
CN1487523A (en) 2004-04-07

Similar Documents

Publication Publication Date Title
US6885573B2 (en) Diode for use in MRAM devices and method of manufacture
US6169686B1 (en) Solid-state memory with magnetic storage cells
US6456525B1 (en) Short-tolerant resistive cross point array
US6421271B1 (en) MRAM configuration
US6593608B1 (en) Magneto resistive storage device having double tunnel junction
KR100403313B1 (en) Magnetic random access memory using bipolar junction transistor and Method for forming the same
US6940747B1 (en) Magnetic memory device
JP4334824B2 (en) Resistive intersection array of memory cells resistant to short circuit
US20020006058A1 (en) Magnetic memory device
US20050073881A1 (en) Magnetic memory device including groups of series-connected memory elements
Boeve et al. Technology assessment for the implementation of magnetoresistive elements with semiconductor components in magnetic random access memory (MRAM) architectures
US6919594B2 (en) Magneto resistive storage device having a magnetic field sink layer
EP1314152A1 (en) Circuit selection of magnetic memory cells and related cell structures
US6944049B2 (en) Magnetic tunnel junction memory cell architecture
US20060039183A1 (en) Multi-sensing level MRAM structures
US20080094874A1 (en) Multiple-read resistance-variable memory cell structure and method of sensing a resistance thereof
KR20030089078A (en) Magnetic Ramdom access memory cell using magnetic tunnel junction devices
JP3803503B2 (en) Magnetic random access memory circuit
KR100422945B1 (en) A method for writing of a magnetic random access memory using bipolar junction transistor
JPH1186528A (en) Magnetic memory device
US6607924B2 (en) Solid-state memory with magnetic storage cells

Legal Events

Date Code Title Description
AS Assignment

Owner name: HEWLETT-PACKARD COMPANY, COLORADO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TRAN, LUNG T.;SHARMA, MANISH;REEL/FRAME:012982/0818

Effective date: 20020315

AS Assignment

Owner name: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P., COLORAD

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HEWLETT-PACKARD COMPANY;REEL/FRAME:013776/0928

Effective date: 20030131

Owner name: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P.,COLORADO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HEWLETT-PACKARD COMPANY;REEL/FRAME:013776/0928

Effective date: 20030131

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P.;REEL/FRAME:019733/0169

Effective date: 20070518

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12