US7032292B2 - Method of manufacturing high Q on-chip inductor - Google Patents

Method of manufacturing high Q on-chip inductor Download PDF

Info

Publication number
US7032292B2
US7032292B2 US10/395,568 US39556803A US7032292B2 US 7032292 B2 US7032292 B2 US 7032292B2 US 39556803 A US39556803 A US 39556803A US 7032292 B2 US7032292 B2 US 7032292B2
Authority
US
United States
Prior art keywords
primary winding
creating
winding
admittance
auxiliary winding
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime, expires
Application number
US10/395,568
Other versions
US20040032314A1 (en
Inventor
Sissy Kyriazidou
Harry Contopanagos
Reza Rofougaran
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Avago Technologies International Sales Pte Ltd
Original Assignee
Broadcom Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Broadcom Corp filed Critical Broadcom Corp
Priority to US10/395,568 priority Critical patent/US7032292B2/en
Publication of US20040032314A1 publication Critical patent/US20040032314A1/en
Application granted granted Critical
Publication of US7032292B2 publication Critical patent/US7032292B2/en
Assigned to BANK OF AMERICA, N.A., AS COLLATERAL AGENT reassignment BANK OF AMERICA, N.A., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: BROADCOM CORPORATION
Assigned to AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD. reassignment AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BROADCOM CORPORATION
Assigned to BROADCOM CORPORATION reassignment BROADCOM CORPORATION TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS Assignors: BANK OF AMERICA, N.A., AS COLLATERAL AGENT
Assigned to AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED reassignment AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED MERGER (SEE DOCUMENT FOR DETAILS). Assignors: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.
Assigned to AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED reassignment AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITED CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED AT REEL: 047196 FRAME: 0097. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER. Assignors: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01FMAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
    • H01F17/00Fixed inductances of the signal type 
    • H01F17/0006Printed inductances
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01FMAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
    • H01F17/00Fixed inductances of the signal type 
    • H01F17/0006Printed inductances
    • H01F17/0013Printed inductances with stacked layers
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/4902Electromagnet, transformer or inductor
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/4902Electromagnet, transformer or inductor
    • Y10T29/49069Data storage inductor or core
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/4902Electromagnet, transformer or inductor
    • Y10T29/49071Electromagnet, transformer or inductor by winding or coiling
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/4902Electromagnet, transformer or inductor
    • Y10T29/49073Electromagnet, transformer or inductor by assembling coil and core
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49082Resistor making
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • Y10T29/49139Assembling to base an electrical component, e.g., capacitor, etc. by inserting component lead or terminal into base aperture
    • Y10T29/4914Assembling to base an electrical component, e.g., capacitor, etc. by inserting component lead or terminal into base aperture with deforming of lead or terminal

Definitions

  • This invention relates generally to integrated circuits and more particularly to on-chip inductors.
  • wireless communications standards place stringent requirements on a wireless communication device's dynamic range of operation because the signal strength of received signals may vary by many orders of magnitude.
  • wireless communication devices are designed using radio frequency (RF) integrated circuits (IC) that consume low power and produce little noise.
  • RF radio frequency
  • on-chip inductors are significant components of RF integrated circuits and are used in oscillators, impedance matching networks, emitter degeneration circuits, filters, and/or baluns. Thus, it is desirable to use on-chip inductors that consume as little power as possible and produce as little noise as possible.
  • inductor performance is expressed as a quality factor (Q-factor), which is associated with the resonance of the inductor and describes both the ability of the inductor to produce a large output at the resonant frequency and the selectivity (i.e., the power ratio in decibels versus frequency) of the inductor.
  • Q-factor is a key component in determining power dissipation and phase noise of integrated circuits.
  • inductors having a high Q-factor dissipate less power and thus improve the achievable gain.
  • high Q inductors allow an oscillating circuit to perform with minimal power injection from the driving transistor and hence minimize noise.
  • high Q inductors minimize the power leaking into adjacent channels that corrupts a receiver performance in nearby channels of communication chips, which degrade a receiver's sensitivity.
  • higher dynamic range of wireless communication devices is obtained due to the intrinsic linearity of passive devices.
  • high Q inductors are a key element for RF integrated circuits to have low power consumption and to achieve the desired noise performance. While performance of wireless communication devices is a critical design issue it is typically balanced with manufacturing costs of the devices.
  • CMOS technology is widely used for cost effective fabrication of integrated circuits, including RF integrated circuits.
  • on-chip inductors using CMOS technology are known to have a modest quality factor in the range of 5 to 10, which limit their usefulness is applications that require a high Q inductor, including some wireless communication applications.
  • the high Q on-chip inductor of the present invention substantially meats these needs and others.
  • the high Q on-chip inductor includes a primary winding and an auxiliary winding that is coupled to receive a proportionally opposite representation of an input of the primary winding (i.e., reversed biased).
  • the auxiliary winding has a real part of its admittance greater than the real part of the admittance of the primary winding thereby yielding an asymmetry in the admittances.
  • a push/pull mechanism is obtained in a 2-port system (e.g., 1 st and 2 nd nodes of the primary winding) that produces a large Q factor (e.g., at least 30) for an on-chip inductor.
  • a high Q on-chip inductor includes the primary winding, the auxiliary winding, and a poly-silicon shield.
  • the primary and secondary winding are as described in the preceding paragraph and are fabricated proximally located to a poly-silicon shield such that the quality factor of the primary winding increases at least 15 times that of the quality factor of current on-chip inductors (e.g., the quality factor is at least 150).
  • a further embodiment includes a primary winding, a primary auxiliary winding, a secondary winding, and a secondary auxiliary winding thus producing a high quality factor on-chip transformer.
  • the secondary auxiliary winding is coupled to receive a proportionally opposite representation of the signal of the secondary winding.
  • the secondary auxiliary winding has a real part of its admittance greater than the real part of the admittance of the secondary winding thereby yielding an asymmetry in the admittances.
  • the number of turns comprising the winding may vary depending on the inductance needed, a desired Q factor, various winding shapes (e.g., square, rectangular, spiral, etc.) and/or a desired turns ratio.
  • the number of layers on which the windings are created may also vary depending on the inductance needed, a desired Q factor, and/or a desired turns ratio.
  • FIG. 1 illustrates a schematic block diagram of a high Q on-chip inductor in accordance with the present invention
  • FIGS. 2A and 2B illustrate a top and side view of an on-chip inductor in accordance with the present invention
  • FIGS. 3A and 3B illustrate a top and side view of an altering embodiment of an on-chip inductor in accordance with the present invention
  • FIGS. 4A , 4 B and 4 C illustrate another embodiment of an on-chip inductor in accordance with the present invention
  • FIGS. 5A , 5 B and 5 C illustrate yet another embodiment of an on-chip inductor in accordance with the present invention
  • FIGS. 6A and 6B illustrate a further embodiment of an on-chip inductor in accordance with the present invention.
  • FIG. 7 illustrates a logic diagram of a method for manufacturing an on-chip inductor in accordance with the present invention.
  • FIG. 1 illustrates a schematic block diagram of a high Q (i.e., quality factor) on-chip inductor 10 that includes a primary winding 12 and an auxiliary winding 14 , which may be fabricated using CMOS technology, gallium arsenide technology, silicon germanium technology, or any other type of integrated circuit technology.
  • the primary winding 12 includes a 1 st node 16 and a 2 nd node 18 .
  • the auxiliary winding 14 includes a 1 st node 20 and a 2 nd node 22 . As shown, the 2 nd node 18 of primary winding 12 is coupled to the 2 nd node 22 of the auxiliary winding 14 .
  • the 1 st node 16 and 2 nd node 18 of primary winding 12 are operably coupled to receive a 1 st leg 26 and 2 nd leg 28 of an input 24 , respectively.
  • a current flows through the primary winding 12 based on the magnitude of the input 24 imposed across the 1 st node 16 and 2 nd node 18 and the inductance value of the primary winding.
  • the input 24 may be a voltage input or a current input.
  • the 1 st node 20 of auxiliary winding 14 is operably coupled to receive a proportionally opposite representation 30 of the 1 st leg 26 of input 24 (i.e., is reversed biased with respect to the primary winding).
  • the auxiliary winding 14 has a current (I AUX ) that is proportionally opposite to the current through the primary winding 12 . If the proportionally opposite representation 30 is of the same magnitude as the 1 st leg of input 24 and the auxiliary winding 14 includes the same number of turns as primary winding 12 , the auxiliary current will have the same magnitude as the primary current.
  • the auxiliary current may be greater than or less than the primary current.
  • the auxiliary winding 14 is asymmetrical with respect to the primary winding 12 and has a greater real part admittance (i.e., the inverse of impedance of the winding at an operating frequency) than the real part of the admittance of the primary winding 12 .
  • the asymmetry between the primary winding 12 and auxiliary winding 14 may be achieved by one or more of: asymmetrical electromagnetic coupling between the primary winding and auxiliary winding; an asymmetrical number of turns between the primary winding and auxiliary winding; an asymmetrical geometric configuration of the primary and auxiliary windings.
  • the admittances of both the primary winding 12 and auxiliary winding 14 include self-admittance and coupled-admittance.
  • the magnitude of the admittances is dependent on the proximal location of the auxiliary winding to the primary winding and the asymmetry between the windings. Accordingly, the more closely coupled the auxiliary winding 14 is to the primary winding 12 and the more asymmetrical the windings are, the greater the difference will be in the real parts of the admittances of the primary winding 12 and the auxiliary winding 14 .
  • Such a difference effectively decreases the real part of the primary winding's admittance at an operating frequency (e.g., 2.5 gigahertz to 6 gigahertz), which increases the quality factor of the primary winding.
  • the primary winding 12 may have a quality factor of at least 30 using CMOS technology.
  • the high quality factor on-chip inductor 10 may be a differential inductor having an imbalanced differential input, wherein one half of the differential inductor functions as the primary winding and the other half functions as the auxiliary winding.
  • FIGS. 2A and 2B illustrate a top and side view of the high Q on-chip inductor 10 .
  • the primary winding 12 and auxiliary winding 14 are deposited and/or etched on dielectric layer 40 .
  • the 2 nd node of primary winding 12 is operably coupled to the 2 nd node of auxiliary winding 14 via a bridge 42 .
  • the bridge may be formed on a 2 nd dielectric layer 44 .
  • the asymmetrical coupling of the auxiliary winding 14 to the primary winding 12 creates at least a part of the asymmetry between the admittance of the windings 12 and 14 .
  • FIGS. 3A and 3B illustrate a top and side view of a high Q on-chip inductor that includes a multi-layered and multi-winding primary winding 12 and auxiliary winding 14 .
  • the primary winding 12 includes a plurality of windings, which may have one or more turns, on multiple dielectric layers.
  • the primary winding includes three layers of one turn, on dielectric layer 40 , dielectric layer 44 and dielectric layer 46 .
  • Dielectric layer 48 supports bridge 42 , which couples the primary winding 12 to auxiliary winding 14 .
  • the asymmetry is generated not only by reversed biased electromagnetic coupling but also by an asymmetry in the number of turns between the primary and secondary windings.
  • the primary winding 12 may have one or more turns on each of the dielectric layers.
  • the number of dielectric layers and/or turns may vary from those illustrated in FIGS. 3A and 3B .
  • FIGS. 4A , B, and C illustrate an alternate embodiment of an on-chip inductor that includes the primary winding 12 on dielectric layer 40 and auxiliary winding 14 on a 2 nd dielectric layer 44 .
  • the electromagnetic coupling between the auxiliary winding 14 and primary winding 12 is increased.
  • Such an increase in reverse biased electromagnetic coupling increases the asymmetry, and thus increases the quality factor of primary winding 12 .
  • the primary winding 12 and auxiliary winding 14 may each include one or more turns and may be implemented on one or more layers.
  • FIGS. 5A through 5C illustrate a top, side and bottom view of another alternate embodiment of a high Q on-chip inductor.
  • the primary winding 12 includes multiple turns on dielectric layer 40 .
  • metal bridges 52 are placed to provide coupling within the primary winding 12 .
  • the auxiliary winding 14 is on dielectric layer 44 .
  • the asymmetry is at least partially achieved via the differing number of turns as well as the reversed biased electromagnetic coupling.
  • the primary winding may include more or less turns than shown in FIG. 5A and may be included on one or more layers.
  • the auxiliary winding 14 may include more than one turn and may be implemented on more than one dielectric layer.
  • FIGS. 6A and 6B illustrate yet another alternate embodiment of a high Q on-chip inductor.
  • the primary winding 12 and auxiliary winding 14 are on dielectric layer 40 .
  • the bridge 42 connects the primary winding 12 to the auxiliary winding 14 .
  • underneath dielectric layer 44 is a poly-silicon shield 56 .
  • the poly-silicon shield 56 is configured in a stacked geometry and further increases the quality factor. For example, in one embodiment of an on-chip inductor using CMOS technology, the quality factor may be increased to as much as 150 .
  • the number of turns of the primary windings 12 and of the auxiliary windings 14 may vary from the one turn as shown in FIGS. 6A and 6B .
  • the number of layers used to implement the primary winding 12 and/or auxiliary winding 14 may vary from the one shown in FIGS. 6A and 6B .
  • FIG. 7 illustrates a logic diagram of a method of manufacturing a high quality on-chip inductor.
  • the process begins at Step 60 where a primary winding is created to have a 1 st admittance and to include a 1 st and 2 nd node on a dielectric layer.
  • the creation of the primary winding may be done by depositing, etching and/or any other method for obtaining a metal layer on a dielectric layer in an integrated circuit fabrication process.
  • the process then proceeds to Step 62 where auxiliary winding is created to have a 2 nd admittance and to include a 1 st and 2 nd node.
  • the 2 nd node of the primary winding is coupled to the 2 nd node of the auxiliary winding.
  • the creation of the real part of the 2 nd admittance is done to be greater than the real part of the admittance of the primary winding.
  • the primary winding is operably coupled to receive an input, while the auxiliary winding is operably coupled to receive a proportionally opposite representation of the input.
  • the admittance of the primary winding includes both self-admittance and coupled-admittance.
  • the admittance of the auxiliary winding includes self-admittance and coupled-admittance.
  • the difference in the real parts of the admittance of both windings is dependent on the proximal location of the auxiliary winding to the primary winding and the asymmetry between the windings. The greater the coupling and asymmetry between the auxiliary winding and primary winding, the lower the real portion of the primary winding admittance will be, thus increasing the quality factor for the primary winding.
  • the asymmetry between the auxiliary winding the primary winding may be done by asymmetrical electrical coupling between the primary winding and auxiliary winding, differing number of turns in the primary winding versus the number of turns in the auxiliary winding, and/or by creating the primary winding to have a different geometric configuration than that of the auxiliary winding.
  • the quality factor of the primary winding may be enhanced by creating a poly-silicon shield that is operably coupled to the primary winding and the auxiliary winding.
  • the primary winding and/or auxiliary winding may be created to have multiple turns on multiple layers and/or a single turn on a single layer and/or any combination thereof.

Abstract

A high Q on-chip inductor includes a primary winding and an auxiliary winding that is coupled to receive a proportionally opposite representation of an input of the primary winding. Further, the auxiliary winding has an admittance that is greater than the admittance of the primary winding thereby yielding an asymmetry in the admittances. As such, a push/pull mechanism is obtained in a 2-port system (e.g., 1st and 2nd nodes of the primary winding) that produces a large Q factor for an on-chip inductor.

Description

This patent application is a DIVISION and is claiming priority under 35 USC §121 to a patent application entitled HIGH Q ON-CHIP INDUCTOR AND METHOD OF MANUFACTURE THEREOF, having a of Ser. No. 10/087,614 and a filing date of Mar. 1, 2002 U.S. Pat. No. 6,809,623.
TECHNICAL FIELD OF THE INVENTION
This invention relates generally to integrated circuits and more particularly to on-chip inductors.
BACKGROUND OF THE INVENTION
As is known, wireless communications standards place stringent requirements on a wireless communication device's dynamic range of operation because the signal strength of received signals may vary by many orders of magnitude. To meet these requirements, wireless communication devices are designed using radio frequency (RF) integrated circuits (IC) that consume low power and produce little noise. As is also known, on-chip inductors are significant components of RF integrated circuits and are used in oscillators, impedance matching networks, emitter degeneration circuits, filters, and/or baluns. Thus, it is desirable to use on-chip inductors that consume as little power as possible and produce as little noise as possible.
As is further known, inductor performance is expressed as a quality factor (Q-factor), which is associated with the resonance of the inductor and describes both the ability of the inductor to produce a large output at the resonant frequency and the selectivity (i.e., the power ratio in decibels versus frequency) of the inductor. As such, the Q-factor is a key component in determining power dissipation and phase noise of integrated circuits. In general, inductors having a high Q-factor dissipate less power and thus improve the achievable gain. Further, high Q inductors allow an oscillating circuit to perform with minimal power injection from the driving transistor and hence minimize noise.
In addition, high Q inductors minimize the power leaking into adjacent channels that corrupts a receiver performance in nearby channels of communication chips, which degrade a receiver's sensitivity. Furthermore, higher dynamic range of wireless communication devices is obtained due to the intrinsic linearity of passive devices.
Not surprisingly, high Q inductors are a key element for RF integrated circuits to have low power consumption and to achieve the desired noise performance. While performance of wireless communication devices is a critical design issue it is typically balanced with manufacturing costs of the devices.
As is known, CMOS technology is widely used for cost effective fabrication of integrated circuits, including RF integrated circuits. However, on-chip inductors using CMOS technology are known to have a modest quality factor in the range of 5 to 10, which limit their usefulness is applications that require a high Q inductor, including some wireless communication applications.
Therefore, needs exist for a high quality factor on-chip inductor for use in many applications including wireless communication applications.
SUMMARY OF THE INVENTION
The high Q on-chip inductor of the present invention substantially meats these needs and others. In general, the high Q on-chip inductor includes a primary winding and an auxiliary winding that is coupled to receive a proportionally opposite representation of an input of the primary winding (i.e., reversed biased). Further, the auxiliary winding has a real part of its admittance greater than the real part of the admittance of the primary winding thereby yielding an asymmetry in the admittances. As such, a push/pull mechanism is obtained in a 2-port system (e.g., 1st and 2nd nodes of the primary winding) that produces a large Q factor (e.g., at least 30) for an on-chip inductor.
Another embodiment of a high Q on-chip inductor includes the primary winding, the auxiliary winding, and a poly-silicon shield. The primary and secondary winding are as described in the preceding paragraph and are fabricated proximally located to a poly-silicon shield such that the quality factor of the primary winding increases at least 15 times that of the quality factor of current on-chip inductors (e.g., the quality factor is at least 150).
A further embodiment includes a primary winding, a primary auxiliary winding, a secondary winding, and a secondary auxiliary winding thus producing a high quality factor on-chip transformer. The secondary auxiliary winding is coupled to receive a proportionally opposite representation of the signal of the secondary winding. Further, the secondary auxiliary winding has a real part of its admittance greater than the real part of the admittance of the secondary winding thereby yielding an asymmetry in the admittances.
In any of the embodiments, the number of turns comprising the winding (e.g., primary, auxiliary, secondary, and/or secondary auxiliary) may vary depending on the inductance needed, a desired Q factor, various winding shapes (e.g., square, rectangular, spiral, etc.) and/or a desired turns ratio. In addition, the number of layers on which the windings are created may also vary depending on the inductance needed, a desired Q factor, and/or a desired turns ratio.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 illustrates a schematic block diagram of a high Q on-chip inductor in accordance with the present invention;
FIGS. 2A and 2B illustrate a top and side view of an on-chip inductor in accordance with the present invention;
FIGS. 3A and 3B illustrate a top and side view of an altering embodiment of an on-chip inductor in accordance with the present invention;
FIGS. 4A, 4B and 4C illustrate another embodiment of an on-chip inductor in accordance with the present invention;
FIGS. 5A, 5B and 5C illustrate yet another embodiment of an on-chip inductor in accordance with the present invention;
FIGS. 6A and 6B illustrate a further embodiment of an on-chip inductor in accordance with the present invention; and
FIG. 7 illustrates a logic diagram of a method for manufacturing an on-chip inductor in accordance with the present invention.
DETAIL DESCRIPTION OF A PREFERRED EMBODIMENT
FIG. 1 illustrates a schematic block diagram of a high Q (i.e., quality factor) on-chip inductor 10 that includes a primary winding 12 and an auxiliary winding 14, which may be fabricated using CMOS technology, gallium arsenide technology, silicon germanium technology, or any other type of integrated circuit technology. The primary winding 12 includes a 1st node 16 and a 2nd node 18. The auxiliary winding 14 includes a 1st node 20 and a 2nd node 22. As shown, the 2nd node 18 of primary winding 12 is coupled to the 2nd node 22 of the auxiliary winding 14. The 1st node 16 and 2nd node 18 of primary winding 12 are operably coupled to receive a 1st leg 26 and 2nd leg 28 of an input 24, respectively. As such, a current (IPRI) flows through the primary winding 12 based on the magnitude of the input 24 imposed across the 1st node 16 and 2nd node 18 and the inductance value of the primary winding. As one of average skill in the art will appreciate, the input 24 may be a voltage input or a current input.
The 1st node 20 of auxiliary winding 14 is operably coupled to receive a proportionally opposite representation 30 of the 1st leg 26 of input 24 (i.e., is reversed biased with respect to the primary winding). As such, the auxiliary winding 14 has a current (IAUX) that is proportionally opposite to the current through the primary winding 12. If the proportionally opposite representation 30 is of the same magnitude as the 1st leg of input 24 and the auxiliary winding 14 includes the same number of turns as primary winding 12, the auxiliary current will have the same magnitude as the primary current. As one of average skill in the art will appreciate, by scaling the magnitude of the proportionally opposite representation 30 and/or by changing the number of turns in the auxiliary winding 14 with respect to the number of turns in primary winding 12, the auxiliary current may be greater than or less than the primary current.
As configured, the auxiliary winding 14 is asymmetrical with respect to the primary winding 12 and has a greater real part admittance (i.e., the inverse of impedance of the winding at an operating frequency) than the real part of the admittance of the primary winding 12.
The asymmetry between the primary winding 12 and auxiliary winding 14 may be achieved by one or more of: asymmetrical electromagnetic coupling between the primary winding and auxiliary winding; an asymmetrical number of turns between the primary winding and auxiliary winding; an asymmetrical geometric configuration of the primary and auxiliary windings.
The admittances of both the primary winding 12 and auxiliary winding 14 include self-admittance and coupled-admittance. The magnitude of the admittances is dependent on the proximal location of the auxiliary winding to the primary winding and the asymmetry between the windings. Accordingly, the more closely coupled the auxiliary winding 14 is to the primary winding 12 and the more asymmetrical the windings are, the greater the difference will be in the real parts of the admittances of the primary winding 12 and the auxiliary winding 14. Such a difference effectively decreases the real part of the primary winding's admittance at an operating frequency (e.g., 2.5 gigahertz to 6 gigahertz), which increases the quality factor of the primary winding. For example, the primary winding 12 may have a quality factor of at least 30 using CMOS technology.
As one of average skill in the art will appreciate, the high quality factor on-chip inductor 10 may be a differential inductor having an imbalanced differential input, wherein one half of the differential inductor functions as the primary winding and the other half functions as the auxiliary winding.
FIGS. 2A and 2B illustrate a top and side view of the high Q on-chip inductor 10. As shown, the primary winding 12 and auxiliary winding 14 are deposited and/or etched on dielectric layer 40. The 2nd node of primary winding 12 is operably coupled to the 2nd node of auxiliary winding 14 via a bridge 42. The bridge may be formed on a 2nd dielectric layer 44. In this configuration, the asymmetrical coupling of the auxiliary winding 14 to the primary winding 12 creates at least a part of the asymmetry between the admittance of the windings 12 and 14.
FIGS. 3A and 3B illustrate a top and side view of a high Q on-chip inductor that includes a multi-layered and multi-winding primary winding 12 and auxiliary winding 14. As shown in this configuration, the primary winding 12 includes a plurality of windings, which may have one or more turns, on multiple dielectric layers. As shown, the primary winding includes three layers of one turn, on dielectric layer 40, dielectric layer 44 and dielectric layer 46. Dielectric layer 48 supports bridge 42, which couples the primary winding 12 to auxiliary winding 14. In this instance, the asymmetry is generated not only by reversed biased electromagnetic coupling but also by an asymmetry in the number of turns between the primary and secondary windings. As one of average skill in the art will appreciate, the primary winding 12 may have one or more turns on each of the dielectric layers. In addition, the number of dielectric layers and/or turns may vary from those illustrated in FIGS. 3A and 3B.
FIGS. 4A, B, and C illustrate an alternate embodiment of an on-chip inductor that includes the primary winding 12 on dielectric layer 40 and auxiliary winding 14 on a 2nd dielectric layer 44. In this instance, the electromagnetic coupling between the auxiliary winding 14 and primary winding 12 is increased. Such an increase in reverse biased electromagnetic coupling, increases the asymmetry, and thus increases the quality factor of primary winding 12. Note that the primary winding 12 and auxiliary winding 14 may each include one or more turns and may be implemented on one or more layers.
FIGS. 5A through 5C illustrate a top, side and bottom view of another alternate embodiment of a high Q on-chip inductor. In this illustration, the primary winding 12 includes multiple turns on dielectric layer 40. On dielectric layer 54, metal bridges 52 are placed to provide coupling within the primary winding 12. The auxiliary winding 14 is on dielectric layer 44. As such, the asymmetry is at least partially achieved via the differing number of turns as well as the reversed biased electromagnetic coupling. As one of average skill in the art will appreciate, the primary winding may include more or less turns than shown in FIG. 5A and may be included on one or more layers. In addition, the auxiliary winding 14 may include more than one turn and may be implemented on more than one dielectric layer.
FIGS. 6A and 6B illustrate yet another alternate embodiment of a high Q on-chip inductor. In this embodiment, the primary winding 12 and auxiliary winding 14 are on dielectric layer 40. The bridge 42 connects the primary winding 12 to the auxiliary winding 14. In this embodiment, underneath dielectric layer 44 is a poly-silicon shield 56. The poly-silicon shield 56 is configured in a stacked geometry and further increases the quality factor. For example, in one embodiment of an on-chip inductor using CMOS technology, the quality factor may be increased to as much as 150. As one of average skill in the art will appreciate, the number of turns of the primary windings 12 and of the auxiliary windings 14 may vary from the one turn as shown in FIGS. 6A and 6B. In addition, the number of layers used to implement the primary winding 12 and/or auxiliary winding 14 may vary from the one shown in FIGS. 6A and 6B.
FIG. 7 illustrates a logic diagram of a method of manufacturing a high quality on-chip inductor. The process begins at Step 60 where a primary winding is created to have a 1st admittance and to include a 1st and 2nd node on a dielectric layer. The creation of the primary winding may be done by depositing, etching and/or any other method for obtaining a metal layer on a dielectric layer in an integrated circuit fabrication process. The process then proceeds to Step 62 where auxiliary winding is created to have a 2nd admittance and to include a 1st and 2nd node. The 2nd node of the primary winding is coupled to the 2nd node of the auxiliary winding. In addition, the creation of the real part of the 2nd admittance is done to be greater than the real part of the admittance of the primary winding. The primary winding is operably coupled to receive an input, while the auxiliary winding is operably coupled to receive a proportionally opposite representation of the input.
The admittance of the primary winding includes both self-admittance and coupled-admittance. Similarly, the admittance of the auxiliary winding includes self-admittance and coupled-admittance. The difference in the real parts of the admittance of both windings is dependent on the proximal location of the auxiliary winding to the primary winding and the asymmetry between the windings. The greater the coupling and asymmetry between the auxiliary winding and primary winding, the lower the real portion of the primary winding admittance will be, thus increasing the quality factor for the primary winding.
The asymmetry between the auxiliary winding the primary winding may be done by asymmetrical electrical coupling between the primary winding and auxiliary winding, differing number of turns in the primary winding versus the number of turns in the auxiliary winding, and/or by creating the primary winding to have a different geometric configuration than that of the auxiliary winding.
The quality factor of the primary winding may be enhanced by creating a poly-silicon shield that is operably coupled to the primary winding and the auxiliary winding. As one of average skill in the art will appreciate, the primary winding and/or auxiliary winding may be created to have multiple turns on multiple layers and/or a single turn on a single layer and/or any combination thereof.
The preceding discussion has presented a high quality on-chip inductor. Such a high quality on-chip inductor dramatically increases the quality factor of inductors thus making it very applicable for a wide variety of circuit applications including radio frequency integrated circuits, on-chip filters, et cetera. As one of average skill in the art will appreciate, other embodiments may be derived from the teachings of the present invention, without deviating from the scope of the claims.

Claims (15)

1. A method for manufacturing a high-Q on-chip inductor comprises:
creating a primary winding to include a first node and a second node, wherein the primary winding has a first admittance; and
creating an auxiliary winding to include a first node and a second node, wherein the auxiliary winding has a second admittance, wherein the second node of the primary winding is coupled to the second node of the auxiliary winding, wherein the second admittance is greater than the first admittance, wherein the first node of the primary winding is operably coupled to receive a first leg of an input, wherein the second node of the primary winding is coupled to receive a second leg of the input, and wherein the first node of the auxiliary winding is coupled to receive a proportionally opposite representation of the first leg of the input.
2. The method of claim 1 further comprises:
creating the primary winding to have the first admittance that includes first self admittance and first coupled admittance; and
creating the auxiliary winding to have the second admittance that includes second self admittance and second coupled admittance.
3. The method of claim 2 further comprises:
creating the auxiliary winding to be proximally located to the primary winding such that at least part of the first and second coupled admittances are established.
4. The method of claim 2 further comprises:
creating the auxiliary winding to be asymmetric with respect to the primary winding such that the second admittance is greater than the first admittance.
5. The method of claim 4 further comprises creating the asymmetry by at least one of:
asymmetrical electromagnetic coupling the primary winding to the auxiliary winding;
creating number of turns of the primary winding to be different than a number of turns of the auxiliary winding; and
creating the primary winding to have different geometric configuration than the auxiliary winding.
6. The method of claim 1 further comprises:
creating a polysilicon shield that is operably coupled to the primary winding and to the auxiliary winding.
7. The method of claim 1 further comprises:
creating the primary winding to include a plurality of turns on multiple dielectric layers of an integrated circuit,
coupling the plurality of turns via bridges on differing dielectric layers of the integrated circuit; and
creating the auxiliary winding including at least one turn on at least one of the multiple dielectric layers of the integrated circuit.
8. The method of claim 1 further comprises:
creating the primary winding to include at least one turn on a first dielectric layer of an integrated circuit; and
creating the auxiliary winding to include at least one turn on a second dielectric layer of the integrated circuit in a stacked configuration with respect to the at least one turn of the primary winding.
9. A method for manufacturing a high-Q on-chip inductor comprises:
creating a primary winding to include a first node and a second node; and
creating an auxiliary winding operably coupled to increase a quality factor of the primary winding.
10. The method of claim 9 further comprises:
creating the auxiliary winding to be proximally located to, and reversed biased with respect to, the primary winding such that an admittance of the auxiliary winding is greater than an admittance of the primary winding.
11. The method of claim 9 further comprises:
creating the auxiliary winding to be asymmetric with respect to the primary winding to at least partially establish an admittance of the auxiliary winding being greater than an admittance of the primary winding.
12. The method of claim 11 further comprises creating the asymmetry by at least one of:
asymmetrical electromagnetic coupling the primary winding to the auxiliary winding;
creating the primary winding to have a differing number of turns than a number of turns of the auxiliary winding; and
creating the primary winding to have an asymmetrical geometric configuration with respect to the auxiliary winding.
13. The method of claim 9 further comprises:
creating a poly-silicon shield operably coupled to the primary winding and to the auxiliary winding.
14. The method of claim 9 further comprises:
creating the primary winding to include a plurality of turns on multiple dielectric layers of an integrated circuit;
connecting the plurality of turns of the primary winding using bridges on differing dielectric layers of the integrated circuit; and
creating the auxiliary winding to include at least one turn on at least one of the multiple dielectric layers of the integrated circuit.
15. The method of claim 9 further comprises:
creating the primary winding to include at least one turn on a first dielectric layer of an integrated circuit; and
creating the auxiliary winding to include at least one turn on a second dielectric layer of the integrated circuit in a stacked configuration with respect to the at least one turn of the primary winding.
US10/395,568 2002-03-01 2003-03-24 Method of manufacturing high Q on-chip inductor Expired - Lifetime US7032292B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/395,568 US7032292B2 (en) 2002-03-01 2003-03-24 Method of manufacturing high Q on-chip inductor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/087,614 US6809623B2 (en) 2002-03-01 2002-03-01 High Q on-chip inductor
US10/395,568 US7032292B2 (en) 2002-03-01 2003-03-24 Method of manufacturing high Q on-chip inductor

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/087,614 Division US6809623B2 (en) 2002-03-01 2002-03-01 High Q on-chip inductor

Publications (2)

Publication Number Publication Date
US20040032314A1 US20040032314A1 (en) 2004-02-19
US7032292B2 true US7032292B2 (en) 2006-04-25

Family

ID=27803924

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/087,614 Expired - Fee Related US6809623B2 (en) 2002-03-01 2002-03-01 High Q on-chip inductor
US10/395,568 Expired - Lifetime US7032292B2 (en) 2002-03-01 2003-03-24 Method of manufacturing high Q on-chip inductor
US10/944,305 Expired - Fee Related US7236080B2 (en) 2002-03-01 2004-09-17 On-chip high Q inductor

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/087,614 Expired - Fee Related US6809623B2 (en) 2002-03-01 2002-03-01 High Q on-chip inductor

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/944,305 Expired - Fee Related US7236080B2 (en) 2002-03-01 2004-09-17 On-chip high Q inductor

Country Status (1)

Country Link
US (3) US6809623B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060273874A1 (en) * 2003-07-17 2006-12-07 Broadcom Corporation Fully differential, high Q, on-chip, impedance matching section

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101005264B1 (en) * 2003-07-26 2011-01-04 삼성전자주식회사 Symmetrical inductor
US6940386B2 (en) * 2003-11-19 2005-09-06 Scintera Networks, Inc Multi-layer symmetric inductor
US7199679B2 (en) * 2004-11-01 2007-04-03 Freescale Semiconductors, Inc. Baluns for multiple band operation
US7714688B2 (en) * 2005-01-20 2010-05-11 Avx Corporation High Q planar inductors and IPD applications
US7750434B2 (en) * 2005-01-31 2010-07-06 Sanyo Electric Co., Ltd. Circuit substrate structure and circuit apparatus
EP1699107B1 (en) * 2005-03-05 2017-05-31 TRUMPF Hüttinger GmbH + Co. KG 3 dB coupler
US7751790B2 (en) * 2006-09-28 2010-07-06 Broadcom Corporation Hybrid on-chip-off-chip transformer
US9424970B2 (en) * 2010-11-29 2016-08-23 Taiwan Semiconductor Manufacturing Company, Ltd. High-k transformers extending into multiple dielectric layers
US20130214890A1 (en) 2012-02-20 2013-08-22 Futurewei Technologies, Inc. High Current, Low Equivalent Series Resistance Printed Circuit Board Coil for Power Transfer Application
US11270951B2 (en) * 2018-12-13 2022-03-08 Qualcomm Incorporated Substrate comprising at least one patterned ground plane for shielding

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3360720A (en) * 1962-06-20 1967-12-26 Boonton Electronics Corp Admittance measuring bridge circuit having a pair of ganged capacitors
US4395659A (en) * 1980-03-10 1983-07-26 Toshiba Electric Equipment Corporation Power supply device
US5239402A (en) * 1989-12-01 1993-08-24 Scientific-Atlanta, Inc. Push-pull optical receiver
US5386206A (en) * 1991-10-03 1995-01-31 Murata Manufacturing Co., Ltd. Layered transformer coil having conductors projecting into through holes

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6566731B2 (en) * 1999-02-26 2003-05-20 Micron Technology, Inc. Open pattern inductor
US6501363B1 (en) * 1999-11-03 2002-12-31 Innosys, Inc. Vertical transformer
US6396362B1 (en) * 2000-01-10 2002-05-28 International Business Machines Corporation Compact multilayer BALUN for RF integrated circuits
US6429504B1 (en) * 2000-05-16 2002-08-06 Tyco Electronics Corporation Multilayer spiral inductor and integrated circuits incorporating the same
US6420773B1 (en) * 2000-10-04 2002-07-16 Winbond Electronics Corp. Multi-level spiral inductor structure having high inductance (L) and high quality factor (Q)
SE0004794L (en) * 2000-12-22 2002-06-23 Ericsson Telefon Ab L M A multilayer symmetry transformer structure
US20020093414A1 (en) * 2001-01-17 2002-07-18 Winbond Electronics Corporation Patterned ground shield for mirror current elimination

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3360720A (en) * 1962-06-20 1967-12-26 Boonton Electronics Corp Admittance measuring bridge circuit having a pair of ganged capacitors
US4395659A (en) * 1980-03-10 1983-07-26 Toshiba Electric Equipment Corporation Power supply device
US5239402A (en) * 1989-12-01 1993-08-24 Scientific-Atlanta, Inc. Push-pull optical receiver
US5386206A (en) * 1991-10-03 1995-01-31 Murata Manufacturing Co., Ltd. Layered transformer coil having conductors projecting into through holes

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060273874A1 (en) * 2003-07-17 2006-12-07 Broadcom Corporation Fully differential, high Q, on-chip, impedance matching section
US7489221B2 (en) 2003-07-17 2009-02-10 Broadcom Corporation Fully differential, high Q, on-chip, impedance matching section
US20090127654A1 (en) * 2003-07-17 2009-05-21 Broadcom Corporation Fully Differential, High Q, On-Chip, Impedance Matching Section
US7911310B2 (en) 2003-07-17 2011-03-22 Broadcom Corporation Fully differential, high Q, on-chip, impedance matching section
US20110163831A1 (en) * 2003-07-17 2011-07-07 Broadcom Corporation Fully Differential, High Q, On-Chip, Impedance Matching Section
US8274353B2 (en) 2003-07-17 2012-09-25 Broadcom Corporation Fully differential, high Q, on-chip, impedance matching section

Also Published As

Publication number Publication date
US20050030145A1 (en) 2005-02-10
US20040032314A1 (en) 2004-02-19
US6809623B2 (en) 2004-10-26
US7236080B2 (en) 2007-06-26
US20030164748A1 (en) 2003-09-04

Similar Documents

Publication Publication Date Title
US7091814B2 (en) On-chip differential multi-layer inductor
US5892425A (en) Interwound center-tapped spiral inductor
JP5154419B2 (en) Variable integrated inductor
US11336229B2 (en) Radio frequency oscillator
US7863994B2 (en) System and method for increasing radio frequency (RF) microwave inductor-capacitor (LC) oscillator frequency tuning range
US20080042768A1 (en) Dual-mode voltage-controlled oscillator
US7032292B2 (en) Method of manufacturing high Q on-chip inductor
JP2010252349A (en) Circuit for converting differential current signal to single termination signal
JP4511223B2 (en) Voltage controlled oscillator integrated circuit
Stojanovic et al. Review of various realizations of integrated monolithic transformers

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

SULP Surcharge for late payment

Year of fee payment: 7

AS Assignment

Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001

Effective date: 20160201

Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001

Effective date: 20160201

AS Assignment

Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001

Effective date: 20170120

Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001

Effective date: 20170120

AS Assignment

Owner name: BROADCOM CORPORATION, CALIFORNIA

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041712/0001

Effective date: 20170119

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553)

Year of fee payment: 12

AS Assignment

Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE

Free format text: MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047196/0097

Effective date: 20180509

AS Assignment

Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED AT REEL: 047196 FRAME: 0097. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:048555/0510

Effective date: 20180905