US7466907B2 - Annealing process and device of semiconductor wafer - Google Patents

Annealing process and device of semiconductor wafer Download PDF

Info

Publication number
US7466907B2
US7466907B2 US11/434,260 US43426006A US7466907B2 US 7466907 B2 US7466907 B2 US 7466907B2 US 43426006 A US43426006 A US 43426006A US 7466907 B2 US7466907 B2 US 7466907B2
Authority
US
United States
Prior art keywords
wafer
thermal budget
weakened zone
detachment
heating
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US11/434,260
Other versions
US20060204230A1 (en
Inventor
Walter Schwarzenbach
Jean-Marc Waechter
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Soitec SA
Original Assignee
Soitec SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Soitec SA filed Critical Soitec SA
Priority to US11/434,260 priority Critical patent/US7466907B2/en
Publication of US20060204230A1 publication Critical patent/US20060204230A1/en
Application granted granted Critical
Publication of US7466907B2 publication Critical patent/US7466907B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B33/00After-treatment of single crystals or homogeneous polycrystalline material with defined structure
    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B29/00Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape
    • C30B29/60Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape characterised by shape
    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B33/00After-treatment of single crystals or homogeneous polycrystalline material with defined structure
    • C30B33/02Heat treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/324Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67098Apparatus for thermal treatment
    • H01L21/67109Apparatus for thermal treatment mainly by convection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • H01L21/76254Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond

Definitions

  • the present invention relates to a process and device for thermally annealing a wafer of a semiconductor material for detaching a layer from the wafer at an weakened zone or zone of weakness.
  • Wafers are known to be made of a semiconductor material, such as silicon.
  • the SMARTCUT® process for instance, is known for annealing and detaching a layer from such a wafer at a zone of weakness, is an example of a process implementing such stages.
  • the surface of layers produced are desired to satisfy very strict specifications. It is common to find roughness specifications that must not exceed 5 Angstroms in terms of rms (root mean square).
  • Measurements of roughness are generally taken with an AFM (Atomic Force Microscope). With this type of device, the roughness is measured on surfaces scanned by the tip of the AFM, ranging from 1 ⁇ 1 ⁇ m 2 to 10 ⁇ 10 ⁇ m 2 , and less commonly to 50 ⁇ 50 ⁇ m 2 or even 100 ⁇ 100 ⁇ m 2 .
  • AFM Anatomic Force Microscope
  • haze it is also possible to measure the surface roughness by other methods, such as via a “haze”. This method notably has the advantage of quickly characterising the harmony of the roughness over a whole surface.
  • the haze which is measured in ppm, comes from a process using the optical reflective properties of the surface to be characterized, and corresponds to an optical “background noise” diffused by the surface due to its micro-roughness.
  • the layers are to have certain roughness values, they should also have a harmonious roughness over their whole surface.
  • the invention relates to a device and a method for annealing a wafer and detaching a layer therefrom.
  • a basic thermal budget is applied to a weakened zone of a wafer substantially evenly thereover.
  • the basic thermal budget is insufficient to detach a detachment layer from a remainder of the wafer at the weakened zone.
  • An additional thermal budget is applied locally in an initiation region of the weakened zone in which the basic thermal budget is applied.
  • the basic thermal budget is just slightly below the thermal budget needed for effecting the detachment and is sufficient high such that the application of the additional thermal budget initiates the detachment in the initiation region, and causes the detachment to propagate throughout the weakened zone from the initiation region.
  • the preferred weakened zone extends through a crystalline layer of the wafer, which can comprise a semiconductor material.
  • a plurality of heating elements cooperate to provide different amounts of heat to substantially evenly apply the basic thermal budget.
  • the thermal budget is applied with the wafer in substantially vertical orientation, although the wafer can be positioned in other orientations, including horizontally.
  • the operation of the heating elements is preferably selected to counteract effects that can cause concentrated heating in certain areas compared to others in the weakened zone.
  • the basic thermal budget can be applied before the application of the additional thermal budget, or it can be applied concurrently therewith.
  • a plurality of wafers are annealed in a same batch, and the basic and thermal budgets can be applied simultaneously.
  • a heat-conducting gas is preferably caused a flow over the wafer being annealed.
  • the flow is controlled over a plurality of regions of the wafer in the preferred embodiment for applying the even basic thermal budget.
  • the flow of heat conducting gas can be controlled, for example, by flowing the gas across a diffusion barrier damper to the wafer or a perforated heating chamber damper in which the wafer is placed.
  • the preferred annealing device of the present invention includes a positioner that is configured for holding one or more of the wafers that have weakened zones to facilitate the detachment of the detachment layer adjacent thereto.
  • a heating assembly is configured for applying the basic and additional thermal budgets.
  • heating elements are disposed adjacent to different portions of the wafer and a controller assembly is operably associated with the heating elements for controlling the heating of different heating elements to produce different amounts of heat, preferably to evenly apply the basic thermal budget.
  • the controller assembly can be operably associated with the heating elements for independently controlling the different heating elements.
  • the heating assembly can include a gas feed for feeding a flow of heat-conducting gas for transferring heat to the wafer, as well as a gas control assembly configured for controlling the distribution of the gas flow in association with the wafer.
  • the gas control assembly can include a diffusion damper to cause the gas to flow in a predetermined manner.
  • the diffusion damper can include a perforated heating chamber in which the wafer is received for heating, or can include a diffusion barrier, for example.
  • the heating elements can extend generally horizontally and are preferably stacked in a generally vertical direction, such as with the positioner holding the wafer in a substantially vertical position for heating.
  • the preferred heating elements substantially surround the wafer or wafers that are held by the positioner.
  • the positioner can be configured for holding the wafer substantially horizontally or in other orientations for heating in an alternative embodiment.
  • the invention thus provides a more effective way of applying thermal budgets and detaching a thin layer from donor wafer, such as for transferring a thin layer to a receiving support substrate.
  • the thickness of these layers transferred is typically on the order of a few hundreds or tens of nanometers.
  • the detachment can be followed by surface treatments to further decrease the roughness of the exposed surfaces of the attached thin layer, and further steps can be carried out on this laye 0 r, such as epitaxially growing additional layers thereon after the detachment. These processes can be carried out in the manufacture of, for example, electronic or optoelectronic components.
  • FIG. 1 is a diagrammatic view of an embodiment of an annealing device constructed according to the invention
  • FIG. 2 is a diagrammatic view of certain elements associated with a heating chamber thereof;
  • FIG. 3 is a representation of the distribution of haze on the surface of a layer produced, according to the prior art
  • FIG. 4 is a diagrammatic view of another embodiment of an annealing device.
  • FIGS. 5 a - 5 c are diagrammatic views of annealing device embodiments, showing different ways of orienting a flow of heat conducting gas.
  • the invention provides improved control of the roughness of a detached layer, and provides a thermal annealing process for a wafer of material chosen from among the semiconductor materials, for detaching a layer from the wafer at an weakened or weakened zone.
  • a thermal annealing process for a wafer of material chosen from among the semiconductor materials, for detaching a layer from the wafer at an weakened or weakened zone.
  • the wafer can be placed substantially vertically, horizontally, or in another suitable orientation;
  • the invention also provides a device for the implementation of the inventive process.
  • the preferred device includes:
  • the heating elements extend substantially horizontally;
  • a first embodiment of an annealing device constructed according to the invention is shown. It is noted that the wafers used are preferably made of a semiconductor material, such as silicon, and include a weakened zone, produced as known in the art.
  • the weakened zone for instance, can be created via implantation of atomic species at a predetermined depth in the wafer.
  • the weakened zone preferably extends in the thickness of the wafer at a substantially constant depth, thus preferably along an internal surface parallel to the faces of the wafer to define a layer to be detached.
  • the annealing used with the present invention can be part of a process of the SMARTCUT® type.
  • the purpose of annealing in this type of process is to aid in the detachment of the layer of material defined in the thickness of the wafer by the weakened zone in each wafer.
  • the device 10 in FIG. 1 includes a heating chamber 100 configured to receive one or more wafers T to subject them to annealing according to the invention.
  • the longitudinal axis of the device 10 is generally upright and preferably substantially vertical. Device 10 thus resembles a vertical oven.
  • Wafers T are placed preferably substantially vertical in chamber 100 , instead of horizontally.
  • the wafers are received in a holder, such as boat 110 , which in turn is supported by a support 111 .
  • the support 111 sits on a lid 112 which closes fire hole 120 of the device 10 .
  • Handler 130 is configured for handling the wafers T and for introducing the wafers T into the device 10 and retracting them after annealing.
  • the chamber 100 is provided with an opening 101 located opposite the fire hole 120 .
  • a heat conducting gas 102 can be introduced into the chamber 100 via this opening 101 .
  • a plurality of heating elements 140 preferably surround the chamber 100 . These heating elements 140 are disposed one after the other in series in a substantially vertical direction.
  • Heating elements 140 can be electrodes, for example, capable of emitting heat when they are supplied with electricity.
  • the preferred device 10 also includes a rotating mechanism 150 associated with the boat 110 for rotating the boat 110 that is supporting the wafers T around the longitudinal axis of the device 10 during annealing. Additionally, a flow controller 160 for controlling and regulating the flow of heat conducting gas 102 .
  • the rotating mechanism 150 and flow controller 160 contribute to providing an even heating of the wafers, corresponding to the basic thermal budget explained below.
  • FIG. 2 provides an enlarged view of certain aspects of the chamber 100 , the wafers T, and the heating elements 140 .
  • a smaller number of heating elements 140 than is preferred is shown in the figures for the purpose of clarity.
  • a heating controller 170 is associated with the heating elements 140 preferably for selective controlling of the electric supply of each heating element 140 , so as to selectively control the heat provided by each of these heating elements 140 . In this manner, the vertical distribution of the thermal budget applied to the wafers during heating can be controlled.
  • the roughness is distributed generally in horizontal strata or “plies” 310 in these typical vertical ovens, the roughness valves are not even across the surface of the detached layer (on the part of the wafer located on the opposite side of the weakened zone). Such an effect is shown in FIG. 3 .
  • heating elements it is possible to selectively control groups of heating elements to have a same set value for the heating temperature desired. This is for example the case in an embodiment in which the heating elements are configured as coils disposed adjacent to each other.
  • the electric supplies to each coil can be individually controlled or the respective electric supply of different groups of coils can be independently controlled.
  • the strata or plies 310 are not straight bands, but have a complex shape. This shape is due to the effect of a difference of thermal budget between that applied to the central region 320 of the wafer and to its side edges 330 .
  • the thermal budget is substantially evenly spaced out over substantially the entire weakened zone of each wafer.
  • the thermal budget is substantially evenly spread out over at least 2 ⁇ 3 of the weakened zone, more preferably at least 3 ⁇ 4, and most preferred over at least 90% thereof. This can be visualized for example via haze measurements taken on the surface of the layers after their detachment.
  • the lower heating elements 141 are typically supplied with more electricity than the upper elements 142 . This compensates for the natural tendency of heat to rise in the chamber 100 , which tends to generate higher temperatures in the upper part of this chamber. In this way, the thermal budget applied to the wafers T can be even over the entire weakened zone of each wafer T.
  • the selective controlling of the individual electric supplies of the different heating elements 140 enables the precise controlling of the space distribution of the thermal budget applied to the wafers T.
  • This controlling of the space distribution of the thermal budget applied to the wafers is to:
  • an additional thermal budget controlled so as only to be applied to a localized area of each wafer to create a controlled “hot point”.
  • This additional thermal budget can be applied for example by selectively supplying electricity to one or more heating elements, and adding to the aforementioned measures so as to obtain a homogeneous heating of the wafers. It is also possible to use a special distribution of temperature in the annealing device 10 , for example by controlling the gas flow, so as to apply the additional thermal budget. These two applications of controlled thermal budget can be carried out sequentially one after the other, or substantially simultaneously.
  • the global thermal budget thus applied to the wafers is therefore different to that which would be obtained if the wafers were heated in a traditional vertical oven in which the wafers are placed vertically. Indeed, in that case the thermal budget would have a vertical gradient, as described above.
  • the global thermal budget thus corresponds to a thermal budget can if desired have a localized hot point, such as in an area of the weakened zone, but preferably is free of variations that are spread over a large part of this zone (for example over at least half of a characteristic quantity of this zone—this quantity typically being its diameter in the case of a weakened zone in the shape of a disk).
  • the device 10 of FIGS. 1 and 2 corresponds to a preferred embodiment of an annealing device according to the invention. It is, however, also possible to carry out such an even application of a global thermal budget in other embodiments.
  • FIG. 4 shows a device 20 that is capable of performing an annealing process according to the invention on a wafer T or on a plurality of wafers.
  • the wafer(s) T extends substantially horizontally, in a heating chamber 200 .
  • the chamber 200 is provided with an opening 201 for the introduction of heat conducting gas 202 .
  • FIG. 4 shows a single opening 201 for the introduction of heat conducting gas 202 , although it is preferred to configure the opening 201 and its association with chamber 200 to ensure that the flow of this gas on the surface of the wafer(s) T does not generate undesired unevenness in the thermal budgets absorbed by the different zones of the surface of each wafer (T).
  • one embodiment has several openings 201 for the introduction of heat conducting gas, with these openings regularly around the periphery of the device.
  • dampers 220 can have different geometries, for example:
  • the devices 20 - 23 comprise heating elements collectively designated in FIG. 4 by the reference 240 .
  • These heating elements 240 can be placed exclusively above the wafers, but it is also possible to double them up via similar heating elements located under the wafers T, for instance.
  • the heating elements 240 can include a series of individual heating elements, for example electrodes, that extend along a horizontal plane. Each heating element can be a circular element placed concentrically in relation to the other elements, with the different elements having different diameters. These concentric elements are thus also placed concentrically in relation to the wafers T when the wafers T latter are in the annealing position.
  • Controllers for selective and individual controlling of each heating element can be avoided. This can produce global thermal budget applied to the wafers as described above.
  • the heating elements 240 can also include a single electrode of “hot plate” type in which it is possible to control the distribution of temperature. It is also possible to replace the elements 240 with controlled infrared lamps whose respective electric supplies are preferably individually controlled.
  • elements 240 of electrode type such as in the shape of concentric circular elements, can be combined with infrared lamps that provide supplementary heat capable of:
  • the heating device is capable of carrying out a harmonious and even heating of the wafers so as to apply an even basic thermal budget to the weakened zone of these wafers, while being able to apply a higher thermal budget to a particular region of the weakened zone, by creating a “hot point” or area in the weakened zone.
  • a hot point or area in the weakened zone.
  • only a single hot point is produced in one weakened area. This can be obtained preferably either by:
  • the heating elements are controlled so as to apply an even thermal budget to the weakened zones of the wafers, they create a hot point in the weakened zones, it is possible to use this hot point during the annealing process so as to apply the desired additional budget.
  • the annealing device While operating, the annealing device thus preferably applies an even basic thermal budget to the weakened zone of the wafers. More precisely, this basic thermal budget corresponds to an energetic budget slightly inferior to the budget necessary to detach the layer from the wafer. The basic thermal budget is not sufficient to completely carry out the detachment of the layer of each wafer. The even basic thermal budget is applied so as to reach a budget slightly inferior to that which is necessary to carry out the detachment of the layer from each wafer.
  • the localized region having received the additional thermal budget corresponds to a zone in which the detachment of the layer is initiated.
  • the weakened zone of each wafer has received the basic thermal budget per surface unit as well as the additional thermal budget.
  • the sum of these two thermal budgets is sufficient to locally initiate the detachment of the layer from the wafer in the part of the weakened zone that corresponds to the initiating zone.
  • the detachment then spontaneously propagates through the rest of the weakened zone, which has received, per surface unit, a thermal budget slightly inferior to that needed to carry out the detachment.
  • the propagation of the initial detachment preferably is sufficient to propagate the complete detachment of the layer.
  • This detachment thus preferably propagates over the entire surface of the weakened zone, which leads to the complete detachment of the layer.
  • the applicant has determined that proceeding in this manner leads to more even, homogeneous, and lower roughness values compared with traditional methods in which a preferably even thermal budget is applied to a wafer weakened-zone, and in which the even thermal budget has a value sufficient to detach of the layer.
  • the local application of an additional thermal budget to create a hot point can be carried out in a constant manner throughout annealing, for instance.
  • the standard budget and the additional budget are applied substantially simultaneously to the wafers. It is alternatively possible to carry out this local application during a specific stage of the annealing process, for example at the end of annealing. It is also possible to treat a plurality of wafers simultaneously according to the invention.

Abstract

A device for use in a thermal annealing process for a wafer (T) of material chosen among the semiconductor materials for the purpose of detaching a layer from the wafer at an weakened zone. During annealing, the device applies (1) a basic thermal budget to the wafer, with the basic thermal budget being slightly inferior to the budget necessary to detach the layer, this budget being distributed in an even manner over the weakened zone; and (2) an additional thermal budget is also applied to the wafer locally in a set region of the weakened zone so as to initiate the detachment of the layer in this region.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a division of application Ser. No. 10/716,612 filed Nov. 20, 2003 now U.S. Pat. No. 7,094,668, the entire content of which is expressly incorporated herein by reference thereto.
FIELD OF THE INVENTION
The present invention relates to a process and device for thermally annealing a wafer of a semiconductor material for detaching a layer from the wafer at an weakened zone or zone of weakness.
BACKGROUND OF THE INVENTION
Wafers are known to be made of a semiconductor material, such as silicon. The SMARTCUT® process, for instance, is known for annealing and detaching a layer from such a wafer at a zone of weakness, is an example of a process implementing such stages. The surface of layers produced are desired to satisfy very strict specifications. It is common to find roughness specifications that must not exceed 5 Angstroms in terms of rms (root mean square).
Measurements of roughness are generally taken with an AFM (Atomic Force Microscope). With this type of device, the roughness is measured on surfaces scanned by the tip of the AFM, ranging from 1×1 μm2 to 10×10 μm2, and less commonly to 50×50 μm2 or even 100×100 μm2.
It is also possible to measure the surface roughness by other methods, such as via a “haze”. This method notably has the advantage of quickly characterising the harmony of the roughness over a whole surface. The haze, which is measured in ppm, comes from a process using the optical reflective properties of the surface to be characterized, and corresponds to an optical “background noise” diffused by the surface due to its micro-roughness.
It is also to be noted that if the layers are to have certain roughness values, they should also have a harmonious roughness over their whole surface.
The processes known in the art that allow the detachment of a layer from a wafer of semiconductor material following an annealing do not always result in layer surface roughness that falls within the aforementioned specifications. There is thus a need to improve the controlling of the roughness of detached layers following an annealing.
SUMMARY OF THE INVENTION
The invention relates to a device and a method for annealing a wafer and detaching a layer therefrom. In the preferred embodiment of the method, a basic thermal budget is applied to a weakened zone of a wafer substantially evenly thereover. The basic thermal budget is insufficient to detach a detachment layer from a remainder of the wafer at the weakened zone. An additional thermal budget is applied locally in an initiation region of the weakened zone in which the basic thermal budget is applied. Preferably, the basic thermal budget is just slightly below the thermal budget needed for effecting the detachment and is sufficient high such that the application of the additional thermal budget initiates the detachment in the initiation region, and causes the detachment to propagate throughout the weakened zone from the initiation region. The preferred weakened zone extends through a crystalline layer of the wafer, which can comprise a semiconductor material.
In the preferred embodiment, a plurality of heating elements cooperate to provide different amounts of heat to substantially evenly apply the basic thermal budget. Preferably, the thermal budget is applied with the wafer in substantially vertical orientation, although the wafer can be positioned in other orientations, including horizontally. The operation of the heating elements is preferably selected to counteract effects that can cause concentrated heating in certain areas compared to others in the weakened zone.
The basic thermal budget can be applied before the application of the additional thermal budget, or it can be applied concurrently therewith. Preferably, a plurality of wafers are annealed in a same batch, and the basic and thermal budgets can be applied simultaneously.
A heat-conducting gas is preferably caused a flow over the wafer being annealed. The flow is controlled over a plurality of regions of the wafer in the preferred embodiment for applying the even basic thermal budget. The flow of heat conducting gas can be controlled, for example, by flowing the gas across a diffusion barrier damper to the wafer or a perforated heating chamber damper in which the wafer is placed.
The preferred annealing device of the present invention includes a positioner that is configured for holding one or more of the wafers that have weakened zones to facilitate the detachment of the detachment layer adjacent thereto. A heating assembly is configured for applying the basic and additional thermal budgets. Preferably, heating elements are disposed adjacent to different portions of the wafer and a controller assembly is operably associated with the heating elements for controlling the heating of different heating elements to produce different amounts of heat, preferably to evenly apply the basic thermal budget.
The controller assembly can be operably associated with the heating elements for independently controlling the different heating elements. The heating assembly can include a gas feed for feeding a flow of heat-conducting gas for transferring heat to the wafer, as well as a gas control assembly configured for controlling the distribution of the gas flow in association with the wafer. The gas control assembly can include a diffusion damper to cause the gas to flow in a predetermined manner. The diffusion damper can include a perforated heating chamber in which the wafer is received for heating, or can include a diffusion barrier, for example.
The heating elements can extend generally horizontally and are preferably stacked in a generally vertical direction, such as with the positioner holding the wafer in a substantially vertical position for heating. The preferred heating elements substantially surround the wafer or wafers that are held by the positioner. Also, as indicated above, the positioner can be configured for holding the wafer substantially horizontally or in other orientations for heating in an alternative embodiment.
The invention thus provides a more effective way of applying thermal budgets and detaching a thin layer from donor wafer, such as for transferring a thin layer to a receiving support substrate. The thickness of these layers transferred is typically on the order of a few hundreds or tens of nanometers. The detachment can be followed by surface treatments to further decrease the roughness of the exposed surfaces of the attached thin layer, and further steps can be carried out on this laye0r, such as epitaxially growing additional layers thereon after the detachment. These processes can be carried out in the manufacture of, for example, electronic or optoelectronic components.
BRIEF DESCRIPTION OF THE DRAWINGS
Other aspects, aims and advantages of the invention will become clearer upon reading the description below of preferable embodiments of the invention, given in reference to the annexed drawings in which: Other aspects, aims and advantages of the invention will become clearer upon reading the description below of preferable embodiments of the invention, given in reference to the annexed drawings in which:
FIG. 1 is a diagrammatic view of an embodiment of an annealing device constructed according to the invention;
FIG. 2 is a diagrammatic view of certain elements associated with a heating chamber thereof;
FIG. 3 is a representation of the distribution of haze on the surface of a layer produced, according to the prior art;
FIG. 4 is a diagrammatic view of another embodiment of an annealing device; and
FIGS. 5 a-5 c are diagrammatic views of annealing device embodiments, showing different ways of orienting a flow of heat conducting gas.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
The invention provides improved control of the roughness of a detached layer, and provides a thermal annealing process for a wafer of material chosen from among the semiconductor materials, for detaching a layer from the wafer at an weakened or weakened zone. Preferably, during annealing:
    • a basic thermal budget is applied to the wafer, the basic thermal budget being slightly inferior to the budget necessary to detach the layer, this budget preferably being distributed in an even or substantially even manner over the weakened zone;
    • an additional thermal budget is also applied to the wafer locally in a predetermined region of the weakened zone so as to initiate the detachment of the layer in this region.
Other preferred and non-restrictive aspects of this process are the following:
    • during the application of a global thermal budget, different heating elements that are located facing the wafer are selectively controlled;
the wafer can be placed substantially vertically, horizontally, or in another suitable orientation;
    • the application of a basic thermal budget is carried out in a first stage; then an application of an additional localized thermal budget is carried out in a second stage;
    • the application of a basic thermal budget is carried out substantially simultaneously with the application of an additional localized thermal budget;
    • annealing is applied simultaneously to several wafers;
    • the flow of heat conducting gas is controlled in the different regions of the surface of the layer;
    • the control of the heat conducting gas is carried out using a damper, such as with a diffusion barrier geometry or perforated heating chamber geometry;
    • the control is carried out using a damper with a perforated heating chamber geometry.
The invention also provides a device for the implementation of the inventive process. The preferred device includes:
    • heating elements configured and arranged to face different parts of each wafer to be annealed;
    • a heating control selectively control the heating capacity of each heating element;
    • a distribution controller controlling the distribution of heat conducting gas in the device;
In the preferred device, several preferred and non-restrictive features are the following: the heating elements extend substantially horizontally;
    • the heating elements extend substantially horizontally;
    • the heating elements have a general circular, rounded, or other closed shape;
    • the heating elements are positioned in a substantially vertical series;
    • the device comprises a wafer reception area into which the wafers are placed in a substantially vertical orientation for heating;
    • the heating elements surround the wafer reception area;
    • the heating elements extend substantially in parallel planes;
    • the heating elements extend substantially concentrically in relation to each other;
    • the device comprises a wafer reception area into which the wafers are placed in a substantially horizontal orientation for heating;
    • the distribution control has a diffusion damper enabling the flow of gas to be provoked according to a desired configuration, placed facing an opening enabling heat conducting gas to be introduced;
    • the damper has a diffusion barrier geometry;
    • the damper has a perforated heating chamber geometry.
In reference to FIG. 1, a first embodiment of an annealing device constructed according to the invention is shown. It is noted that the wafers used are preferably made of a semiconductor material, such as silicon, and include a weakened zone, produced as known in the art.
The weakened zone, for instance, can be created via implantation of atomic species at a predetermined depth in the wafer.
The weakened zone preferably extends in the thickness of the wafer at a substantially constant depth, thus preferably along an internal surface parallel to the faces of the wafer to define a layer to be detached.
In general, the annealing used with the present invention can be part of a process of the SMARTCUT® type. The purpose of annealing in this type of process is to aid in the detachment of the layer of material defined in the thickness of the wafer by the weakened zone in each wafer.
The device 10 in FIG. 1 includes a heating chamber 100 configured to receive one or more wafers T to subject them to annealing according to the invention. The longitudinal axis of the device 10 is generally upright and preferably substantially vertical. Device 10 thus resembles a vertical oven.
Wafers T are placed preferably substantially vertical in chamber 100, instead of horizontally. The wafers are received in a holder, such as boat 110, which in turn is supported by a support 111. The support 111 sits on a lid 112 which closes fire hole 120 of the device 10.
Handler 130 is configured for handling the wafers T and for introducing the wafers T into the device 10 and retracting them after annealing.
Additionally, the chamber 100 is provided with an opening 101 located opposite the fire hole 120. A heat conducting gas 102 can be introduced into the chamber 100 via this opening 101.
A plurality of heating elements 140 preferably surround the chamber 100. These heating elements 140 are disposed one after the other in series in a substantially vertical direction.
Heating elements 140 can be electrodes, for example, capable of emitting heat when they are supplied with electricity.
The preferred device 10 also includes a rotating mechanism 150 associated with the boat 110 for rotating the boat 110 that is supporting the wafers T around the longitudinal axis of the device 10 during annealing. Additionally, a flow controller 160 for controlling and regulating the flow of heat conducting gas 102. The rotating mechanism 150 and flow controller 160 contribute to providing an even heating of the wafers, corresponding to the basic thermal budget explained below.
FIG. 2 provides an enlarged view of certain aspects of the chamber 100, the wafers T, and the heating elements 140. A smaller number of heating elements 140 than is preferred is shown in the figures for the purpose of clarity. A heating controller 170 is associated with the heating elements 140 preferably for selective controlling of the electric supply of each heating element 140, so as to selectively control the heat provided by each of these heating elements 140. In this manner, the vertical distribution of the thermal budget applied to the wafers during heating can be controlled.
A typical vertical oven into which wafers are placed vertically, however, produce vertical temperature gradients. After the detachment of the layer from each wafer, such gradients result in a vertical gradient of roughness on the surface of the detached portions of the wafer that has a negative effect on the evenness of the surface of the layer. The roughness is distributed generally in horizontal strata or “plies” 310 in these typical vertical ovens, the roughness valves are not even across the surface of the detached layer (on the part of the wafer located on the opposite side of the weakened zone). Such an effect is shown in FIG. 3.
In a preferred embodiment, it is possible to selectively control groups of heating elements to have a same set value for the heating temperature desired. This is for example the case in an embodiment in which the heating elements are configured as coils disposed adjacent to each other.
In this configuration, the electric supplies to each coil can be individually controlled or the respective electric supply of different groups of coils can be independently controlled.
If groups of coils are controlled due to the closeness of the coils, there can exist a hotter zone within the group of coils supplied with electrical power in a same manner or with the same power (this hotter zone being typically in the middle of the group, not taking into account the neighbouring groups of coils). According to the invention such hot zones of the device can be exploited, for example to apply an additional and localized thermal budget, as explained below. By selectively controlling the electric supply of the heating elements 140 the space distribution of the thermal budget applied to the wafers can be controlled.
It is also to be noted in FIG. 3 that the strata or plies 310 are not straight bands, but have a complex shape. This shape is due to the effect of a difference of thermal budget between that applied to the central region 320 of the wafer and to its side edges 330.
It is also possible to selectively control the flow rate distribution of conducting gas 102 in a horizontal section of the oven, so as to apply this gas flow rate to different areas of the section with the aim of cancelling out this unevenness observed on a horizontal section of the wafer. This selective controlling of the flow rate distribution of conducting gas 102 can be carried out as a complement of the selective controlling of the electric supply of the heating elements 140 described above. Thus, generally speaking and as detailed below, the space distribution of the thermal budget applied to the wafers T is controlled via the selective controlling of the electric supply of the different heating elements 140, and/or via the selective controlling of the flow rate distribution of heat conducting gas 102 on the surface of the wafers T.
It is thus possible to apply to the wafers T a thermal budget that is substantially evenly spaced out over substantially the entire weakened zone of each wafer. Preferably, the thermal budget is substantially evenly spread out over at least ⅔ of the weakened zone, more preferably at least ¾, and most preferred over at least 90% thereof. This can be visualized for example via haze measurements taken on the surface of the layers after their detachment.
To perform an even budget application to wafers T in a type of device 10 as shown in FIGS. 1 and 2, the lower heating elements 141 are typically supplied with more electricity than the upper elements 142. This compensates for the natural tendency of heat to rise in the chamber 100, which tends to generate higher temperatures in the upper part of this chamber. In this way, the thermal budget applied to the wafers T can be even over the entire weakened zone of each wafer T.
More generally speaking, the selective controlling of the individual electric supplies of the different heating elements 140 enables the precise controlling of the space distribution of the thermal budget applied to the wafers T. This controlling of the space distribution of the thermal budget applied to the wafers is to:
    • apply to the wafers T a thermal budget that is very even over the entire weakened zone of each wafer. This thermal budget (known as basic thermal budget) is controlled so as to be:
    • from a qualitative point of view, highly evenly spaced out over the weakened surface of each wafer; and
    • from a quantitative point of view, slightly inferior to the budget necessary to detach the layer from the wafer.
In addition to the basic thermal budget, apply an additional thermal budget controlled so as only to be applied to a localized area of each wafer to create a controlled “hot point”. This additional thermal budget can be applied for example by selectively supplying electricity to one or more heating elements, and adding to the aforementioned measures so as to obtain a homogeneous heating of the wafers. It is also possible to use a special distribution of temperature in the annealing device 10, for example by controlling the gas flow, so as to apply the additional thermal budget. These two applications of controlled thermal budget can be carried out sequentially one after the other, or substantially simultaneously.
The global thermal budget thus applied to the wafers (standard budget+additional budget) is therefore different to that which would be obtained if the wafers were heated in a traditional vertical oven in which the wafers are placed vertically. Indeed, in that case the thermal budget would have a vertical gradient, as described above. The global thermal budget thus corresponds to a thermal budget can if desired have a localized hot point, such as in an area of the weakened zone, but preferably is free of variations that are spread over a large part of this zone (for example over at least half of a characteristic quantity of this zone—this quantity typically being its diameter in the case of a weakened zone in the shape of a disk).
The device 10 of FIGS. 1 and 2 corresponds to a preferred embodiment of an annealing device according to the invention. It is, however, also possible to carry out such an even application of a global thermal budget in other embodiments.
FIG. 4 shows a device 20 that is capable of performing an annealing process according to the invention on a wafer T or on a plurality of wafers.
The wafer(s) T extends substantially horizontally, in a heating chamber 200. The chamber 200 is provided with an opening 201 for the introduction of heat conducting gas 202.
It is to be noted that the simplified representation in FIG. 4 shows a single opening 201 for the introduction of heat conducting gas 202, although it is preferred to configure the opening 201 and its association with chamber 200 to ensure that the flow of this gas on the surface of the wafer(s) T does not generate undesired unevenness in the thermal budgets absorbed by the different zones of the surface of each wafer (T). In this regard, one embodiment has several openings 201 for the introduction of heat conducting gas, with these openings regularly around the periphery of the device.
It is also possible, as an alternative or in addition, to place on the inside of the device, facing the opening 201 (or each opening 201), diffusion dampers 220 enabling the gas to flow according to a desired configuration. Such dampers 220 thus guarantee that the flow of gas is harmonious and generally evenly distributed over the surface of the wafer T.
Such dampers 220 can have different geometries, for example:
    • a diffusion barrier 270 geometry interposed between the gas 202 and the wafers T, meaning that the gas 202 after passing through inlet 203 (FIG. 5 a)must go around the diffusion barrier 270 prior to flowing over the wafers(this type of configuration is illustrated in FIG. 5 a). A similar arrangement is illustrated in FIG. 5 c, but the wafers T themselves act as a diffusion barrier for the gas 202 that enters the chamber 23 through inlet 205.
    • a perforated chamber 221 geometry surrounding the wafers, the openings 222 of which allow the gas 202 after passing through inlet 204 to flow towards and over the wafers T (FIG. 5 b).
In the preferred embodiments included in a horizontal oven and vertical oven embodiments, and embodiments holding the wafers in other orientations, it is possible to control the thermal budget applied to the wafers via two principal means:
    • the individual controlling of different heating elements; and
    • the controlling of the flows of heat conducting gas on the different regions of the surface of the wafer(s) T.
The devices 20-23 comprise heating elements collectively designated in FIG. 4 by the reference 240. These heating elements 240 can be placed exclusively above the wafers, but it is also possible to double them up via similar heating elements located under the wafers T, for instance.
The heating elements 240 can include a series of individual heating elements, for example electrodes, that extend along a horizontal plane. Each heating element can be a circular element placed concentrically in relation to the other elements, with the different elements having different diameters. These concentric elements are thus also placed concentrically in relation to the wafers T when the wafers T latter are in the annealing position.
Controllers for selective and individual controlling of each heating element can be avoided. This can produce global thermal budget applied to the wafers as described above.
The heating elements 240 can also include a single electrode of “hot plate” type in which it is possible to control the distribution of temperature. It is also possible to replace the elements 240 with controlled infrared lamps whose respective electric supplies are preferably individually controlled.
Different types of heating units can be combined. For instance, elements 240 of electrode type, such as in the shape of concentric circular elements, can be combined with infrared lamps that provide supplementary heat capable of:
    • locally adjusting the thermal budget applied to the weakened zone so as to constitute an even basic thermal budget; and
    • also selectively creating a hot point or area in this weakened zone by locally applying an additional thermal budget.
Preferably, the heating device is capable of carrying out a harmonious and even heating of the wafers so as to apply an even basic thermal budget to the weakened zone of these wafers, while being able to apply a higher thermal budget to a particular region of the weakened zone, by creating a “hot point” or area in the weakened zone. Preferably, only a single hot point is produced in one weakened area. This can be obtained preferably either by:
    • individually controlling one or more heating elements so as to create the hot point via the localized increasing of the heating, such as at a specific time during annealing or throughout annealing.
    • according to an alternative embodiment, by exploiting the thermal configuration of the annealing device of the wafers in question, such as by exploiting a particular flow of heating gas.
In addition, when the heating elements are controlled so as to apply an even thermal budget to the weakened zones of the wafers, they create a hot point in the weakened zones, it is possible to use this hot point during the annealing process so as to apply the desired additional budget.
While operating, the annealing device thus preferably applies an even basic thermal budget to the weakened zone of the wafers. More precisely, this basic thermal budget corresponds to an energetic budget slightly inferior to the budget necessary to detach the layer from the wafer. The basic thermal budget is not sufficient to completely carry out the detachment of the layer of each wafer. The even basic thermal budget is applied so as to reach a budget slightly inferior to that which is necessary to carry out the detachment of the layer from each wafer.
In this regard, the localized region having received the additional thermal budget corresponds to a zone in which the detachment of the layer is initiated. In this initiating zone, the weakened zone of each wafer has received the basic thermal budget per surface unit as well as the additional thermal budget. For each wafer, the sum of these two thermal budgets is sufficient to locally initiate the detachment of the layer from the wafer in the part of the weakened zone that corresponds to the initiating zone.
The detachment then spontaneously propagates through the rest of the weakened zone, which has received, per surface unit, a thermal budget slightly inferior to that needed to carry out the detachment. In these conditions, the propagation of the initial detachment preferably is sufficient to propagate the complete detachment of the layer.
This detachment thus preferably propagates over the entire surface of the weakened zone, which leads to the complete detachment of the layer. The applicant has determined that proceeding in this manner leads to more even, homogeneous, and lower roughness values compared with traditional methods in which a preferably even thermal budget is applied to a wafer weakened-zone, and in which the even thermal budget has a value sufficient to detach of the layer.
The local application of an additional thermal budget to create a hot point can be carried out in a constant manner throughout annealing, for instance. In this case, the standard budget and the additional budget are applied substantially simultaneously to the wafers. It is alternatively possible to carry out this local application during a specific stage of the annealing process, for example at the end of annealing. It is also possible to treat a plurality of wafers simultaneously according to the invention.
While illustrative embodiments of the invention are disclosed herein, it will be appreciated that numerous modifications and other embodiments may be devised by those skilled in the art. For example, while in the preferred embodiment a strained silicon film 3 in transferred, other types of films of a semiconductor able to be strained and transferred can be transferred according to a process of the invention. Additionally, in the semiconductor layers, other constituents may be added thereto, such as carbon with a carbon concentration in the layer in question of less than or equal to about 50% or more preferably with a concentration of less than or equal to about 5%. Therefore, it will be understood that the appended claims are intended to cover all such modifications and embodiments that come within the spirit and scope of the present invention.

Claims (16)

1. A wafer annealing device, comprising:
a positioner configured for holding a wafer that has a weakened zone configured for facilitating detachment of a detachment layer adjacent the weakened zone; and
a heating assembly configured for:
substantially evenly applying a substantially homogenous and even basic thermal budget over at least a portion of the weakened zone, the basic thermal budget being insufficient to detach a detachment layer from a remainder of the wafer at the weakened zone, and
applying an additional thermal budget locally in an initiation region of the weakened zone in which the basic thermal budget is applied for initiating detachment of the detachment layer at the weakened zone;
wherein the basic and additional thermal budgets are applied to provide a substantially homogenous roughness on the detached detachment layer.
2. The annealing device of claim 1, wherein the homogenous roughness is substantially free of a vertical gradient of roughness.
3. A wafer annealing device, comprising:
a positioner configured for holding a wafer that has a weakened zone configured for facilitating detachment of a detachment layer adjacent the weakened zone; and
a heating assembly configured for:
substantially evenly applying a substantially homogenous and even basic thermal budget over at least a portion of the weakened zone, the basic thermal budget being insufficient to detach a detachment layer from a remainder of the wafer at the weakened zone, and
applying an additional thermal budget locally in an initiation region of the weakened zone in which the basic thermal budget is applied for initiating detachment of the detachment layer at the weakened zone;
wherein the additional thermal budget is applied to provide a hot point within the weakened zone to initiate the detachment through the remainder of the region of weakness that has only the basic thermal budget.
4. A wafer annealing device, comprising:
a positioner configured for holding a wafer that has a weakened zone configured for facilitating detachment of a detachment layer adjacent the weakened zone; and
a heating assembly configured for:
substantially evenly applying a substantially homogenous and even basic thermal budget over at least a portion of the weakened zone, the basic thermal budget being insufficient to detach a detachment layer from a remainder of the wafer at the weakened zone, and
applying an additional thermal budget locally in an initiation region of the weakened zone in which the basic thermal budget is applied for initiating detachment of the detachment layer at the weakened zone;
wherein the basic thermal budget is substantially even over at least ⅔ of the weakened zone.
5. The annealing device of claim 4, wherein the basic thermal budget is substantially even over at least ¾ of the weakened zone.
6. The annealing device of claim 4, wherein the basic thermal budget is substantially even over at least 90% of the weakened zone.
7. The annealing device of claim 4, wherein the basic thermal budget is substantially even over substantially the entire weakened zone.
8. The annealing device of claim 1, wherein the heating device comprises:
a plurality of heating elements disposed adjacent different portions of the wafer; and
a controller assembly operably associated with the heating elements for controlling the heating of different heating elements to produce different amounts of heat to substantially evenly apply the basic thermal budget.
9. The annealing device of claim 1, wherein the controller assembly is operably associated with the heating elements for independently controlling the different heating elements.
10. The annealing device of claim 1, wherein the heating assembly comprises:
a gas feed for flowing a heat conducting gas for transferring heat to the wafer; and
a gas control assembly configured for controlling the distribution of the gas flow in association with the wafer.
11. The annealing device of claim 10, wherein the gas control assembly comprises a diffusion damper configured to cause the gas to flow in a predetermined configuration.
12. The annealing device of claim 11, wherein the diffusion damper comprises a perforated heating chamber in which the wafer is received for heating or a diffusion barrier.
13. The annealing device of claim 1, wherein the heating elements extend generally horizontally and are stacked in a generally vertical direction.
14. The annealing device of claim 13, wherein the positioner is configured for holding the wafer substantially vertically for heating.
15. The annealing device of claim 13, wherein the heating elements substantially surround the wafer held by the positioner.
16. The annealing device of claim 1, wherein the positioner is configured for holding the wafer substantially horizontally for heating.
US11/434,260 2002-11-27 2006-05-16 Annealing process and device of semiconductor wafer Active 2024-05-14 US7466907B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/434,260 US7466907B2 (en) 2002-11-27 2006-05-16 Annealing process and device of semiconductor wafer

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
FR0214864A FR2847714B1 (en) 2002-11-27 2002-11-27 SEMICONDUCTOR WAFER RECOVERY METHOD AND DEVICE
FR0214864 2002-11-27
US10/716,612 US7094668B2 (en) 2002-11-27 2003-11-20 Annealing process and device of semiconductor wafer
US11/434,260 US7466907B2 (en) 2002-11-27 2006-05-16 Annealing process and device of semiconductor wafer

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/716,612 Division US7094668B2 (en) 2002-11-27 2003-11-20 Annealing process and device of semiconductor wafer

Publications (2)

Publication Number Publication Date
US20060204230A1 US20060204230A1 (en) 2006-09-14
US7466907B2 true US7466907B2 (en) 2008-12-16

Family

ID=32241658

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/716,612 Active 2024-05-08 US7094668B2 (en) 2002-11-27 2003-11-20 Annealing process and device of semiconductor wafer
US11/434,260 Active 2024-05-14 US7466907B2 (en) 2002-11-27 2006-05-16 Annealing process and device of semiconductor wafer

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/716,612 Active 2024-05-08 US7094668B2 (en) 2002-11-27 2003-11-20 Annealing process and device of semiconductor wafer

Country Status (6)

Country Link
US (2) US7094668B2 (en)
JP (1) JP5111730B2 (en)
AU (1) AU2003294158A1 (en)
DE (1) DE10393798T5 (en)
FR (1) FR2847714B1 (en)
WO (1) WO2004049393A2 (en)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2858715B1 (en) * 2003-08-04 2005-12-30 Soitec Silicon On Insulator METHOD FOR DETACHING SEMICONDUCTOR LAYER
WO2007080013A1 (en) * 2006-01-09 2007-07-19 International Business Machines Corporation Method and apparatus for treating bonded wafer semiconductor substrates
JP5926887B2 (en) * 2010-02-03 2016-05-25 株式会社半導体エネルギー研究所 Method for manufacturing SOI substrate
CN107918686A (en) * 2016-10-09 2018-04-17 苏州能讯高能半导体有限公司 Improve the method for high annealing heat distribution
CN111048451B (en) * 2019-12-20 2022-11-25 浙江爱旭太阳能科技有限公司 Gas circulation device, annealing furnace and method for annealing solar cell

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0291147A1 (en) 1987-05-14 1988-11-17 Semitherm Inc. Vertical thermal processor
US5616264A (en) * 1993-06-15 1997-04-01 Tokyo Electron Limited Method and apparatus for controlling temperature in rapid heat treatment system
WO1999049501A2 (en) 1998-03-26 1999-09-30 Applied Materials, Inc. A high temperature multi-layered alloy heater assembly and related methods
US5985742A (en) 1997-05-12 1999-11-16 Silicon Genesis Corporation Controlled cleavage process and device for patterned films
US6033974A (en) 1997-05-12 2000-03-07 Silicon Genesis Corporation Method for controlled cleaving process
EP1100127A1 (en) 1999-04-09 2001-05-16 Shin-Etsu Handotai Co., Ltd Soi wafer and method for producing soi wafer
WO2001063002A1 (en) 2000-02-25 2001-08-30 Steag Rtp Systems Gmbh Method for removing adsorbed molecules from a chamber
US6291313B1 (en) 1997-05-12 2001-09-18 Silicon Genesis Corporation Method and device for controlled cleaving process
US20010035124A1 (en) * 2000-03-02 2001-11-01 Satohiro Okayama Substrate processing apparatus and semiconductor manufacturing method
US20020115264A1 (en) 1997-05-12 2002-08-22 Henley Francois J. Controlled cleavage process using pressurized fluid
EP1256973A1 (en) 2001-04-12 2002-11-13 Infineon Technologies SC300 GmbH & Co. KG Heating system and method for heating an atmospheric reactor
EP1258909A2 (en) 2001-05-16 2002-11-20 Asm International N.V. Method and device for the heat treatment of substrates

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1998052216A1 (en) * 1997-05-12 1998-11-19 Silicon Genesis Corporation A controlled cleavage process

Patent Citations (39)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0291147A1 (en) 1987-05-14 1988-11-17 Semitherm Inc. Vertical thermal processor
US5616264A (en) * 1993-06-15 1997-04-01 Tokyo Electron Limited Method and apparatus for controlling temperature in rapid heat treatment system
US6035101A (en) 1997-02-12 2000-03-07 Applied Materials, Inc. High temperature multi-layered alloy heater assembly and related methods
US6245161B1 (en) 1997-05-12 2001-06-12 Silicon Genesis Corporation Economical silicon-on-silicon hybrid wafer assembly
US6013567A (en) 1997-05-12 2000-01-11 Silicon Genesis Corporation Controlled cleavage process using pressurized fluid
US6558802B1 (en) 1997-05-12 2003-05-06 Silicon Genesis Corporation Silicon-on-silicon hybrid wafer assembly
US6284631B1 (en) 1997-05-12 2001-09-04 Silicon Genesis Corporation Method and device for controlled cleaving process
US6013563A (en) 1997-05-12 2000-01-11 Silicon Genesis Corporation Controlled cleaning process
US6033974A (en) 1997-05-12 2000-03-07 Silicon Genesis Corporation Method for controlled cleaving process
US5985742A (en) 1997-05-12 1999-11-16 Silicon Genesis Corporation Controlled cleavage process and device for patterned films
US6048411A (en) * 1997-05-12 2000-04-11 Silicon Genesis Corporation Silicon-on-silicon hybrid wafer assembly
US6146979A (en) 1997-05-12 2000-11-14 Silicon Genesis Corporation Pressurized microbubble thin film separation process using a reusable substrate
US6155909A (en) 1997-05-12 2000-12-05 Silicon Genesis Corporation Controlled cleavage system using pressurized fluid
US6159824A (en) 1997-05-12 2000-12-12 Silicon Genesis Corporation Silicon-on-silicon wafer bonding process using a thin film blister-separation method
US6159825A (en) 1997-05-12 2000-12-12 Silicon Genesis Corporation Controlled cleavage thin film separation process using a reusable substrate
US6162705A (en) 1997-05-12 2000-12-19 Silicon Genesis Corporation Controlled cleavage process and resulting device using beta annealing
US6187110B1 (en) 1997-05-12 2001-02-13 Silicon Genesis Corporation Device for patterned films
US6528391B1 (en) 1997-05-12 2003-03-04 Silicon Genesis, Corporation Controlled cleavage process and device for patterned films
US6511899B1 (en) 1997-05-12 2003-01-28 Silicon Genesis Corporation Controlled cleavage process using pressurized fluid
US6010579A (en) 1997-05-12 2000-01-04 Silicon Genesis Corporation Reusable substrate for thin film separation
US6291313B1 (en) 1997-05-12 2001-09-18 Silicon Genesis Corporation Method and device for controlled cleaving process
US5994207A (en) 1997-05-12 1999-11-30 Silicon Genesis Corporation Controlled cleavage process using pressurized fluid
US6290804B1 (en) 1997-05-12 2001-09-18 Silicon Genesis Corporation Controlled cleavage process using patterning
US6294814B1 (en) 1997-05-12 2001-09-25 Silicon Genesis Corporation Cleaved silicon thin film with rough surface
US6486041B2 (en) 1997-05-12 2002-11-26 Silicon Genesis Corporation Method and device for controlled cleaving process
US6335264B1 (en) 1997-05-12 2002-01-01 Silicon Genesis Corporation Controlled cleavage thin film separation process using a reusable substrate
US20020055266A1 (en) 1997-05-12 2002-05-09 Silicon Genesis Corporation Controlled cleavage process using pressurized fluid
US20020056519A1 (en) 1997-05-12 2002-05-16 Henley Francois J. Controlled cleavage using patterning
US6391740B1 (en) 1997-05-12 2002-05-21 Silicon Genesis Corporation Generic layer transfer methodology by controlled cleavage process
US20020081823A1 (en) 1997-05-12 2002-06-27 Silicon Genesis Corporation Generic layer transfer methodology by controlled cleavage process
US20020106870A1 (en) 1997-05-12 2002-08-08 Henley Francois J. Controlled cleaving process
US20020115264A1 (en) 1997-05-12 2002-08-22 Henley Francois J. Controlled cleavage process using pressurized fluid
US6458672B1 (en) 1997-05-12 2002-10-01 Silicon Genesis Corporation Controlled cleavage process and resulting device using beta annealing
WO1999049501A2 (en) 1998-03-26 1999-09-30 Applied Materials, Inc. A high temperature multi-layered alloy heater assembly and related methods
EP1100127A1 (en) 1999-04-09 2001-05-16 Shin-Etsu Handotai Co., Ltd Soi wafer and method for producing soi wafer
WO2001063002A1 (en) 2000-02-25 2001-08-30 Steag Rtp Systems Gmbh Method for removing adsorbed molecules from a chamber
US20010035124A1 (en) * 2000-03-02 2001-11-01 Satohiro Okayama Substrate processing apparatus and semiconductor manufacturing method
EP1256973A1 (en) 2001-04-12 2002-11-13 Infineon Technologies SC300 GmbH & Co. KG Heating system and method for heating an atmospheric reactor
EP1258909A2 (en) 2001-05-16 2002-11-20 Asm International N.V. Method and device for the heat treatment of substrates

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Lin, C.-T., et al., "Temperature control of rapid thermal processing system using adaptive fuzzy network," Fuzzy Sets and Systems, vol. 103, pp. 49-65 (1999).
US 6,413,837, 07/2002, Henley et al. (withdrawn)

Also Published As

Publication number Publication date
FR2847714A1 (en) 2004-05-28
AU2003294158A1 (en) 2004-06-18
WO2004049393A3 (en) 2004-08-05
JP2006508533A (en) 2006-03-09
AU2003294158A8 (en) 2004-06-18
WO2004049393A2 (en) 2004-06-10
US20060204230A1 (en) 2006-09-14
FR2847714B1 (en) 2005-02-18
US7094668B2 (en) 2006-08-22
US20040137762A1 (en) 2004-07-15
JP5111730B2 (en) 2013-01-09
DE10393798T5 (en) 2005-11-17

Similar Documents

Publication Publication Date Title
US7466907B2 (en) Annealing process and device of semiconductor wafer
US6465761B2 (en) Heat lamps for zone heating
JP5054275B2 (en) Temperature control of single-wafer semiconductor substrate processing reactor
JPH0945624A (en) Leaf-type heat treating system
US6473993B1 (en) Thermal treatment method and apparatus
CN102362332A (en) Mounting table structure and treatment device
US6843201B2 (en) Temperature control for single substrate semiconductor processing reactor
TWM448051U (en) Electrostatic chuck capable of sectionally regulating temperature
US20090101633A1 (en) Reactor with small linear lamps for localized heat control and improved temperature uniformity
US20240055279A1 (en) Semiconductor processing chamber with filament lamps having nonuniform heat output
CN1319135C (en) DC or AC electric field auxiliary annealing
US7465645B2 (en) Method of detaching a layer from a wafer using a localized starting area
JP2004221138A (en) Method and apparatus for semiconductor thermal process
JPS60727A (en) Inflared ray heat treatment device
EP1652229A1 (en) Method of detaching a semiconductor layer
JP4879737B2 (en) Method for separating semiconductor layers
JP2511845B2 (en) Processing equipment for vapor phase growth
JPS59121915A (en) Vapor growth device
JPH04157717A (en) Wafer heating apparatus for vapor growth use
KR20010055907A (en) Apparatus for a multi-controlling temperature
TWM618301U (en) Thermal treatment device with temperature compensation function
JP2000008167A (en) Device for treating substrate
JPH05144757A (en) Apparatus and method for heat treatment
JPH08139046A (en) Heat treatment equipment
JPS62250633A (en) Tungsten halogen lamp annealing device

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12