US7506179B2 - Method and apparatus for improved DC power delivery management and configuration - Google Patents

Method and apparatus for improved DC power delivery management and configuration Download PDF

Info

Publication number
US7506179B2
US7506179B2 US10/820,976 US82097604A US7506179B2 US 7506179 B2 US7506179 B2 US 7506179B2 US 82097604 A US82097604 A US 82097604A US 7506179 B2 US7506179 B2 US 7506179B2
Authority
US
United States
Prior art keywords
power management
management devices
digital power
control
functions
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US10/820,976
Other versions
US20040201279A1 (en
Inventor
James W. Templeton
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intersil Americas LLC
Original Assignee
Zilker Labs LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Assigned to ZILKER LABS, INC. reassignment ZILKER LABS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: TEMPLETON, JAMES W.
Priority to US10/820,976 priority Critical patent/US7506179B2/en
Application filed by Zilker Labs LLC filed Critical Zilker Labs LLC
Publication of US20040201279A1 publication Critical patent/US20040201279A1/en
Priority to US11/356,674 priority patent/US7467309B2/en
Priority to US11/405,293 priority patent/US7730332B1/en
Priority to US11/435,629 priority patent/US7685320B1/en
Priority to US11/425,489 priority patent/US7793005B1/en
Publication of US7506179B2 publication Critical patent/US7506179B2/en
Application granted granted Critical
Assigned to MORGAN STANLEY & CO. INCORPORATED reassignment MORGAN STANLEY & CO. INCORPORATED SECURITY AGREEMENT Assignors: D2AUDIO CORPORATION, ELANTEC SEMICONDUCTOR, INC., INTERSIL AMERICAS INC., INTERSIL COMMUNICATIONS, INC., INTERSIL CORPORATION, KENET, INC., PLANET ATE, INC., QUELLAN, INC., TECHWELL, INC., ZILKER LABS, INC.
Priority to US12/868,973 priority patent/US7908402B2/en
Assigned to Intersil Americas LLC reassignment Intersil Americas LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ZILKER LABS LLC
Assigned to ZILKER LABS LLC reassignment ZILKER LABS LLC CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: ZILKER LABS, INC.
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J1/00Circuit arrangements for dc mains or dc distribution networks
    • H02J1/10Parallel operation of dc sources
    • H02J1/102Parallel operation of dc sources being switching converters
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J1/00Circuit arrangements for dc mains or dc distribution networks
    • H02J1/001Hot plugging or unplugging of load or power modules to or from power distribution networks
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J13/00Circuit arrangements for providing remote indication of network conditions, e.g. an instantaneous record of the open or closed condition of each circuitbreaker in the network; Circuit arrangements for providing remote control of switching means in a power distribution network, e.g. switching in and out of current consumers by using a pulse code signal carried by the network
    • H02J13/00002Circuit arrangements for providing remote indication of network conditions, e.g. an instantaneous record of the open or closed condition of each circuitbreaker in the network; Circuit arrangements for providing remote control of switching means in a power distribution network, e.g. switching in and out of current consumers by using a pulse code signal carried by the network characterised by monitoring
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J13/00Circuit arrangements for providing remote indication of network conditions, e.g. an instantaneous record of the open or closed condition of each circuitbreaker in the network; Circuit arrangements for providing remote control of switching means in a power distribution network, e.g. switching in and out of current consumers by using a pulse code signal carried by the network
    • H02J13/00006Circuit arrangements for providing remote indication of network conditions, e.g. an instantaneous record of the open or closed condition of each circuitbreaker in the network; Circuit arrangements for providing remote control of switching means in a power distribution network, e.g. switching in and out of current consumers by using a pulse code signal carried by the network characterised by information or instructions transport means between the monitoring, controlling or managing units and monitored, controlled or operated power network element or electrical equipment
    • H02J13/00016Circuit arrangements for providing remote indication of network conditions, e.g. an instantaneous record of the open or closed condition of each circuitbreaker in the network; Circuit arrangements for providing remote control of switching means in a power distribution network, e.g. switching in and out of current consumers by using a pulse code signal carried by the network characterised by information or instructions transport means between the monitoring, controlling or managing units and monitored, controlled or operated power network element or electrical equipment using a wired telecommunication network or a data transmission bus
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E60/00Enabling technologies; Technologies with a potential or indirect contribution to GHG emissions mitigation
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y04INFORMATION OR COMMUNICATION TECHNOLOGIES HAVING AN IMPACT ON OTHER TECHNOLOGY AREAS
    • Y04SSYSTEMS INTEGRATING TECHNOLOGIES RELATED TO POWER NETWORK OPERATION, COMMUNICATION OR INFORMATION TECHNOLOGIES FOR IMPROVING THE ELECTRICAL POWER GENERATION, TRANSMISSION, DISTRIBUTION, MANAGEMENT OR USAGE, i.e. SMART GRIDS
    • Y04S10/00Systems supporting electrical power generation, transmission or distribution
    • Y04S10/30State monitoring, e.g. fault, temperature monitoring, insulator monitoring, corona discharge

Definitions

  • the present invention relates generally to power systems. More specifically, the present invention provides an improved method and apparatus for DC power delivery, management and configuration.
  • FIG. 1 is an illustration of a prior art power distribution system.
  • a power distribution scheme 100 may comprise an AC to DC converter 102 generating output voltages V 1 , V 2 , V 3 , and V 4 that may be distributed to various POLs (point of loads).
  • V 1 , V 2 , V 3 , and V 4 may be distributed to various POLs (point of loads).
  • POLs point of loads
  • DPA distributed Power Architecture
  • an AC to DC voltage converter 202 may produce an intermediate DC voltage V x , which may be routed to individual local DC to DC converters 204 , 206 , 208 , and 210 , which in turn may provide the required DC voltages V 1 , V 2 , V 3 , and V 4 , respectively, to their corresponding POLs.
  • V x intermediate DC voltage
  • individual local DC to DC converters 204 , 206 , 208 , and 210 which in turn may provide the required DC voltages V 1 , V 2 , V 3 , and V 4 , respectively, to their corresponding POLs.
  • a modern electronic system can contain many ICs and each IC can have several supply voltage requirements. For example, core logic may require one voltage and the I/O may require a different voltage. This typically results in a need for setting the order in which the voltages on a single chip are applied and the order in which the chips in a system are powered up.
  • Hot swap capability typically comprises the live attachment of a device to power, i.e., attaching a device to a system that is powered up (without having to power down the system prior to the attachment). Examples of hot swap events may include installing a battery in a PDA or plugging a USB device into a computer.
  • the final voltage presented to a load may need to be programmed to the desired value or may need to be “trimmed” to a precise value.
  • Some systems require active voltage programming of devices during their use in the systems.
  • Tracking a specific voltage level may include setting the voltage level of a tracking converter or device to the voltage level of a tracked converter or device, and changing the voltage level of the tracking device to match the voltage level of the tracked device any time the voltage level of the tracked device changes.
  • the voltage levels of tracking devices and tracked devices may not be the same; changes in the tracked voltage level would simply be mirrored in the voltage output of the tracking devices. For example, if the tracked voltage increases by 0.2V, the tracking voltage would also increase by 0.2V.
  • Dense electronic systems often generate excessive waste heat.
  • the excessive heat generally needs to be removed in order to keep the electronics operating at their safe operating temperature. Therefore, the temperature of individual loads as well as the temperature of various locations within the system's enclosure is typically monitored. When temperatures reach unacceptable limits, action may need to be taken locally and/or at the system level. Such corrective actions often include turning on or speeding up fans, setting an alarm or simply shutting down the power to the problematic load.
  • Temperatures can be measured using several methods. Some large digital processors sometimes incorporate embedded temperature sensor diodes on chip. Other systems may employ thermistors and IC temperature sensors.
  • DC voltage is typically stepped down in one of two ways, linear regulation and DC-to-DC conversion.
  • DC-to-DC converters may step down DC voltage by pulse width modulation (PWM) of an input voltage and passive filtering of the output.
  • PWM pulse width modulation
  • the duty cycle of the PWM signal generally approximates the ratio of output voltage to input voltage divided by the efficiency of the converter. For example, for an ideal DC-to-DC converter with a desired output of 1.2V and an input of 12V, the duty cycle would be 10%. In high current applications, it is often desirable to force the various DC-to-DC converters to sample different “phases” of their clock cycle.
  • one converter may sample the first 10% of the clock cycle and the next converter may sample a different 10% of the clock cycle, and so on. This typically reduces noise and improves transient response.
  • This technique is also used in motor control and is often implemented to control multiple fans in a system. PWM controlled fans with staggered phase typically offer reduced acoustic noise.
  • Certain DC-to-DC converters feature programmable switch frequencies. Frequencies may be selected based on several system concerns.
  • each of these functions requires a separate configuration within the system. That is, each function may require its own interconnection network tying POL converters together and implement glue-logic that may be required for control of the POL converters in order for the particular function to be successfully executed during system operation.
  • Many of these functions comprise analog signal control requiring corresponding analog signal lines, with POL converters interconnected in point-to-point configurations. Routing of such signals is often difficult, while no true communication is established between various POL converters and/or between the POL converters and any other elements of the system.
  • FIG. 3 illustrates an example of an I 2 C-based system.
  • a microcontroller 302 may be coupled to POL converters 320 , 322 , 324 , and 326 , with the connections between the devices representing an I 2 C bus.
  • POL converters 320 , 322 , 324 , and 326 may be coupled to POL converters 320 , 322 , 324 , and 326 , with the connections between the devices representing an I 2 C bus.
  • microcontroller 302 checks status for one POL converter at a time, which may be viewed as a disadvantage when more interactive, real-time communication is desired in a system.
  • FIG. 4 illustrates one example of a single function implemented in a DPA system.
  • a supply controller 350 providing control for executing the function
  • DC-to-DC voltage converters 352 , 354 , 356 , and 358 are connected in a point-to-point configuration as shown.
  • Supply controller 350 is coupled to each DC-to-DC converter over dedicated lines, (typically analog lines are used for implementing most functions), more specifically over lines 372 and 362 to converter 352 , lines 374 and 364 to converter 354 , lines 376 and 366 to converter 355 , and lines 378 and 368 to converter 358 .
  • Input supply voltage V IN 360 is coupled to each DC-to-DC converter, and in turn DC-to-DC converter 352 may produce, for a respective POL or POLs, DC output voltage 370 , DC-to-DC converter 354 may produce DC output voltage 372 , DC-to-DC converter 356 may produce DC output voltage 374 , and DC-to-DC converter 358 may produce DC output voltage 376 .
  • a power distribution scheme as shown in FIG. 3 and FIG. 4 generally features redundancies, and often requires complicated routing, especially in the case of analog interconnectivity as illustrated in FIG. 4 .
  • the present invention relates to a new way to control, configure, monitor and manage DC power distribution in modern electronic systems.
  • the present invention provides a new system-level approach to managing the delivery of DC voltage and/or current.
  • the system comprises several control chips and a novel way of enabling the control chips to communicate with each other.
  • the system couples a group of control chips in a configuration that reduces the overall cost of implementing the common features required in advanced electronic systems.
  • the system may be expandable and may include some inherent reliability features.
  • One set of embodiments is particularly suited for use in rack-based electronics and computer servers; however, alternate embodiments may be equally applicable to smaller and portable electronics, automotive systems and motor control applications.
  • supervisory functions for a voltage converter are performed by a central control module or chip that is coupled to the point-of-load (POL) voltage converters through a serial digital bus.
  • the POL converters may also use the serial digital bus to provide real-time feedback information to the central control module or chip.
  • the multiple supervisory functions for the POL voltage converters are combined in a single POL converter unit, also referred to as digital power management device that may include a DC-to-DC voltage converter.
  • the system may then be enabled by establishing a communication path between the individual digital power management devices.
  • a communication path may also be established from the digital power management devices to a common point, which may be a supervisory control unit coordinating higher level functions of the system.
  • the communication path may be a digital bus and may also be a serial bus.
  • the digital power management devices are operable to exchange information, including status and feedback data, over the control and communication bus to coordinate their functions without requiring a supervisory control unit.
  • single digital power management devices are combined together in a current sharing configuration in a “plug-and-play” fashion, where the control logic in each digital power management device is capable of automatically establishing control loops required for operating as a multi-phase supply. Feedback necessary for establishing control may be transmitted across the digital bus coupling the devices.
  • the communication path may also be implemented by using a small amplitude RF signal superimposed onto a DC power bus.
  • FIG. 1 illustrates a prior art power distribution circuit
  • FIG. 2 illustrates a distributed power architecture (DPA) according to the prior art
  • FIG. 3 illustrates a prior art system wherein a microcontroller communicates with POL converter devices over an I 2 C bus;
  • FIG. 4 illustrates a prior art system wherein DC-to-DC voltage converters are interconnected in a point-to-point configuration, controlled by a central supply controller to perform a specific function;
  • FIG. 5 illustrates an embodiment of the system of the present invention for improved DC power delivery, management and configuration
  • FIG. 6 illustrates the interconnection of digital power management devices (DPMDs) according to one embodiment of the present invention
  • FIG. 7 illustrates a DPMD configured in accordance with one embodiment of the present invention
  • FIG. 8 illustrates three possible embodiments of a bus configuration
  • FIG. 9 illustrates a master control integrated circuit (MCIC) configured in accordance with one embodiment of the present invention.
  • FIG. 10 illustrates a DPMD configured as a dedicated fan control integrated circuit in one embodiment of the present invention
  • FIG. 11 illustrates a single-phase supply configured with a single DPMD in accordance with one embodiment of the present invention.
  • FIG. 12 illustrates a multi-phase supply configured with multiple DPMDs in accordance with one embodiment of the present invention.
  • a “trigger” signal is defined as a signal that is used to initiate, or “trigger”, an event or a sequence of events in a digital system.
  • a trigger signal is said to be in a “triggering state” at a time when it initiates a desired event, or sequence of events.
  • a periodic trigger signal may commonly be referred to as a “clock”.
  • a clock commonly referred to as a “system clock”
  • An example of a triggering state may be, but is not limited to, a rising edge of a pulse of a clock in a synchronous digital system.
  • a “frequency” of pulses refers to a number of pulses that may appear within a selected unit period of time. For example, if twenty pulses appear within duration of one second, then the frequency of the pulses is 20 Hz.
  • the sending of a pulse through an output port may indicate a point in time at which a leading edge of the pulse occurs at the output port
  • the receiving of a pulse through an input port may indicate a point in time at which a leading edge of the pulse occurs at the input port.
  • setting refers to setting an output of the device to a high logic level
  • resetting refers to setting an output of the device to a low logic level. It will be evident to those skilled in the art that a high logic level may be physically represented by either a high voltage or a low voltage, and similarly a low logic level may be physically represented by either a low voltage or a high voltage.
  • a “leading edge” of the pulse is a first edge of the pulse, resulting from the value of the signal changing from a default value
  • a “trailing edge” is a second edge of the pulse, resulting from the value of the signal returning to the default value.
  • FIG. 5 One embodiment of the present invention is illustrated in FIG. 5 .
  • the common functions required in a complex DC power system may be combined in a single controller rather than treated as separate IC functions.
  • a controller 502 managing functions 1 through N may be coupled to DC-to-DC converters 1 through M (illustrated by example as converters 510 , 512 and 514 ) via a digital bus 504 .
  • Digital bus 504 may be a serial bus enabling communication with reduced wiring requirements.
  • real-time communication is made possible between converters 510 , 512 , and 514 and controller 502 by their being coupled to serial digital bus 504 .
  • the present invention provides a system-oriented solution using mixed-signal IC technology, allocating one unit of each function to a single point of load (POL) IC, or digital power management device (DPMD).
  • POL point of load
  • DPMD digital power management device
  • one DC-to-DC voltage converter, one unit of supply sequencing, one unit of load monitoring, and one respective unit of various other functions (previously discussed) are combined in a single DPMD, as illustrated in FIG. 6 .
  • This approach may be enabled by each DPMD having the ability to communicate with any other DPMD, and/or with an optional master control IC.
  • DPMDs 602 , 604 , and 606 have each been allocated Functions 1 through N, and are coupled together via serial digital bus 610 .
  • Bus 610 may be simpler than an I 2 C bus and may offer more control and signaling, including real-time data feedback capability. Bus 610 may also allow each DPMD to be coupled to a master control IC (MCIC) 800 , or to be coupled directly to each other, enabling all system level functions to be configured, controlled and monitored providing simple and flexible results. While FIG. 6 shows an MCIC 800 coupled to bus 610 , MCIC 800 is optional and alternate embodiments may omit MCIC 800 and only include DPMDs coupled to bus 610 , and all required functions may be controlled by a single DPMD or a group of DPMDs operating together.
  • MCIC 800 master control IC
  • Embodiments of the present invention provide a modular approach to designing DPA systems, providing system level functionality without requiring the system to be individually and separately configured for each desired function that may be required.
  • Each DPMD may be individually configured prior to its being placed in the system, and may operate to perform all necessary functions by having access to real-time feedback information over bus 610 , and by communicating with other DPMDs. This represents active control as opposed to simple status monitoring.
  • the DPMD The DPMD
  • a DPMD may consist of a DC-to-DC converter and all of the associated control, configuration and monitoring functions associated with a single node.
  • Supply sequencing, phase control and other select functions in a system may be implemented in the context of multiple nodes as opposed to a single node, with each node aware of other nodes in the system.
  • the DPMD of the present invention has the ability to communicate at the system level so that features, such as supply sequencing, load sharing and phase control may be enabled.
  • Bi-directional digital communication between a DPMD and another DPMD and/or between a DPMD and an optional master control IC may be accomplished in several ways.
  • functions that involve the interaction of two or more DPMDs are enabled and/or controlled by an “ad-hoc” network that is formed when the individual devices are coupled together, as shown in FIG. 6 .
  • a dedicated control IC is also connected to the DPMDs to coordinate certain higher-level functions. It should be noted, again, that while embodiments of the present invention may be configured with a dedicated (master) controller or control IC, such master controllers are not required as each DPMD may be designed to contain all the required functionality for a given system.
  • a DPMD may function independently of any bus to which it may be coupled. That is, a DPMD may accept instructions from the bus to which it is coupled and may place status data onto the bus, while also being operable to function autonomously from the bus. Thus, the system may remain operational even in case of a bus failure. However, the individual nodes on the bus may use the bus to transmit real-time feedback data to other nodes or controllers on the bus, simplifying complex control problems.
  • Each DPMD may deliver information to and receive information from the load as illustrated in FIG. 7 .
  • DPMD 702 may be configured through program pins 716 .
  • the DPMD's output current and/or voltage may also be remotely programmable to affect DC output 712 .
  • the DPMD may also measure the current, voltage and temperature of the load received through load status line 714 in real-time, and take independent action to effect a change such as lowering voltage, limiting current, turning off a device, etc.
  • Information input to the DPMD may be digitized by the DPMD and made available to the other components via bus 750 to which DPMD 702 and other DPMDs or devices may also be coupled.
  • DPMD 702 may also be incorporated into previous systems due to its ability to interface with I 2 C bus 712 . In one set of embodiments, I 2 C bus 712 may be used to configure DPMD 702 in lieu of using program pins 716 .
  • DPMD 702 may be configured through program pins 716 by pin strapping or dynamically during operation via bus 750 . For example, parameters such as output voltage and current levels may be set via the bus or by pin-strap selection. Similarly, the DPMDs may be programmed to limit how much current they deliver to a load, or to accept inputs and make them available to the bus. This may enable the load status comprising for example current, temperature or RPM readings to be digitized by the DPMD and made available to coupled bus 750 .
  • one or more DPMDs performing a pulse-width-modulation (PWM) function may be synchronized to a common clock or to a multiple (and sub-multiple) of a common clock via coupled bus 750 .
  • PWM pulse-width-modulation
  • a group of DPMDs coupled to bus 750 may together “self-designate” the clock signal of one of the group as the master clock, and all other DPMDs of the group may be synchronized to the master clock since a sync pulse may be delivered over bus 750 and received by each DPMD.
  • the DPMDs may be synchronized to a common clock by a master control IC that may also make the clock data and/or sync pulse available on bus 750 . Additionally, the master control IC and DPMDs may incorporate the ability to synchronize their switching clocks to a special multiple (or prime number multiple) of a reference clock in order to reduce the probability of the switching clock mixing with or interfering with another system clock.
  • a master control IC may be described in more detail below.
  • each DPMD may be able to communicate using a proprietary communication protocol over bus 750 , which may be a proprietary bus design, while also supporting configuration of DPMD 702 via an I 2 C bus 712 .
  • each DPMD has the ability to communicate over a serial transmission line formed by either a dedicated trace on a PC board or by using the power distribution bus as the transmission line.
  • system level features may be enabled through each component of the system communicating with other system elements over a common bus.
  • a dedicated control IC or a microcontroller coupled to the bus may also have the ability to report system status to other areas of a system.
  • the data from individual loads and control of the individual loads, sensors, fans etc. may be made available to the World-Wide-Web (WWW) due to the availability of the data on the bus.
  • FIG. 8 illustrates three possible embodiments of a control and communication bus established as a means of communication between DPMDs.
  • a simple trace on a PC board typically has near zero resistance at DC. However, at high frequency a PC trace on the PC board may form a transmission line with a ground plane. This “parasitic” transmission line may be used to transmit bus information for a system.
  • the same bus that distributes the interim DC voltage 706 to all DPMDs may be used for the communication bus. This may remove special considerations for routing the bus signals. It may also ensure that a bus connection is nearby almost anywhere in the system. In order to communicate on a dedicated trace or the DC power bus, an inexpensive and low power method may be required.
  • a capacitive coupling is used to “inject” the communication signal onto the bus.
  • a digital RF signal of small amplitude 707 may be used as the communication signal, “injected” onto DC power line 706 .
  • Signal 707 (on the order of 10's of mV) may be generated and terminated using a special communication circuit on DMPDs 740 a and 740 b that are communicating with each other, and may be made available on bus terminals 750 a and 750 b , respectively.
  • Signal 707 may be capacitively coupled onto power bus 706 with inexpensive external capacitors or using on-chip capacitors, shown as capacitor 748 a coupled to DC line 706 at node 760 a and capacitor 748 b coupled to DC line 706 at node 760 b .
  • This may provide inexpensive, low-power signal coupling, as well as galvanic isolation, which may be of concern in certain applications.
  • the isolation may be exploited to provide further isolation for signals that need to cross the isolation barrier associated with the AC-to-DC conversion process in a power supply. It may also be important in medical applications where isolation from the human body is desired.
  • bus terminals 750 a and 750 b are coupled together via connecting line 750 e to form independent serial digital bus 750 featuring bus commands customized to enable efficient communication between DPMDs and between DMPDs and other devices that may be connected to the bus, for example a master control IC.
  • bus terminals 750 a and 750 b are capacitively coupled through capacitor 762 as shown, while capacitors 748 a and 748 b are removed from the system. As also shown in FIG.
  • DPMD 740 a may include control logic 742 a , communication logic 744 a and a DC-to-DC converter 746 a .
  • DPMD 740 b may include control logic 742 b , communication logic 744 b and a DC-to-DC converter 746 b.
  • Data on the bus may be of relatively low bandwidth, on the order of Kbps.
  • the carrier frequency may be chosen to be high enough to enable generation of a small amplitude signal without dissipating much power, and low enough to allow signal 707 to travel forty or more inches on a typical PC board passing through two connectors.
  • the frequency may be in the range of 80 to 100 MHz.
  • a master control IC may be used to manage some of the control, monitoring, programming and configuration system tasks that are common to all DPMDs, minimizing die area for a given system due to a reduction in redundancy.
  • the MCIC may receive inputs from other digital chips within the system and may also provide data to other system chips.
  • power control, configuration, and monitoring may be made available to the entire system and any network to which the system may be connected, for example the World Wide Web (WWW).
  • WWW World Wide Web
  • MCIC 800 may interface to I 2 C bus 710 , and may couple to a serial digital bus 750 , enabling the incorporation of legacy ICs in a system designed in accordance with principles of the present invention.
  • MCIC 800 may be “programmed” or configured via pin-strapping using program pins 816 or through I 2 C bus 710 .
  • MCIC 800 may replace microcontrollers used in prior art systems. It may control DPMDs in the system over bus 750 , over coupling small signal to power line 706 , or via an embedded I 2 C controller.
  • MCIC 800 may perform dedicated “routines” that may issue common commands to the coupled DPMDs.
  • a truth table may be devised to allow a user to configure common functions without having to write software routines.
  • MCIC 800 may also be configured during manufacturing by connecting a computer to I 2 C bus port 710 and using custom software to set up the system.
  • a controller comprised in MCIC 800 contains state machines capable of performing common functions like programming DPMDs, reading system status, and setting up system level functionality (such as supply sequencing and phase control). As the controller may be designed to work with the DPMDs, most features may be automatically enabled (or suppressed) by simple pin-strap choices.
  • MCIC 800 may also contain system supervisory functions not associated with a particular DPMD. A number of MCICs may also be linked together in a master-slave or multi-master configuration such that a complex hierarchy may be established.
  • a major concern in electronics is the removal of waste heat. In many cases, this may be the limiting factor in the packing density of electronic devices.
  • the most common method to remove heat from electronics is typically forced air-cooling from fans and impellors. Control of fans is usually established by measuring temperature at various locations in a system, and turning on the fan when the temperature reaches some pre-set threshold.
  • Rack based systems may often rely on a series of fans and sensors to manage the thermal environment.
  • FIG. 10 illustrates one embodiment of the present invention with a DPMD configured as a dedicated fan controller 850 .
  • fan controller 850 is able to receive configuration commands either through bus 750 , or through pin strapping. Parameters like temperature set point and hysteresis may be set by an MCIC, such as the one illustrated in FIG. 9 .
  • MCIC MCIC
  • Fan controller 850 may accept the input from one or more temperature sensors, rpm input from fans, vibration information, and other real-time feedback information, and may control the speed of fans 852 , 854 , and 855 in response. Fan controller 850 may be used to control more or less than the three fans shown in FIG. 10 .
  • Fan controllers may be controlled using a pulse-width-modulated (PWM) scheme. Fan controllers may also operate to force several fans in a system to operate at different phases of the switching clock, reducing noise on the DC bus and reducing acoustic noise as well. One or more fan controllers may keep track of the current drawn from a particular fan, and may track received data in order to predict a fan failure before it happens. The data gathered by fan controller 850 through input lines 858 may be used on chip or made available digitally to bus 750 .
  • PWM pulse-width-modulated
  • Supply sequencing may be performed by DPMDs communicating with each other over a serial digital bus, sending and receiving real-time information over the bus, the DPMDs in effect “sequencing themselves”. Alternately, the supply sequencing may also be performed by an MCIC communicating with the DPMDs across the bus. There is no need for a separate IC to control supply sequencing.
  • the DPMDs and/or MCIC may be programmed via pin strapping or through the I 2 C bus.
  • the MCIC may have the ability to count the number of DPMDs on the bus and stagger them evenly in phase across the switching clock's period.
  • DPMDs coupled together via the bus may establish one DPMD as master that has the ability to perform the staggering operation, not requiring an MCIC.
  • Either configuration may eliminate the need for separate phase control ICs and/or circuits. An exact number of phases may be supported, eliminating a need for fixed phase number controllers that are daisy-chained together. For example, a user wishing to control six phases may no longer be required to select two quad controllers.
  • Current sharing may be supported between two or more DPMDs.
  • the required feedback may be supported through the serial digital bus.
  • multiple DPMDs that will need to share current are directly coupled to each other.
  • the DPMDs that are coupled together in the sharing configuration also contain the circuitry necessary for managing the sharing function. When two DPMDs with current sharing circuitry built in are connected together, they may automatically share the load current to a common load.
  • Embodiments of the present invention include support for full digital programming over the bus that couples DPMDs together. This may enable a system designer to efficiently and quickly force the system to operate above or below maximum or minimum specifications for the test periods.
  • Hot swap is typically used once per board and has been facilitated through various means in the past. For example, simple RC networks might have been used to delay one signal in relation to another, or mechanical ways might have been employed to delay supplies on a plug-in board (short fingers). In systems with a critical need to control how multiple ICs get powered up or down, hot swap ICs were usually employed.
  • the bus controller for the bus coupling the DPMDs includes a hot swap function incorporated on chip. This may eliminate the need for separate hot swap ICs.
  • DPMDs may contain self-test capabilities and may configure themselves to perform self-testing when coupled together over the serial digital bus. Alternately, when an MCIC is used, the MCIC may be configured such that it polls all devices connected to the bus to perform a self-test. The MCIC, if one is used, may be configured to perform this operation during manufacturing test, upon system start-up or at any time by issuing a command to the bus controller.
  • the use of a serial digital bus enables real-time bi-directional data transfer.
  • the DPMDs may interrupt all communication if there is a failure to report.
  • the MCIC when configured in a system and coupled to the bus to interface with the interconnected DPMDs, may take action upon receiving an interrupt from a DPMD.
  • the communication between DPMDs may comprise digital feedback, which may be substantially more robust than analog feedback.
  • Any DPMD, or other device on the bus may pass feedback data to any other DPMD or device on the bus. This may allow DPMDs and/or other devices on the bus to form a closed loop control system, providing one venue through which current sharing and phase control may be implemented, for example.
  • Each individual DPMD attached to the digital bus may be assigned a unique address by the MCIC. Addresses may also be manually assigned to the DPMDs via pin strapping by the user. Those skilled in the art will appreciate that addressing may also be performed through other means, and is not restricted to the two aforementioned methods.
  • Once nodes have been assigned a unique address they may be programmed remotely via the digital bus. Programming may be accomplished by placing a node in a program state, and issuing commands digitally over the communication bus (in this case either I 2 C or the digital bus). Output parameters and control functions may be programmed in this fashion. Information about the node or its load may also be read back from the node via the digital communication bus.
  • each DPMD (or node) has the ability to “lock out” program commands, that is, to reject commands from the bus. This feature may be useful in ensuring high levels of reliability.
  • Each MCIC manufactured may be designed to manage a finite number of loads or inputs (sensors, etc.), recognize when a new node is added to the bus, and to support features to manage the new status of the system.
  • Features like supply sequencing and current sharing may be manually configured or automatically configured depending on the needs of the user.
  • the DPMDs may be configured to deliver current to a common load such that they each deliver an equal (or some other ratio) amount of the total load current.
  • FIG. 11 shows a DPMD 900 in a single supply configuration, generating single output voltage 902 .
  • FIG. 12 illustrates one embodiment where multiple DPMDs are coupled together to form a multi-phase supply configuration. As shown in FIG. 12 , DPMDs 910 , 912 , and 913 may be coupled to control and communication bus 920 , while the respective outputs of DPMD 910 , 912 , and 913 may be coupled together to form a final output voltage 904 .
  • each DPMD is configured with control logic that enables each DPMD to automatically establish the control loop(s) required for the multi-phase supply. Feedback required for establishing the control may be transmitted over serial digital control and communication bus 920 .
  • multiple DPMDs may simply be coupled together, for example in a configuration as shown in FIG. 12 , approaching true plug-and-play simplicity. While the embodiment in FIG. 12 only shows three DPMDs coupled together, those skilled in the art will appreciate that a multi-phase supply configuration will not be limited to the number of DPMDs shown and more (or less) DPMDs may be used.
  • power delivery systems implemented in accordance with principles of the present invention will offer new levels of reliability. All bus-enabled ICs may enable continuous operation in the event the bus becomes disabled. In configurations where the bus may be used to pass real-time feedback, such as a current sharing configuration, the system may keep operating even when it no longer receives data from the bus. This also provides increased time to respond to failure, whereas in present analog systems signals typically rise or fall to a rail value in event of a failure.

Abstract

A new system-level approach to managing the delivery of DC voltage and current. Several system level functions may be enabled without requiring separate ICs to perform those functions. Supervisory functions for a voltage converter may be performed by a central control module or chip that may be coupled to point-of-load voltage converters comprised in digital power management devices (DPMD) through a serial digital bus. The DPMDs may also use the high-speed serial digital bus to provide real-time feedback information to the central control module or chip. Single DPMDs may be combined together in a current sharing configuration in a “plug-and-play” fashion, where the control logic in each DPMD is capable of automatically establishing control loops required a multi-phase supply. Feedback necessary for establishing control may be transmitted across the digital bus coupling the devices. The supervisory functions may be included in each DPMD, which may communicate with each other over a serial digital bus, where the DPMDs singly or together may operate to perform control of their respective POLs, enabling configurations that do not require a central control module.

Description

PRIORITY CLAIM
This application claims benefit of priority of provisional application Serial No. 60/462,414 titled “Method And Apparatus For Improved DC Power Delivery, Management And Configuration” and filed Apr. 11, 2003, which is hereby incorporated by reference as though fully and completely set forth herein.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to power systems. More specifically, the present invention provides an improved method and apparatus for DC power delivery, management and configuration.
2. Description of the Related Art
From 1995 to 2001, the highest density processors from manufacturers such as Intel went from a power consumption rate of about 30 Watts at 3.3 V to a power consumption rate of about 90 Watts delivered at 1.5 V. A simple application of the power-voltage-current relationship reveals that the total current consumed by these chips has increased from nine amps to about 60 amps in a very short time period. There are similar analogies with all larger digital integrated circuits (ICs).
This rapid evolution has created new and significant problems in delivery of the power to and removal of waste heat from these ICs. Power supply design is now a much more critical and difficult task than it was a few years ago. High-current/low-voltage ICs require a very clean and stable source of DC power. The power source must be capable of delivering very fast current transients. The electronic path to these loads must also have low resistance and inductance (a 1.5V supply would be completely dropped across a 25 mΩ resistance at 60 Amps).
Traditionally, DC power supplies were designed to convert AC line voltage to one or more DC outputs that would be routed throughout a system to the points of load (POL). FIG. 1 is an illustration of a prior art power distribution system. As shown in FIG. 1, a power distribution scheme 100 may comprise an AC to DC converter 102 generating output voltages V1, V2, V3, and V4 that may be distributed to various POLs (point of loads). However, it may not be practical to route high-current signals throughout a system.
To overcome this difficulty, and to reduce the ill effects of distributing high current signals around a system, an alternative method of distributing power at modest voltage and current levels has been adopted. Rather than converting AC supply voltage level to the DC voltage level required by various loads at a central location, the AC supply voltage is typically converted to a “reasonable” DC voltage and routed to the “point of load” (POL), where it is converted locally to the required low voltage. This technique is referred to as “Distributed Power Architecture”, or DPA, and is illustrated in FIG. 2. As shown in PDA system 200 of FIG. 2, an AC to DC voltage converter 202 may produce an intermediate DC voltage Vx, which may be routed to individual local DC to DC converters 204, 206, 208, and 210, which in turn may provide the required DC voltages V1, V2, V3, and V4, respectively, to their corresponding POLs. With a DPA, errors may be reduced since the distance traveled by a high-current signal is minimized, thus reducing I×R (resistive) and L di/dt (inductive) errors.
In many power distribution systems it is typically not enough to just distribute power around a system to the various POLs. Complex electronic systems are generally monitored and controlled to ensure maximum reliability and performance. Functions, or power supply features typically implemented in DPA systems are listed below.
Supply Sequencing
A modern electronic system can contain many ICs and each IC can have several supply voltage requirements. For example, core logic may require one voltage and the I/O may require a different voltage. This typically results in a need for setting the order in which the voltages on a single chip are applied and the order in which the chips in a system are powered up.
Hot Swap
Many electronic systems, including computers, telecom racks, storage devices and battery-operated devices require “hot swap” capability. Hot swap capability typically comprises the live attachment of a device to power, i.e., attaching a device to a system that is powered up (without having to power down the system prior to the attachment). Examples of hot swap events may include installing a battery in a PDA or plugging a USB device into a computer.
Ramp Control
It is sometimes necessary to control the rate at which the DC output voltage of a converter ramps from its initial value to its nominal value. This may be done in support of managing a hot-swap event, sequencing requirement or satisfying the requirements of the load.
Voltage Programming
The final voltage presented to a load may need to be programmed to the desired value or may need to be “trimmed” to a precise value. Some systems require active voltage programming of devices during their use in the systems.
Load Monitoring
In order to maintain high reliability of an electronic system, monitoring of load status is sometimes required. Both current and voltage may need to be monitored and action may need to be taken based on the load status measurements. Current and voltage may also need to be monitored for undershoot and overshoot conditions. In some systems, when an error is detected, the system may take corrective action by switching the load off, isolating the load or just setting a system flag.
Tracking
Many times it is desirable to have the output of one more converters follow, or mirror, the output of one or more other converters in the system. Tracking a specific voltage level, for example, may include setting the voltage level of a tracking converter or device to the voltage level of a tracked converter or device, and changing the voltage level of the tracking device to match the voltage level of the tracked device any time the voltage level of the tracked device changes. In some cases the voltage levels of tracking devices and tracked devices may not be the same; changes in the tracked voltage level would simply be mirrored in the voltage output of the tracking devices. For example, if the tracked voltage increases by 0.2V, the tracking voltage would also increase by 0.2V.
Temperature Monitoring
Dense electronic systems often generate excessive waste heat. The excessive heat generally needs to be removed in order to keep the electronics operating at their safe operating temperature. Therefore, the temperature of individual loads as well as the temperature of various locations within the system's enclosure is typically monitored. When temperatures reach unacceptable limits, action may need to be taken locally and/or at the system level. Such corrective actions often include turning on or speeding up fans, setting an alarm or simply shutting down the power to the problematic load. Temperatures can be measured using several methods. Some large digital processors sometimes incorporate embedded temperature sensor diodes on chip. Other systems may employ thermistors and IC temperature sensors.
Fan Speed Control
In conjunction with temperature monitoring it is often necessary to monitor and control fan speed. This may be done to control airflow or to control acoustic noise.
Phase Control
DC voltage is typically stepped down in one of two ways, linear regulation and DC-to-DC conversion. DC-to-DC converters may step down DC voltage by pulse width modulation (PWM) of an input voltage and passive filtering of the output. The duty cycle of the PWM signal generally approximates the ratio of output voltage to input voltage divided by the efficiency of the converter. For example, for an ideal DC-to-DC converter with a desired output of 1.2V and an input of 12V, the duty cycle would be 10%. In high current applications, it is often desirable to force the various DC-to-DC converters to sample different “phases” of their clock cycle. That is, to prevent DC-to-DC converters in a system from all sampling the first 10% of a clock cycle, one converter may sample the first 10% of the clock cycle and the next converter may sample a different 10% of the clock cycle, and so on. This typically reduces noise and improves transient response. This technique is also used in motor control and is often implemented to control multiple fans in a system. PWM controlled fans with staggered phase typically offer reduced acoustic noise.
Current Sharing
In addition to forcing DC-to-DC converters to sample staggered phases of the switching clock, it is sometimes desirable to force two or more independent converters to each deliver an equal share of the load current. This approach provides improved noise and transient response in high-current applications.
Programmable Switching Frequency
Certain DC-to-DC converters feature programmable switch frequencies. Frequencies may be selected based on several system concerns.
Synchronization of Switching Clocks
It is often desirable to synchronize the switching frequency of DC-to-DC converters in a system to each other or to some other system clock. This is typically performed to reduce the probability of mixing the clock or its harmonics with important system clocks. It is of particular interest in communication applications.
There are other functions that may be required for power systems. For example, single points of temperature measurement, open/closed status of doors and vibration may be of interest.
In order to accommodate a demand for more power and denser systems and the resulting new distribution problems, many present power distribution schemes began offering multiples of each solution, or functions, in a single package. Typically each of these functions requires a separate configuration within the system. That is, each function may require its own interconnection network tying POL converters together and implement glue-logic that may be required for control of the POL converters in order for the particular function to be successfully executed during system operation. Many of these functions comprise analog signal control requiring corresponding analog signal lines, with POL converters interconnected in point-to-point configurations. Routing of such signals is often difficult, while no true communication is established between various POL converters and/or between the POL converters and any other elements of the system.
In an effort to tie all or most of these functions together at the system level, one approach has been to implement the functions in control ICs responsible for controlling respective POL converters. Some of the functionality may also be programmed into a microcontroller that may communicate with attached POL converters over an I2C (inter-IC communication) bus to coordinate control of all POL converters in the system. FIG. 3 illustrates an example of an I2C-based system. As shown in FIG. 3, a microcontroller 302 may be coupled to POL converters 320, 322, 324, and 326, with the connections between the devices representing an I2C bus. A configuration as shown in FIG. 3 is typically not suited for active control and is used mainly for status monitoring, where POL converters 320, 322, 324, and 326 may send a status signal back to microcontroller 302, which in turn may send a simple control signal to a respective POL converter based on the status information received from the respective POL converter. In general, microcontroller 302 checks status for one POL converter at a time, which may be viewed as a disadvantage when more interactive, real-time communication is desired in a system.
FIG. 4 illustrates one example of a single function implemented in a DPA system. Typically, a supply controller 350 (providing control for executing the function) and DC-to- DC voltage converters 352, 354, 356, and 358 are connected in a point-to-point configuration as shown. Supply controller 350 is coupled to each DC-to-DC converter over dedicated lines, (typically analog lines are used for implementing most functions), more specifically over lines 372 and 362 to converter 352, lines 374 and 364 to converter 354, lines 376 and 366 to converter 355, and lines 378 and 368 to converter 358. Input supply voltage V IN 360 is coupled to each DC-to-DC converter, and in turn DC-to-DC converter 352 may produce, for a respective POL or POLs, DC output voltage 370, DC-to-DC converter 354 may produce DC output voltage 372, DC-to-DC converter 356 may produce DC output voltage 374, and DC-to-DC converter 358 may produce DC output voltage 376. A power distribution scheme as shown in FIG. 3 and FIG. 4 generally features redundancies, and often requires complicated routing, especially in the case of analog interconnectivity as illustrated in FIG. 4.
Some analog converters available today already contain some of the functions, for example current share and/or tracking, but these functions are still unique to the converters, do not take into consideration system level requirements, and typically still require to be configured individually per function in the system.
In summary, current systems feature a variety of control chips, discrete devices, or glue logic that typically use an I2C (or SMB) bus, and/or employ a microcontroller to control the converter devices and program the bus. This approach incorporates the traditional partitioning along analog and digital boundaries, and typically leads to redundancy and complicated routing requirements in a system. A new approach is needed using a system level mentality.
Many other problems and disadvantages of the prior art will,become apparent to one skilled in the art after comparing such prior art with the present invention as described herein.
SUMMARY OF THE INVENTION
The present invention relates to a new way to control, configure, monitor and manage DC power distribution in modern electronic systems. Specifically, in one embodiment the present invention provides a new system-level approach to managing the delivery of DC voltage and/or current. Several system level functions may be enabled without requiring separate ICs to perform those functions. In one set of embodiments the system comprises several control chips and a novel way of enabling the control chips to communicate with each other. In one embodiment the system couples a group of control chips in a configuration that reduces the overall cost of implementing the common features required in advanced electronic systems. The system may be expandable and may include some inherent reliability features. One set of embodiments is particularly suited for use in rack-based electronics and computer servers; however, alternate embodiments may be equally applicable to smaller and portable electronics, automotive systems and motor control applications.
In one embodiment, supervisory functions for a voltage converter are performed by a central control module or chip that is coupled to the point-of-load (POL) voltage converters through a serial digital bus. The POL converters may also use the serial digital bus to provide real-time feedback information to the central control module or chip.
In another set of embodiments, the multiple supervisory functions for the POL voltage converters are combined in a single POL converter unit, also referred to as digital power management device that may include a DC-to-DC voltage converter. The system may then be enabled by establishing a communication path between the individual digital power management devices. A communication path may also be established from the digital power management devices to a common point, which may be a supervisory control unit coordinating higher level functions of the system. The communication path may be a digital bus and may also be a serial bus. In one set of embodiments, the digital power management devices are operable to exchange information, including status and feedback data, over the control and communication bus to coordinate their functions without requiring a supervisory control unit.
In one embodiment, single digital power management devices are combined together in a current sharing configuration in a “plug-and-play” fashion, where the control logic in each digital power management device is capable of automatically establishing control loops required for operating as a multi-phase supply. Feedback necessary for establishing control may be transmitted across the digital bus coupling the devices. The communication path may also be implemented by using a small amplitude RF signal superimposed onto a DC power bus.
BRIEF DESCRIPTION OF THE DRAWINGS
The foregoing, as well as other objects, features, and advantages of this invention may be more completely understood by reference to the following detailed description when read together with the accompanying drawings in which:
FIG. 1 illustrates a prior art power distribution circuit;
FIG. 2 illustrates a distributed power architecture (DPA) according to the prior art;
FIG. 3 illustrates a prior art system wherein a microcontroller communicates with POL converter devices over an I2C bus;
FIG. 4 illustrates a prior art system wherein DC-to-DC voltage converters are interconnected in a point-to-point configuration, controlled by a central supply controller to perform a specific function;
FIG. 5 illustrates an embodiment of the system of the present invention for improved DC power delivery, management and configuration;
FIG. 6 illustrates the interconnection of digital power management devices (DPMDs) according to one embodiment of the present invention;
FIG. 7 illustrates a DPMD configured in accordance with one embodiment of the present invention;
FIG. 8 illustrates three possible embodiments of a bus configuration;
FIG. 9 illustrates a master control integrated circuit (MCIC) configured in accordance with one embodiment of the present invention;
FIG. 10 illustrates a DPMD configured as a dedicated fan control integrated circuit in one embodiment of the present invention;
FIG. 11 illustrates a single-phase supply configured with a single DPMD in accordance with one embodiment of the present invention; and
FIG. 12 illustrates a multi-phase supply configured with multiple DPMDs in accordance with one embodiment of the present invention.
While the invention is susceptible to various modifications and alternative forms, specific embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that the drawings and detailed description thereto are not intended to limit the invention to the particular form disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the present invention as defined by the appended claims. Note, the headings are for organizational purposes only and are not meant to be used to limit or interpret the description or claims. Furthermore, note that the word “may” is used throughout this application in a permissive sense (i.e., having the potential to, being able to), not a mandatory sense (i.e., must).”
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
As used herein, a “trigger” signal is defined as a signal that is used to initiate, or “trigger”, an event or a sequence of events in a digital system. A trigger signal is said to be in a “triggering state” at a time when it initiates a desired event, or sequence of events. A periodic trigger signal may commonly be referred to as a “clock”. In a “synchronous” digital system, generally a clock, commonly referred to as a “system clock”, may be used for initiating most events, or sequences of events. An example of a triggering state may be, but is not limited to, a rising edge of a pulse of a clock in a synchronous digital system. A “frequency” of pulses refers to a number of pulses that may appear within a selected unit period of time. For example, if twenty pulses appear within duration of one second, then the frequency of the pulses is 20 Hz.
When an event, or a sequence of events, is said to be initiated “in response to” receiving a stimulus signal, it may be implied that the event, or the sequence of events, is initiated as a result of a combination of a trigger signal, used in triggering the event or sequence of events, being in a triggering state at a time when the stimulus signal is asserted. In one set of embodiments, the sending of a pulse through an output port may indicate a point in time at which a leading edge of the pulse occurs at the output port, and the receiving of a pulse through an input port may indicate a point in time at which a leading edge of the pulse occurs at the input port. As used herein, “setting” a device refers to setting an output of the device to a high logic level, whereas “resetting” a device refers to setting an output of the device to a low logic level. It will be evident to those skilled in the art that a high logic level may be physically represented by either a high voltage or a low voltage, and similarly a low logic level may be physically represented by either a low voltage or a high voltage.
When referencing a pulse of a signal, a “leading edge” of the pulse is a first edge of the pulse, resulting from the value of the signal changing from a default value, and a “trailing edge” is a second edge of the pulse, resulting from the value of the signal returning to the default value. When data is said to be “registered” or “latched” “using” a signal, the signal acts as a trigger signal that controls the storing of the data into the register or latch. In other words, when a signal “used” for registering or latching data is in its triggering state, the data residing at respective input ports of the register or latch is stored into the register or latch. Similarly, when data is latched “on the leading edge” or “on the trailing edge” of a pulse of a clock, the data residing at respective input ports of a register or latch is stored into the register or latch, respectively, when a leading edge or a trailing edge of a pulse of the clock occurs, respectively. As used herein, the terms “POL converter” and “DC-to-DC converter” are used interchangeably, with the understanding that typically in DPA systems power is provided to POLs via DC-to-DC converters.
Various embodiments of the present invention offer a new, system level approach to power distribution and management with all of the system level concerns taken into account as a whole rather than as separate issues. One embodiment of the present invention is illustrated in FIG. 5. As shown, the common functions required in a complex DC power system may be combined in a single controller rather than treated as separate IC functions. As shown in FIG. 5, a controller 502 managing functions 1 through N may be coupled to DC-to-DC converters 1 through M (illustrated by example as converters 510, 512 and 514) via a digital bus 504. Digital bus 504 may be a serial bus enabling communication with reduced wiring requirements. In the configuration shown in FIG. 5, real-time communication is made possible between converters 510, 512, and 514 and controller 502 by their being coupled to serial digital bus 504.
In one embodiment, the present invention provides a system-oriented solution using mixed-signal IC technology, allocating one unit of each function to a single point of load (POL) IC, or digital power management device (DPMD). In this embodiment, one DC-to-DC voltage converter, one unit of supply sequencing, one unit of load monitoring, and one respective unit of various other functions (previously discussed) are combined in a single DPMD, as illustrated in FIG. 6. This approach may be enabled by each DPMD having the ability to communicate with any other DPMD, and/or with an optional master control IC. As shown in the embodiment illustrated in FIG. 6, DPMDs 602, 604, and 606 have each been allocated Functions 1 through N, and are coupled together via serial digital bus 610. Bus 610 may be simpler than an I2C bus and may offer more control and signaling, including real-time data feedback capability. Bus 610 may also allow each DPMD to be coupled to a master control IC (MCIC) 800, or to be coupled directly to each other, enabling all system level functions to be configured, controlled and monitored providing simple and flexible results. While FIG. 6 shows an MCIC 800 coupled to bus 610, MCIC 800 is optional and alternate embodiments may omit MCIC 800 and only include DPMDs coupled to bus 610, and all required functions may be controlled by a single DPMD or a group of DPMDs operating together.
Embodiments of the present invention, as illustrated in FIG. 6, provide a modular approach to designing DPA systems, providing system level functionality without requiring the system to be individually and separately configured for each desired function that may be required. Each DPMD may be individually configured prior to its being placed in the system, and may operate to perform all necessary functions by having access to real-time feedback information over bus 610, and by communicating with other DPMDs. This represents active control as opposed to simple status monitoring.
The DPMD
Several devices may be enabled when the DPA system is configured as illustrated in FIG. 6. Rather than just consisting of a DC-to-DC converter, a DPMD may consist of a DC-to-DC converter and all of the associated control, configuration and monitoring functions associated with a single node.
Supply sequencing, phase control and other select functions in a system may be implemented in the context of multiple nodes as opposed to a single node, with each node aware of other nodes in the system. In one embodiment, the DPMD of the present invention has the ability to communicate at the system level so that features, such as supply sequencing, load sharing and phase control may be enabled. Bi-directional digital communication between a DPMD and another DPMD and/or between a DPMD and an optional master control IC may be accomplished in several ways. In one embodiment, functions that involve the interaction of two or more DPMDs are enabled and/or controlled by an “ad-hoc” network that is formed when the individual devices are coupled together, as shown in FIG. 6. In another embodiment, a dedicated control IC is also connected to the DPMDs to coordinate certain higher-level functions. It should be noted, again, that while embodiments of the present invention may be configured with a dedicated (master) controller or control IC, such master controllers are not required as each DPMD may be designed to contain all the required functionality for a given system.
A DPMD may function independently of any bus to which it may be coupled. That is, a DPMD may accept instructions from the bus to which it is coupled and may place status data onto the bus, while also being operable to function autonomously from the bus. Thus, the system may remain operational even in case of a bus failure. However, the individual nodes on the bus may use the bus to transmit real-time feedback data to other nodes or controllers on the bus, simplifying complex control problems.
Each DPMD may deliver information to and receive information from the load as illustrated in FIG. 7. As shown in the embodiment of FIG. 7, DPMD 702 may be configured through program pins 716. The DPMD's output current and/or voltage may also be remotely programmable to affect DC output 712. In addition, the DPMD may also measure the current, voltage and temperature of the load received through load status line 714 in real-time, and take independent action to effect a change such as lowering voltage, limiting current, turning off a device, etc. Information input to the DPMD may be digitized by the DPMD and made available to the other components via bus 750 to which DPMD 702 and other DPMDs or devices may also be coupled. DPMD 702 may also be incorporated into previous systems due to its ability to interface with I2C bus 712. In one set of embodiments, I2C bus 712 may be used to configure DPMD 702 in lieu of using program pins 716.
DPMD 702 may be configured through program pins 716 by pin strapping or dynamically during operation via bus 750. For example, parameters such as output voltage and current levels may be set via the bus or by pin-strap selection. Similarly, the DPMDs may be programmed to limit how much current they deliver to a load, or to accept inputs and make them available to the bus. This may enable the load status comprising for example current, temperature or RPM readings to be digitized by the DPMD and made available to coupled bus 750.
For example, one or more DPMDs performing a pulse-width-modulation (PWM) function (for DC-to-DC conversion, motor drives etc.) may be synchronized to a common clock or to a multiple (and sub-multiple) of a common clock via coupled bus 750. In one set of embodiments, a group of DPMDs coupled to bus 750 may together “self-designate” the clock signal of one of the group as the master clock, and all other DPMDs of the group may be synchronized to the master clock since a sync pulse may be delivered over bus 750 and received by each DPMD. In alternate embodiments the DPMDs may be synchronized to a common clock by a master control IC that may also make the clock data and/or sync pulse available on bus 750. Additionally, the master control IC and DPMDs may incorporate the ability to synchronize their switching clocks to a special multiple (or prime number multiple) of a reference clock in order to reduce the probability of the switching clock mixing with or interfering with another system clock. One embodiment of a master control IC according to the present invention will be described in more detail below.
Control and Communication Bus
In order to reduce cost and complexity, a simple communication vehicle may be required. As shown in FIG. 7, each DPMD may be able to communicate using a proprietary communication protocol over bus 750, which may be a proprietary bus design, while also supporting configuration of DPMD 702 via an I2C bus 712.
The proprietary bus may be realized in different ways. In one embodiment, each DPMD has the ability to communicate over a serial transmission line formed by either a dedicated trace on a PC board or by using the power distribution bus as the transmission line. In this embodiment, system level features may be enabled through each component of the system communicating with other system elements over a common bus. As also previously mentioned, a dedicated control IC or a microcontroller coupled to the bus may also have the ability to report system status to other areas of a system. Furthermore, the data from individual loads and control of the individual loads, sensors, fans etc. may be made available to the World-Wide-Web (WWW) due to the availability of the data on the bus. FIG. 8 illustrates three possible embodiments of a control and communication bus established as a means of communication between DPMDs.
A simple trace on a PC board typically has near zero resistance at DC. However, at high frequency a PC trace on the PC board may form a transmission line with a ground plane. This “parasitic” transmission line may be used to transmit bus information for a system. In one embodiment of the present invention, the same bus that distributes the interim DC voltage 706 to all DPMDs may be used for the communication bus. This may remove special considerations for routing the bus signals. It may also ensure that a bus connection is nearby almost anywhere in the system. In order to communicate on a dedicated trace or the DC power bus, an inexpensive and low power method may be required. In one embodiment, a capacitive coupling is used to “inject” the communication signal onto the bus. A digital RF signal of small amplitude 707 may be used as the communication signal, “injected” onto DC power line 706. Signal 707 (on the order of 10's of mV) may be generated and terminated using a special communication circuit on DMPDs 740 a and 740 b that are communicating with each other, and may be made available on bus terminals 750 a and 750 b, respectively. Signal 707 may be capacitively coupled onto power bus 706 with inexpensive external capacitors or using on-chip capacitors, shown as capacitor 748 a coupled to DC line 706 at node 760 a and capacitor 748 b coupled to DC line 706 at node 760 b. This may provide inexpensive, low-power signal coupling, as well as galvanic isolation, which may be of concern in certain applications. In addition, the isolation may be exploited to provide further isolation for signals that need to cross the isolation barrier associated with the AC-to-DC conversion process in a power supply. It may also be important in medical applications where isolation from the human body is desired.
In alternate embodiments, bus terminals 750 a and 750 b are coupled together via connecting line 750 e to form independent serial digital bus 750 featuring bus commands customized to enable efficient communication between DPMDs and between DMPDs and other devices that may be connected to the bus, for example a master control IC. In these embodiments none of the capacitors illustrated in FIG. 8 are used, and DC line 706 is not used to carry digital RF signals. In yet other embodiments, bus terminals 750 a and 750 b are capacitively coupled through capacitor 762 as shown, while capacitors 748 a and 748 b are removed from the system. As also shown in FIG. 8, DPMD 740 a may include control logic 742 a, communication logic 744 a and a DC-to-DC converter 746 a. Similarly, DPMD 740 b may include control logic 742 b, communication logic 744 b and a DC-to-DC converter 746 b.
Data on the bus may be of relatively low bandwidth, on the order of Kbps. The carrier frequency may be chosen to be high enough to enable generation of a small amplitude signal without dissipating much power, and low enough to allow signal 707 to travel forty or more inches on a typical PC board passing through two connectors. In one set of embodiments the frequency may be in the range of 80 to 100 MHz.
Master Control IC
In one set of embodiments a master control IC (MCIC) may be used to manage some of the control, monitoring, programming and configuration system tasks that are common to all DPMDs, minimizing die area for a given system due to a reduction in redundancy. The MCIC may receive inputs from other digital chips within the system and may also provide data to other system chips. Thus, power control, configuration, and monitoring may be made available to the entire system and any network to which the system may be connected, for example the World Wide Web (WWW).
One embodiment of a configuration of the MCIC is illustrated in FIG. 9. MCIC 800 may interface to I2C bus 710, and may couple to a serial digital bus 750, enabling the incorporation of legacy ICs in a system designed in accordance with principles of the present invention. MCIC 800 may be “programmed” or configured via pin-strapping using program pins 816 or through I2C bus 710. MCIC 800 may replace microcontrollers used in prior art systems. It may control DPMDs in the system over bus 750, over coupling small signal to power line 706, or via an embedded I2C controller. However, rather than requiring micro code for programming I2C bus 710 and the commands, MCIC 800 may perform dedicated “routines” that may issue common commands to the coupled DPMDs. A truth table may be devised to allow a user to configure common functions without having to write software routines. MCIC 800 may also be configured during manufacturing by connecting a computer to I2 C bus port 710 and using custom software to set up the system.
In one embodiment, a controller comprised in MCIC 800 contains state machines capable of performing common functions like programming DPMDs, reading system status, and setting up system level functionality (such as supply sequencing and phase control). As the controller may be designed to work with the DPMDs, most features may be automatically enabled (or suppressed) by simple pin-strap choices. MCIC 800 may also contain system supervisory functions not associated with a particular DPMD. A number of MCICs may also be linked together in a master-slave or multi-master configuration such that a complex hierarchy may be established.
Thermal Considerations:
A major concern in electronics is the removal of waste heat. In many cases, this may be the limiting factor in the packing density of electronic devices. The most common method to remove heat from electronics is typically forced air-cooling from fans and impellors. Control of fans is usually established by measuring temperature at various locations in a system, and turning on the fan when the temperature reaches some pre-set threshold. Rack based systems may often rely on a series of fans and sensors to manage the thermal environment.
As an example of the versatility of DPMDs, FIG. 10 illustrates one embodiment of the present invention with a DPMD configured as a dedicated fan controller 850. In this embodiment, fan controller 850 is able to receive configuration commands either through bus 750, or through pin strapping. Parameters like temperature set point and hysteresis may be set by an MCIC, such as the one illustrated in FIG. 9. Through input lines 858, fan controller 850 may accept the input from one or more temperature sensors, rpm input from fans, vibration information, and other real-time feedback information, and may control the speed of fans 852, 854, and 855 in response. Fan controller 850 may be used to control more or less than the three fans shown in FIG. 10. Fans may be controlled using a pulse-width-modulated (PWM) scheme. Fan controllers may also operate to force several fans in a system to operate at different phases of the switching clock, reducing noise on the DC bus and reducing acoustic noise as well. One or more fan controllers may keep track of the current drawn from a particular fan, and may track received data in order to predict a fan failure before it happens. The data gathered by fan controller 850 through input lines 858 may be used on chip or made available digitally to bus 750.
Looking back now at the functions that may need to be controlled for a DC-to-DC converter, the following features are either improved or enabled by using DPMDs interconnected by a serial digital bus, as shown for example in FIG. 6, without a need for individually configuring the system for each function, or without requiring a central controller.
Supply Sequencing
Supply sequencing may be performed by DPMDs communicating with each other over a serial digital bus, sending and receiving real-time information over the bus, the DPMDs in effect “sequencing themselves”. Alternately, the supply sequencing may also be performed by an MCIC communicating with the DPMDs across the bus. There is no need for a separate IC to control supply sequencing. The DPMDs and/or MCIC may be programmed via pin strapping or through the I2C bus.
Phase Staggering
The MCIC may have the ability to count the number of DPMDs on the bus and stagger them evenly in phase across the switching clock's period. Alternately, DPMDs coupled together via the bus may establish one DPMD as master that has the ability to perform the staggering operation, not requiring an MCIC. Either configuration may eliminate the need for separate phase control ICs and/or circuits. An exact number of phases may be supported, eliminating a need for fixed phase number controllers that are daisy-chained together. For example, a user wishing to control six phases may no longer be required to select two quad controllers.
Current Sharing
Current sharing may be supported between two or more DPMDs. The required feedback may be supported through the serial digital bus. In one embodiment, in lieu of using the MCIC to manage phase sharing across the bus, multiple DPMDs that will need to share current are directly coupled to each other. In this embodiment, the DPMDs that are coupled together in the sharing configuration also contain the circuitry necessary for managing the sharing function. When two DPMDs with current sharing circuitry built in are connected together, they may automatically share the load current to a common load.
Margining
In applications where high reliability is a concern, it may be important to have the capability to over-stress the components in a system during life testing of that system. Embodiments of the present invention include support for full digital programming over the bus that couples DPMDs together. This may enable a system designer to efficiently and quickly force the system to operate above or below maximum or minimum specifications for the test periods.
Hot Swap
Hot swap is typically used once per board and has been facilitated through various means in the past. For example, simple RC networks might have been used to delay one signal in relation to another, or mechanical ways might have been employed to delay supplies on a plug-in board (short fingers). In systems with a critical need to control how multiple ICs get powered up or down, hot swap ICs were usually employed. In one embodiment of the present invention the bus controller for the bus coupling the DPMDs includes a hot swap function incorporated on chip. This may eliminate the need for separate hot swap ICs.
Self Test
DPMDs may contain self-test capabilities and may configure themselves to perform self-testing when coupled together over the serial digital bus. Alternately, when an MCIC is used, the MCIC may be configured such that it polls all devices connected to the bus to perform a self-test. The MCIC, if one is used, may be configured to perform this operation during manufacturing test, upon system start-up or at any time by issuing a command to the bus controller.
Status Monitoring
The use of a serial digital bus enables real-time bi-directional data transfer. The DPMDs may interrupt all communication if there is a failure to report. The MCIC, when configured in a system and coupled to the bus to interface with the interconnected DPMDs, may take action upon receiving an interrupt from a DPMD.
Digital Feedback
The communication between DPMDs may comprise digital feedback, which may be substantially more robust than analog feedback. Any DPMD, or other device on the bus may pass feedback data to any other DPMD or device on the bus. This may allow DPMDs and/or other devices on the bus to form a closed loop control system, providing one venue through which current sharing and phase control may be implemented, for example.
Digital Programming
Each individual DPMD attached to the digital bus may be assigned a unique address by the MCIC. Addresses may also be manually assigned to the DPMDs via pin strapping by the user. Those skilled in the art will appreciate that addressing may also be performed through other means, and is not restricted to the two aforementioned methods. Once nodes have been assigned a unique address, they may be programmed remotely via the digital bus. Programming may be accomplished by placing a node in a program state, and issuing commands digitally over the communication bus (in this case either I2C or the digital bus). Output parameters and control functions may be programmed in this fashion. Information about the node or its load may also be read back from the node via the digital communication bus. In one embodiment, each DPMD (or node) has the ability to “lock out” program commands, that is, to reject commands from the bus. This feature may be useful in ensuring high levels of reliability.
Expandability
Each MCIC manufactured (or emulated using an FPGA) may be designed to manage a finite number of loads or inputs (sensors, etc.), recognize when a new node is added to the bus, and to support features to manage the new status of the system. Features like supply sequencing and current sharing may be manually configured or automatically configured depending on the needs of the user.
Implementing Current Sharing using DPMDs and the Digital Bus
Using the bus to implement a control loop between two or more DPMDs, the DPMDs may be configured to deliver current to a common load such that they each deliver an equal (or some other ratio) amount of the total load current. FIG. 11 shows a DPMD 900 in a single supply configuration, generating single output voltage 902. FIG. 12 illustrates one embodiment where multiple DPMDs are coupled together to form a multi-phase supply configuration. As shown in FIG. 12, DPMDs 910, 912, and 913 may be coupled to control and communication bus 920, while the respective outputs of DPMD 910, 912, and 913 may be coupled together to form a final output voltage 904. In one embodiment, each DPMD is configured with control logic that enables each DPMD to automatically establish the control loop(s) required for the multi-phase supply. Feedback required for establishing the control may be transmitted over serial digital control and communication bus 920. To create a multi-phase power supply, multiple DPMDs may simply be coupled together, for example in a configuration as shown in FIG. 12, approaching true plug-and-play simplicity. While the embodiment in FIG. 12 only shows three DPMDs coupled together, those skilled in the art will appreciate that a multi-phase supply configuration will not be limited to the number of DPMDs shown and more (or less) DPMDs may be used.
As disclosed herein, power delivery systems implemented in accordance with principles of the present invention will offer new levels of reliability. All bus-enabled ICs may enable continuous operation in the event the bus becomes disabled. In configurations where the bus may be used to pass real-time feedback, such as a current sharing configuration, the system may keep operating even when it no longer receives data from the bus. This also provides increased time to respond to failure, whereas in present analog systems signals typically rise or fall to a rail value in event of a failure.
Although the embodiments above have been described in considerable detail, other versions are possible. Numerous variations and modifications will become apparent to those skilled in the art once the above disclosure is fully appreciated. It is intended that the following claims be interpreted to embrace all such variations and modifications. Note the section headings used herein are for organizational purposes only and are not meant to limit the description provided herein or the claims attached hereto.

Claims (42)

1. A power delivery management system, the system comprising:
a plurality of digital power management devices, wherein each of the plurality of power management devices comprises a plurality of functions, wherein each of the plurality of digital power management devices is operable to provide power to one or more point of load devices; and
a control and communication bus, wherein each one of the plurality of digital power management devices is coupled to the control and communication bus;
wherein each respective digital power management device of the plurality of digital power management devices includes a controller operable to control the functions of the respective digital power management device;
wherein the plurality of digital power management devices are operable to communicate with each other over the control and communication bus to receive information from each other to coordinate their functions;
wherein in receiving information from each other to coordinate their functions:
each of the plurality of digital power management devices is configured to receive information transmitted onto the bus by other digital power management devices of the plurality of digital power management devices; and
each of the plurality of power management devices is configured to perform one or more of its functions based on the information transmitted onto the bus by the other digital power management devices.
2. The system of claim 1,
wherein at least one of the plurality of digital power management devices is also operable to coordinate and/or control the functions of one or more other ones of the plurality of digital power management devices.
3. The system of claim 2,
wherein the other ones of the plurality of digital power management devices are operable to provide status information over the control and communication bus to the at least one of the plurality of digital power management devices.
4. The system of claim 1,
wherein the plurality of functions comprise one or more power delivery functions;
wherein each respective one of the plurality of digital power management devices includes a controller operable to control the one or more power delivery functions of the respective digital power management device.
5. The system of claim 1,
wherein at least a subset of the plurality of digital power management devices each comprise the same functions.
6. The system of claim 1, wherein one or more of the plurality of digital power management devices comprises a voltage converter unit.
7. The system of claim 6, wherein the voltage converter unit comprises a DC (direct current) to DC voltage converter.
8. The system of claim 1, wherein the control and communication bus is a digital bus.
9. The system of claim 8, wherein the control and communication bus comprises at least one of:
error detection capability; and
a training sequence to allow quick clock recovery.
10. The system of claim 8, wherein the control and communication bus is configured to allow bus transitions to be used to perform clock synchronization between devices coupled to the control and communication bus.
11. The system of claim 8, wherein the control and communication bus comprises one or more digital communication paths, wherein each one of the one or more digital communication paths comprises one or more dedicated signals.
12. The system of claim 11, wherein the one or more digital communication paths are operable to be modulated onto an input supply voltage that provides voltage to the system.
13. The system of claim 1, wherein each individual one of the plurality of digital power management devices is operable to be programmed and/or configured across the control and communication bus.
14. The system of claim 1, wherein two or more of the plurality of digital power management devices are operable to be grouped together in a current sharing configuration.
15. The system of claim 14, wherein the two or more of the plurality of digital power management devices grouped in the current sharing configuration are operable to automatically reconfigure themselves in response to a failure of one or more of the two or more of the plurality of digital power management devices grouped in the current sharing configuration.
16. The system of claim 14, wherein one of the two or more of the plurality of digital power management devices grouped in the current sharing configuration is operable to be automatically identified as a master device for the current sharing configuration.
17. The system of claim 16, wherein the master device is operable to automatically reconfigure the current sharing configuration in response to a failure of one or more of the two or more of the plurality of digital power management devices grouped in the current sharing configuration.
18. The system of claim 16, wherein in support of the current-sharing configuration the master device is operable to automatically transmit one or more of:
a respective measured load current;
a respective measured load voltage; and
respective measured status data.
19. The system of claim 16, wherein in support of the current-sharing configuration the master device is operable to limit and/or control one or more of:
output load current;
output load voltage; and
output load temperature.
20. The system of claim 1, wherein each one of the plurality of digital power management devices is operable to provide feedback data to all other ones of the plurality of digital power management devices.
21. The system of claim 20, wherein the feedback data comprises real-time data.
22. The system of claim 1, wherein the functions of the plurality of digital power management devices comprise at least one of:
supply sequencing;
phase offset adjustment;
current sharing;
voltage programming and voltage tracking; and
ramp rate control.
23. The system of claim 22, wherein each one of the plurality of digital power management devices is operable to automatically transmit a respective measured or target voltage value on the control and communication bus to support the voltage tracking.
24. The system of claim 22, wherein each one of the plurality of digital power management devices is operable to automatically transmit one or more respective output voltage values on the control and communication bus to support the voltage tracking.
25. The system of claim 1, wherein the functional features of the plurality of digital power management devices include margining.
26. The system of claim 1, wherein the functional features of the plurality of digital power management devices include voltage supply sequencing.
27. The system of claim 1 further comprising at least one master control device coupled to the control and communication bus, wherein the at least one master control device is operable to centrally control the plurality of digital power management devices to implement advanced features.
28. The system of claim 27, wherein the advanced features comprise reconfiguring and/or reprogramming one or more of the plurality of digital power management devices.
29. The system of claim 27, wherein the advanced features comprise one or more of:
fault prediction;
air-flow control; and
advanced voltage supply sequencing.
30. The system of claim 27,
wherein the master control device is operable to control the plurality of digital power management devices through communicating with the plurality of digital power management devices over the control and communication bus.
31. The system of claim 30, wherein the control and communication bus is a serial digital control and communication bus.
32. The system of claim 30, wherein said communicating with the plurality of digital power management devices comprises each one of the plurality of digital power management devices providing feedback data to the master control device.
33. The system of claim 30, wherein the master control device comprises a controller operable to execute functions corresponding to each of the plurality of digital power management devices to control the plurality of digital power management devices.
34. The system of claim 30, wherein the plurality of digital power management devices provide status information over the control and communication bus to the master control device.
35. The system of claim 1, wherein each one of the plurality of digital power management devices is operable to automatically self-test.
36. The system of claim 1, wherein each one of the plurality of digital power management devices is operable to auto-calibrate.
37. The system of claim 1,
wherein the power delivery management system is comprised on a printed circuit board;
wherein each of the plurality of digital power management devices is distributed on the printed circuit board.
38. The system of claim 1,
wherein each of the plurality of digital power management devices comprises an integrated circuit.
39. The system of claim 1, wherein the control and communication bus is a serial bus.
40. The power delivery management system of claim 1, wherein the information transmitted onto the bus by the other digital power management devices comprises status information of respective one or more functions of the other digital power management devices.
41. A power delivery management system, the system comprising:
a plurality of digital power management devices, wherein each of the plurality of power management devices comprises a plurality of functions, wherein each of the plurality of digital power management devices is operable to provide power to one or more point of load devices, wherein each of the plurality of digital power management devices comprises an interface configured to couple to a control and communication bus; and
wherein each respective digital power management device of the plurality of digital power management devices includes a controller operable to control the functions of the respective digital power management device;
wherein the plurality of digital power management devices are configured to communicate with each other over the control and communication bus to receive information from each other to coordinate their functions;
wherein in receiving information from each other to coordinate their functions:
the plurality of digital power management devices are configured to receive information transmitted onto the bus by any of the plurality of digital power management devices; and
each of the plurality of power management devices is configured to perform one or more of its functions based on information received from any of the plurality of power management devices.
42. A power delivery management system, the system comprising:
a plurality of digital power management devices, wherein each of the plurality of power management devices comprises a plurality of functions, wherein each of the plurality of digital power management devices is operable to provide power to one or more point of load devices; and
a control and communication bus, wherein each one of the plurality of digital power management devices is coupled to the control and communication bus;
wherein each respective digital power management device of the plurality of digital power management devices includes a controller operable to control the functions of the respective digital power management device;
wherein the plurality of digital power management devices are operable to communicate with each other over the control and communication bus to receive information from each other;
wherein in receiving information from each other:
the plurality of digital power management devices are configured to receive status information transmitted onto the bus by other digital power management devices of the plurality of digital power management devices;
each of the plurality of power management devices is configured to perform one or more of its functions based on the status information received from the other digital power management devices; and
wherein the status information comprises status of respective functions of the other digital power management devices.
US10/820,976 2003-04-11 2004-04-08 Method and apparatus for improved DC power delivery management and configuration Expired - Fee Related US7506179B2 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US10/820,976 US7506179B2 (en) 2003-04-11 2004-04-08 Method and apparatus for improved DC power delivery management and configuration
US11/356,674 US7467309B2 (en) 2003-04-11 2006-02-17 Point of load regulator having a pinstrapped configuration and which performs intelligent bus monitoring
US11/405,293 US7730332B1 (en) 2003-04-11 2006-04-17 Method and apparatus for improved DC power deliver, management and configuration
US11/435,629 US7685320B1 (en) 2003-04-11 2006-05-17 Autonomous sequencing and fault spreading
US11/425,489 US7793005B1 (en) 2003-04-11 2006-06-21 Power management system using a multi-master multi-slave bus and multi-function point-of-load regulators
US12/868,973 US7908402B2 (en) 2003-04-11 2010-08-26 Integrated multi-function point-of-load regulator circuit

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US46241403P 2003-04-11 2003-04-11
US10/820,976 US7506179B2 (en) 2003-04-11 2004-04-08 Method and apparatus for improved DC power delivery management and configuration

Related Child Applications (5)

Application Number Title Priority Date Filing Date
US11/198,698 Continuation-In-Part US7653757B1 (en) 2003-04-11 2005-08-05 Method for using a multi-master multi-slave bus for power management
US11/356,674 Continuation US7467309B2 (en) 2003-04-11 2006-02-17 Point of load regulator having a pinstrapped configuration and which performs intelligent bus monitoring
US11/405,293 Continuation US7730332B1 (en) 2003-04-11 2006-04-17 Method and apparatus for improved DC power deliver, management and configuration
US11/435,629 Continuation-In-Part US7685320B1 (en) 2003-04-11 2006-05-17 Autonomous sequencing and fault spreading
US11/425,489 Continuation-In-Part US7793005B1 (en) 2003-04-11 2006-06-21 Power management system using a multi-master multi-slave bus and multi-function point-of-load regulators

Publications (2)

Publication Number Publication Date
US20040201279A1 US20040201279A1 (en) 2004-10-14
US7506179B2 true US7506179B2 (en) 2009-03-17

Family

ID=33135281

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/820,976 Expired - Fee Related US7506179B2 (en) 2003-04-11 2004-04-08 Method and apparatus for improved DC power delivery management and configuration
US11/356,674 Active 2025-01-25 US7467309B2 (en) 2003-04-11 2006-02-17 Point of load regulator having a pinstrapped configuration and which performs intelligent bus monitoring
US11/405,293 Active 2025-02-14 US7730332B1 (en) 2003-04-11 2006-04-17 Method and apparatus for improved DC power deliver, management and configuration

Family Applications After (2)

Application Number Title Priority Date Filing Date
US11/356,674 Active 2025-01-25 US7467309B2 (en) 2003-04-11 2006-02-17 Point of load regulator having a pinstrapped configuration and which performs intelligent bus monitoring
US11/405,293 Active 2025-02-14 US7730332B1 (en) 2003-04-11 2006-04-17 Method and apparatus for improved DC power deliver, management and configuration

Country Status (1)

Country Link
US (3) US7506179B2 (en)

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070082610A1 (en) * 2005-10-12 2007-04-12 Kesse Ho Dynamic current sharing in Ka/Ku LNB design
US20080150462A1 (en) * 2006-12-21 2008-06-26 Abb Oy Method and arrangement in connection with motor fed with frequency converter provided with intermediate voltage circuit
US20090177295A1 (en) * 2007-12-18 2009-07-09 Abb Oy Method and apparatus for transferring signal data
US20090212834A1 (en) * 2008-02-22 2009-08-27 Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. Sequencing control circuit
US20090217059A1 (en) * 2008-02-26 2009-08-27 Gilles Gervais Utilizing Networked Three Dimensional Voltage Regulation Modules (VRM) to Optimize Power and Performance of a Device
US20090279645A1 (en) * 2005-10-06 2009-11-12 Jean-Yves Berenger Device for Reading Information on a Digital Bus Without a Wire Connection to the Network
US20100102785A1 (en) * 2008-10-23 2010-04-29 Young Chris M Transient Processing Mechanism for Power Converters
US20100123424A1 (en) * 2008-11-17 2010-05-20 Rockwell Automation Technologies, Inc. Motor controller with integrated serial interface having selectable synchronization and communications
US20120039376A1 (en) * 2006-02-03 2012-02-16 Maxim Integrated Products, Inc. Systems And Methods For Digital Control Utilizing Oversampling
US20120283891A1 (en) * 2009-12-28 2012-11-08 Harald Merkel System for Power Distribution and Communication
US20140292247A1 (en) * 2013-03-27 2014-10-02 Allegro Microsystems, Inc. System and Method for Serial Communication by an Electronic Circuit
US9478982B2 (en) 2013-07-22 2016-10-25 Linear Technology Corporation Power supply system and method
US10250134B2 (en) 2013-04-01 2019-04-02 Revision Military Ltd. Power manager
US10326284B2 (en) 2014-11-11 2019-06-18 Revision Military Ltd. Control module for DC power network
US10333315B2 (en) 2009-07-10 2019-06-25 Revision Military Ltd. Power managers and methods for operating power managers
US10587116B2 (en) 2015-11-20 2020-03-10 Galvion Soldier Power, Llc Distributed power manager
US10848067B2 (en) 2015-11-20 2020-11-24 Galvion Soldier Power, Llc Power manager with reconfigurable power converting circuits
US11258366B2 (en) 2015-11-20 2022-02-22 Galvion Soldier Power, Llc Power manager with reconfigurable power converting circuits

Families Citing this family (135)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7847494B2 (en) * 2002-04-19 2010-12-07 Linak A/S Drive unit, preferably an actuator, a control and a construction
US6949916B2 (en) * 2002-11-12 2005-09-27 Power-One Limited System and method for controlling a point-of-load regulator
US7394445B2 (en) * 2002-11-12 2008-07-01 Power-One, Inc. Digital power manager for controlling and monitoring an array of point-of-load regulators
US7456617B2 (en) 2002-11-13 2008-11-25 Power-One, Inc. System for controlling and monitoring an array of point-of-load regulators by a host
US7836322B2 (en) 2002-12-21 2010-11-16 Power-One, Inc. System for controlling an array of point-of-load regulators and auxiliary devices
US7737961B2 (en) 2002-12-21 2010-06-15 Power-One, Inc. Method and system for controlling and monitoring an array of point-of-load regulators
US7673157B2 (en) 2002-12-21 2010-03-02 Power-One, Inc. Method and system for controlling a mixed array of point-of-load regulators through a bus translator
US7743266B2 (en) 2002-12-21 2010-06-22 Power-One, Inc. Method and system for optimizing filter compensation coefficients for a digital power control system
US7882372B2 (en) 2002-12-21 2011-02-01 Power-One, Inc. Method and system for controlling and monitoring an array of point-of-load regulators
US7249267B2 (en) * 2002-12-21 2007-07-24 Power-One, Inc. Method and system for communicating filter compensation coefficients for a digital power control system
US7266709B2 (en) 2002-12-21 2007-09-04 Power-One, Inc. Method and system for controlling an array of point-of-load regulators and auxiliary devices
US7710092B2 (en) 2003-02-10 2010-05-04 Power-One, Inc. Self tracking ADC for digital power supply control systems
US7793005B1 (en) * 2003-04-11 2010-09-07 Zilker Labs, Inc. Power management system using a multi-master multi-slave bus and multi-function point-of-load regulators
US7523337B2 (en) * 2004-08-19 2009-04-21 Intel Corporation Power delivery system in which power supply and load exchange power consumption measurements via digital bus
US7142125B2 (en) * 2005-01-24 2006-11-28 Hewlett-Packard Development Company, L.P. Fan monitoring for failure prediction
JP4439443B2 (en) * 2005-07-08 2010-03-24 富士通株式会社 Electronic equipment including DC voltage conversion function and DC voltage conversion circuit
JP4779573B2 (en) * 2005-10-27 2011-09-28 コニカミノルタビジネステクノロジーズ株式会社 Image forming apparatus
US11881814B2 (en) 2005-12-05 2024-01-23 Solaredge Technologies Ltd. Testing of a photovoltaic panel
US10693415B2 (en) 2007-12-05 2020-06-23 Solaredge Technologies Ltd. Testing of a photovoltaic panel
US7864546B2 (en) * 2007-02-13 2011-01-04 Akros Silicon Inc. DC-DC converter with communication across an isolation pathway
US11888387B2 (en) 2006-12-06 2024-01-30 Solaredge Technologies Ltd. Safety mechanisms, wake up and shutdown methods in distributed power installations
US8473250B2 (en) 2006-12-06 2013-06-25 Solaredge, Ltd. Monitoring of distributed power harvesting systems using DC power sources
US11309832B2 (en) 2006-12-06 2022-04-19 Solaredge Technologies Ltd. Distributed power harvesting systems using DC power sources
US8618692B2 (en) 2007-12-04 2013-12-31 Solaredge Technologies Ltd. Distributed power system using direct current power sources
US11728768B2 (en) 2006-12-06 2023-08-15 Solaredge Technologies Ltd. Pairing of components in a direct current distributed power generation system
US9088178B2 (en) 2006-12-06 2015-07-21 Solaredge Technologies Ltd Distributed power harvesting systems using DC power sources
US9112379B2 (en) 2006-12-06 2015-08-18 Solaredge Technologies Ltd. Pairing of components in a direct current distributed power generation system
US8384243B2 (en) 2007-12-04 2013-02-26 Solaredge Technologies Ltd. Distributed power harvesting systems using DC power sources
US11687112B2 (en) 2006-12-06 2023-06-27 Solaredge Technologies Ltd. Distributed power harvesting systems using DC power sources
US9130401B2 (en) 2006-12-06 2015-09-08 Solaredge Technologies Ltd. Distributed power harvesting systems using DC power sources
US11296650B2 (en) 2006-12-06 2022-04-05 Solaredge Technologies Ltd. System and method for protection during inverter shutdown in distributed power installations
US11569659B2 (en) 2006-12-06 2023-01-31 Solaredge Technologies Ltd. Distributed power harvesting systems using DC power sources
US20080144294A1 (en) * 2006-12-06 2008-06-19 Meir Adest Removal component cartridge for increasing reliability in power harvesting systems
US8319471B2 (en) 2006-12-06 2012-11-27 Solaredge, Ltd. Battery power delivery module
US8947194B2 (en) 2009-05-26 2015-02-03 Solaredge Technologies Ltd. Theft detection and prevention in a power generation system
US8013472B2 (en) * 2006-12-06 2011-09-06 Solaredge, Ltd. Method for distributed power harvesting using DC power sources
US8963369B2 (en) 2007-12-04 2015-02-24 Solaredge Technologies Ltd. Distributed power harvesting systems using DC power sources
US8319483B2 (en) * 2007-08-06 2012-11-27 Solaredge Technologies Ltd. Digital average input current control in power converter
US11735910B2 (en) 2006-12-06 2023-08-22 Solaredge Technologies Ltd. Distributed power system using direct current power sources
US8816535B2 (en) * 2007-10-10 2014-08-26 Solaredge Technologies, Ltd. System and method for protection during inverter shutdown in distributed power installations
US11855231B2 (en) 2006-12-06 2023-12-26 Solaredge Technologies Ltd. Distributed power harvesting systems using DC power sources
US7900361B2 (en) 2006-12-06 2011-03-08 Solaredge, Ltd. Current bypass for distributed power harvesting systems using DC power sources
US7847532B2 (en) 2007-01-19 2010-12-07 Astec International Limited Centralized controller and power manager for on-board power systems
US8981751B1 (en) * 2007-05-09 2015-03-17 Intersil Americas LLC Control system optimization via adaptive frequency adjustment
US7834613B2 (en) 2007-10-30 2010-11-16 Power-One, Inc. Isolated current to voltage, voltage to voltage converter
EP2232663B2 (en) 2007-12-05 2021-05-26 Solaredge Technologies Ltd. Safety mechanisms, wake up and shutdown methods in distributed power installations
EP3561881A1 (en) 2007-12-05 2019-10-30 Solaredge Technologies Ltd. Testing of a photovoltaic panel
US8049523B2 (en) 2007-12-05 2011-11-01 Solaredge Technologies Ltd. Current sensing on a MOSFET
US11264947B2 (en) 2007-12-05 2022-03-01 Solaredge Technologies Ltd. Testing of a photovoltaic panel
US9291696B2 (en) 2007-12-05 2016-03-22 Solaredge Technologies Ltd. Photovoltaic system power tracking method
EP2232690B1 (en) 2007-12-05 2016-08-31 Solaredge Technologies Ltd. Parallel connected inverters
TW200928706A (en) * 2007-12-31 2009-07-01 Gigabyte United Inc Method and system for power management of a motherboard
TW200931232A (en) * 2008-01-10 2009-07-16 Delta Electronics Inc Distributed power architecture having centralized control unit
TW200934084A (en) * 2008-01-30 2009-08-01 Elitegroup Computer Sys Co Ltd Power converting system and its converting method
EP4145691A1 (en) 2008-03-24 2023-03-08 Solaredge Technologies Ltd. Switch mode converter including auxiliary commutation circuit for achieving zero current switching
EP3121922B1 (en) 2008-05-05 2020-03-04 Solaredge Technologies Ltd. Direct current power combiner
US8630098B2 (en) * 2008-06-12 2014-01-14 Solaredge Technologies Ltd. Switching circuit layout with heatsink
US7884499B2 (en) * 2008-06-30 2011-02-08 Intel Corporation Intervention of independent self-regulation of power consumption devices
US8239597B2 (en) * 2008-07-18 2012-08-07 Intersil Americas Inc. Device-to-device communication bus for distributed power management
US8120205B2 (en) * 2008-07-18 2012-02-21 Zilker Labs, Inc. Adding and dropping phases in current sharing
US8120203B2 (en) * 2008-07-18 2012-02-21 Intersil Americas Inc. Intelligent management of current sharing group
US8237423B2 (en) 2008-07-18 2012-08-07 Intersil Americas Inc. Active droop current sharing
US20100023786A1 (en) * 2008-07-24 2010-01-28 Liberman Izidor System and method for reduction of electricity production and demand
US20100054001A1 (en) * 2008-08-26 2010-03-04 Kenneth Dyer AC/DC Converter with Power Factor Correction
WO2010053326A2 (en) * 2008-11-10 2010-05-14 주식회사 엘지화학 Apparatus and method for synchronizing and measuring the current and voltage of a secondary battery pack
US8248771B2 (en) * 2009-01-15 2012-08-21 Sea Sonic Electronics Co., Ltd. Power supply of personal computers equipped with a modular conversion circuit
US8143874B2 (en) * 2009-03-20 2012-03-27 Maxim Integrated Products, Inc. Switch-mode power supply (SMPS) controller integrated circuit determining operating characteristics from filter component information
TWI393324B (en) * 2009-04-30 2013-04-11 Pegatron Corp Hot swap auxiliary battery module, hot swap auxiliary system and method of hot swap battery
US8193864B2 (en) * 2009-05-14 2012-06-05 Lineage Power Corporation High efficiency power amplifier power architecture
WO2010132941A1 (en) * 2009-05-20 2010-11-25 Chronologic Pty. Ltd. Universal time-based extensions for instrumentation
US8303349B2 (en) 2009-05-22 2012-11-06 Solaredge Technologies Ltd. Dual compressive connector
EP2602832B1 (en) 2009-05-22 2014-07-16 Solaredge Technologies Ltd. Electrically isolated heat dissipating junction box
US8690110B2 (en) 2009-05-25 2014-04-08 Solaredge Technologies Ltd. Bracket for connection of a junction box to photovoltaic panels
DE102009028311A1 (en) 2009-08-06 2011-02-10 Robert Bosch Gmbh Method and device for energy management
EP2485349A4 (en) * 2009-10-02 2017-08-02 Panasonic Corporation Power distribution device and power distribution system using same
US8502420B1 (en) 2009-10-15 2013-08-06 Power-One, Inc. Power supply architecture for controlling and monitoring isolated output modules
US8446044B2 (en) * 2009-10-28 2013-05-21 Hewlett-Packard Development Company, L.P. Power conversion and distribution scheme for electronic equipment racks
US8710699B2 (en) 2009-12-01 2014-04-29 Solaredge Technologies Ltd. Dual use photovoltaic system
US8766696B2 (en) 2010-01-27 2014-07-01 Solaredge Technologies Ltd. Fast voltage level shifter circuit
JP5540860B2 (en) * 2010-04-20 2014-07-02 日本電気株式会社 Server rack and server rack power supply method
US8380905B2 (en) * 2010-05-21 2013-02-19 National Semiconductor Corporation Isolated communication bus and related protocol
KR101633426B1 (en) * 2010-06-25 2016-06-27 삼성디스플레이 주식회사 Power supplying apparatus of Organic Light Emitting Display
CN101923385B (en) * 2010-08-02 2012-11-28 浪潮电子信息产业股份有限公司 Method for realizing system energy saving
DE112010005872B4 (en) * 2010-09-13 2014-12-11 Hewlett-Packard Development Company, L.P. Busbars control system
US10673222B2 (en) 2010-11-09 2020-06-02 Solaredge Technologies Ltd. Arc detection and prevention in a power generation system
US10673229B2 (en) 2010-11-09 2020-06-02 Solaredge Technologies Ltd. Arc detection and prevention in a power generation system
US10230310B2 (en) 2016-04-05 2019-03-12 Solaredge Technologies Ltd Safety switch for photovoltaic systems
GB2485527B (en) 2010-11-09 2012-12-19 Solaredge Technologies Ltd Arc detection and prevention in a power generation system
GB2486408A (en) 2010-12-09 2012-06-20 Solaredge Technologies Ltd Disconnection of a string carrying direct current
FR2969849B1 (en) * 2010-12-23 2012-12-28 Valeo Sys Controle Moteur Sas DEVICE AND METHOD FOR CONVERTING IN THE INBOARD NETWORK OF A VEHICLE
GB2483317B (en) 2011-01-12 2012-08-22 Solaredge Technologies Ltd Serially connected inverters
US9043002B2 (en) * 2011-01-31 2015-05-26 Myoonet, Inc. Adaptive control of electrical devices to achieve desired power use characteristics
US8601290B2 (en) * 2011-06-03 2013-12-03 Telefonaktiebolaget L M Ericsson (Publ) Distributed power system processing for communication device
US8570005B2 (en) 2011-09-12 2013-10-29 Solaredge Technologies Ltd. Direct current link circuit
JP2013074635A (en) * 2011-09-26 2013-04-22 Toshiba Corp Dc-dc converter
DE102011114527B4 (en) * 2011-09-29 2014-05-15 Eads Deutschland Gmbh bus system
US8935010B1 (en) * 2011-12-13 2015-01-13 Juniper Networks, Inc. Power distribution within high-power networking equipment
GB2498365A (en) 2012-01-11 2013-07-17 Solaredge Technologies Ltd Photovoltaic module
GB2498790A (en) 2012-01-30 2013-07-31 Solaredge Technologies Ltd Maximising power in a photovoltaic distributed power system
GB2498791A (en) 2012-01-30 2013-07-31 Solaredge Technologies Ltd Photovoltaic panel circuitry
US9853565B2 (en) 2012-01-30 2017-12-26 Solaredge Technologies Ltd. Maximized power in a photovoltaic distributed power system
GB2499991A (en) 2012-03-05 2013-09-11 Solaredge Technologies Ltd DC link circuit for photovoltaic array
TWM438075U (en) * 2012-04-19 2012-09-21 Sea Sonic Electronics Co Ltd Power supply power filter output architecture
EP3168971B2 (en) 2012-05-25 2022-11-23 Solaredge Technologies Ltd. Circuit for interconnected direct current power sources
US10115841B2 (en) 2012-06-04 2018-10-30 Solaredge Technologies Ltd. Integrated photovoltaic panel circuitry
US9030047B2 (en) 2012-06-08 2015-05-12 International Business Machines Corporation Controlling a fault-tolerant array of converters
CN103853220B (en) * 2012-12-05 2016-01-20 艾尔瓦特集成电路科技(天津)有限公司 A kind of feed circuit, electronic equipment and correlation method
US9941813B2 (en) 2013-03-14 2018-04-10 Solaredge Technologies Ltd. High frequency multi-level inverter
US9548619B2 (en) 2013-03-14 2017-01-17 Solaredge Technologies Ltd. Method and apparatus for storing and depleting energy
EP3506370B1 (en) 2013-03-15 2023-12-20 Solaredge Technologies Ltd. Bypass mechanism
KR101640888B1 (en) * 2013-10-16 2016-07-19 주식회사 엘지화학 Communication system having synchronised units and synchronising method thereof
CN104795802B (en) * 2014-01-16 2018-07-10 西门子公司 Protective device, system and method with communication bus fault diagnosis functions
US9550421B2 (en) * 2014-03-17 2017-01-24 Denso International America, Inc. DC-to-DC converter with variable set-point control
US9318974B2 (en) 2014-03-26 2016-04-19 Solaredge Technologies Ltd. Multi-level inverter with flying capacitor topology
CN105099193A (en) * 2014-04-16 2015-11-25 台达电子企业管理(上海)有限公司 DC/DC power supply device
DE102014107019A1 (en) * 2014-05-19 2015-11-19 Fujitsu Technology Solutions Intellectual Property Gmbh Power supply arrangement for an electronic device
US9853689B2 (en) * 2014-11-07 2017-12-26 VoltServer, Inc. Packet energy transfer power control elements
US9639105B2 (en) * 2014-11-18 2017-05-02 International Business Machines Corporation Thermal management in a multi-phase power system
CN105518563B (en) 2014-12-12 2017-02-22 上海兆芯集成电路有限公司 Dynamic voltage frequency scaling system and associated method
US10164464B1 (en) * 2015-03-12 2018-12-25 Amazon Technologies, Inc. Modular uninterruptible power supply
US20160294568A1 (en) * 2015-04-03 2016-10-06 John Mezzalingua Associates, LLC Packet energy transfer powered telecommunications system for distributed antenna systems and integrated wireless fidelity system
US11081608B2 (en) 2016-03-03 2021-08-03 Solaredge Technologies Ltd. Apparatus and method for determining an order of power devices in power generation systems
CN117130027A (en) 2016-03-03 2023-11-28 太阳能安吉科技有限公司 Method for mapping a power generation facility
US10599113B2 (en) 2016-03-03 2020-03-24 Solaredge Technologies Ltd. Apparatus and method for determining an order of power devices in power generation systems
US10391957B2 (en) * 2016-04-05 2019-08-27 Ford Global Technologies, Llc Integrated power distribution system for a vehicle
US11177663B2 (en) 2016-04-05 2021-11-16 Solaredge Technologies Ltd. Chain of power devices
US11018623B2 (en) 2016-04-05 2021-05-25 Solaredge Technologies Ltd. Safety switch for photovoltaic systems
US10224816B2 (en) * 2017-03-16 2019-03-05 Dell Products L.P. Individual phase temperature monitoring and balance control for smart power stage-based voltage regulator
CN108667135B (en) * 2017-03-31 2022-12-30 腾讯科技(深圳)有限公司 Method and device for realizing power dispatching
JP6982806B2 (en) * 2018-02-26 2021-12-17 パナソニックIpマネジメント株式会社 Wireless microphone system, receiver and power supply method
US10802519B2 (en) * 2018-05-25 2020-10-13 Renesas Electronics America Inc. Automatic configuration of multiple-phase digital voltage regulator
US10840701B2 (en) * 2018-06-01 2020-11-17 Keysight Technologies, Inc. Instrumentation chassis with single output AC to DC power supply and DC to DC switching regulators
WO2020153488A1 (en) * 2019-01-24 2020-07-30 オムロン株式会社 Design assistance device, design assistance method, and design assistance program
CN110262611B (en) * 2019-07-12 2021-10-29 广东浪潮大数据研究有限公司 Circuit for providing stress test voltage
CN112910504B (en) * 2021-01-14 2023-03-10 北京智米科技有限公司 Direct current carrier communication system and device

Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5117430A (en) 1991-02-08 1992-05-26 International Business Machines Corporation Apparatus and method for communicating between nodes in a network
US5646509A (en) 1995-12-01 1997-07-08 International Business Machines Corporation Battery capacity test and electronic system utilizing same
US5675480A (en) 1996-05-29 1997-10-07 Compaq Computer Corporation Microprocessor control of parallel power supply systems
US5935252A (en) 1997-08-18 1999-08-10 International Business Machines Corporation Apparatus and method for determining and setting system device configuration relating to power and cooling using VPD circuits associated with system devices
US6079026A (en) 1997-12-11 2000-06-20 International Business Machines Corporation Uninterruptible memory backup power supply system using threshold value of energy in the backup batteries for control of switching from AC to DC output
US6199130B1 (en) 1998-06-04 2001-03-06 International Business Machines Corporation Concurrent maintenance for PCI based DASD subsystem with concurrent maintenance message being communicated between SPCN (system power control network) and I/O adapter using PCI bridge
US6262900B1 (en) 1998-05-22 2001-07-17 Muuntolaite Oy Modular power supply system with control command verification
WO2002031943A2 (en) 2000-10-10 2002-04-18 Primarion, Inc. System and method for highly phased power regulation
US6396167B1 (en) 1999-03-30 2002-05-28 The Aerospace Corporation Power distribution system
US6470382B1 (en) 1999-05-26 2002-10-22 3Com Corporation Method to dynamically attach, manage, and access a LAN-attached SCSI and netSCSI devices
US20040093533A1 (en) 2002-11-13 2004-05-13 Power-One Limited System and method for communicating with a voltage regulator
US6788035B2 (en) 2001-06-12 2004-09-07 Primarion, Inc. Serial bus control method and apparatus for a microelectronic power regulation system
US6915440B2 (en) 2001-06-12 2005-07-05 International Business Machines Corporation Apparatus, program product and method of performing power fault analysis in a computer system
US6936999B2 (en) 2003-03-14 2005-08-30 Power-One Limited System and method for controlling output-timing parameters of power converters
US6949916B2 (en) 2002-11-12 2005-09-27 Power-One Limited System and method for controlling a point-of-load regulator
US6965502B2 (en) * 2001-03-21 2005-11-15 Primarion, Inc. System, device and method for providing voltage regulation to a microelectronic device
US7000125B2 (en) 2002-12-21 2006-02-14 Power-One, Inc. Method and system for controlling and monitoring an array of point-of-load regulators

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3411300B2 (en) * 1992-02-18 2003-05-26 株式会社日立製作所 Information processing device
US5801522A (en) * 1996-09-26 1998-09-01 Compaq Computer Corporation Power limit circuit for computer system
US6396169B1 (en) 2000-02-29 2002-05-28 3Com Corporation Intelligent power supply control for electronic systems requiring multiple voltages
US6421259B1 (en) * 2000-12-28 2002-07-16 International Business Machines Corporation Modular DC distribution system for providing flexible power conversion scalability within a power backplane between an AC source and low voltage DC outputs
US6754720B1 (en) 2001-03-02 2004-06-22 Adaptec, Inc. Automatic addressing of expanders in I/O subsystem
JP3690665B2 (en) * 2001-10-30 2005-08-31 インターナショナル・ビジネス・マシーンズ・コーポレーション ELECTRIC DEVICE, COMPUTER DEVICE, AND POWER SUPPLY METHOD
US6930893B2 (en) * 2002-01-31 2005-08-16 Vlt, Inc. Factorized power architecture with point of load sine amplitude converters
US6897683B2 (en) 2002-11-14 2005-05-24 Fyre Storm, Inc. Driver including first and second buffers for driving an external coil or first and second transistors
US7373527B2 (en) * 2002-12-23 2008-05-13 Power-One, Inc. System and method for interleaving point-of-load regulators
US7103697B2 (en) * 2003-01-08 2006-09-05 Emulex Design & Manufacturing Corporation Flow-through register
US7080265B2 (en) * 2003-03-14 2006-07-18 Power-One, Inc. Voltage set point control scheme
US7082488B2 (en) * 2003-06-12 2006-07-25 Hewlett-Packard Development Company, L.P. System and method for presence detect and reset of a device coupled to an inter-integrated circuit router
US20040255070A1 (en) * 2003-06-12 2004-12-16 Larson Thane M. Inter-integrated circuit router for supporting independent transmission rates
US20060172783A1 (en) * 2004-07-27 2006-08-03 Silicon Laboratories Inc. Digital DC/DC converter with SYNC control

Patent Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5117430A (en) 1991-02-08 1992-05-26 International Business Machines Corporation Apparatus and method for communicating between nodes in a network
US5646509A (en) 1995-12-01 1997-07-08 International Business Machines Corporation Battery capacity test and electronic system utilizing same
US5675480A (en) 1996-05-29 1997-10-07 Compaq Computer Corporation Microprocessor control of parallel power supply systems
US5935252A (en) 1997-08-18 1999-08-10 International Business Machines Corporation Apparatus and method for determining and setting system device configuration relating to power and cooling using VPD circuits associated with system devices
US6079026A (en) 1997-12-11 2000-06-20 International Business Machines Corporation Uninterruptible memory backup power supply system using threshold value of energy in the backup batteries for control of switching from AC to DC output
US6262900B1 (en) 1998-05-22 2001-07-17 Muuntolaite Oy Modular power supply system with control command verification
US6199130B1 (en) 1998-06-04 2001-03-06 International Business Machines Corporation Concurrent maintenance for PCI based DASD subsystem with concurrent maintenance message being communicated between SPCN (system power control network) and I/O adapter using PCI bridge
US6396167B1 (en) 1999-03-30 2002-05-28 The Aerospace Corporation Power distribution system
US6470382B1 (en) 1999-05-26 2002-10-22 3Com Corporation Method to dynamically attach, manage, and access a LAN-attached SCSI and netSCSI devices
WO2002031943A2 (en) 2000-10-10 2002-04-18 Primarion, Inc. System and method for highly phased power regulation
US6563294B2 (en) * 2000-10-10 2003-05-13 Primarion, Inc. System and method for highly phased power regulation
US6965502B2 (en) * 2001-03-21 2005-11-15 Primarion, Inc. System, device and method for providing voltage regulation to a microelectronic device
US6788035B2 (en) 2001-06-12 2004-09-07 Primarion, Inc. Serial bus control method and apparatus for a microelectronic power regulation system
US6915440B2 (en) 2001-06-12 2005-07-05 International Business Machines Corporation Apparatus, program product and method of performing power fault analysis in a computer system
US6949916B2 (en) 2002-11-12 2005-09-27 Power-One Limited System and method for controlling a point-of-load regulator
US20040093533A1 (en) 2002-11-13 2004-05-13 Power-One Limited System and method for communicating with a voltage regulator
US7000125B2 (en) 2002-12-21 2006-02-14 Power-One, Inc. Method and system for controlling and monitoring an array of point-of-load regulators
US6936999B2 (en) 2003-03-14 2005-08-30 Power-One Limited System and method for controlling output-timing parameters of power converters

Non-Patent Citations (57)

* Cited by examiner, † Cited by third party
Title
"3-V to 6-V Input, 6-A Output Tracking Synchronous Buck PWM Switcher with Integrated FETs (Swift(TM)) for Sequencing"; Oct. 2002-Apr. 2005; 21 pages; Texas Instruments Incorporated; http://focus.ti.com/lit/ds/symlink/tps54680.pdf.
"Advanced Configuration and Power Interface Specification"; Feb. 2, 1999; 397 pages; Intel Microsoft Toshiba.
"APC-3000-R Front End AC-DC Power Shelf"; Advanced Power Conversion PLC (Data Sheet); Nov. 2002; 6 pages.
"Chemistry-Independent Battery Chargers"; Maxim Integrated Products; http://pdfserv.maxim-ic.com/en/ds/MAX1647-MAX1648.pdf; 25 pages.; Sunnyvale, CA, U.S.A.
"HDSX-600P: I2C Serial Bus Interface (for IPMI implementation):"; Switching Power, Inc.; www.switchpwr.com/I2C.pdf; 3 pages.
"HDX-600P Hot Swap-600 Watts-1U High"; Switching Power, Inc.; www.switchpwr.com/hdx-600p.pdf; 2 pages.
"How to Design Battery Charger Applications that Require External Microcontrollers and Related System-Level Issues"; Dallas Semiconductor; www.maxim-ic.com/appnotes.cfm/appnote-number/680; Mar. 15, 2000.; 20 pages.
"Installation Guide-Agilent Technologies MPS Mainframe Model 66000A"; Apr. 2000; 29 pages; Agilent Technologies; Malaysia.
"Intelligent charge switches for charging circuit applications"; Jul. 2002; 2 pages; Philips Semiconductors; The Netherlands.
"LNBH21-LNB Supply and Control IC and Step-up Converter and I2C Interface" (Datasheet); Apr. 2004; 20 pages; STMicroelectronics; www.st.com/stonline/products/literature/ds/9890.pdf.
"Operating Manual for Internal RS-232 Interface for XT 60 Watt and HPC 300 Watt Series Programmable DC Power Supplies"; 2002; 62 pages; Xantrex Technology Inc.; Burnaby, B.C., Canada.
"PCF50604 Power Management Unit-2.5G/3G controller for power supply and battery management"; Jul. 2001; 4 pages; Philips Semiconductors; The Netherlands.
"Programmable Four-Channel Step-Down DC/DC Converter"; Texas Instruments Incorporated; 2005; 16 pages; http://focus.ti.com/lit/ds/symlink/tps54900.pdf.
"Providing a DSP Power Solution from 5-V or 3.3-V Only System"; Texas Instruments; http://focus.ti.com/lit/an/slva069/slva069.pdf; May 1999; 12 pages.
"Six-Channel Power Supply Supervisor and Cascade Sequence Controller" (Preliminary Information Data Sheet); Summit Microelectronics, Inc.; www.summitmicro.com/prod-select/summary/sms66/SMS66DS.pdf; 2003; 26 pages.
"Smart Battery System Specifications-System Management Bus Specification"; Dec. 11, 1998; 39 pages; SBS Implementers Forum.
"SPI-APPNOTES: Alarm & Monitoring Signals"; Switching Power Inc.; 2 pages; www.switchpwr.com/alarm-signals.pdf.
"TDA8020HL Dual Smart Card Interface-Objective Specification v4.2-Data Sheet"; Feb. 24, 2001; 22 pages; Philips Semiconductors.
"The I2C-Bus Specification-Version 2.1"; Jan. 2000; 46 pages; Philips Semiconductors.
"The Merriam-Webstar Dictionary" Copyright 2007-2008, Merriam-Webstar incorporated, Eleventh Edition. *
"User's Guide Agilent Technologies Series 661xxA MPS Power Modules & Model 6001A MPS Keyboard"; Apr. 2000; 55 pages; Agilent Technologies; Malaysia.
A. Akiyama, T. Nakamura, M. Yoshida, T. Kubo, N. Yamamoto and T. Katoh; "KEKB Power Supply Interface Controller Module"; KEK, High Energy Accelerator Research Organization; 4 pages; Japan.
A. Jossen, V. Spath, H. Doring & J. Garche; "Battery Management Systems (BMS) for Increasing Battery Life Time"; The Third International Conference on Telecommunications Energy Special, (TELESCON); May 2000; pp. 81-88; Dresden, Germany.
Advisory Action of Feb. 19, 2008, in U.S. Appl. No. 11/198,698, 3 pages.
Advisory Action of Feb. 19, 2008, in U.S. Appl. No. 11/405,294, 3 pages.
Chrisotphe Chausset; "Application Note-TDA8020HL/C2 Dual Smart Card Interface"; May 20, 2003; 28 pages; Philips Semiconductors.
Final Office Action of Apr. 4, 2008, in U.S. Appl. No. 11/425,489, 29 pages.
Final Office Action of Dec. 27, 2007, in U.S. Appl. No. 11/198,698, 30 pages.
Final Office Action of Dec. 27, 2007, in U.S. Appl. No. 11/405,294, 32 pages.
Final Office Action of May 3, 2007, in U.S. Appl. No. 11/198,698, 36 pages.
Final Office Action of May 8, 2007, in U.S. Appl. No. 11/405,294, 37 pages.
H. Taylor and L.W. Hruska; "Standard Smart Batteries for Consumer Applications" Proceedings of the Tenth Annual Battery Conference on Applications and Advances; Jan. 1995; p. 183; Long Beach, CA, U.S.A.
Interview Summary of Jul. 14, 2008, in U.S. Appl. No. 11/198,698, 2 pages.
Interview Summary of May 31, 2007, in U.S. Appl. No. 11/198,698, 4 pages.
Interview Summary of Oct. 31, 2007, in U.S. Appl. No. 11/198,698, 3 pages.
James P. Earle; "IPMI/IMPB Satellite Controller Test Procedure" (Application Guide); C&D Technologies, Inc.; www.cdpowerelectronics.net/products/appnotes/acan04.pdf; 12 pages.
James P. Earle; "IPMI/IPMB Satellite Controller for Power Supply Applications" (Preliminary Specification);C&D Technologies, Inc.; http://www.cd4power.com/data/apnotes/acan-02.pdf; 92 pages.
Jerry G. Williford and James T. Dubose; "30 kVA LF/VLF Power Amplifier Module"; IEEE Military Communications Conference (MILCOM '95); Nov. 1995; pp. 748-751, vol. 2.
John M. Hawkins; "Characteristics of automated power system monitoring and management platforms"; Twenty-second International Telecommunications Energy Conference (INTELEC); Sep. 2000; pp. 46-50.
John Perzow; "Point-of-load regulation adds flexibility to set-top-box design"; Jun. 27, 2002; pp. 73-80; vol. 47, Part 14; www.ednmag.com.
M. Castro, R. Sebastian, F. Yeves, J. Peire, J. Urrutia and J. Quesada; "Well-Known Serial Buses for Distributed Control of Backup Power Plants. RS-485 versus Controller Area Network (CAN) Solutions"; IEEE 28th Annual Conference of the Industrial Electronics Society (IECON 02); Nov. 2002; pp. 2381-2386; vol. 3.
Office Action of Aug. 19, 2008, in U.S. Appl. No. 11/435,629, 31 pages.
Office Action of Aug. 20, 2008, in U.S. Appl. No. 11/425,489, 37 pages.
Office Action of Jul. 25, 2007, in U.S. Appl. No. 11/198,698, 32 pages.
Office Action of Jul. 25, 2007, in U.S. Appl. No. 11/405,294, 35 pages.
Office Action of Jun. 16, 2008, in U.S. Appl. No. 11/405,293, 20 pages.
Office Action of Mar. 6, 2008, in U.S. Appl. No. 11/356,674, 39 pages.
Office Action of Nov. 13, 2006, in U.S. Appl. No. 11/405,294, 35 pages.
Office Action of Nov. 8, 2006, in U.S. Appl. No. 11/198,698, 41 pages.
Office Action of Oct. 9, 2007, in U.S. Appl. No. 11/425,489, 35 pages.
Paul Birman and Sarkis Nercessian; "Programmable supplies use switch-mode topologies"; Mar. 1995; pp. 33-34; Electronic Products Magazine; Garden City, New York, U.S.A.
Programming Guide Agilent Technologies Series 661xxA MPS Power Modules; Sep. 1997-Apr. 2000; 116 pages; Agilent Technologies.
R. Sebastian, M. Castro, E. Sancristobal, F. Yeves, J. Peire, and J. Quesada; "Approaching hybrid wind-diesel systems and Controller Area Network"; IEEE 28th Annual Conference of the Industrial Electronics Society; Nov. 2002; pp. 2300-2305, vol. 3.
Ron Vinsant, John DiFiore and Richard Clarke; "Digitally-controlled SMPS extends power system capabilities"; Powerconversion & Intelligent Motion; 1994; pp. 30-37; vol. 20, No. 6.
T. T. Nakaura, A. Akiyama, T. Katoh, Ta. Kubo, N. Yamamoto, and M. Yoshida; "Magnet Power Supply Control System in KEKB Accelerators"; International Conference on Accelerator and Large Experimental Physics Control Systems; 1999; pp. 406-408; Trieste, Italy.
Tom Lock; "Digitally Controlled Power Systems: How Much Intelligence Is Needed and Where It Should Be"; IEEE; 1998; pp. 345-348.
V. C. H. Nicholas, C. T. Lau, and B. S. Lee; "A Power LAN for Telecommunication Power Supply Equipment"; IEEE Conference on Computer, Communication, Control and Power Engineering (TENCON, Region 10); Oct. 1993; pp. 24-27; vol. 3; Beijing.

Cited By (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8548099B2 (en) * 2005-10-06 2013-10-01 Masternaut Device for reading information on a digital bus without a wire connection to the network
US20090279645A1 (en) * 2005-10-06 2009-11-12 Jean-Yves Berenger Device for Reading Information on a Digital Bus Without a Wire Connection to the Network
US20070082610A1 (en) * 2005-10-12 2007-04-12 Kesse Ho Dynamic current sharing in Ka/Ku LNB design
US8515342B2 (en) * 2005-10-12 2013-08-20 The Directv Group, Inc. Dynamic current sharing in KA/KU LNB design
US8638242B2 (en) * 2006-02-03 2014-01-28 Maxim Integrated Products, Inc. Digital power management using serial data transfer
US20120039376A1 (en) * 2006-02-03 2012-02-16 Maxim Integrated Products, Inc. Systems And Methods For Digital Control Utilizing Oversampling
US7733048B2 (en) * 2006-12-21 2010-06-08 Abb Oy Method and arrangement in connection with motor fed with frequency converter provided with intermediate voltage circuit
US20080150462A1 (en) * 2006-12-21 2008-06-26 Abb Oy Method and arrangement in connection with motor fed with frequency converter provided with intermediate voltage circuit
US8253354B2 (en) * 2007-12-18 2012-08-28 Abb Oy Method and apparatus for transferring signal data
US20090177295A1 (en) * 2007-12-18 2009-07-09 Abb Oy Method and apparatus for transferring signal data
US20090212834A1 (en) * 2008-02-22 2009-08-27 Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. Sequencing control circuit
US20090217059A1 (en) * 2008-02-26 2009-08-27 Gilles Gervais Utilizing Networked Three Dimensional Voltage Regulation Modules (VRM) to Optimize Power and Performance of a Device
US8341434B2 (en) * 2008-02-26 2012-12-25 International Business Machines Corporation Optimizing voltage on a power plane using a networked voltage regulation module array
US20100102785A1 (en) * 2008-10-23 2010-04-29 Young Chris M Transient Processing Mechanism for Power Converters
US8638076B2 (en) 2008-10-23 2014-01-28 Intersil Americas Inc. Transient processing mechanism for power converters
US8072174B2 (en) * 2008-11-17 2011-12-06 Rockwell Automation Technologies, Inc. Motor controller with integrated serial interface having selectable synchronization and communications
US20100123424A1 (en) * 2008-11-17 2010-05-20 Rockwell Automation Technologies, Inc. Motor controller with integrated serial interface having selectable synchronization and communications
US11569667B2 (en) 2009-07-10 2023-01-31 Galvion Soldier Power, Llc Power managers and methods for operating power managers
US10333315B2 (en) 2009-07-10 2019-06-25 Revision Military Ltd. Power managers and methods for operating power managers
US11283265B2 (en) 2009-07-10 2022-03-22 Galvion Soldier Power, Llc Power managers and methods for operating power managers
US9054552B2 (en) * 2009-12-28 2015-06-09 Zoliex Ab System for power distribution and communication
US20120283891A1 (en) * 2009-12-28 2012-11-08 Harald Merkel System for Power Distribution and Communication
US9300235B2 (en) * 2013-03-27 2016-03-29 Allegro Microsystems, Llc System and method for serial communication by an electronic circuit
US20140292247A1 (en) * 2013-03-27 2014-10-02 Allegro Microsystems, Inc. System and Method for Serial Communication by an Electronic Circuit
US10250134B2 (en) 2013-04-01 2019-04-02 Revision Military Ltd. Power manager
US10361629B2 (en) 2013-04-01 2019-07-23 Revision Military Ltd. Power manager
US9478982B2 (en) 2013-07-22 2016-10-25 Linear Technology Corporation Power supply system and method
US10326284B2 (en) 2014-11-11 2019-06-18 Revision Military Ltd. Control module for DC power network
US10587116B2 (en) 2015-11-20 2020-03-10 Galvion Soldier Power, Llc Distributed power manager
US10848067B2 (en) 2015-11-20 2020-11-24 Galvion Soldier Power, Llc Power manager with reconfigurable power converting circuits
US11108230B2 (en) 2015-11-20 2021-08-31 Galvion Soldier Power, Llc Power manager with reconfigurable power converting circuits
US11258366B2 (en) 2015-11-20 2022-02-22 Galvion Soldier Power, Llc Power manager with reconfigurable power converting circuits
US11355928B2 (en) 2015-11-20 2022-06-07 Galvion Soldier Power, Llc Distributed power manager

Also Published As

Publication number Publication date
US7467309B2 (en) 2008-12-16
US20060149396A1 (en) 2006-07-06
US20060276914A9 (en) 2006-12-07
US20040201279A1 (en) 2004-10-14
US7730332B1 (en) 2010-06-01

Similar Documents

Publication Publication Date Title
US7506179B2 (en) Method and apparatus for improved DC power delivery management and configuration
US7568117B1 (en) Adaptive thresholding technique for power supplies during margining events
CN101527509B (en) Power supply unit
US7668607B1 (en) Accurately setting parameters inside integrated circuits using inaccurate external components
US8892914B2 (en) Programmable fault protect for processor controlled high-side and low-side drivers
CN203376685U (en) Multimode power manager of power management integrated circuit
CN101686013B (en) Intelligent management of current sharing group
US8494477B2 (en) Power management for an electronic device
US8886970B2 (en) Power manager tile for multi-tile power management integrated circuit
BR112017010553B1 (en) SELECTABLE VOLTAGE REGULATOR APPLIANCE, METHOD AND SYSTEM
US20110051479A1 (en) Systems and Methods for Controlling Phases of Multiphase Voltage Regulators
US20060242435A1 (en) Power management system
WO2016073645A1 (en) Configurable power management integrated circuit
EP2894541B1 (en) Power supply device and micro server having the same
CN103383547A (en) Power management logic unit of multi-logic unit power management integrated circuit
CN203324715U (en) Power management logic unit of multi-logic unit power management integrated circuit
US10802519B2 (en) Automatic configuration of multiple-phase digital voltage regulator
US20230127078A1 (en) Multi-output programmable power manager
EP3422515A1 (en) Multi-port extension for multi-rail point-to-point power management interfaces
Witte DC/DC Controller Combines Digital Power System Management with Analog Control Loop for±0.5% VOUT Accuracy
Infotainment 14 Channel Configurable Power Management Integrated Circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: ZILKER LABS, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TEMPLETON, JAMES W.;REEL/FRAME:015949/0539

Effective date: 20040408

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: MORGAN STANLEY & CO. INCORPORATED,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:INTERSIL CORPORATION;TECHWELL, INC.;INTERSIL COMMUNICATIONS, INC.;AND OTHERS;REEL/FRAME:024312/0001

Effective date: 20100427

Owner name: MORGAN STANLEY & CO. INCORPORATED, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:INTERSIL CORPORATION;TECHWELL, INC.;INTERSIL COMMUNICATIONS, INC.;AND OTHERS;REEL/FRAME:024312/0001

Effective date: 20100427

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: ZILKER LABS LLC, DELAWARE

Free format text: CHANGE OF NAME;ASSIGNOR:ZILKER LABS, INC.;REEL/FRAME:032467/0199

Effective date: 20111223

Owner name: INTERSIL AMERICAS LLC, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ZILKER LABS LLC;REEL/FRAME:032466/0332

Effective date: 20130329

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20210317