US7528069B2 - Fine pitch interconnect and method of making - Google Patents

Fine pitch interconnect and method of making Download PDF

Info

Publication number
US7528069B2
US7528069B2 US11/267,975 US26797505A US7528069B2 US 7528069 B2 US7528069 B2 US 7528069B2 US 26797505 A US26797505 A US 26797505A US 7528069 B2 US7528069 B2 US 7528069B2
Authority
US
United States
Prior art keywords
contact
layer
opening
contact pads
trace
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US11/267,975
Other versions
US20070102828A1 (en
Inventor
Robert J. Wenzel
George R. Leal
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shenzhen Xinguodu Tech Co Ltd
NXP BV
NXP USA Inc
Original Assignee
Freescale Semiconductor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Freescale Semiconductor Inc filed Critical Freescale Semiconductor Inc
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEAL, GEORGE R., WENZEL, ROBERT J.
Priority to US11/267,975 priority Critical patent/US7528069B2/en
Priority to EP06816841A priority patent/EP1949426A4/en
Priority to PCT/US2006/040020 priority patent/WO2007055863A2/en
Priority to JP2008540029A priority patent/JP2009515361A/en
Priority to CN2006800415484A priority patent/CN101305453B/en
Priority to KR1020087010932A priority patent/KR101452791B1/en
Priority to TW095139912A priority patent/TWI408775B/en
Assigned to CITIBANK, N.A. AS COLLATERAL AGENT reassignment CITIBANK, N.A. AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE ACQUISITION CORPORATION, FREESCALE ACQUISITION HOLDINGS CORP., FREESCALE HOLDINGS (BERMUDA) III, LTD., FREESCALE SEMICONDUCTOR, INC.
Publication of US20070102828A1 publication Critical patent/US20070102828A1/en
Publication of US7528069B2 publication Critical patent/US7528069B2/en
Application granted granted Critical
Assigned to CITIBANK, N.A. reassignment CITIBANK, N.A. SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS COLLATERAL AGENT reassignment CITIBANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. SUPPLEMENT TO THE SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP USA, INC. reassignment NXP USA, INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: FREESCALE SEMICONDUCTOR INC.
Assigned to NXP USA, INC. reassignment NXP USA, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE LISTED CHANGE OF NAME SHOULD BE MERGER AND CHANGE PREVIOUSLY RECORDED AT REEL: 040652 FRAME: 0180. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME. Assignors: FREESCALE SEMICONDUCTOR INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to SHENZHEN XINGUODU TECHNOLOGY CO., LTD. reassignment SHENZHEN XINGUODU TECHNOLOGY CO., LTD. CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS.. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to NXP B.V. reassignment NXP B.V. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/482Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
    • H01L23/485Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/14Structural association of two or more printed circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0231Manufacturing methods of the redistribution layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0233Structure of the redistribution layers
    • H01L2224/02331Multilayer structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0237Disposition of the redistribution layers
    • H01L2224/02375Top view
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0237Disposition of the redistribution layers
    • H01L2224/02377Fan-in arrangement
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53228Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
    • H01L23/53238Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits

Definitions

  • This disclosure relates to semiconductors, and more particularly to semiconductor interconnection technology for electrical connections.
  • An integrated circuit contains multiple pads. Some applications of the integrated circuit involve the placement of a thin film, such as a dielectric layer, over the integrated circuit. When the thin film is present, the multiple pads of the integrated circuit require an interconnect thereto at a location within an overlying level. These pads are often arranged in as close proximity to each other as possible. These interconnects are commonly referred to as vias.
  • a via is formed from a hole in a dielectric layer that is filled or plated with an electrical conductor so that contact is made from a lower level pad known as a land to a higher level pad known as a via capture pad. Therefore, the land and the capture pad have aligned centers. Manufacturing design rules require that the capture pad have at least a predetermined larger size than the opening of the via.
  • the larger size requires the capture pad to extend beyond the opening of the via in all directions.
  • the size of the capture pad is therefore significantly larger than the size of the dielectric opening. Additionally, a minimum distance is required between the overlying capture pads which further increases the minimum pitch between the capture pads and as a result between the lands.
  • FIG. 1 there is shown a known integrated circuit 10 with interconnects.
  • a pad 12 is located adjacent another pad 14 .
  • each of pad 12 and pad 14 may be implemented as a land.
  • a dielectric layer 22 Overlying the pad 12 and pad 14 is a dielectric layer 22 .
  • a conductive trace or metal interconnect 16 and a metal interconnect 18 which function as traces.
  • the metal interconnect 16 is connected to a capture pad 17 which is further connected to pad 14 by a hole or via having a diameter d 1 .
  • the interconnect 18 is connected to land 12 by way of a hole or via having a diameter dl that is captured by a via capture pad 19 having a diameter d 2 which is substantially larger than diameter d 1 .
  • the capture pad 17 is separated from capture pad 19 by a required minimum length labeled L 1 .
  • L 1 the distance between the center of the capture pad 17 and capture pad 19 is L 2 .
  • L 2 limits the total number of pads along the side of integrated circuit 10 . In other words, in the prior art the distance L 2 is the limiting factor that prevents integrated circuit from having a smaller land pad pitch.
  • FIG. 2 Illustrated in FIG. 2 is a cross-section of capture pad 19 , die pad 12 and associated via taken along line 2 - 2 of FIG. 1 .
  • the pad 12 is situated within a substrate 20 of integrated circuit 10 . It should be understood that substrate 20 may be implemented at various levels within integrated circuit 10 other than at a bulk or body layer.
  • a dielectric layer 22 overlies the substrate 20 and has an opening of width d 1 to define the via. Overlying the dielectric layer 22 is the metal interconnect 18 which intersects via capture pad 19 and electrically connects to pad 12 .
  • FIG. 1 illustrates in topographical form a known integrated circuit with limited pad pitch
  • FIG. 2 illustrates in cross-sectional form a pad of the integrated circuit of FIG. 1 with overlying interconnect
  • FIGS. 3-18 illustrate in either topographical or cross-sectional form an integrated circuit having a fine pitch interconnect in accordance with the present invention.
  • FIG. 3 Illustrated in FIG. 3 is an integrated circuit 40 with interconnect in accordance with the present invention.
  • a plurality of die pads such as a die pad 42 , a die pad 44 , a die pad 46 and a die pad 48 .
  • die pad is one form of a contact pad.
  • the structures described herein may be readily implemented in a semiconductor or electronic device on a surface other than a die. For example, the structures described herein may be implemented on a layer overlying multiple layers overlying a die or may be implemented on a printed circuit board.
  • Each of die pads 42 , 44 , 46 and 48 is positioned lateral to each other and as close to one another as physically possible to reliably manufacture the integrated circuit 10 .
  • the die pads 42 , 44 , 46 and 48 have a pitch or separation distance that is one hundred micrometers (microns) or less. In the illustrated form the die pads 42 , 44 , 46 and 48 are positioned adjacent an edge of the integrated circuit 40 . However, it should be well understood that other locations within the integrated circuit 40 for the placement of die pads 42 , 44 , 46 and 48 may be selected. Overlying the integrated circuit 40 and a portion of die pads 42 , 44 , 46 and 48 is a dielectric layer 50 . In the illustrated form the die pads 42 , 44 , 46 and 48 have two edges aligned two lines parallel to an adjacent periphery of the integrated circuitry. In the illustrated form the die pads 42 , 44 , 46 and 48 are substantially rectangular. It should be understood that other geometric forms for the contact pads may be implemented including circles, squares, octagons or other polygons.
  • FIG. 4 Illustrated in FIG. 4 is a cross-sectional view of die pad 46 taken along line 4 - 4 .
  • the die pad 46 is formed within a substrate 52 of the integrated circuit 40 .
  • dielectric layer 50 Overlying the die pad 46 is dielectric layer 50 .
  • the dielectric layer 50 may be made from any of a number of insulating materials such as oxides, nitrides, Bismaleimide-Triazine (BT) from Mitsubishi Gas and Chemical, Bisbenzocyclobutene (BCB) from Dow Chemical, Intervia 8010 by Rohm and Haas, or polymer based dry film dielectrics.
  • the selected material may or may not be photodefinable and may be applied by a variety of techniques such as lamination or spin coating.
  • a trench or opening 54 is formed in the dielectric layer 50 .
  • the opening 54 has a length along a periphery of the integrated circuit and a width that is within the two lines that the die pads 42 , 44 , 46 and 48 are aligned along.
  • the trench or opening 54 may be formed, for example, by photodefinition or laser ablation.
  • FIG. 6 Illustrated in FIG. 6 is a cross-section of the integrated circuit 40 taken substantially along line 6 - 6 of FIG. 5 .
  • the opening 54 is located overlying only a portion of the width of die pad 46 . While the walls of the opening 54 are illustrated as being slanted, it should be understood that the walls of opening 54 may be formed so that they are substantially vertical.
  • a seed layer 56 (so termed for being a layer from which another layer is formed) is formed overlying the dielectric layer 50 and the die pads 42 , 44 , 46 and 48 after forming the opening 54 .
  • the seed layer 56 may alternatively be referred to as a bus layer for plating.
  • the seed layer 56 is formed in one embodiment by depositing one of titanium, tungsten, copper, titanium copper, titanium tungsten copper or other metal or metal combination suitable as a seed layer. In another form the seed layer 56 may be formed by electroless plating of copper.
  • FIG. 8 Illustrated in FIG. 8 is a cross-section of the integrated circuit 40 taken substantially along line 8 - 8 of FIG. 7 .
  • the seed layer 56 is a thin film relative to the thickness of dielectric layer 50 .
  • the seed layer 56 is blanket deposited and thus is formed in the opening 54 as well as over the dielectric layer 50 .
  • a film of photoresist 58 is formed overlying the integrated circuit 40 and directly onto the seed layer 56 .
  • the photoresist 58 is formed by a spin operation or spray coating. In other forms a laminar film of photoresist 58 may be formed.
  • FIG. 10 Illustrated in FIG. 10 is a cross-section of the integrated circuit 40 taken substantially along line 10 - 10 of FIG. 9 .
  • the film of photoresist 58 is illustrated as substantially filling the opening 54 .
  • a small dip or recessed area in the photoresist 58 may be present directly over the opening 54 .
  • Illustrated in FIG. 11 is further processing of the integrated circuit 40 in which a plurality of trace openings 60 , 62 , 64 and 66 is formed by patterning the photoresist 58 .
  • the patterning of photoresist 58 creates substantially uniform sized trace openings 60 , 62 , 64 and 66 which respectively expose die pads 42 , 44 , 46 and 48 .
  • the patterning forms trace openings 60 , 62 , 64 and 66 each with a trace opening width 68 .
  • a minimum width for each of the trace openings 60 , 62 , 64 and 66 occurs in one form over the die pads.
  • openings 60 , 62 , 64 and 66 are illustrated with substantially the same dimensions, it should be understood that the photoresist 58 may be patterned with a predetermined pattern such that the dimensions of the openings 60 , 62 , 64 and 66 vary. Openings 60 , 62 , 64 and 66 are illustrated as ending on the right at a point within the trench formed by opening 54 . However, openings 60 , 62 , 64 and 66 may extend beyond the opening 54 to the right if desired.
  • FIG. 12 Illustrated in FIG. 12 is a cross-sectional view of integrated circuit 40 taken along line 12 - 12 of FIG. 11 .
  • the opening 64 extends from the left of the view to a point within the opening 54 .
  • opening 64 may also extend beyond the opening 54 to the right so that an opening is present above dielectric layer 50 and seed layer 56 on the right-most portion of FIG. 12 if so desired.
  • a portion of the photoresist 58 on the right is left intact overlying the seed layer 56 to continue masking the seed layer 56 .
  • Illustrated in FIG. 13 is further processing of the integrated circuit 40 in which conductive material is formed in each of the openings 60 , 62 , 64 and 66 to form conductive lines such as metal traces 70 , 72 , 74 and 76 .
  • the metal traces 70 , 72 , 74 and 76 are respectively in direct contact with die pads 42 , 44 , 46 and 48 yet remains electrically short-circuited together by the seed layer 56 between the metal traces 70 , 72 , 74 and 76 .
  • the metal in one form is copper but it should be well understood that other metals and other conductive materials may be formed.
  • the metal is formed by electroplating using the seed layer 56 to plate the metal in the openings 60 , 62 , 64 and 66 . It should be understood that other metallization processes, such as electroless plating, may be used.
  • FIG. 14 Illustrated in FIG. 14 is a cross-sectional view taken along line 14 - 14 of FIG. 13 .
  • the metal trace 74 overlies a portion of seed layer 56 and extends into opening 54 to make contact with die pad 46 . It should be noted that the thickness of metal trace 74 is substantially uniform along the length. Because seed layer 56 and metal trace 74 are both conductive, an electrical connection to die pad 46 is formed. Note that as in FIG. 13 the seed layer 56 continues to electrically short circuit the metal traces 70 , 72 , 74 and 76 .
  • the metal trace 74 is illustrated extending to the left in FIG. 14 and may be further patterned to connect to other circuitry (not shown) on the same level or to other levels (not shown) of integrated circuit 40 .
  • metal trace 74 may extend to the right of the opening 54 to lie on top of the dielectric layer 50 on the right side of FIG. 14 .
  • the photoresist 58 is removed on the right side to permit the formation of metal on the seed layer 56 .
  • FIG. 15 Illustrated in FIG. 15 is further processing of integrated circuit 40 in which a remainder of photoresist 58 and seed layer 56 has been removed.
  • This removal step removes the seed layer 56 between the metal traces 70 , 72 , 74 and 76 , isolates the traces and forms individual trace contacts to their respective die pads.
  • a remainder of photoresist 58 is stripped using a chemical stripping process and a remainder of seed layer 56 is etched away.
  • FIG. 16 Illustrated in FIG. 16 is a cross-section of integrated circuit 40 taken substantially along line 16 - 16 of FIG. 15 .
  • the opening 54 illustrates metal trace 74 making electrical contact to a predetermined portion of the die pad 46 .
  • the die pad 46 In the illustrated form only a substantially left-side portion of the die pad 46 where the photoresist 58 previously was is now exposed. In an alternate form the whole of die pad 46 is exposed to permit continuation of a conductor into and from opposite sides of the die pad 46 .
  • Illustrated in FIG. 17 is further processing of integrated circuit 40 in which a dielectric layer 80 is formed overlying and in contact with all metal traces 70 , 72 , 74 and 76 , the exposed portion of die pads 42 , 44 , 46 and 48 , and a portion of the dielectric layer 50 .
  • Dielectric layer 80 functions further to insulate the metal traces 70 , 72 , 74 and 76 . It should be understood that at this point in the processing method additional circuit layers (not shown) may be added to implement a desired circuit function. Note that the pitch between any two of the metal traces 70 , 72 , 74 and 76 is the distance from the center of conductive trace to the center of an adjacent conductive trace.
  • the pitch between any two of the metal traces 70 , 72 , 74 and 76 is equal to a separation distance between two adjacent conductive traces plus the width of one conductive trace, assuming that each of the conductive traces have substantially the same width.
  • the pitch in the illustrated structure between any of metal traces 70 , 72 , 74 and 76 is substantially smaller than the pitch between metal interconnects 16 and 18 of FIG. 1 .
  • FIG. 18 Illustrated in FIG. 18 is a cross-sectional view of integrated circuit structure 40 taken along line 18 - 18 of FIG. 17 .
  • dielectric layer 80 overlies and is in contact with the metal trace 74 , the exposed portion of die pad 46 and a portion of the dielectric layer 50 .
  • the dielectric layer 80 may be slightly recessed within the opening 54 .
  • Conventional planarization techniques may be used to further planarize the exposed surface of dielectric layer 80 .
  • the pitch of the structures illustrated in FIGS. 3-18 is one-third of the pitch of the integrated circuit of FIG. 1 . This is a significant savings in die space that enables substantially more miniaturization of circuitry. By using a trench style via in which there is no pad in the upper one-half of the via, a significant reduction in pitch between two contact pads is accomplished.
  • a continuous trench is formed in a first direction across two or more pads.
  • a conductive strip or metal trace is formed which is continuous and transitions from a level elevated above the pad (i.e. out of the plane of the pad) to a lower level to make contact with the pad.
  • This structure may also be used in inverted (i.e. rotated upside down) form if desired. It should be noted that the portion of a conductive line overlying a dielectric opening does not need to cover the entire periphery or area of the opening.
  • the method taught herein is very helpful in manufacturing an interconnect to a semiconductor device.
  • an interconnect structure is being attached to a semiconductor die, there may be die drift associated with the alignment by the tool used to form the conductive traces to the pads of the die. Because the width of the metal traces 70 , 72 , 74 and 76 is less than the width of the die pads to which they are connected, die drift errors are automatically compensated as long as the die drift does not exceed a maximum drift value.
  • a via i.e. an opening in a dielectric that exposes an underlying pad to be contacted
  • the conductive traces on a top surface of a dielectric layer are patterned to fall out of the plane in which the conductive traces are placed and into the opening without using a cover pad.
  • the conductive trace interconnect may be placed either along a periphery or edge of an integrated circuit or anywhere else within the integrated circuit.
  • metal traces 70 , 72 , 74 and 76 are illustrated as being perpendicular in direction to the trench or opening 54 , the metal traces may be formed at other angles to the opening 54 . While metal traces 70 , 72 , 74 and 76 are described as being formed by a conventional plating process, other known processes may be used to form conductive traces.
  • the die pad 46 may be implemented as a conductive pad in other applications. For example a pad on an integrated circuit board or other type of substrate may be used.
  • a method for contacting contact pads of an integrated circuit A dielectric layer is provided over the integrated circuit and the contact pads. An opening in the dielectric layer is formed to expose the contact pads whereby a portion of the dielectric layer is removed between adjacent contact pads.
  • a seed layer is formed over the dielectric layer and the contact pads after forming the opening.
  • a photoresist layer is formed over the seed layer. The photoresist layer is patterned to form openings in a remaining portion of the photoresist layer to the contact pads. The openings form lines with widths and the remaining portion of the photoresist layer masks a first portion of the seed layer. The remaining portion of the photoresist is removed and the first portion of the seed layer is removed.
  • the patterning of the photoresist layer exposes the seed layer in the openings and covers a first portion of the seed layer with a remaining portion of the photoresist layer. The remaining portion of the photoresist layer is removed and the first portion of the seed layer is removed.
  • the contact pads have a pitch that is no greater than 70 micrometers.
  • the contact pads are along a periphery of the integrated circuit and the seed layer contains at least one of titanium, tungsten or copper. In another form all three of these metals are used in the seed layer.
  • the minimum widths for the lines occurs over the contact pads.
  • the remaining portion of the photoresist layer covers a portion of the contact pads.
  • the contact pads have two edges aligned along two lines parallel to an adjacent periphery of the integrated circuit, and the opening in the dielectric layer has a length along a periphery of the integrated circuit and a width that is within the two lines.
  • an interconnect structure over an integrated circuit structure, wherein the integrated circuit structure has a plurality of contact pads.
  • a plurality of lines run over the integrated circuit structure and have trace portions in a region adjacent to the contact pads and contact portions over the contact pads.
  • the contact portions make electrical contact to the contact pads.
  • the trace portions are over a dielectric layer and the contact pads are in a single opening in the dielectric layer.
  • the contact pads are adjacent and have a pitch that is not greater than 70 micrometers.
  • the trace portions have a width and the contact portions have a width not exceeding a minimum of the width of the trace portions.
  • the contact pads have two edges aligned along two lines parallel to an adjacent periphery of the integrated circuit, wherein the opening in the dielectric layer has a length along a periphery of the integrated circuit and a width that is within the two lines.
  • a method of forming a first conductive line to a first contact pad The first contact pad is over a portion of a first dielectric layer.
  • a seed layer is formed over the first dielectric layer and the first contact pad.
  • a photoresist layer is formed over the first dielectric layer.
  • the photoresist layer is patterned to form a first opening in the photoresist layer and leave a remaining portion of the photoresist layer.
  • the opening has a first trace portion in a region adjacent to the first contact pad and a first contact portion over the first contact pad.
  • the first contact portion makes electrical contact to the first contact pad.
  • the first trace portion has a width and the first contact portion has a width not substantially exceeding a minimum of the width of the first trace portion.
  • Conductive material is formed in the first opening to make electrical contact to the first contact pad in the first contact portion and form a first conductive trace in the first trace portion, whereby the first conductive line is formed.
  • a second dielectric layer is formed over the first dielectric layer. An opening in the second dielectric layer is formed wherein the first contact pad is in the opening in the second dielectric layer. The first trace portion is over the second dielectric layer.
  • the photoresist layer is patterned to expose the seed layer in the opening and cover a first portion of the seed layer with the remaining portion of the photoresist layer. The remaining portion of the photoresist layer is removed and the first portion of the seed layer is removed.
  • the seed layer is at least one of titanium, tungsten or copper.
  • a second conductive line makes contact to a second contact pad, wherein the second contact pad is over a second portion of the first dielectric layer. The seed layer is formed over the second contact pad.
  • the photoresist layer is patterned to form a second opening in the photoresist layer. The second opening has a second trace portion in a region adjacent to the second contact pad and a second contact portion over the second contact pad.
  • the second contact portion makes electrical contact to the second contact pad.
  • the second trace portion has a width and the second contact portion has a width not substantially exceeding a minimum of the width of the second trace portion.
  • conductive material is formed in the second opening to make electrical contact to the second contact pad in the second contact portion and a second conductive trace is formed in the second trace portion whereby the second conductive line is formed.
  • the first and second contact pads are separated at a pitch that is no greater than 70 micrometers.
  • a second dielectric layer is formed over the first dielectric layer. An opening in the second dielectric layer is formed wherein the first contact pad and the second contact pad are in the opening in the second dielectric layer. A region is directly between the first contact pad and the second pad. The first trace portion and the second trace portion are over the second dielectric layer, and the opening in the second dielectric layer includes the region directly between the first and second contact pads.
  • the term “plurality”, as used herein, is defined as two or more than two.
  • the term “another”, as used herein, is defined as at least a second or more.
  • the terms “including” and/or “having”, as used herein, are defined as “comprising” (i.e., open language).
  • the term “coupled”, as used herein, is defined as connected, although not necessarily directly, and not necessarily mechanically.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Multi-Conductor Connections (AREA)
  • Coupling Device And Connection With Printed Circuit (AREA)

Abstract

Fine pitch contacts are achieved by using traces that extend to the contacts without requiring capture pads at the contact pads. Capture pads are desirably avoided because they have a diameter greater than the line to which they are attached. Preferably, adjacent contact pads are present in the same opening in the dielectric. The traces to the contact pads are in a line so that no widening is required where the lines make contact to the contact pads. The lines can be widened before they get to the contact pads but at the contact pads, they are substantially at the minimum width for the line. Thus, the contact pads can be at a pitch much lower than if capture pads were used.

Description

FIELD OF THE INVENTION
This disclosure relates to semiconductors, and more particularly to semiconductor interconnection technology for electrical connections.
RELATED ART
An integrated circuit contains multiple pads. Some applications of the integrated circuit involve the placement of a thin film, such as a dielectric layer, over the integrated circuit. When the thin film is present, the multiple pads of the integrated circuit require an interconnect thereto at a location within an overlying level. These pads are often arranged in as close proximity to each other as possible. These interconnects are commonly referred to as vias. A via is formed from a hole in a dielectric layer that is filled or plated with an electrical conductor so that contact is made from a lower level pad known as a land to a higher level pad known as a via capture pad. Therefore, the land and the capture pad have aligned centers. Manufacturing design rules require that the capture pad have at least a predetermined larger size than the opening of the via. The larger size requires the capture pad to extend beyond the opening of the via in all directions. The size of the capture pad is therefore significantly larger than the size of the dielectric opening. Additionally, a minimum distance is required between the overlying capture pads which further increases the minimum pitch between the capture pads and as a result between the lands.
For example in FIG. 1 there is shown a known integrated circuit 10 with interconnects. A pad 12 is located adjacent another pad 14. In one form each of pad 12 and pad 14 may be implemented as a land. Overlying the pad 12 and pad 14 is a dielectric layer 22. Overlying the dielectric layer 22 is a conductive trace or metal interconnect 16 and a metal interconnect 18 which function as traces. The metal interconnect 16 is connected to a capture pad 17 which is further connected to pad 14 by a hole or via having a diameter d1. Similarly, the interconnect 18 is connected to land 12 by way of a hole or via having a diameter dl that is captured by a via capture pad 19 having a diameter d2 which is substantially larger than diameter d1.
The capture pad 17 is separated from capture pad 19 by a required minimum length labeled L1. As a result, the distance between the center of the capture pad 17 and capture pad 19 is L2. A disadvantage is that L2 limits the total number of pads along the side of integrated circuit 10. In other words, in the prior art the distance L2 is the limiting factor that prevents integrated circuit from having a smaller land pad pitch.
Illustrated in FIG. 2 is a cross-section of capture pad 19, die pad 12 and associated via taken along line 2-2 of FIG. 1. The pad 12 is situated within a substrate 20 of integrated circuit 10. It should be understood that substrate 20 may be implemented at various levels within integrated circuit 10 other than at a bulk or body layer. A dielectric layer 22 overlies the substrate 20 and has an opening of width d1 to define the via. Overlying the dielectric layer 22 is the metal interconnect 18 which intersects via capture pad 19 and electrically connects to pad 12.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention is illustrated by way of example and not by limitation in the accompanying figures, in which like references indicate similar elements, and in which:
FIG. 1 illustrates in topographical form a known integrated circuit with limited pad pitch;
FIG. 2 illustrates in cross-sectional form a pad of the integrated circuit of FIG. 1 with overlying interconnect;
FIGS. 3-18 illustrate in either topographical or cross-sectional form an integrated circuit having a fine pitch interconnect in accordance with the present invention.
Skilled artisans appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help improve the understanding of the embodiments of the present invention.
DETAILED DESCRIPTION
Illustrated in FIG. 3 is an integrated circuit 40 with interconnect in accordance with the present invention. In the illustrated form there is provided a plurality of die pads, such as a die pad 42, a die pad 44, a die pad 46 and a die pad 48. It should be understood that the term die pad is one form of a contact pad. The structures described herein may be readily implemented in a semiconductor or electronic device on a surface other than a die. For example, the structures described herein may be implemented on a layer overlying multiple layers overlying a die or may be implemented on a printed circuit board. Each of die pads 42, 44, 46 and 48 is positioned lateral to each other and as close to one another as physically possible to reliably manufacture the integrated circuit 10. In one form the die pads 42, 44, 46 and 48 have a pitch or separation distance that is one hundred micrometers (microns) or less. In the illustrated form the die pads 42, 44, 46 and 48 are positioned adjacent an edge of the integrated circuit 40. However, it should be well understood that other locations within the integrated circuit 40 for the placement of die pads 42, 44, 46 and 48 may be selected. Overlying the integrated circuit 40 and a portion of die pads 42, 44, 46 and 48 is a dielectric layer 50. In the illustrated form the die pads 42, 44, 46 and 48 have two edges aligned two lines parallel to an adjacent periphery of the integrated circuitry. In the illustrated form the die pads 42, 44, 46 and 48 are substantially rectangular. It should be understood that other geometric forms for the contact pads may be implemented including circles, squares, octagons or other polygons.
Illustrated in FIG. 4 is a cross-sectional view of die pad 46 taken along line 4-4. The die pad 46 is formed within a substrate 52 of the integrated circuit 40. Overlying the die pad 46 is dielectric layer 50. The dielectric layer 50 may be made from any of a number of insulating materials such as oxides, nitrides, Bismaleimide-Triazine (BT) from Mitsubishi Gas and Chemical, Bisbenzocyclobutene (BCB) from Dow Chemical, Intervia 8010 by Rohm and Haas, or polymer based dry film dielectrics. The selected material may or may not be photodefinable and may be applied by a variety of techniques such as lamination or spin coating.
Illustrated in FIG. 5 is further processing of integrated circuit 40. A trench or opening 54 is formed in the dielectric layer 50. The opening 54 has a length along a periphery of the integrated circuit and a width that is within the two lines that the die pads 42, 44, 46 and 48 are aligned along. The trench or opening 54 may be formed, for example, by photodefinition or laser ablation.
Illustrated in FIG. 6 is a cross-section of the integrated circuit 40 taken substantially along line 6-6 of FIG. 5. In the illustrated form the opening 54 is located overlying only a portion of the width of die pad 46. While the walls of the opening 54 are illustrated as being slanted, it should be understood that the walls of opening 54 may be formed so that they are substantially vertical.
Illustrated in FIG. 7 is further processing of the integrated circuit 40. A seed layer 56 (so termed for being a layer from which another layer is formed) is formed overlying the dielectric layer 50 and the die pads 42, 44, 46 and 48 after forming the opening 54. The seed layer 56 may alternatively be referred to as a bus layer for plating. The seed layer 56 is formed in one embodiment by depositing one of titanium, tungsten, copper, titanium copper, titanium tungsten copper or other metal or metal combination suitable as a seed layer. In another form the seed layer 56 may be formed by electroless plating of copper.
Illustrated in FIG. 8 is a cross-section of the integrated circuit 40 taken substantially along line 8-8 of FIG. 7. In the illustrated form the seed layer 56 is a thin film relative to the thickness of dielectric layer 50. The seed layer 56 is blanket deposited and thus is formed in the opening 54 as well as over the dielectric layer 50.
Illustrated in FIG. 9 is further processing of the integrated circuit 40. A film of photoresist 58 is formed overlying the integrated circuit 40 and directly onto the seed layer 56. In one embodiment the photoresist 58 is formed by a spin operation or spray coating. In other forms a laminar film of photoresist 58 may be formed.
Illustrated in FIG. 10 is a cross-section of the integrated circuit 40 taken substantially along line 10-10 of FIG. 9. The film of photoresist 58 is illustrated as substantially filling the opening 54. A small dip or recessed area in the photoresist 58 may be present directly over the opening 54.
Illustrated in FIG. 11 is further processing of the integrated circuit 40 in which a plurality of trace openings 60, 62, 64 and 66 is formed by patterning the photoresist 58. The patterning of photoresist 58 creates substantially uniform sized trace openings 60, 62, 64 and 66 which respectively expose die pads 42, 44, 46 and 48. The patterning forms trace openings 60, 62, 64 and 66 each with a trace opening width 68. In order to minimize the pitch, defined as the space between two adjacent traces, a minimum width for each of the trace openings 60, 62, 64 and 66 occurs in one form over the die pads. While each of the openings 60, 62, 64 and 66 is illustrated with substantially the same dimensions, it should be understood that the photoresist 58 may be patterned with a predetermined pattern such that the dimensions of the openings 60, 62, 64 and 66 vary. Openings 60, 62, 64 and 66 are illustrated as ending on the right at a point within the trench formed by opening 54. However, openings 60, 62, 64 and 66 may extend beyond the opening 54 to the right if desired.
Illustrated in FIG. 12 is a cross-sectional view of integrated circuit 40 taken along line 12-12 of FIG. 11. In the illustrated form the opening 64 extends from the left of the view to a point within the opening 54. In an alternate form opening 64 may also extend beyond the opening 54 to the right so that an opening is present above dielectric layer 50 and seed layer 56 on the right-most portion of FIG. 12 if so desired. However, as illustrated in FIG. 12, a portion of the photoresist 58 on the right is left intact overlying the seed layer 56 to continue masking the seed layer 56.
Illustrated in FIG. 13 is further processing of the integrated circuit 40 in which conductive material is formed in each of the openings 60, 62, 64 and 66 to form conductive lines such as metal traces 70, 72, 74 and 76. The metal traces 70, 72, 74 and 76 are respectively in direct contact with die pads 42, 44, 46 and 48 yet remains electrically short-circuited together by the seed layer 56 between the metal traces 70, 72, 74 and 76. The metal in one form is copper but it should be well understood that other metals and other conductive materials may be formed. In the process as illustrated, the metal is formed by electroplating using the seed layer 56 to plate the metal in the openings 60, 62, 64 and 66. It should be understood that other metallization processes, such as electroless plating, may be used.
Illustrated in FIG. 14 is a cross-sectional view taken along line 14-14 of FIG. 13. The metal trace 74 overlies a portion of seed layer 56 and extends into opening 54 to make contact with die pad 46. It should be noted that the thickness of metal trace 74 is substantially uniform along the length. Because seed layer 56 and metal trace 74 are both conductive, an electrical connection to die pad 46 is formed. Note that as in FIG. 13 the seed layer 56 continues to electrically short circuit the metal traces 70, 72, 74 and 76. The metal trace 74 is illustrated extending to the left in FIG. 14 and may be further patterned to connect to other circuitry (not shown) on the same level or to other levels (not shown) of integrated circuit 40. In another form metal trace 74 may extend to the right of the opening 54 to lie on top of the dielectric layer 50 on the right side of FIG. 14. In such an alternate form the photoresist 58 is removed on the right side to permit the formation of metal on the seed layer 56.
Illustrated in FIG. 15 is further processing of integrated circuit 40 in which a remainder of photoresist 58 and seed layer 56 has been removed. This removal step removes the seed layer 56 between the metal traces 70, 72, 74 and 76, isolates the traces and forms individual trace contacts to their respective die pads. In one form a remainder of photoresist 58 is stripped using a chemical stripping process and a remainder of seed layer 56 is etched away.
Illustrated in FIG. 16 is a cross-section of integrated circuit 40 taken substantially along line 16-16 of FIG. 15. In the illustrated form the opening 54 illustrates metal trace 74 making electrical contact to a predetermined portion of the die pad 46. In the illustrated form only a substantially left-side portion of the die pad 46 where the photoresist 58 previously was is now exposed. In an alternate form the whole of die pad 46 is exposed to permit continuation of a conductor into and from opposite sides of the die pad 46.
Illustrated in FIG. 17 is further processing of integrated circuit 40 in which a dielectric layer 80 is formed overlying and in contact with all metal traces 70, 72, 74 and 76, the exposed portion of die pads 42, 44, 46 and 48, and a portion of the dielectric layer 50. Dielectric layer 80 functions further to insulate the metal traces 70, 72, 74 and 76. It should be understood that at this point in the processing method additional circuit layers (not shown) may be added to implement a desired circuit function. Note that the pitch between any two of the metal traces 70, 72, 74 and 76 is the distance from the center of conductive trace to the center of an adjacent conductive trace. Thus, the pitch between any two of the metal traces 70, 72, 74 and 76 is equal to a separation distance between two adjacent conductive traces plus the width of one conductive trace, assuming that each of the conductive traces have substantially the same width. The pitch in the illustrated structure between any of metal traces 70, 72, 74 and 76 is substantially smaller than the pitch between metal interconnects 16 and 18 of FIG. 1.
Illustrated in FIG. 18 is a cross-sectional view of integrated circuit structure 40 taken along line 18-18 of FIG. 17. In FIG. 18 dielectric layer 80 overlies and is in contact with the metal trace 74, the exposed portion of die pad 46 and a portion of the dielectric layer 50. As can be readily seen the dielectric layer 80 may be slightly recessed within the opening 54. Conventional planarization techniques may be used to further planarize the exposed surface of dielectric layer 80.
In one form the pitch of the structures illustrated in FIGS. 3-18 is one-third of the pitch of the integrated circuit of FIG. 1. This is a significant savings in die space that enables substantially more miniaturization of circuitry. By using a trench style via in which there is no pad in the upper one-half of the via, a significant reduction in pitch between two contact pads is accomplished.
By now it should be appreciated that there has been provided a semiconductor interconnect and method of making a semiconductor interconnect. A continuous trench is formed in a first direction across two or more pads. In a second direction, for each pad a conductive strip or metal trace is formed which is continuous and transitions from a level elevated above the pad (i.e. out of the plane of the pad) to a lower level to make contact with the pad. This structure may also be used in inverted (i.e. rotated upside down) form if desired. It should be noted that the portion of a conductive line overlying a dielectric opening does not need to cover the entire periphery or area of the opening.
The method taught herein is very helpful in manufacturing an interconnect to a semiconductor device. For example when an interconnect structure is being attached to a semiconductor die, there may be die drift associated with the alignment by the tool used to form the conductive traces to the pads of the die. Because the width of the metal traces 70, 72, 74 and 76 is less than the width of the die pads to which they are connected, die drift errors are automatically compensated as long as the die drift does not exceed a maximum drift value. There has herein been disclosed an interconnect structure that does not require a via (i.e. an opening in a dielectric that exposes an underlying pad to be contacted) to have an overlying or via capture pad. The conductive traces on a top surface of a dielectric layer are patterned to fall out of the plane in which the conductive traces are placed and into the opening without using a cover pad. The conductive trace interconnect may be placed either along a periphery or edge of an integrated circuit or anywhere else within the integrated circuit.
In the foregoing specification, the invention has been described with reference to specific embodiments. However, one of ordinary skill in the art appreciates that various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. For example, while the metal traces 70, 72, 74 and 76 are illustrated as being perpendicular in direction to the trench or opening 54, the metal traces may be formed at other angles to the opening 54. While metal traces 70, 72, 74 and 76 are described as being formed by a conventional plating process, other known processes may be used to form conductive traces. The die pad 46 may be implemented as a conductive pad in other applications. For example a pad on an integrated circuit board or other type of substrate may be used. Various types of metals and metal alloys may be used. It should also be understood that various conductive materials, such as conductive epoxy, may be used. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of present invention.
In one form there is herein provided a method for contacting contact pads of an integrated circuit. A dielectric layer is provided over the integrated circuit and the contact pads. An opening in the dielectric layer is formed to expose the contact pads whereby a portion of the dielectric layer is removed between adjacent contact pads. A seed layer is formed over the dielectric layer and the contact pads after forming the opening. A photoresist layer is formed over the seed layer. The photoresist layer is patterned to form openings in a remaining portion of the photoresist layer to the contact pads. The openings form lines with widths and the remaining portion of the photoresist layer masks a first portion of the seed layer. The remaining portion of the photoresist is removed and the first portion of the seed layer is removed.
In one form the patterning of the photoresist layer exposes the seed layer in the openings and covers a first portion of the seed layer with a remaining portion of the photoresist layer. The remaining portion of the photoresist layer is removed and the first portion of the seed layer is removed. In one form the contact pads have a pitch that is no greater than 70 micrometers.
In one form the contact pads are along a periphery of the integrated circuit and the seed layer contains at least one of titanium, tungsten or copper. In another form all three of these metals are used in the seed layer.
In one form the minimum widths for the lines occurs over the contact pads. In another form the remaining portion of the photoresist layer covers a portion of the contact pads. In another form the contact pads have two edges aligned along two lines parallel to an adjacent periphery of the integrated circuit, and the opening in the dielectric layer has a length along a periphery of the integrated circuit and a width that is within the two lines.
In another form there is provided an interconnect structure over an integrated circuit structure, wherein the integrated circuit structure has a plurality of contact pads. A plurality of lines run over the integrated circuit structure and have trace portions in a region adjacent to the contact pads and contact portions over the contact pads. The contact portions make electrical contact to the contact pads. The trace portions are over a dielectric layer and the contact pads are in a single opening in the dielectric layer. In one form the contact pads are adjacent and have a pitch that is not greater than 70 micrometers. In one form the trace portions have a width and the contact portions have a width not exceeding a minimum of the width of the trace portions. The contact pads have two edges aligned along two lines parallel to an adjacent periphery of the integrated circuit, wherein the opening in the dielectric layer has a length along a periphery of the integrated circuit and a width that is within the two lines.
In another form there is provided a method of forming a first conductive line to a first contact pad. The first contact pad is over a portion of a first dielectric layer. A seed layer is formed over the first dielectric layer and the first contact pad. A photoresist layer is formed over the first dielectric layer. The photoresist layer is patterned to form a first opening in the photoresist layer and leave a remaining portion of the photoresist layer. The opening has a first trace portion in a region adjacent to the first contact pad and a first contact portion over the first contact pad. The first contact portion makes electrical contact to the first contact pad. The first trace portion has a width and the first contact portion has a width not substantially exceeding a minimum of the width of the first trace portion. Conductive material is formed in the first opening to make electrical contact to the first contact pad in the first contact portion and form a first conductive trace in the first trace portion, whereby the first conductive line is formed. In another form a second dielectric layer is formed over the first dielectric layer. An opening in the second dielectric layer is formed wherein the first contact pad is in the opening in the second dielectric layer. The first trace portion is over the second dielectric layer.
In another form the photoresist layer is patterned to expose the seed layer in the opening and cover a first portion of the seed layer with the remaining portion of the photoresist layer. The remaining portion of the photoresist layer is removed and the first portion of the seed layer is removed. In one form the seed layer is at least one of titanium, tungsten or copper. In another form a second conductive line makes contact to a second contact pad, wherein the second contact pad is over a second portion of the first dielectric layer. The seed layer is formed over the second contact pad. The photoresist layer is patterned to form a second opening in the photoresist layer. The second opening has a second trace portion in a region adjacent to the second contact pad and a second contact portion over the second contact pad. The second contact portion makes electrical contact to the second contact pad. The second trace portion has a width and the second contact portion has a width not substantially exceeding a minimum of the width of the second trace portion. In one form conductive material is formed in the second opening to make electrical contact to the second contact pad in the second contact portion and a second conductive trace is formed in the second trace portion whereby the second conductive line is formed. In another form the first and second contact pads are separated at a pitch that is no greater than 70 micrometers. In yet another form a second dielectric layer is formed over the first dielectric layer. An opening in the second dielectric layer is formed wherein the first contact pad and the second contact pad are in the opening in the second dielectric layer. A region is directly between the first contact pad and the second pad. The first trace portion and the second trace portion are over the second dielectric layer, and the opening in the second dielectric layer includes the region directly between the first and second contact pads.
Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential feature or element of any or all the claims. As used herein, the terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus. The terms “a” or “an”, as used herein, are defined as one or more than one. The term “plurality”, as used herein, is defined as two or more than two. The term “another”, as used herein, is defined as at least a second or more. The terms “including” and/or “having”, as used herein, are defined as “comprising” (i.e., open language). The term “coupled”, as used herein, is defined as connected, although not necessarily directly, and not necessarily mechanically.

Claims (18)

1. A method for contacting contact pads of an integrated circuit, comprising:
providing a dielectric layer over the integrated circuit and the contact pads;
forming an opening in the dielectric layer to create an open area in the dielectric layer and expose the contact pads whereby a portion of the dielectric layer is removed between adjacent contact pads;
forming a seed layer over the dielectric layer and the contact pads after forming the opening;
forming a photoresist layer over the seed layer;
patterning the photoresist layer to form trace openings in the photoresist layer to the contact pads, wherein the trace openings in the photoresist layer form lines with widths, wherein a remainder of the photoresist layer masks a first portion of the seed layer and minimum widths of the lines occur over the contact pads;
forming metal in the trace openings in the photoresist layer to make electrical contact to the contact pads, the metal not covering all of the open area in the dielectric layer;
removing the remainder of the photoresist layer; and
removing the first portion of the seed layer.
2. The method of claim 1 wherein the step of patterning the photoresist layer exposes the seed layer in the trace openings in the photoresist layer and covers the first portion of the seed layer with the remainder of the photoresist layer.
3. The method of claim 1, wherein the contact pads have a pitch that is no greater than 70 micrometers.
4. The method of claim 1, wherein the contact pads are along a periphery of the integrated circuit open area in the dielectric layer.
5. The method of claim 1, wherein the seed layer comprises at least one of titanium, tungsten or copper.
6. The method of claim 1, wherein the remainder of the photoresist layer covers a portion of the contact pads.
7. The method of claim 1, wherein the contact pads have two edges aligned along two lines parallel to an adjacent periphery of the integrated circuit, wherein the opening in the dielectric layer has a length along a periphery of the integrated circuit and a width that is within the two lines.
8. A method of forming a first conductive line to a contact pad, comprising:
forming the contact pad within a first layer and exposed at a surface of the first layer;
forming a dielectric layer overlying the first layer and the contact pad;
forming a first opening in the dielectric layer to expose a portion of the contact pad and the first layer, the first opening being larger than a width of the contact pad;
forming a seed layer over the dielectric layer, the first layer and the contact pad;
forming a photoresist layer over the seed layer;
patterning the photoresist layer to form a first opening in the photoresist layer and leave a remaining portion of the photoresist layer, wherein:
the first opening in the photoresist layer has a first trace portion in a region adjacent to the contact pad, and the first opening has a first contact portion over the first contact pad,
the first contact portion makes electrical contact to the contact pad;
the first trace portion has a width that is less than the first opening in the photoresist layer; and
the first contact portion has a width not substantially exceeding a minimum of the width of the first trace portion; and
forming conductive material in a portion less than all of the first opening in the photoresist layer to make electrical contact to the first contact pad in the first contact portion and to form a first conductive trace in the first trace portion, whereby the first conductive line is formed.
9. The method of claim 8, further comprising:
forming the opening in the dielectric layer as a continuous opening that also exposes a second contact pad laterally adjacent the contact pad; and
forming a second opening in the photoresist layer to form a second trace portion that make electrical contact to the second contact pad, wherein no widening of the first trace portion is required where the first trace portion makes electrical contact to the contact pad and no widening of the second trace portion is required where the second trace portion makes electrical contact to the second contact pad.
10. The method of claim 8 wherein the step of patterning the photoresist layer exposes the seed layer in the first opening of the photoresist layer and covers a first portion of the seed layer with the remaining portion of the photoresist layer, further comprising:
removing the remaining portion of the photoresist layer; and
removing the first portion of the seed layer.
11. The method of claim 8, wherein the seed layer comprises titanium, tungsten, and copper.
12. The method of claim 8, wherein the first trace portion is positioned perpendicular to a side of the first opening in the dielectric layer.
13. The method of claim 12, wherein the first and second contact pads are separated at a pitch that is no greater than 70 micrometers.
14. The method of claim 8, further comprising:
forming a second dielectric layer overlying the contact pad and the first conductive trace.
15. The method of claim 12, wherein the first and second contact pads are along a periphery of an integrated circuit.
16. In an integrated circuit, a method for contacting contact pads, comprising:
providing the contact pads in a common opening of a dielectric layer; and
forming conductive traces to each of the contact pads in the common opening, comprising:
routing a trace portion of each of a plurality of conductive lines in a region adjacent to the contact pads and over the dielectric layer; and
routing a contact portion of each of the plurality of conductive lines over a respective one of the contact pads to make electrical contact by each of the plurality of conductive lines to a respective differing one of the contact pads, the contact portion of each of the conductive lines being no wider than its respective trace portion, wherein conductive material used to form the trace portion and the contact portion of the conductive lines does not cover all of the common opening of the dielectric layer.
17. The method of claim 16 further comprising forming the contact pads adjacent to each other and having a pitch that is not greater than 70 micrometers.
18. The method of claim 16 further comprising:
aligning two edges of each of the contact pads along two lines parallel to an adjacent periphery of the integrated circuit; and
forming the common opening in the dielectric layer with a length that is substantially along a periphery of the integrated circuit and with a width that is within the two lines.
US11/267,975 2005-11-07 2005-11-07 Fine pitch interconnect and method of making Active 2026-04-24 US7528069B2 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US11/267,975 US7528069B2 (en) 2005-11-07 2005-11-07 Fine pitch interconnect and method of making
EP06816841A EP1949426A4 (en) 2005-11-07 2006-10-11 Fine pitch interconnect and method of making
PCT/US2006/040020 WO2007055863A2 (en) 2005-11-07 2006-10-11 Fine pitch interconnect and method of making
JP2008540029A JP2009515361A (en) 2005-11-07 2006-10-11 Fine pitch interconnects and methods of making the same
CN2006800415484A CN101305453B (en) 2005-11-07 2006-10-11 Fine pitch interconnect and method of making
KR1020087010932A KR101452791B1 (en) 2005-11-07 2006-10-11 Fine pitch interconnect and method of making
TW095139912A TWI408775B (en) 2005-11-07 2006-10-27 Method for forming connections to contact pads of an integrated circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/267,975 US7528069B2 (en) 2005-11-07 2005-11-07 Fine pitch interconnect and method of making

Publications (2)

Publication Number Publication Date
US20070102828A1 US20070102828A1 (en) 2007-05-10
US7528069B2 true US7528069B2 (en) 2009-05-05

Family

ID=38002924

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/267,975 Active 2026-04-24 US7528069B2 (en) 2005-11-07 2005-11-07 Fine pitch interconnect and method of making

Country Status (7)

Country Link
US (1) US7528069B2 (en)
EP (1) EP1949426A4 (en)
JP (1) JP2009515361A (en)
KR (1) KR101452791B1 (en)
CN (1) CN101305453B (en)
TW (1) TWI408775B (en)
WO (1) WO2007055863A2 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9171793B2 (en) 2011-05-26 2015-10-27 Hewlett-Packard Development Company, L.P. Semiconductor device having a trace comprises a beveled edge
US9202713B2 (en) 2010-07-26 2015-12-01 Stats Chippac, Ltd. Semiconductor device and method of forming RDL over contact pad with high alignment tolerance or reduced interconnect pitch
US9281293B2 (en) 2013-10-30 2016-03-08 Freescale Semiconductor Inc. Microelectronic packages having layered interconnect structures and methods for the manufacture thereof
US9312206B2 (en) 2014-03-04 2016-04-12 Freescale Semiconductor, Inc. Semiconductor package with thermal via and method for fabrication thereof
US9520323B2 (en) 2012-09-11 2016-12-13 Freescale Semiconductor, Inc. Microelectronic packages having trench vias and methods for the manufacture thereof
US9589909B1 (en) 2015-10-23 2017-03-07 Nxp Usa, Inc. Radio frequency and electromagnetic interference shielding in wafer level packaging using redistribution layers

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7750250B1 (en) * 2006-12-22 2010-07-06 Amkor Technology, Inc. Blind via capture pad structure
US20080272496A1 (en) * 2007-05-02 2008-11-06 Starkey Laboratories, Inc. Planar interconnect structure for hybrid circuits
EP2663419A2 (en) * 2011-01-13 2013-11-20 Tamarack Scientific Co. Inc. Laser removal of conductive seed layers
US10276382B2 (en) * 2016-08-11 2019-04-30 Advanced Semiconductor Engineering, Inc. Semiconductor device packages and stacked package assemblies including high density interconnections

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4714516A (en) 1986-09-26 1987-12-22 General Electric Company Method to produce via holes in polymer dielectrics for multiple electronic circuit chip packaging
US5019997A (en) * 1989-06-05 1991-05-28 General Electric Company Adaptive lithography accommodation of tolerances in chip positioning in high density interconnection structures
WO2002001928A1 (en) 2000-06-26 2002-01-03 3M Innovative Properties Company Vialess printed circuit board
US6506632B1 (en) 2002-02-15 2003-01-14 Unimicron Technology Corp. Method of forming IC package having downward-facing chip cavity
US6518092B2 (en) * 2000-07-13 2003-02-11 Oki Electric Industry Co., Ltd. Semiconductor device and method for manufacturing
US20030207561A1 (en) * 2002-05-03 2003-11-06 Dubin Valery M. Interconnect structures containing conductive electrolessly deposited etch stop layers, liner layers, and via plugs
US6753609B2 (en) * 2000-08-21 2004-06-22 Siliconware Precision Industries Co., Ltd. Circuit probing contact pad formed on a bond pad in a flip chip package
US6753253B1 (en) * 1986-06-18 2004-06-22 Hitachi, Ltd. Method of making wiring and logic corrections on a semiconductor device by use of focused ion beams
DE10258081A1 (en) * 2002-12-11 2004-07-08 Infineon Technologies Ag Production of a solder stop arrangement for forming three-dimensional structures on wafers comprises depositing a seed layer on a wafer having a coating made from an organic material which leaves open the tip of the structure
US6812573B2 (en) * 1997-06-06 2004-11-02 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for manufacturing the same
US20050079705A1 (en) 2002-03-22 2005-04-14 Koichi Takeuchi Process for producing semiconductor device and semiconductor device
US6891273B2 (en) 2003-01-22 2005-05-10 Siliconware Precision Industries Co., Ltd. Semiconductor package and fabrication method thereof
US20050142874A1 (en) 2003-12-31 2005-06-30 Keum Dong Y. Methods for fabricating a copper interconnect
US20050146034A1 (en) 2003-12-24 2005-07-07 Andreyushchenko Tatyana N. Method to fabricate interconnect structures
US20050205978A1 (en) 2003-01-22 2005-09-22 Han-Ping Pu Semiconductor package and fabrication method thereof

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01176936U (en) * 1988-05-31 1989-12-18
US5933752A (en) * 1996-11-28 1999-08-03 Sony Corporation Method and apparatus for forming solder bumps for a semiconductor device
JP2003243394A (en) * 2002-02-19 2003-08-29 Fuji Electric Co Ltd Method for fabricating semiconductor device
JP3551961B2 (en) * 2002-04-10 2004-08-11 松下電器産業株式会社 Semiconductor device and manufacturing method thereof
TW200410377A (en) * 2002-12-02 2004-06-16 Shen Yu Nung Semiconductor chip package and the packaging method
JP2005129665A (en) * 2003-10-22 2005-05-19 Matsushita Electric Ind Co Ltd Semiconductor device and manufacturing method thereof

Patent Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6753253B1 (en) * 1986-06-18 2004-06-22 Hitachi, Ltd. Method of making wiring and logic corrections on a semiconductor device by use of focused ion beams
US4714516A (en) 1986-09-26 1987-12-22 General Electric Company Method to produce via holes in polymer dielectrics for multiple electronic circuit chip packaging
US5019997A (en) * 1989-06-05 1991-05-28 General Electric Company Adaptive lithography accommodation of tolerances in chip positioning in high density interconnection structures
US6812573B2 (en) * 1997-06-06 2004-11-02 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for manufacturing the same
WO2002001928A1 (en) 2000-06-26 2002-01-03 3M Innovative Properties Company Vialess printed circuit board
US6518092B2 (en) * 2000-07-13 2003-02-11 Oki Electric Industry Co., Ltd. Semiconductor device and method for manufacturing
US6753609B2 (en) * 2000-08-21 2004-06-22 Siliconware Precision Industries Co., Ltd. Circuit probing contact pad formed on a bond pad in a flip chip package
US6506632B1 (en) 2002-02-15 2003-01-14 Unimicron Technology Corp. Method of forming IC package having downward-facing chip cavity
US20050079705A1 (en) 2002-03-22 2005-04-14 Koichi Takeuchi Process for producing semiconductor device and semiconductor device
US20030207561A1 (en) * 2002-05-03 2003-11-06 Dubin Valery M. Interconnect structures containing conductive electrolessly deposited etch stop layers, liner layers, and via plugs
DE10258081A1 (en) * 2002-12-11 2004-07-08 Infineon Technologies Ag Production of a solder stop arrangement for forming three-dimensional structures on wafers comprises depositing a seed layer on a wafer having a coating made from an organic material which leaves open the tip of the structure
US6891273B2 (en) 2003-01-22 2005-05-10 Siliconware Precision Industries Co., Ltd. Semiconductor package and fabrication method thereof
US20050205978A1 (en) 2003-01-22 2005-09-22 Han-Ping Pu Semiconductor package and fabrication method thereof
US20050146034A1 (en) 2003-12-24 2005-07-07 Andreyushchenko Tatyana N. Method to fabricate interconnect structures
US20050142874A1 (en) 2003-12-31 2005-06-30 Keum Dong Y. Methods for fabricating a copper interconnect

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Alam, Syed M. et al., "Circuit-Level Reliability Requirements for Cu Metallization"; Sep. 2005; pp. 522-531; vol. 5, No. 3; IEEE Transactions on Device and Materials Reliability; IEEE.
International Search Report and written opinion (8 pages).

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9202713B2 (en) 2010-07-26 2015-12-01 Stats Chippac, Ltd. Semiconductor device and method of forming RDL over contact pad with high alignment tolerance or reduced interconnect pitch
US9171793B2 (en) 2011-05-26 2015-10-27 Hewlett-Packard Development Company, L.P. Semiconductor device having a trace comprises a beveled edge
US9570384B2 (en) 2011-05-26 2017-02-14 Hewlett-Packard Development Company, L.P. Semiconductor device
US9520323B2 (en) 2012-09-11 2016-12-13 Freescale Semiconductor, Inc. Microelectronic packages having trench vias and methods for the manufacture thereof
US9281293B2 (en) 2013-10-30 2016-03-08 Freescale Semiconductor Inc. Microelectronic packages having layered interconnect structures and methods for the manufacture thereof
US9312206B2 (en) 2014-03-04 2016-04-12 Freescale Semiconductor, Inc. Semiconductor package with thermal via and method for fabrication thereof
US9589909B1 (en) 2015-10-23 2017-03-07 Nxp Usa, Inc. Radio frequency and electromagnetic interference shielding in wafer level packaging using redistribution layers

Also Published As

Publication number Publication date
US20070102828A1 (en) 2007-05-10
EP1949426A4 (en) 2012-07-25
TW200729403A (en) 2007-08-01
CN101305453A (en) 2008-11-12
CN101305453B (en) 2010-10-27
KR20080066773A (en) 2008-07-16
WO2007055863A3 (en) 2007-07-12
TWI408775B (en) 2013-09-11
EP1949426A2 (en) 2008-07-30
WO2007055863A2 (en) 2007-05-18
KR101452791B1 (en) 2014-10-21
JP2009515361A (en) 2009-04-09

Similar Documents

Publication Publication Date Title
US7528069B2 (en) Fine pitch interconnect and method of making
CN100375255C (en) Semiconductor device and its mfg. method
KR100641696B1 (en) Method of manufacturing semiconductor device
US6992376B2 (en) Electronic package having a folded package substrate
KR101178823B1 (en) Semiconductor chip and method of manufacturing the same
US8227711B2 (en) Coreless packaging substrate and method for fabricating the same
EP1267402A2 (en) Semiconductor device and method of production of same
US6465886B1 (en) Semiconductor device having circuit pattern and lands thereon
US20050245059A1 (en) Method for making an interconnect pad
US20220375840A1 (en) Manufacture of electronic chips
TW200936000A (en) Wire bonding substrate and fabrication thereof
KR20050035161A (en) Semiconductor component
US8186043B2 (en) Method of manufacturing a circuit board
US6278185B1 (en) Semi-additive process (SAP) architecture for organic leadless grid array packages
EP1003209A1 (en) Process for manufacturing semiconductor device
US6896173B2 (en) Method of fabricating circuit substrate
US20040188812A1 (en) Semiconductor package having angulated interconnect surfaces
US6740222B2 (en) Method of manufacturing a printed wiring board having a discontinuous plating layer
KR20040023773A (en) Method of forming conductor wiring pattern
US7663223B2 (en) Coupling substrate for semiconductor components and method for producing the same
US7253530B2 (en) Method for producing chip stacks
WO1997024021A1 (en) Substrate for mounting electronic part and process for manufacturing the same
KR20120009702A (en) Method for fabricating film circuit substrate and method for fabricating chip package comprising the same
JP2006253253A (en) Method of manufacturing flexible circuit board
KR20000070491A (en) Method for making a structured metallization for a semiconductor wafer

Legal Events

Date Code Title Description
AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WENZEL, ROBERT J.;LEAL, GEORGE R.;REEL/FRAME:017214/0861

Effective date: 20051107

AS Assignment

Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129

Effective date: 20061201

Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129

Effective date: 20061201

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: CITIBANK, N.A., NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:023273/0099

Effective date: 20090804

Owner name: CITIBANK, N.A.,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:023273/0099

Effective date: 20090804

AS Assignment

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424

Effective date: 20130521

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266

Effective date: 20131101

AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0823

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: SUPPLEMENT TO THE SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:039138/0001

Effective date: 20160525

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001

Effective date: 20160622

AS Assignment

Owner name: NXP USA, INC., TEXAS

Free format text: CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:040652/0180

Effective date: 20161107

AS Assignment

Owner name: NXP USA, INC., TEXAS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE LISTED CHANGE OF NAME SHOULD BE MERGER AND CHANGE PREVIOUSLY RECORDED AT REEL: 040652 FRAME: 0180. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME;ASSIGNOR:FREESCALE SEMICONDUCTOR INC.;REEL/FRAME:041354/0148

Effective date: 20161107

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536

Effective date: 20151207

AS Assignment

Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001

Effective date: 20190217

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050744/0097

Effective date: 20190903

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421

Effective date: 20151207

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001

Effective date: 20160622

AS Assignment

Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001

Effective date: 20160912

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12