US7923823B2 - Semiconductor device with parylene coating - Google Patents

Semiconductor device with parylene coating Download PDF

Info

Publication number
US7923823B2
US7923823B2 US11/626,091 US62609107A US7923823B2 US 7923823 B2 US7923823 B2 US 7923823B2 US 62609107 A US62609107 A US 62609107A US 7923823 B2 US7923823 B2 US 7923823B2
Authority
US
United States
Prior art keywords
parylene
coating
semiconductor
rear side
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US11/626,091
Other versions
US20080173988A1 (en
Inventor
Manfred Mengel
Joachim Mahler
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Infineon Technologies AG
Original Assignee
Infineon Technologies AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infineon Technologies AG filed Critical Infineon Technologies AG
Priority to US11/626,091 priority Critical patent/US7923823B2/en
Assigned to INFINEON TECHNOLOGIES AG reassignment INFINEON TECHNOLOGIES AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MAHLER, JOACHIM, MENGEL, MANFRED, DR.
Priority to US11/778,427 priority patent/US8110906B2/en
Publication of US20080173988A1 publication Critical patent/US20080173988A1/en
Application granted granted Critical
Publication of US7923823B2 publication Critical patent/US7923823B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/29Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
    • H01L23/293Organic, e.g. plastic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3171Partial encapsulation or coating the coating being directly applied to the semiconductor body, e.g. passivation layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49575Assemblies of semiconductor devices on lead frames
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/27Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29199Material of the matrix
    • H01L2224/2929Material of the matrix with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/48137Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49503Lead-frames or other flat leads characterised by the die pad
    • H01L23/49513Lead-frames or other flat leads characterised by the die pad having bonding material between chip and die pad
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/60Protection against electrostatic charges or discharges, e.g. Faraday shields
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00013Fully indexed content
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01022Titanium [Ti]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01023Vanadium [V]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01028Nickel [Ni]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/07802Adhesive characteristics other than chemical not being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12044OLED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits

Definitions

  • the invention relates to semiconductor wafers having a multiplicity of semiconductor component positions arranged in rows and columns. It furthermore relates to a power semiconductor module having a power semiconductor chip and a logic semiconductor chip and also a method for producing semiconductor chips.
  • Semiconductor chips which are arranged as logic semiconductor chips together with a power semiconductor chip on an electrically conductive substrate such as a leadframe, for example, have to be electrically insulated from the substrate.
  • An electrically insulating adhesive is usually used for this purpose, by means of which the semiconductor chip is adhesively bonded by its rear side onto the substrate.
  • a method for producing semiconductor chips includes the following steps: a semiconductor wafer having semiconductor chip positions arranged in rows and columns is provided, wherein the semiconductor wafer has on its front side front sides of semiconductor chips with integrated circuits. The rear side of the semiconductor chip is covered and coated with a coating having Parylene. The semiconductor wafer is subsequently singulated into semiconductor chips on whose rear sides the coating having Parylene is arranged.
  • a semiconductor power module has the following features: a power substrate, at least one power semiconductor chip arranged on the power substrate and at least one logic semiconductor or driver chip having an active front side, which logic semiconductor chip is mounted by its rear side onto the power substrate, wherein the logic semiconductor chip has a coating having Parylene on its rear side.
  • FIG. 1 schematically shows a cross section through a semiconductor wafer in accordance with one embodiment of the invention
  • FIG. 2 schematically shows a cross section through an alternative embodiment of the semiconductor wafer in accordance with one embodiment of the invention
  • FIG. 3 schematically shows a cross section through the semiconductor wafer separated into semiconductor chips in accordance with one embodiment of the invention
  • FIG. 4 schematically shows a detail from a power semiconductor module in accordance with one embodiment of the invention.
  • a method for producing semiconductor chips includes the following steps: a semiconductor wafer having semiconductor chip positions arranged in rows and columns is provided, wherein the semiconductor wafer has on its front side front sides of semiconductor chips with integrated circuits. The rear side of the semiconductor chip is covered and coated with a coating having Parylene. The semiconductor wafer is subsequently singulated into semiconductor chips on whose rear sides the coating having Parylene is arranged.
  • the semiconductor wafer provided is first applied to a sawing film and singulated into semiconductor chips and the rear sides of the singulated semiconductor chips are subsequently coated with the coating having Parylene.
  • the coated semiconductor chips can then be removed from the sawing film.
  • their edge sides can also be provided with the coating having Parylene, with the result that the breakdown strength of the semiconductor chips is additionally increased.
  • the sawing film is advantageously extended prior to coating, with the result that interspaces are formed between the semiconductor chips and the edge sides of the semiconductor chips are uncovered. If the interspaces that arise during sawing as a result of the material removal are wide enough, it is not necessary for the sawing film to be extended.
  • the electrical insulation of the semiconductor chip can be achieved in a particularly simple manner by providing the rear side of the semiconductor chip with an electrical insulation layer simultaneously in the course of its production. This precludes the situation where tilting of the semiconductor chip during its mounting leads to the production of an electrical contact with the substrate. Consequently, particular precision during the application of the semiconductor chip to the substrate is not necessary since the electrical insulation is still present even with a tilted chip.
  • the material used for insulation should have a particularly high breakdown strength.
  • it should be able to be applied to the rear side of the semiconductor chip with a constant thickness in a simple technical process.
  • a high temperature resistance of the insulation material is desirable.
  • Parylenes meet these conditions and are therefore particularly well suited as insulation materials. They have a high electrical insulation strength; by way of example, a layer having a thickness of 1 ⁇ m has an electrical breakdown strength of 500 V. In addition, Parylene takes up only very little moisture and is comparatively elastic, so that it can buffer thermomechanical stresses between semiconductor chip and substrate. In addition, Parylenes often have low coefficients of thermal expansion of less than 50 ppm/K, a high thermal stability and a high chemical resistance.
  • the coating If the coating is applied prior to the sawing process for separating the semiconductor wafer, it protects the wafer during the sawing process and prevents semiconductor material from breaking off at the edges, so-called chipping. Consequently, the coating also constitutes a mechanical protection layer for the semiconductor wafer or the semiconductor chips. What is more, on account of its insulation properties, it can serve as an ESD (electrostatic discharge) protection layer and prevent electrostatic discharges of the semiconductor wafer and of the semiconductor chips during processing.
  • ESD electrostatic discharge
  • the coating is advantageously carried out by means of gas phase polymerization, with the following steps: firstly, the dimer of the compound is evaporated.
  • the dimer is prepared for example by dehydrating pyrolytic dimerization of p-xylene and subsequent quenching in liquid p-xylene. This yields [2, 2]-p-cyclophane.
  • the dimer cleaves into two divalent free-radical monomers such as p-xylene.
  • the polymerization takes place upon cooling.
  • a very pure Parylene coating can be deposited by means of this process. Consequently, apart from unavoidable contaminants, the coating can be composed completely or almost completely of Parylene.
  • the evaporation is advantageously carried out at a temperature of 160° C. to 180° C. and a pressure of 1-2 mbar.
  • the pyrolysis is advantageously carried out at a temperature of 660° C. to 690° C. and a pressure of 0.5-1 mbar.
  • the polymerization is advantageously carried out at a temperature of less than 35° C. and a pressure of 0.1-0.2 mbar.
  • At least one metal layer is applied to the rear side of the semiconductor wafer or of the semiconductor chips.
  • the metal layers may have aluminum and/or titanium and/or nickel.
  • an exemplary semiconductor power module has the following features: a power substrate, at least one power semiconductor chip arranged on the power substrate and at least one logic semiconductor or driver chip having an active front side, which logic semiconductor chip is mounted by its rear side onto the power substrate, wherein the logic semiconductor chip has a coating having Parylene on its rear side.
  • the semiconductor component has the advantage that the rear side of the logic semiconductor chip is electrically insulated particularly well by the coating having Parylene.
  • the insulation is intrinsic, that is to say that the coating is part of the chip rear side and, consequently, is not dependent on the type of mounting or jeopardized by tilting of the semiconductor chip.
  • the coating having Parylene advantageously has a layer thickness d where 500 nm ⁇ d ⁇ 5 ⁇ m.
  • Parylene C, Parylene N or Parylene D may be provided for the coating having Parylene.
  • Parylene C has a melting point of 290° C. and is highly resistant to water and chemicals.
  • Parylene N has a melting point of 420° C. and a particularly high dielectric breakdown strength of 7 kV/mm.
  • Parylene D has a melting point of 380° C. and maintains its strength and its electrical properties even at high temperatures.
  • a leadframe is typically provided as the power substrate.
  • other substrates are also conceivable.
  • the logic semiconductor chip also has the coating having Parylene on its lateral areas.
  • the coating has Parylene on its lateral areas.
  • At least one metal layer is arranged between the rear side of the logic semiconductor chip and the coating having Parylene, which metal layer may have for example aluminum and/or titanium and/or nickel.
  • the logic semiconductor chip is advantageously connected by its rear side, which is provided with the coating having Parylene, to the power substrate by means of an adhesive layer.
  • the logic semiconductor chip can be connected particularly simply and permanently to the substrate by means of adhesive bonding.
  • the adhesive layer may have electrically conductive particles.
  • the method is particularly well suited to the application of an insulating coating to the rear side of the semiconductor chip as early as at the wafer level.
  • a semiconductor wafer for having a multiplicity of semiconductor chip positions arranged in rows and columns has on its front side front sides of semiconductor chips with integrated circuits.
  • a coating having Parylene is arranged on the rear side of the semiconductor wafer.
  • One or a plurality of metal layers between the rear side of the semiconductor wafer and the coating having Parylene may also be applied as early as at the wafer level and have for example aluminum and/or titanium and/or nickel.
  • the semiconductor wafer 1 in accordance with FIG. 1 has a front side 3 and a rear side 4 . Front sides (not shown) of semiconductor chips with integrated circuits are arranged on the front side 3 .
  • the rear side 4 is passive; it has no integrated circuits.
  • a coating 2 having Parylene is arranged on the rear side 4 of the semiconductor wafer 1 .
  • the coating is composed of Parylene apart from production-dictated contaminants and has a thickness d for which 500 nm ⁇ d ⁇ 5 ⁇ m holds true.
  • the coating 2 is electrically insulating and has a sufficient breakdown strength even at high voltages in the range of hundreds of volts or a few kilovolts.
  • FIG. 2 shows an alternative embodiment of the wafer 1 .
  • a metal layer 5 and a further metal layer 6 are arranged between the rear side 4 of the wafer 1 and the coating 2 .
  • this exemplary embodiment employs gas phase polymerization, by means of which particularly pure and uniform coatings can be produced in a comparatively simple manner.
  • the semiconductor wafer 1 is introduced into a vacuum chamber in such a way that its front side 3 , which has the integrated circuits, is covered, whereas its rear side 4 to be coated or the surfaces of metal layers 5 and 6 arranged on the rear side 4 are uncovered.
  • the semiconductor wafer 1 is singulated into semiconductor chips.
  • the edge sides of the semiconductor chips it is also possible for the edge sides of the semiconductor chips to be coated as well in addition to the rear side 4 of the semiconductor wafer 1 . This is illustrated in FIG. 3 .
  • the semiconductor wafer 1 is applied by its front side 3 onto the top side 10 of a sawing film 9 and singulated into semiconductor chips 8 .
  • the separation of the semiconductor wafer 1 into semiconductor chips 8 gives rise to interspaces 11 between the semiconductor chips 8 , the sawing tracks. Consequently, the edge sides 7 of the semiconductor chips 8 are uncovered.
  • the semiconductor wafer 1 singulated into semiconductor chips 8 can then be provided with the coating 2 .
  • the semiconductor chips 8 remain with their front sides 12 on the top side 10 of the sawing film 9 .
  • the front sides 12 of the semiconductor chips 8 are therefore protected and are kept free of the coating 2 .
  • the uncovered edge sides 7 are also provided with the coating 2 . Since the Parylene is present at least as a monomer initially in the gas phase, it can readily penetrate into the interspaces 11 and deposits on the edge sides 7 in principle with the same thickness d as on the rear sides 13 of the semiconductor chips 8 .
  • the sawing film 9 can be extended in order to enlarge them.
  • the latter can be removed from the sawing film 9 . They then have a coating 2 both on their rear side 13 and on their edge sides 7 and are therefore electrically insulated particularly well.
  • the power semiconductor module 14 in accordance with FIG. 4 is only shown schematically in a detail.
  • the power semiconductor module may have for example a bridge or half-bridge circuit with power semiconductor chips. Details of the circuit are not of interest here and are therefore not illustrated.
  • a first power transistor 16 and a second power transistor 17 are arranged on a power substrate 15 .
  • a driver chip 18 which is likewise arranged on the power substrate 15 , is provided for the driving of the power transistors.
  • the driver chip 18 has on its front side 24 contact areas 21 connected to the gate terminals 22 of the power transistors via connecting elements 23 such as bonding wires.
  • the driver chip 18 has to be electrically insulated from the power substrate 15 .
  • it has a Parylene coating 2 on its rear side 19 .
  • the driver chip 18 can be fixed on the power substrate 15 for example by means of an adhesive layer (not shown).
  • the Parylene coating 2 is only applied to the rear side 19 of the driver chip 18 .
  • it may additionally also be arranged on the edge sides 7 of said chip.

Abstract

A method for producing semiconductor chips has the following steps for this purpose: firstly, a semiconductor wafer having a multiplicity of semiconductor chip positions arranged in rows and columns is provided, wherein the semiconductor wafer has on its front side front sides of semiconductor chips with integrated circuits. The rear side of the semiconductor wafer is provided with a coating having Parylene. The semiconductor wafer is subsequently singulated into semiconductor chips having rear sides on which the coating having Parylene is arranged.

Description

BACKGROUND
The invention relates to semiconductor wafers having a multiplicity of semiconductor component positions arranged in rows and columns. It furthermore relates to a power semiconductor module having a power semiconductor chip and a logic semiconductor chip and also a method for producing semiconductor chips.
Semiconductor chips which are arranged as logic semiconductor chips together with a power semiconductor chip on an electrically conductive substrate such as a leadframe, for example, have to be electrically insulated from the substrate. An electrically insulating adhesive is usually used for this purpose, by means of which the semiconductor chip is adhesively bonded by its rear side onto the substrate.
What is disadvantageous in this case is that the electrical insulation capability of adhesives is very limited, particularly if they are intended to have good thermal conduction properties. Moreover, even slight tilting of the semiconductor chip can result in an electrical contact being produced between the chip rear side and the substrate. The use of an adhesive layer as electrical insulation therefore requires great precision during the application of the semiconductor chip.
SUMMARY
A method for producing semiconductor chips includes the following steps: a semiconductor wafer having semiconductor chip positions arranged in rows and columns is provided, wherein the semiconductor wafer has on its front side front sides of semiconductor chips with integrated circuits. The rear side of the semiconductor chip is covered and coated with a coating having Parylene. The semiconductor wafer is subsequently singulated into semiconductor chips on whose rear sides the coating having Parylene is arranged.
A semiconductor power module has the following features: a power substrate, at least one power semiconductor chip arranged on the power substrate and at least one logic semiconductor or driver chip having an active front side, which logic semiconductor chip is mounted by its rear side onto the power substrate, wherein the logic semiconductor chip has a coating having Parylene on its rear side.
BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying drawings are included to provide a further understanding of the present invention and are incorporated in and constitute a part of this specification. The drawings illustrate the embodiments of the present invention and together with the description serve to explain the principles of the invention. Other embodiments of the present invention and many of the intended advantages of the present invention will be readily appreciated as they become better understood by reference to the following detailed description. The elements of the drawings are not necessarily to scale relative to each other. Like reference numerals designate corresponding similar parts.
FIG. 1 schematically shows a cross section through a semiconductor wafer in accordance with one embodiment of the invention;
FIG. 2 schematically shows a cross section through an alternative embodiment of the semiconductor wafer in accordance with one embodiment of the invention;
FIG. 3 schematically shows a cross section through the semiconductor wafer separated into semiconductor chips in accordance with one embodiment of the invention and
FIG. 4 schematically shows a detail from a power semiconductor module in accordance with one embodiment of the invention.
DETAILED DESCRIPTION
In the following Detailed Description, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. In this regard, directional terminology, such as “top,” “bottom,” “front,” “back,” “leading,” “trailing,” etc., is used with reference to the orientation of the Figure(s) being described. Because components of embodiments of the present invention can be positioned in a number of different orientations, the directional terminology is used for purposes of illustration and is in no way limiting. It is to be understood that other embodiments may be utilized and structural or logical changes may be made without departing from the scope of the present invention. The following detailed description, therefore, is not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.
In accordance with one exemplary embodiment of the invention, a method for producing semiconductor chips includes the following steps: a semiconductor wafer having semiconductor chip positions arranged in rows and columns is provided, wherein the semiconductor wafer has on its front side front sides of semiconductor chips with integrated circuits. The rear side of the semiconductor chip is covered and coated with a coating having Parylene. The semiconductor wafer is subsequently singulated into semiconductor chips on whose rear sides the coating having Parylene is arranged.
In an alternative embodiment of the method, the semiconductor wafer provided is first applied to a sawing film and singulated into semiconductor chips and the rear sides of the singulated semiconductor chips are subsequently coated with the coating having Parylene. The coated semiconductor chips can then be removed from the sawing film.
In this embodiment of the method, in addition to the rear sides of the semiconductor chips, their edge sides can also be provided with the coating having Parylene, with the result that the breakdown strength of the semiconductor chips is additionally increased.
For this purpose, the sawing film is advantageously extended prior to coating, with the result that interspaces are formed between the semiconductor chips and the edge sides of the semiconductor chips are uncovered. If the interspaces that arise during sawing as a result of the material removal are wide enough, it is not necessary for the sawing film to be extended.
It is a consideration that the electrical insulation of the semiconductor chip can be achieved in a particularly simple manner by providing the rear side of the semiconductor chip with an electrical insulation layer simultaneously in the course of its production. This precludes the situation where tilting of the semiconductor chip during its mounting leads to the production of an electrical contact with the substrate. Consequently, particular precision during the application of the semiconductor chip to the substrate is not necessary since the electrical insulation is still present even with a tilted chip.
At least the following conditions should be met for a particularly good electrical insulation of the chip rear side: firstly, the material used for insulation should have a particularly high breakdown strength. Secondly, it should be able to be applied to the rear side of the semiconductor chip with a constant thickness in a simple technical process. Moreover, a high temperature resistance of the insulation material is desirable.
Parylenes meet these conditions and are therefore particularly well suited as insulation materials. They have a high electrical insulation strength; by way of example, a layer having a thickness of 1 μm has an electrical breakdown strength of 500 V. In addition, Parylene takes up only very little moisture and is comparatively elastic, so that it can buffer thermomechanical stresses between semiconductor chip and substrate. In addition, Parylenes often have low coefficients of thermal expansion of less than 50 ppm/K, a high thermal stability and a high chemical resistance.
If the coating is applied prior to the sawing process for separating the semiconductor wafer, it protects the wafer during the sawing process and prevents semiconductor material from breaking off at the edges, so-called chipping. Consequently, the coating also constitutes a mechanical protection layer for the semiconductor wafer or the semiconductor chips. What is more, on account of its insulation properties, it can serve as an ESD (electrostatic discharge) protection layer and prevent electrostatic discharges of the semiconductor wafer and of the semiconductor chips during processing.
The coating is advantageously carried out by means of gas phase polymerization, with the following steps: firstly, the dimer of the compound is evaporated. The dimer is prepared for example by dehydrating pyrolytic dimerization of p-xylene and subsequent quenching in liquid p-xylene. This yields [2, 2]-p-cyclophane. During the subsequent pyrolysis of the dimer, the dimer cleaves into two divalent free-radical monomers such as p-xylene. Upon the deposition of the monomers present in the gas phase on the surfaces to be coated, the polymerization takes place upon cooling.
A very pure Parylene coating can be deposited by means of this process. Consequently, apart from unavoidable contaminants, the coating can be composed completely or almost completely of Parylene.
The evaporation is advantageously carried out at a temperature of 160° C. to 180° C. and a pressure of 1-2 mbar.
The pyrolysis is advantageously carried out at a temperature of 660° C. to 690° C. and a pressure of 0.5-1 mbar.
The polymerization is advantageously carried out at a temperature of less than 35° C. and a pressure of 0.1-0.2 mbar.
In one exemplary embodiment, prior to the application of the coating having Parylene, at least one metal layer is applied to the rear side of the semiconductor wafer or of the semiconductor chips. In this case, the metal layers may have aluminum and/or titanium and/or nickel.
In accordance with further aspects of the present invention, an exemplary semiconductor power module has the following features: a power substrate, at least one power semiconductor chip arranged on the power substrate and at least one logic semiconductor or driver chip having an active front side, which logic semiconductor chip is mounted by its rear side onto the power substrate, wherein the logic semiconductor chip has a coating having Parylene on its rear side.
The semiconductor component has the advantage that the rear side of the logic semiconductor chip is electrically insulated particularly well by the coating having Parylene. In addition, the insulation is intrinsic, that is to say that the coating is part of the chip rear side and, consequently, is not dependent on the type of mounting or jeopardized by tilting of the semiconductor chip.
The coating having Parylene advantageously has a layer thickness d where 500 nm≦d≦5 μm.
Parylene C, Parylene N or Parylene D may be provided for the coating having Parylene. In this case, it is expedient to choose that polymer whose properties best correspond to the requirements. Therefore, Parylene C has a melting point of 290° C. and is highly resistant to water and chemicals. Parylene N has a melting point of 420° C. and a particularly high dielectric breakdown strength of 7 kV/mm. Parylene D has a melting point of 380° C. and maintains its strength and its electrical properties even at high temperatures.
A leadframe is typically provided as the power substrate. However, other substrates are also conceivable.
In one exemplary embodiment, the logic semiconductor chip also has the coating having Parylene on its lateral areas. By virtue of the application of the coating not only on the chip rear sides but also on the edge sides or at least on parts of the edge sides such as, for example, a lower section of the edge sides, the logic semiconductor chip is electrically insulated from the substrate particularly well. Even tilting of the semiconductor chip during application to the substrate does not lead to the production of an electrical contact.
In one exemplary embodiment, at least one metal layer is arranged between the rear side of the logic semiconductor chip and the coating having Parylene, which metal layer may have for example aluminum and/or titanium and/or nickel.
The logic semiconductor chip is advantageously connected by its rear side, which is provided with the coating having Parylene, to the power substrate by means of an adhesive layer. The logic semiconductor chip can be connected particularly simply and permanently to the substrate by means of adhesive bonding. For a better thermal conductivity, the adhesive layer may have electrically conductive particles.
The method is particularly well suited to the application of an insulating coating to the rear side of the semiconductor chip as early as at the wafer level. A semiconductor wafer for having a multiplicity of semiconductor chip positions arranged in rows and columns has on its front side front sides of semiconductor chips with integrated circuits. A coating having Parylene is arranged on the rear side of the semiconductor wafer.
One or a plurality of metal layers between the rear side of the semiconductor wafer and the coating having Parylene may also be applied as early as at the wafer level and have for example aluminum and/or titanium and/or nickel.
The semiconductor wafer 1 in accordance with FIG. 1 has a front side 3 and a rear side 4. Front sides (not shown) of semiconductor chips with integrated circuits are arranged on the front side 3. The rear side 4 is passive; it has no integrated circuits.
A coating 2 having Parylene is arranged on the rear side 4 of the semiconductor wafer 1. In this exemplary embodiment, the coating is composed of Parylene apart from production-dictated contaminants and has a thickness d for which 500 nm≦d≦5 μm holds true. The coating 2 is electrically insulating and has a sufficient breakdown strength even at high voltages in the range of hundreds of volts or a few kilovolts.
FIG. 2 shows an alternative embodiment of the wafer 1. In this embodiment, a metal layer 5 and a further metal layer 6 are arranged between the rear side 4 of the wafer 1 and the coating 2.
In order to produce the coating 2, this exemplary embodiment employs gas phase polymerization, by means of which particularly pure and uniform coatings can be produced in a comparatively simple manner. For this purpose, the semiconductor wafer 1 is introduced into a vacuum chamber in such a way that its front side 3, which has the integrated circuits, is covered, whereas its rear side 4 to be coated or the surfaces of metal layers 5 and 6 arranged on the rear side 4 are uncovered.
After the coating, the semiconductor wafer 1 is singulated into semiconductor chips. As an alternative, however, it is also possible for the edge sides of the semiconductor chips to be coated as well in addition to the rear side 4 of the semiconductor wafer 1. This is illustrated in FIG. 3.
For this purpose, the semiconductor wafer 1 is applied by its front side 3 onto the top side 10 of a sawing film 9 and singulated into semiconductor chips 8. The separation of the semiconductor wafer 1 into semiconductor chips 8 gives rise to interspaces 11 between the semiconductor chips 8, the sawing tracks. Consequently, the edge sides 7 of the semiconductor chips 8 are uncovered.
The semiconductor wafer 1 singulated into semiconductor chips 8 can then be provided with the coating 2. In this case, the semiconductor chips 8 remain with their front sides 12 on the top side 10 of the sawing film 9. The front sides 12 of the semiconductor chips 8 are therefore protected and are kept free of the coating 2.
During the gas phase polymerization, virtually all the uncovered surfaces are coated in the vacuum chamber. Consequently, in this exemplary embodiment, the uncovered edge sides 7 are also provided with the coating 2. Since the Parylene is present at least as a monomer initially in the gas phase, it can readily penetrate into the interspaces 11 and deposits on the edge sides 7 in principle with the same thickness d as on the rear sides 13 of the semiconductor chips 8.
If the interspaces 11 are still not large enough after the separation of the semiconductor wafer 1 into semiconductor chips 8, the sawing film 9 can be extended in order to enlarge them.
After the coating of the semiconductor chips, the latter can be removed from the sawing film 9. They then have a coating 2 both on their rear side 13 and on their edge sides 7 and are therefore electrically insulated particularly well.
The power semiconductor module 14 in accordance with FIG. 4 is only shown schematically in a detail. The power semiconductor module may have for example a bridge or half-bridge circuit with power semiconductor chips. Details of the circuit are not of interest here and are therefore not illustrated. In the exemplary embodiment shown, a first power transistor 16 and a second power transistor 17 are arranged on a power substrate 15. A driver chip 18, which is likewise arranged on the power substrate 15, is provided for the driving of the power transistors.
The driver chip 18 has on its front side 24 contact areas 21 connected to the gate terminals 22 of the power transistors via connecting elements 23 such as bonding wires.
The driver chip 18 has to be electrically insulated from the power substrate 15. For this purpose, it has a Parylene coating 2 on its rear side 19. The driver chip 18 can be fixed on the power substrate 15 for example by means of an adhesive layer (not shown). In this exemplary embodiment, the Parylene coating 2 is only applied to the rear side 19 of the driver chip 18. However, it may additionally also be arranged on the edge sides 7 of said chip.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that a variety of alternate and/or equivalent implementations may be substituted for the specific embodiments shown and described without departing from the scope of the present invention. This application is intended to cover any adaptations or variations of the specific embodiments discussed herein. Therefore, it is intended that this invention be limited only by the claims and the equivalents thereof.

Claims (13)

1. A semiconductor power module, comprising:
a power substrate;
at least one power semiconductor chip arranged on the power substrate;
at least one driver chip having an active front side and a rear side, wherein the driver chip is mounted by the rear side onto the power substrate, and wherein the driver chip has a coating having Parylene on the rear side which electrically insulates the driver chip from the power substrate.
2. The semiconductor power module of claim 1, wherein the coating having Parylene has a layer thickness d where 500 nm≦d≦5 μm.
3. The semiconductor power module of claim 1, wherein Parylene C is provided for the coating having Parylene.
4. The semiconductor power module of claim 1, wherein Parylene N is provided for the coating having Parylene.
5. The semiconductor power module of claim 1, wherein Parylene D is provided for the coating having Parylene.
6. The semiconductor power module of claim 1, wherein the power substrate is a leadframe.
7. The semiconductor power module of claim 1, wherein the driver chip includes edge sides including the coating having Parylene.
8. The semiconductor power module of claim 1, wherein at least one metal layer is arranged between the rear side of the driver chip and the coating having Parylene.
9. The semiconductor power module of claim 8, wherein the metal layers have at least one of aluminum, titanium, and/or nickel.
10. The semiconductor power module of claim 1, wherein the driver chip is connected by the rear side, which is provided with the coating having Parylene, to the power substrate by an adhesive layer.
11. The semiconductor power module of claim 1, wherein the adhesive layer has electrically conductive particles.
12. The semiconductor power module of claim 1, wherein the coating is composed completely of Parylene.
13. A semiconductor power module, comprising:
a power substrate;
at least one power semiconductor chip arranged on the power substrate ;
at least one driver chip having an active front side and a rear side, wherein the rear side of the driver chip is covered with a coating including Parylene, wherein the driver chip is mounted by the rear side onto the power substrate with an adhesive, wherein the Parylene coating is separate from the adhesive and electrically insulates the driver chip from the power substrate.
US11/626,091 2007-01-23 2007-01-23 Semiconductor device with parylene coating Expired - Fee Related US7923823B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US11/626,091 US7923823B2 (en) 2007-01-23 2007-01-23 Semiconductor device with parylene coating
US11/778,427 US8110906B2 (en) 2007-01-23 2007-07-16 Semiconductor device including isolation layer

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/626,091 US7923823B2 (en) 2007-01-23 2007-01-23 Semiconductor device with parylene coating

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/778,427 Continuation-In-Part US8110906B2 (en) 2007-01-23 2007-07-16 Semiconductor device including isolation layer

Publications (2)

Publication Number Publication Date
US20080173988A1 US20080173988A1 (en) 2008-07-24
US7923823B2 true US7923823B2 (en) 2011-04-12

Family

ID=39640435

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/626,091 Expired - Fee Related US7923823B2 (en) 2007-01-23 2007-01-23 Semiconductor device with parylene coating

Country Status (1)

Country Link
US (1) US7923823B2 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140045264A1 (en) * 2011-04-29 2014-02-13 University Of Southern California Method of cryopreservation of stem cell-derived retinal pigment epithelial cells on polymeric substrate
WO2015175557A1 (en) 2014-05-12 2015-11-19 Invensas Corporation Conductive connections recessed in through-holes of a dielectric and corresponding manufacturing methods
WO2015175554A2 (en) 2014-05-12 2015-11-19 Invensas Corporation Conductive connections, structures with such connections, and methods of manufacture
US10470457B2 (en) 2011-04-29 2019-11-12 University Of Southern California Method of cryopreservation of stem cell-derived retinal pigment epithelial cells on polymeric substrate
US11825839B2 (en) 2018-09-07 2023-11-28 University Of Southern California Cryopreservation of cell-seeded substrates and related methods

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7868465B2 (en) * 2007-06-04 2011-01-11 Infineon Technologies Ag Semiconductor device with a metallic carrier and two semiconductor chips applied to the carrier
US9953952B2 (en) * 2008-08-20 2018-04-24 Infineon Technologies Ag Semiconductor device having a sealant layer including carbon directly contact the chip and the carrier
DE102015122294B4 (en) * 2015-07-06 2021-04-22 Infineon Technologies Ag Isolated Die
WO2017076659A1 (en) 2015-11-05 2017-05-11 Abb Schweiz Ag Power semiconductor device and method for producing a power semiconductor device

Citations (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4173664A (en) 1978-01-20 1979-11-06 Union Carbide Corporation Parylene stabilization
US5012322A (en) 1987-05-18 1991-04-30 Allegro Microsystems, Inc. Semiconductor die and mounting assembly
US5965947A (en) * 1996-08-20 1999-10-12 Samsung Electronics Co., Ltd. Structure of a semiconductor package including chips bonded to die bonding pad with conductive adhesive and chips bonded with non-conductive adhesive containing insulating beads
US6107674A (en) 1993-05-05 2000-08-22 Ixys Corporation Isolated multi-chip devices
US6228747B1 (en) 1998-03-25 2001-05-08 Texas Instruments Incorporated Organic sidewall spacers used with resist
US20020034625A1 (en) 1999-05-26 2002-03-21 International Business Machines Corporation Multiphase low dielectric constant material and method of deposition
WO2002048702A2 (en) 2000-12-15 2002-06-20 Sensirion Ag Material sensor with protective layer
US20020125556A1 (en) 2001-03-09 2002-09-12 Oh Kwang Seok Stacking structure of semiconductor chips and semiconductor package using it
US6569709B2 (en) * 2001-10-15 2003-05-27 Micron Technology, Inc. Assemblies including stacked semiconductor devices separated a distance defined by adhesive material interposed therebetween, packages including the assemblies, and methods
US6583505B2 (en) 2001-05-04 2003-06-24 Ixys Corporation Electrically isolated power device package
US6593210B1 (en) 2000-10-24 2003-07-15 Advanced Micro Devices, Inc. Self-aligned/maskless reverse etch process using an inorganic film
US6743710B2 (en) 2001-11-16 2004-06-01 International Business Machines Corporation Stacked fill structures for support of dielectric layers
US6756689B2 (en) 1999-09-13 2004-06-29 Fairchild Korea Semiconductor, Ltd. Power device having multi-chip package structure
US6844623B1 (en) 2000-05-16 2005-01-18 Sandia Corporation Temporary coatings for protection of microelectronic devices during packaging
US20050085008A1 (en) 2003-10-21 2005-04-21 Derderian James M. Process for strengthening semiconductor substrates following thinning
US6884623B1 (en) 1991-04-19 2005-04-26 The Dow Chemical Company Modified plant viruses as vectors of heterologous peptides
US6908784B1 (en) * 2002-03-06 2005-06-21 Micron Technology, Inc. Method for fabricating encapsulated semiconductor components
US20050206010A1 (en) 2004-03-18 2005-09-22 Noquil Jonathan A Multi-flip chip on lead frame on over molded IC package and method of assembly
US6963125B2 (en) 2000-03-08 2005-11-08 Sony Corporation Electronic device packaging
DE102004034397A1 (en) 2004-04-28 2005-12-01 Advanced Chip Engineering Technology Inc. An image sensor module and method of manufacturing a wafer plane package
US7060526B2 (en) 2003-03-31 2006-06-13 Micron Technology, Inc. Wafer level methods for fabricating multi-dice chip scale semiconductor components
US20060263944A1 (en) * 2005-05-23 2006-11-23 Texas Instruments Incorporated System and method for die attach using a backside heat spreader
US20070001278A1 (en) * 2005-06-30 2007-01-04 Oseob Jeon Semiconductor die package and method for making the same
US7262511B2 (en) * 2004-08-18 2007-08-28 Harima Chemicals, Inc. Conductive adhesive agent with ultrafine particles
US7303942B2 (en) 2002-12-26 2007-12-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same

Patent Citations (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4173664A (en) 1978-01-20 1979-11-06 Union Carbide Corporation Parylene stabilization
US5012322A (en) 1987-05-18 1991-04-30 Allegro Microsystems, Inc. Semiconductor die and mounting assembly
US6884623B1 (en) 1991-04-19 2005-04-26 The Dow Chemical Company Modified plant viruses as vectors of heterologous peptides
US6107674A (en) 1993-05-05 2000-08-22 Ixys Corporation Isolated multi-chip devices
US5965947A (en) * 1996-08-20 1999-10-12 Samsung Electronics Co., Ltd. Structure of a semiconductor package including chips bonded to die bonding pad with conductive adhesive and chips bonded with non-conductive adhesive containing insulating beads
US6228747B1 (en) 1998-03-25 2001-05-08 Texas Instruments Incorporated Organic sidewall spacers used with resist
US20020034625A1 (en) 1999-05-26 2002-03-21 International Business Machines Corporation Multiphase low dielectric constant material and method of deposition
US6756689B2 (en) 1999-09-13 2004-06-29 Fairchild Korea Semiconductor, Ltd. Power device having multi-chip package structure
US6963125B2 (en) 2000-03-08 2005-11-08 Sony Corporation Electronic device packaging
US6844623B1 (en) 2000-05-16 2005-01-18 Sandia Corporation Temporary coatings for protection of microelectronic devices during packaging
US6593210B1 (en) 2000-10-24 2003-07-15 Advanced Micro Devices, Inc. Self-aligned/maskless reverse etch process using an inorganic film
WO2002048702A2 (en) 2000-12-15 2002-06-20 Sensirion Ag Material sensor with protective layer
US20020125556A1 (en) 2001-03-09 2002-09-12 Oh Kwang Seok Stacking structure of semiconductor chips and semiconductor package using it
US6583505B2 (en) 2001-05-04 2003-06-24 Ixys Corporation Electrically isolated power device package
US6569709B2 (en) * 2001-10-15 2003-05-27 Micron Technology, Inc. Assemblies including stacked semiconductor devices separated a distance defined by adhesive material interposed therebetween, packages including the assemblies, and methods
US6743710B2 (en) 2001-11-16 2004-06-01 International Business Machines Corporation Stacked fill structures for support of dielectric layers
US20050227415A1 (en) 2002-03-06 2005-10-13 Farnworth Warren M Method for fabricating encapsulated semiconductor components
US6908784B1 (en) * 2002-03-06 2005-06-21 Micron Technology, Inc. Method for fabricating encapsulated semiconductor components
US7303942B2 (en) 2002-12-26 2007-12-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US7060526B2 (en) 2003-03-31 2006-06-13 Micron Technology, Inc. Wafer level methods for fabricating multi-dice chip scale semiconductor components
US20050085008A1 (en) 2003-10-21 2005-04-21 Derderian James M. Process for strengthening semiconductor substrates following thinning
US20050206010A1 (en) 2004-03-18 2005-09-22 Noquil Jonathan A Multi-flip chip on lead frame on over molded IC package and method of assembly
DE102004034397A1 (en) 2004-04-28 2005-12-01 Advanced Chip Engineering Technology Inc. An image sensor module and method of manufacturing a wafer plane package
US7262511B2 (en) * 2004-08-18 2007-08-28 Harima Chemicals, Inc. Conductive adhesive agent with ultrafine particles
US20060263944A1 (en) * 2005-05-23 2006-11-23 Texas Instruments Incorporated System and method for die attach using a backside heat spreader
US20070001278A1 (en) * 2005-06-30 2007-01-04 Oseob Jeon Semiconductor die package and method for making the same

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140045264A1 (en) * 2011-04-29 2014-02-13 University Of Southern California Method of cryopreservation of stem cell-derived retinal pigment epithelial cells on polymeric substrate
US10470457B2 (en) 2011-04-29 2019-11-12 University Of Southern California Method of cryopreservation of stem cell-derived retinal pigment epithelial cells on polymeric substrate
US11533908B2 (en) 2011-04-29 2022-12-27 University Of Southern California Method of cryopreservation of stem cell-derived retinal pigment epithelial cells on polymeric substrate
WO2015175557A1 (en) 2014-05-12 2015-11-19 Invensas Corporation Conductive connections recessed in through-holes of a dielectric and corresponding manufacturing methods
WO2015175554A2 (en) 2014-05-12 2015-11-19 Invensas Corporation Conductive connections, structures with such connections, and methods of manufacture
US9437566B2 (en) 2014-05-12 2016-09-06 Invensas Corporation Conductive connections, structures with such connections, and methods of manufacture
US9793198B2 (en) 2014-05-12 2017-10-17 Invensas Corporation Conductive connections, structures with such connections, and methods of manufacture
US10049998B2 (en) 2014-05-12 2018-08-14 Invensas Corporation Conductive connections, structures with such connections, and methods of manufacture
US10090231B2 (en) 2014-05-12 2018-10-02 Invensas Corporation Conductive connections, structures with such connections, and methods of manufacture
US11825839B2 (en) 2018-09-07 2023-11-28 University Of Southern California Cryopreservation of cell-seeded substrates and related methods

Also Published As

Publication number Publication date
US20080173988A1 (en) 2008-07-24

Similar Documents

Publication Publication Date Title
US7923823B2 (en) Semiconductor device with parylene coating
US8110906B2 (en) Semiconductor device including isolation layer
US7262444B2 (en) Power semiconductor packaging method and structure
US10446726B2 (en) Wafer level packaging of electronic devices
CN1270364C (en) Semiconductor device and making method
US8857050B2 (en) Methods of making an environment protection coating system
USRE44303E1 (en) Passivation layer for a circuit device and method of manufacture
US7829386B2 (en) Power semiconductor packaging method and structure
US7859005B2 (en) Method for the production of a semiconductor component comprising a planar contact, and semiconductor component
US9406646B2 (en) Electronic device and method for fabricating an electronic device
CA2118994A1 (en) Polyimide-insulated cube package of stacked semiconductor device chips
US20080242003A1 (en) Integrated circuit devices with integral heat sinks
US9093437B2 (en) Packaged vertical power device comprising compressive stress and method of making a packaged vertical power device
US10229870B2 (en) Packaged semiconductor device with tensile stress and method of making a packaged semiconductor device with tensile stress
US20050127502A1 (en) Thermal dispensing enhancement for high performance flip chip BGA (HPFCBGA)
US8749075B2 (en) Integrated circuits and a method for manufacturing an integrated circuit
US10818805B2 (en) Semiconductor sensor device and method for fabricating the same
US8242375B2 (en) Conductive emissions protection
US8883560B2 (en) Manufacturing of a device including a semiconductor chip
US11804449B2 (en) Semiconductor device and manufacturing method thereof
DE102007004284B4 (en) Semiconductor power module
US11398437B2 (en) Power device including metal layer
KR20020064508A (en) Electrostatic chuck
CN104380432A (en) Semiconductor device and method for producing glass-like layer

Legal Events

Date Code Title Description
AS Assignment

Owner name: INFINEON TECHNOLOGIES AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MENGEL, MANFRED, DR.;MAHLER, JOACHIM;REEL/FRAME:019269/0867

Effective date: 20070216

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20230412