US8779604B1 - Semiconductor structure and manufacturing method thereof - Google Patents

Semiconductor structure and manufacturing method thereof Download PDF

Info

Publication number
US8779604B1
US8779604B1 US14/073,040 US201314073040A US8779604B1 US 8779604 B1 US8779604 B1 US 8779604B1 US 201314073040 A US201314073040 A US 201314073040A US 8779604 B1 US8779604 B1 US 8779604B1
Authority
US
United States
Prior art keywords
alloy bump
bump
semiconductor structure
electroplated
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US14/073,040
Inventor
Shih Jye Cheng
Tung Bao Lu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Chipmos Technologies Inc
Original Assignee
Chipmos Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Chipmos Technologies Inc filed Critical Chipmos Technologies Inc
Priority to US14/073,040 priority Critical patent/US8779604B1/en
Assigned to CHIPMOS TECHNOLOGIES INC. reassignment CHIPMOS TECHNOLOGIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHENG, SHIH JYE, LU, TUNG BAO
Priority to TW102141593A priority patent/TWI462243B/en
Priority to EP13194235.1A priority patent/EP2879173A3/en
Priority to KR20130147553A priority patent/KR101460914B1/en
Priority to CN201310680445.4A priority patent/CN104051406B/en
Priority to JP2014005796A priority patent/JP5636122B1/en
Application granted granted Critical
Publication of US8779604B1 publication Critical patent/US8779604B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4825Connection or disconnection of other leads to or from flat leads, e.g. wires, bumps, other flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/4985Flexible insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49894Materials of the insulating layers or coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/034Manufacturing methods by blanket deposition of the material of the bonding area
    • H01L2224/03444Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
    • H01L2224/0345Physical vapour deposition [PVD], e.g. evaporation, or sputtering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/034Manufacturing methods by blanket deposition of the material of the bonding area
    • H01L2224/03444Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
    • H01L2224/03452Chemical vapour deposition [CVD], e.g. laser CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/034Manufacturing methods by blanket deposition of the material of the bonding area
    • H01L2224/0346Plating
    • H01L2224/03462Electroplating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/034Manufacturing methods by blanket deposition of the material of the bonding area
    • H01L2224/0346Plating
    • H01L2224/03464Electroless plating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/036Manufacturing methods by patterning a pre-deposited material
    • H01L2224/0361Physical or chemical etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/039Methods of manufacturing bonding areas involving a specific sequence of method steps
    • H01L2224/03912Methods of manufacturing bonding areas involving a specific sequence of method steps the bump being used as a mask for patterning the bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05005Structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0502Disposition
    • H01L2224/05026Disposition the internal layer being disposed in a recess of the surface
    • H01L2224/05027Disposition the internal layer being disposed in a recess of the surface the internal layer extending out of an opening
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05139Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05155Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05164Palladium [Pd] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05166Titanium [Ti] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05541Structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05639Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05644Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05647Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/114Manufacturing methods by blanket deposition of the material of the bump connector
    • H01L2224/1146Plating
    • H01L2224/11462Electroplating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/114Manufacturing methods by blanket deposition of the material of the bump connector
    • H01L2224/1146Plating
    • H01L2224/11464Electroless plating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/1147Manufacturing methods using a lift-off mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/118Post-treatment of the bump connector
    • H01L2224/1182Applying permanent coating, e.g. in-situ coating
    • H01L2224/11825Plating, e.g. electroplating, electroless plating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/118Post-treatment of the bump connector
    • H01L2224/11848Thermal treatments, e.g. annealing, controlled cooling
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/119Methods of manufacturing bump connectors involving a specific sequence of method steps
    • H01L2224/11901Methods of manufacturing bump connectors involving a specific sequence of method steps with repetition of the same manufacturing step
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13005Structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13075Plural core members
    • H01L2224/1308Plural core members being stacked
    • H01L2224/13082Two-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/13111Tin [Sn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13139Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/1354Coating
    • H01L2224/1356Disposition
    • H01L2224/13562On the entire exposed surface of the core
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/1354Coating
    • H01L2224/1356Disposition
    • H01L2224/13563Only on parts of the surface of the core, i.e. partial coating
    • H01L2224/13564Only on the bonding interface of the bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/1354Coating
    • H01L2224/1357Single coating layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/1354Coating
    • H01L2224/13599Material
    • H01L2224/136Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13644Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/1354Coating
    • H01L2224/13599Material
    • H01L2224/136Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13647Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16227Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16238Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area protruding from the surface of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/2919Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81191Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8138Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/81399Material
    • H01L2224/814Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8138Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/81399Material
    • H01L2224/81498Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/81499Material of the matrix
    • H01L2224/8159Material of the matrix with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8138Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/81399Material
    • H01L2224/81498Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/81598Fillers
    • H01L2224/81599Base material
    • H01L2224/8169Base material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8138Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/81399Material
    • H01L2224/81498Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/81598Fillers
    • H01L2224/81699Coating material
    • H01L2224/817Coating material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/81738Coating material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/81744Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • H01L2224/81815Reflow soldering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/8185Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/8185Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • H01L2224/81855Hardening the adhesive by curing, i.e. thermosetting
    • H01L2224/81862Heat curing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/831Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus
    • H01L2224/83104Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus by applying pressure, e.g. by injection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/15Ceramic or glass substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15788Glasses, e.g. amorphous oxides, nitrides or fluorides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress

Definitions

  • the disclosure relates to a semiconductor structure and the manufacturing method thereof.
  • interposers which functions to connect ICs to a main board must be packed more densely.
  • the high densification of packages is attributable to an increase of the number of I/Os of ICs, and the method for the connection with the interposers has also been made more efficient
  • flip-chip bonding The growing popularity of one of the interposer technology is flip-chip bonding.
  • Flip-chip assembly in the fabrication process flow of silicon integrated circuit (IC) devices is driven by several facts.
  • Second, flip-chip assembly provides higher interconnection densities between chip and package than wire bonding.
  • Third, flip-chip assembly consumes less silicon “real estate” than wire bonding, and thus helps to conserve silicon area and reduce device cost.
  • the fabrication cost can be reduced, when concurrent gang-bonding techniques are employed rather than consecutive individual bonding steps.
  • metal bumps are created on an aluminum layer of the contact pads of semiconductor chips. Subsequently, the chips are attached to substrates using solder.
  • the metal bumps are used for flip chip packaging with applications for LCDs, memories, microprocessors and microwave RFICs.
  • FIG. 1 is a cross sectional view of a silver alloy bump structure in accordance with some embodiments of the present disclosure
  • FIG. 2 is a grain size dispersion curve in accordance with some embodiments of the present disclosure
  • FIG. 3 is a cross sectional view of a silver alloy bump structure in accordance with some embodiments of the present disclosure
  • FIG. 4 is a cross sectional view of a chip-on-film (COF) semiconductor structure with a silver alloy bump structure in accordance with some embodiments of the present disclosure
  • FIG. 5 is an enlarged view of a joint portion shown in FIG. 4 in accordance with some embodiments of the present disclosure
  • FIG. 6 is a cross sectional view of a multilayer bump structure in accordance with some embodiments of the present disclosure.
  • FIG. 7 is a cross sectional view of a chip-on-film (COF) semiconductor structure with a multilayer bump structure in accordance with some embodiments of the present disclosure
  • FIG. 8 is an enlarged view of a joint portion shown in FIG. 7 in accordance with some embodiments of the present disclosure.
  • FIG. 9 is a cross sectional view of a chip-on-glass (COG) semiconductor structure with a silver alloy bump structure in accordance with some embodiments of the present disclosure.
  • COG chip-on-glass
  • FIG. 10 is a cross sectional view of a chip-on-glass (COG) semiconductor structure with a multilayer bump structure in accordance with some embodiments of the present disclosure
  • FIG. 11 is a cross sectional view of a chip-on-glass (COG) semiconductor structure with a multilayer bump structure in accordance with some embodiments of the present disclosure.
  • COG chip-on-glass
  • FIG. 12 to FIG. 25 show the operations of manufacturing a silver alloy bump structure and a multilayer bump structure in accordance with some embodiments of the present disclosure.
  • metal bumps gained most popularity in that the familiarity to the material properties and processing technology in the art.
  • high material cost, inferior bonding reliability and unsatisfactory material properties such as low electrical conductivity and low thermal conductivity remain as problems to be solved.
  • An alternative cost-saving approach to fabricate metal bump is by creating multilayer bumps, for example, a Cu (bottom layer), Ni (middle layer) and Au (top layer) bump. This approach saves the gold material consumption for a metal bump but the Cu bottom layer is subject to easy oxidation and corrosion, and thus generates reliability concerns.
  • the solder joints with gold bumps have, after one reflow, a large volume fraction of intermetallic compounds, with AuSn 4 the major phase that greatly embrittle the joints.
  • the gold bumps may be completely consumed and converted into gold/tin intermetallic compounds. Because of the brittleness of these compounds and the direct contact of the intermetallics with the aluminum pad on the chip side, the joints frequently fail reliability tests such as the mechanical drop test by cracking at the bump/chip interface.
  • Silver bump is one twentieth of the cost of the gold bump, and silver bump possesses the highest electrical conductivity and the highest thermal conductivity of the three metals discussed herein (Au, Cu, Ag).
  • the annealing temperature of the silver bump is lower than that of the gold bump, thus greatly reduce the risk of passivation crack.
  • silver/tin interface demonstrates a superior bonding property than that of the gold/tin interface.
  • silver alloy is utilized for silver bump to avoid silver needle, silver migration, oxidation and vulcanization problems inherent to pure silver.
  • Some embodiments of the present disclosure provide a semiconductor structure having a silver alloy bump.
  • the silver alloy bump can be a binary alloy or a ternary alloy with 0.005 to 0.25 atomic percent of non-silver elements.
  • the silver alloy bump is formed by electroplating, a uniform grain size distribution is observed and can be quantified by measuring a standard deviation of the grain size distribution.
  • Some embodiments of the present disclosure provide a semiconductor structure having a multilayer alloy bump containing silver.
  • the multilayer alloy bump includes a binary alloy or a ternary alloy with 0.005 to 0.25 atomic percent of non-silver elements.
  • an additional metal layer including at least one of Au and Cu is positioned over the binary alloy or a ternary alloy.
  • the additional metal layer covers a sidewall of the binary alloy or a ternary alloy.
  • the multilayer alloy bump is formed by electroplating, a uniform grain size distribution is observed and can be quantified by measuring a standard deviation of the grain size distribution.
  • a tape automated bonding (TAB) semiconductor structure including an electroplated silver alloy bump.
  • a chip-on-film (COF) structure includes a silver/tin interface between the silver alloy bump and the conductive copper line on the film.
  • an additional metal layer is positioned over the electroplated silver alloy bump in the COF structure. In some embodiments, the additional metal layer covers a sidewall of the electroplated silver alloy bump in the COF structure.
  • Some embodiments of the present disclosure provide a chip-on-glass (COG) structure including an electroplated Ag 1-x Y x alloy bump electrically couple a semiconductor chip to a conductive layer.
  • the Y of the electroplated Ag 1-x Y x alloy bump includes at least one of Pd and Au.
  • an additional metal layer is positioned over the electroplated silver alloy bump in the COG structure. In some embodiments, the additional metal layer covers a sidewall of the electroplated silver alloy bump in the COG structure.
  • a silver alloy thin film made of the electroplated silver alloy bump described herein possesses a thermal conductivity of from about 250 W/(mK) to about 450 W/(mK).
  • the electroplated silver alloy bump possesses an electrical conductivity of from about 35 ( ⁇ m) ⁇ 1 to about 65 ( ⁇ m) ⁇ 1 .
  • FIG. 1 shows a cross section of a silver alloy bump structure 10 with a silver alloy bump body 101 connected to a conductive pad 102 , and both the silver alloy bump body 101 and the conductive pad 102 are positioned on a device 100 .
  • a longitudinal direction of the silver alloy bump structure 10 is parallel to the Y direction.
  • the longitudinal direction refers to the direction perpendicular to a surface accommodating the silver alloy bump body 101 and the conductive pad 102 .
  • the cross sectional planes subjected to any of the measurements discussed herein is any planes passing through the silver alloy bump body 101 having a plane normal perpendicular to the longitudinal direction.
  • an “electron beam scattering pattern (EBSP)” used for average grain size measurement is aided by a computer analysis program (for example, TSL OIM analysis).
  • the setting of the computer analysis program includes, but not limited to, grain boundary misorientation of 15 degrees, CI value equal to or greater than 0.1, and minimal grain size of at least 5 testing points.
  • the average grain size of the EBSP measurement is obtained by averaging the grain sizes on at least three different testing locations of the cross sectional plane. A predetermined area is measured in each testing location. The predetermined area varies in accordance with features of different embodiments. Each testing location is at least 1 mm away from the adjacent testing location.
  • an interval between each measuring points in one testing location is at least 5 ⁇ m.
  • the prepared sample subjected to the EBSP measurement is observed under an accelerating voltage of 20 kV and a magnification of 100 ⁇ to 500 ⁇ .
  • the prepared sample is positioned at a tilting angle of 70 degrees.
  • TEM transmission electron microscopy
  • SEM scanning electron microscopy
  • the average grain size of the TEM or SEM measurement is obtained by averaging the grain sizes on at least three different testing locations of the cross sectional plane.
  • a predetermined area is measured in each testing location.
  • the predetermined area varies in accordance with features of different embodiments.
  • Each testing location is at least 1 mm away from the adjacent testing location.
  • the interval between each measuring points in one testing location is at least 5 ⁇ m.
  • the prepared sample subjected to the TEM or SEM measurement is observed under an accelerating voltage of about 5 kV to about 20 kV and a magnification of 100 ⁇ to 500 ⁇ .
  • standard deviation of grain size distribution of the silver alloy bump refers to a statistical result which is obtained using an image analysis program discussed herein. After obtaining a dispersion curve of the grain size distribution, one standard deviation is defined as a grain size deviated from a mean grain size (expectation value), wherein the number of the grain having a grain size between the deviated grain size and the mean grain size is accountable for 34% of the total number of grains.
  • FIG. 1 is a cross section of a silver alloy bump structure 10 with a silver alloy bump body 101 connected to a conductive pad 102 .
  • the silver alloy bump body 101 and the conductive pad 102 are positioned on a device 100 .
  • the device 100 includes, but not limited to, active devices such as a memory, a transistor, a diode (PN or PIN junctions), integrated circuits, or a varactor.
  • the device 100 includes passive devices such as a resistor, a capacitor, or an inductor. As shown in FIG. 1 , only a microstructure of the silver alloy bump body 101 is shown.
  • a cross section of the silver alloy bump body 101 is prepared by cutting the silver alloy bump structure 10 along a longitudinal direction (Y direction) and an XY surface is obtained. Using an electronic microscope, grain structure of the silver alloy bump body 101 is identified on the cross sectional plane, and with a help of image analysis software discussed herein, the statistical information of the grain size distribution can be obtained.
  • an area of a grain 101 A is shaded with straight lines.
  • the SEM picture shown in the silver alloy bump body 101 is taken from a real cross sectional plane of the silver alloy bump body 101 described herein.
  • HAZ heat-affected zone
  • HAZ produces abrupt change in the grain size due the fact that the grain growth procedure is subject to a local high temperature. Normally the grain size obviously increases in the HAZ.
  • sub-grain structures can be identified in the grains of the silver alloy bump body 101 . For example, in the grain 101 A, sub-grain domains are visible in a way that several regions within the grain 101 A separated by domain boundaries can be identified.
  • the silver alloy bump body 101 includes Ag 1-x Y x alloy.
  • Specie Y in the Ag 1-x Y x alloy includes metal forming complete solid solution with silver at arbitrary weight percentage.
  • specie Y can be identified by looking at a binary phase diagram. A liquidus line and a solidus line forming a lens shape in a binary phase diagram indicate a complete mix of solid solution at any composition of the two metal components.
  • specie Y is gold, palladium, or the combination thereof.
  • the content of the specie Y in the Ag 1-x Y x alloy is ranged from about 0.005 to about 0.25 in atomic percent.
  • the grain size of the silver alloy bump body 101 forms a dispersion curve in FIG. 2 .
  • the dispersion curve in FIG. 2 is obtained through image analysis software program such as, but not limited to, CLEMEX Vision PE.
  • an X-axis of the dispersion curve indicates grain size, whereas a Y-axis of the dispersion curve shows normalized number of grains.
  • Grain size calculation in the present disclosure is aided by a computer analysis program (for example, TSL OIM analysis).
  • the computer analysis program convert the area of a grain into a hypothetical circle having a same area, and a diameter of such hypothetical circle is defined as a grain size with a unit in length (usually in micrometer).
  • the grain size calculation is not limited to the operation described above.
  • an average grain size is obtained by drawing a diagonal line on a TEM picture or an SEM picture of a cross sectional plane of the silver alloy bump structure described herein, and dividing a length of the diagonal line by the number of grains which said diagonal line encounters. Any grain size measurement operation is suitable as long as it is aided by computer software or it is conducted under a consistent and systematic manner.
  • a standard deviation can be measured as a morphology feature of the microstructure of the silver alloy bump body 101 .
  • the dispersion curve has an eschewed bell shape which possesses a maximum closer to a right end of the dispersion curve.
  • a mean value or an expectation value of the grain size is represented by a maximum of the dispersion curve.
  • the mean value M corresponds to a grain size A, which, in some embodiments, is in a range of from about 0.7 ⁇ m to about 0.8 ⁇ m.
  • One standard deviation away from the mean value M to a positive direction (+1 ⁇ ) corresponds to a grain size C, which, in some embodiments, is in a range of from about 1.0 ⁇ m to about 1.1 ⁇ m.
  • One standard deviation away from the mean value M to a negative direction ( ⁇ 1 ⁇ ) corresponds to a grain size B, which, in some embodiments, is in a range of from about 0.4 ⁇ m to about 0.5 ⁇ m.
  • one standard deviation is defined as a grain size deviated from the mean value M, and wherein the number of the grain having a grain size between the deviated grain size B or C and the mean value M is accountable for 34% of the total number of grains.
  • a difference between one standard deviation away from the mean value M to a positive direction (+1 ⁇ ) at grain size C and the mean value M is not necessarily the same as a difference between one standard deviation away from the mean value M in a negative direction ( ⁇ 1 ⁇ ) at grain size B and the mean value M.
  • a difference between grain size C and grain size A is from about 0.2 ⁇ m to about 0.4 ⁇ m. In other embodiments, a difference between grain size B and grain size A is about from 0.2 to about 0.4 ⁇ m.
  • the grain size of the silver alloy bump body 101 demonstrates a uniform distribution and a difference between one standard deviation away from the mean value M (to the positive or to the negative direction) and the mean value M can be quantified as within a range of from 0.2 ⁇ m to about 0.4 ⁇ m.
  • the silver alloy bump structure 20 further includes an under bump metallization (UBM) layer 104 and a seed layer 105 .
  • the seed layer 105 contains silver or silver alloy and is prepared by one of the chemical vapor deposition (CVD), sputtering, and electroplating operation.
  • the UBM layer 104 has a single-layer structure or a composite structure including several sub-layers formed of different materials, and includes a layer(s) selected from a nickel layer, a titanium layer, a titanium tungsten layer, a palladium layer, a gold layer, a silver layer, and combinations thereof.
  • a height H1 of the silver alloy bump body 101 is measured from a top surface of the silver alloy bump body to a top surface of the conductive pad 102 .
  • the height H1 of the silver alloy bump body 101 or the Ag 1-x Y x alloy is in a range of from about 9 ⁇ m to about 15 ⁇ m.
  • a thickness T2 of the UBM layer 104 is commensurate to a thickness T1 of the seed layer 105 .
  • a thickness T2 of the UBM layer 104 is in a range of from about 1000 ⁇ to about 3000 ⁇
  • a thickness T1 of the seed layer 105 is in a range of from about 1000 ⁇ to about 3000 ⁇ .
  • the COF semiconductor structure 30 is a semiconductor package.
  • the COF semiconductor structure 30 includes a flexible film 301 having a first surface 301 A and a second surface 301 B.
  • the flexible film 301 includes, but not limited to, flexible printed circuit board (FPCB) or polyimide (PI).
  • a conductive layer 302 such as a conductive copper trace is patterned on the first surface 301 A of the flexible film 301 .
  • FPCB flexible printed circuit board
  • PI polyimide
  • a conductive layer 302 such as a conductive copper trace is patterned on the first surface 301 A of the flexible film 301 .
  • FIG. 4 elements with identical numeral labels as those shown in FIG. 1 and FIG. 3 are referred to same elements or their equivalents and are not repeated here for simplicity.
  • FIG. 4 elements with identical numeral labels as those shown in FIG. 1 and FIG. 3 are referred to same elements or their equivalents and are not repeated here for simplicity.
  • FIG. 4 elements with identical numeral labels as those shown in FIG
  • two silver alloy bump bodies 101 electrically couple the device 100 to the conductive layer 302 of the flexible film 301 .
  • underfill material 304 for example, solventless epoxy resin, with appropriate viscosity is injected into the space between the flexible film 301 and the device 100 .
  • the silver alloy bump body 101 shown in FIG. 4 includes Ag 1-x Y x alloy, wherein specie Y is gold, palladium, or the combination thereof.
  • Ag 1-x Y x alloy can be binary metal alloys such as Ag 1-x Au x or Ag 1-x Pd x , furthermore, Ag 1-x Y x alloy can be ternary metal alloy such as Ag 1-x (AuPd) x .
  • the content of the specie Y in the Ag 1-x Y x alloy is ranged from about 0.005 to about 0.25 in atomic percent.
  • specie Y in the Ag 1-x Y x alloy includes metal forming complete solid solution with silver at any weight percentage. As shown in FIG.
  • a height H1 of the silver alloy bump body 101 is in a range of from about 9 ⁇ m to about 15 ⁇ m, and a pitch P between the adjacent silver alloy bump bodies 101 is below 10 ⁇ m.
  • a width W of the conductive pad 102 is in a range of from about 20 ⁇ m to about 30 ⁇ m.
  • a solder resist pattern 305 is positioned on the conductive layer 302 .
  • a solder layer 306 is applied to a joint of the silver alloy bump body 101 and the conductive layer 302 .
  • the solder layer 306 can be conventional SnPb or lead-free solder.
  • the joint portion surrounded by dotted box 303 is enlarged and shown in FIG. 5 .
  • the solder layer 306 includes not only solder material itself but also Ag 1-a Sn a alloy.
  • the Ag 1-a Sn a alloy at least includes Ag 0.5 Sn 0.5 alloy.
  • an inner lead bonding (ILB) temperature for a COF set at the silver alloy bump side is about 400 degrees Celsius
  • the liquid phase of the AgSn alloy system is substantially more than the liquid phase of the AuSn alloy system given the same bonding temperature set at a free end of the alloy bump.
  • a lower ILB temperature for the COF can be used in the AgSn alloy system.
  • a lower ILB temperature for example, lower than 400 degrees Celsius, can prevent the flexible film 301 from deformation or shrinkage.
  • an anisotropic conductive film (ACF) can be used to connect the silver alloy bump body 101 and the conductive layer 302 .
  • An average grain size of the silver alloy bump body 101 is in a range of from about 0.5 ⁇ m to about 1.5 ⁇ m. Because the melting temperature of silver is around 962 degrees Celsius, an annealing temperature applied to the silver alloy bump body 101 can be lower than 250 degrees Celsius to avoid the cracking of the passivation layer 103 shown in FIG. 1 , FIG. 3 , and FIG. 4 . Compared to a higher melting temperature of gold (1064 degrees Celsius), a lower melting temperature results to a lower annealing temperature, and hence the previously-grown structure such as the passivation layer is subjected to less thermal stress. In some embodiments, after annealing the silver alloy bump body 101 under a temperature lower than 250 degrees Celsius, the average grain size of the Ag 1-x Y x alloy measured by the method described herein is around 1 ⁇ m.
  • the multilayer bump structure 40 further includes a metal layer 107 over the silver alloy bump body 101 .
  • the multilayer bump structure 40 includes a silver alloy bump structure as those shown in FIG. 1 , FIG. 3 , and FIG. 4 , with a silver alloy bump body 101 having a bottom surface connected to a conductive pad 102 and a top surface connected to a metal layer 107 .
  • the metal layer 107 is metallic materials other than silver.
  • the metal layer 107 of the multilayer bump structure 40 includes gold, gold alloy, copper, or copper alloy.
  • the metal layer 107 of the multilayer bump structure 40 includes Cu and its alloys.
  • a height H2 of the metal layer 107 shall be thick enough to form a joint interface between the silver alloy bump body 101 and an external device or substrate, for example, a conductive trace of a flexible film (not shown here).
  • a thickness H2 of the metal layer 107 is from about 1 ⁇ m to about 3 ⁇ m, and the metal layer 107 is formed by an electroplating operation.
  • the multilayer bump structure 40 includes an under bump metallization (UBM) layer 104 and a seed layer 105 .
  • the seed layer 105 contains silver or silver alloy and is prepared by one of the chemical vapor deposition (CVD), sputtering, and electroplating operation.
  • the UBM layer 104 has a single-layer structure or a composite structure including several sub-layers formed of different materials, and includes a layer(s) selected from a nickel layer, a titanium layer, a titanium tungsten layer, a palladium layer, a gold layer, a silver layer, and combinations thereof.
  • the silver alloy bump body 101 shown in FIG. 6 includes Ag 1-x Y x alloy, wherein specie Y is gold, palladium, or the combination thereof.
  • Ag 1-x Y x alloy can be binary metal alloys such as Ag 1-x Au x or Ag 1-x Pd x , furthermore, Ag 1-x Y x alloy can be ternary metal alloy such as Ag 1-x (AuPd) x .
  • the content of the specie Y in the Ag 1-x Y x alloy is ranged from about 0.005 to about 0.25 in atomic percent.
  • specie Y in the Ag 1-x Y x alloy includes metal forming complete solid solution with silver at any weight percentage.
  • a height H1 of the silver alloy bump body 101 is in a range of from about 9 ⁇ m to bout 15 ⁇ m.
  • the COF semiconductor structure 50 is a semiconductor package.
  • the COF semiconductor structure 50 includes a flexible film 301 having a first surface 301 A and a second surface 301 B.
  • the flexible film 301 includes, but not limited to, flexible printed circuit board (FPCB) or polyimide (PI).
  • a conductive layer 302 such as a conductive copper trace is patterned on the first surface 301 A of the flexible film 301 , and a solder resist pattern 305 is positioned on the conductive layer 302 .
  • FPCB flexible printed circuit board
  • PI polyimide
  • two multilayer bump structure ( 101 , 107 ), including silver alloy bump bodies 101 and a metal layer 107 , electrically couple the device 100 to the conductive layer 302 of the flexible film 301 .
  • underfill material 304 for example, solventless epoxy resin, with appropriate viscosity is injected into the space between the flexible film 301 and the device 100 .
  • the metal layer 107 is made of electroplated gold film, the subsequent bonding operations can utilize the bonding operation conventional in the art for a gold bump.
  • the silver alloy bump body 101 shown in FIG. 7 includes Ag 1-x Y x alloy, wherein specie Y is gold, palladium, or the combination thereof.
  • Ag 1-x Y x alloy can be binary metal alloys such as Ag 1-x Au x or Ag 1-x Pd x , furthermore, Ag 1-x Y x alloy can be ternary metal alloy such as Ag 1-x (AuPd) x .
  • the content of the specie Y in the Ag 1-x Y x alloy is ranged from about 0.005 to about 0.25 in atomic percent.
  • specie Y in the Ag 1-x Y x alloy includes metal forming complete solid solution with silver at any weight percentage.
  • a height H1 of the silver alloy bump body 101 is in a range of from about 9 ⁇ m to bout 15 ⁇ m, and a pitch P between the adjacent silver alloy bump bodies 101 is below 10 ⁇ m.
  • a height H2 of the metal layer 107 is in a range of from about 1 ⁇ m to about 3 ⁇ m.
  • a width W of the conductive pad 102 is in a range of from about 10 ⁇ m to about 20 ⁇ m.
  • a solder resist pattern 305 is positioned on the conductive layer 302 .
  • a solder layer 308 is applied to a joint of the multilayer bump structure ( 101 , 107 ) and the conductive layer 302 .
  • the solder layer 308 can be conventional SnPb or lead-free solder.
  • the joint portion surrounded by dotted box 307 is enlarged and shown in FIG. 8 .
  • the solder layer 308 includes not only solder material itself but also Au 1-a Sn a alloy if the metal layer 107 is made of Au or its alloys.
  • the Au 1-a Sn a alloy at least includes Au 0.5 Sn 0.5 alloy.
  • an anisotropic conductive film (ACF) can be used to connect the multilayer bump structure ( 101 , 107 ) and the conductive layer 302 .
  • the silver alloy bump body 101 discussed herein can also be used in a chip-on-glass (COG) semiconductor structure 60 .
  • the electrical connection between the conductive trace 402 on a first surface 401 A of a transparent substrate and silver alloy bump body 101 of a device 100 to be packaged can be an anisotropic conductive film (ACF) 406 .
  • the transparent substrate is a glass substrate 401 .
  • An ACF includes Au-coated plastic sphere 406 A with a diameter of from about 3 ⁇ m to about 5 ⁇ m, dispersed in a thermal setting epoxy matrix.
  • the boding temperature for using ACF in a COG semiconductor structure 60 is about 200 degrees Celsius.
  • the multilayer bump structure ( 101 , 107 ) discussed herein can also be used in a chip-on-glass (COG) semiconductor structure 70 .
  • the electrical connection between the conductive trace 402 on a first surface 401 A of a glass substrate 401 and multilayer bump structure ( 101 , 107 ) of a device 100 to be packaged can be an anisotropic conductive film (ACF) 406 .
  • the conductive trace 402 on the first surface 401 A of the glass substrate 401 is made of transparent and conductive materials such as indium tin oxide (ITO).
  • the ACF includes Au-coated plastic sphere 406 A with a diameter of from about 3 ⁇ m to about 5 ⁇ m, dispersed in a thermal setting epoxy matrix.
  • the boding temperature for using ACF in a COG semiconductor structure 70 is about 200 degrees Celsius.
  • the metal layer 107 of the multilayer bump structure ( 101 , 107 ) is an electroplated gold film with a thickness of from about 1 ⁇ m to about 3 ⁇ m. Under this circumstance, the bonding operation conventional to the gold bump art can be utilized in connecting the multilayer bump structure ( 101 , 107 ) and an external device such as a glass substrate.
  • the multilayer bump structure ( 101 , 107 ) discussed herein can also be used in a chip-on-glass (COG) semiconductor structure 80 .
  • the electrical connection between the conductive trace 402 on a first surface 401 A of a glass substrate 401 and multilayer bump structure ( 101 , 107 ) of a device 100 to be packaged can be an anisotropic conductive film (ACF) 406 .
  • the ACF includes Au-coated plastic sphere 406 A with a diameter of from about 3 ⁇ m to about 5 ⁇ m, dispersed in a thermal setting epoxy matrix.
  • the boding temperature for using ACF in a COG semiconductor structure 80 is about 200 degrees Celsius.
  • the metal layer 107 of the multilayer bump structure ( 101 , 107 ) is an electroplated gold film with a thickness of from about 1 ⁇ m to about 3 ⁇ m, covering a top surface 101 B and a sidewall 101 A of the silver alloy bump body 101 .
  • the bonding operation conventional to the gold bump art can be utilized in connecting the multilayer bump structure ( 101 , 107 ) and an external device such as a glass substrate.
  • a thickness of the metal layer 107 on the top surface 101 B is different from a thickness of the metal layer 107 covering the sidewall 101 A of the silver alloy bump body 101 .
  • the hardness of the silver alloy bump discussed herein can be easily adjusted by selecting appropriate electroplating baths.
  • the hardness of the silver alloy bump for COG application can be adjusted to about 100 HV.
  • the hardness of the silver alloy bump for COF application can be adjusted to about 55 HV. Because the hardness of pure silver (about 85 HV) is situated between 55 HV and 100 HV, a silver alloy with desired hardness can be tailored by electroplating the silver alloy bump using different electroplating baths.
  • the COG application requires a silver alloy bump having a greater hardness to facilitate the ACF bonding operation.
  • the COF application requires a silver alloy bump having a lower hardness to prevent damaging the conductive traces on the flexible film.
  • FIG. 12 to FIG. 25 show the manufacturing operation of the silver alloy bump described in the present disclosure.
  • a UBM layer 104 is formed on the passivation layer 103 and a portion of the conductive pad 102 .
  • the UBM layer 104 is formed by CVD, sputtering, electroplating, or electroless plating of the materials selected from nickel, titanium, titanium tungsten, palladium, gold, silver, and the combination thereof.
  • a thickness T2 of the UBM layer 104 is controlled to be in a range of from about 1000 ⁇ to about 3000 ⁇ .
  • a seed layer 105 is deposited on the UBM layer 104 .
  • the seed layer 105 is formed by CVD, sputtering, electroplating, or electroless plating of the materials containing silver.
  • a thickness T1 of the seed layer 105 is controlled to be commensurate to the thickness T2 of the UBM layer 104 .
  • the thickness T1 is in a range of from about 1000 ⁇ to about 3000 ⁇ .
  • a first mask layer 109 which can be a hard mask or a photoresist, is formed over the seed layer 105 .
  • An opening 109 A of the first mask layer 109 is formed over the conductive pad 102 for receiving conductive bump materials.
  • the first mask layer 109 is made of positive photoresist having a thickness T3 greater than a thickness of the conductive bump to be plated. In other embodiments, the first mask layer 109 is made of negative photoreisist.
  • FIG. 15 and FIG. 16 show the electroplating operation and the result thereafter.
  • FIG. 15 shows an electroplating system which includes a container 100 ′ accommodating electroplating bath 113 , an anode 111 , and a cathode 112 .
  • the anode 111 is insoluble and can be made of platinum-coated titanium
  • the wafer pad deposited with a proper seed layer is positioned at the cathode 112
  • the electroplating bath 113 contains cyanide-base plating solution including at least one of KAg(CN) 2 , KAu(CN) 2 , K 2 Pd(CN) 4 , and their salts.
  • the pH value of the electroplating bath 113 is controlled around neutral, for example, from about 6 to about 8.
  • a temperature of the electroplating bath 113 is controlled to be around 40 to 50 degrees Celsius.
  • the temperature of the electroplating bath 113 can be maintained by a thermal plate (not shown) positioned under the container 100 ′.
  • the temperature of the electroplating bath 113 can be maintained by an electroplating solution circulation system in which an outlet 100 B discharges the electroplating solution and an inlet 100 A intakes the temperature-controlled electroplating solution.
  • Appropriate leveling agents including oxalate can be added to the electroplating bath 113 with a concentration of from about 2 ml/L to about 5 ml/L.
  • a current density of a direct current (DC) applied for silver alloy conductive bump plating is in a range of from about 0.1 ASD to about 0.5 ASD.
  • the cathode 112 includes a wafer pad deposited with a seed layer 105 containing silver or silver alloy, and the reaction which occurs at the cathodes can be one of the following: KAg(CN) 2 K + +Ag + +2CN ⁇ KAu(CN) 2 K + +Au + +2CN ⁇ K 2 Pd(CN) 4 2K + +Pd 2+ +4CN ⁇
  • the anode 111 shown in FIG. 15 includes a platinum electrode and the reaction which occurs thereon can be: 2H 2 O 4H + +O 2(g) +4 e ⁇
  • a positive end of the external DC current is connected to the anode and a negative end of the external DC current is connected to the cathode.
  • the reduced silver ions and reduced gold ions are deposited onto the seed layer 105 of the wafer pad, filling the openings 109 A defined by the first mask layer 109 and forming AgAu binary alloy.
  • the electroplating bath includes silver ion source (for example, KAg(CN) 2 ) and palladium ion source (for example, K 2 Pd(CN) 4 ), through the same electroplating operation setting described above, the reduced silver ions and reduced palladium ions are deposited onto the seed layer 105 of the wafer pad, filling the openings 109 A defined by the first mask layer 109 and forming AgPd binary alloy.
  • silver ion source for example, KAg(CN) 2
  • palladium ion source for example, K 2 Pd(CN) 4
  • the electroplating bath includes silver ion source (for example, KAg(CN) 2 and its salts), gold ion source (for example, KAu(CN) 2 and its salts), and palladium ion source (for example, K 2 Pd(CN) 4 and its salts), through the same electroplating operation setting described above, the reduced silver ions, reduced gold ions, and the reduced palladium ions are deposited onto the seed layer 105 of the wafer pad, filling the openings 109 A defined by the first mask layer 109 and forming AgAuPd ternary alloy.
  • silver ion source for example, KAg(CN) 2 and its salts
  • gold ion source for example, KAu(CN) 2 and its salts
  • palladium ion source for example, K 2 Pd(CN) 4 and its salts
  • the wafer pad is then removed from the electroplating bath including several metal ion sources and being placed to another electroplating bath containing one specie of metal ion source for the deposition of the non-silver metal layer 107 as shown in FIG. 6 .
  • FIG. 16 shows a wafer pad after completion of the electroplating operation shown in FIG. 15 .
  • the silver alloy bump bodies 101 are formed over the conductive pads 102 .
  • the first mask layer 109 is stripped if a photoresist is used.
  • the UBM layer 104 and the seed layer 105 not covered by the silver alloy bump body 101 are removed by an etching operation to isolate two silver alloy conductive bumps.
  • FIG. 16 , FIG. 18 , and FIG. 19 refer to manufacturing steps of a multilayer bump structure.
  • the wafer pad is then immersed into another electroplating bath containing KAu(CN) 2 and its salts.
  • the metal layer 107 is formed on a top surface 101 B of the silver alloy bump body 101 .
  • the first mask layer 109 is stripped if a photoresist is used.
  • the UBM layer 104 and the seed layer 105 not covered by the silver alloy bump body 101 are removed by an etching operation to isolate two multilayer alloy bumps.
  • FIG. 16 , FIG. 20 to FIG. 23 , and FIG. 25 refer to manufacturing steps of a multilayer bump structure.
  • an electroplating operation is used to form the multilayer bump structure.
  • a second mask layer 110 is formed on the first mask layer 109 to trim down a first width W1 of the first mask layer 109 .
  • the first width W1 of the first mask layer 109 is wide enough to form physical contact to a sidewall 101 A of the plated silver alloy bump body 101 .
  • the first mask layer 109 is transformed into a second width W2 via a partial stripping operation.
  • the portion not covered by the second hard mask layer 110 is removed in the stripping operation and a reduced second width W2 thereof is obtained.
  • the second width W2 of the second mask layer 110 is narrow enough to form a gap between itself and the sidewall 101 A of the plated silver alloy bump body 101 .
  • FIG. 22 shows an electroplating system which includes a container 100 ′ accommodating electroplating bath 113 , an anode 111 , and a cathode 112 .
  • the anode 111 is insoluble and can be made of platinum-coated titanium
  • the wafer pad deposited with a proper seed layer is positioned at the cathode 112
  • the electroplating bath 113 contains cyanide-base plating solution including KAu(CN) 2 , and its salts.
  • the pH value of the electroplating bath 113 is controlled around neutral, for example, from about 6 to about 8.
  • a temperature of the electroplating bath 113 is controlled to be around 40 to 50 degrees Celsius.
  • the temperature of the electroplating bath 113 can be maintained by a thermal plate (not shown) positioned under the container 100 ′. In other embodiments, the temperature of the electroplating bath 113 can be maintained by an electroplating solution circulation system in which an outlet 100 B discharges the electroplating solution and an inlet 100 A intakes the temperature-controlled electroplating solution.
  • Appropriate leveling agents including oxalate can be added to the electroplating bath 113 with a concentration of from about 2 ml/L to about 5 ml/L.
  • a direct current (DC) applied for silver alloy conductive bump plating is in a range of from about 0.1 ASD to about 0.5 ASD.
  • FIG. 23 shows the wafer pad taken out from the electroplating bath 113 after the electroplating operation in FIG. 22 .
  • the gold ion reacts with the silver alloy bump body 101 at it surface, which includes the top surface 101 B and the sidewall 101 A of the silver alloy bump body 101 , and forms a metal layer 107 covering both the top surface 101 B and the sidewall 101 A of the silver alloy bump body 101 .
  • a thickness of the metal layer 107 at the top surface 101 B is different from a thickness of the metal layer 107 at the sidewall 101 A of the silver alloy bump body 101 .
  • a thickness of the metal layer 107 at the top surface 101 B is greater than the thickness of the metal layer 107 at the sidewall 101 A of the silver alloy bump body 101 .
  • the first mask layer 109 , as well as the UBM layer 104 and the seed layer 105 not covered by the silver alloy bump body 101 are removed by a stripping and an etching operation to isolate two multilayer alloy bumps.
  • FIG. 16 , FIG. 24 , and FIG. 25 refer to manufacturing steps of a multilayer bump structure.
  • an electroless plating operation is used to form the multilayer bump structure.
  • the UBM layer 104 and the seed layer 105 originally covered by the first mask layer 109 are then exposed.
  • FIG. 24 shows a container 200 accommodating electroless plating bath 115 .
  • the wafer pad after the first mask layer 109 stripping is immersed into the electroless plating bath 115 containing cyanide-base plating solution such as KAu(CN) 2 and its salts.
  • the pH value of the electroless plating bath 115 is controlled around neutral, for example, from about 6 to about 8.
  • a temperature of the electroless plating bath 115 is controlled to be around 40 to 50 degrees Celsius.
  • the temperature of the electroless plating bath 115 can be maintained by a thermal plate 201 positioned under the container 200 .
  • the temperature of the electroless plating bath 115 can be maintained by an electroless plating solution circulation system (not shown) in which an outlet discharges the electroless plating solution and an inlet intakes the temperature-controlled electroless plating solution.
  • Appropriate leveling agents including oxalate and its salts can be added to the electroless plating bath 115 with a concentration of from about 2 ml/L to about 5 ml/L. As shown in FIG. 24 and FIG.
  • the gold ion reacts with the silver alloy bump body 101 at it surface, which includes the top surface 101 B and the sidewall 101 A of the silver alloy bump body 101 , and forms a metal layer 107 covering both the top surface 101 B and the sidewall 101 A of the silver alloy bump body 101 .
  • a thickness of the metal layer 107 at the top surface 101 B is comparable to a thickness of the metal layer 107 at the sidewall 101 A of the silver alloy bump body 101 .
  • a thickness uniformity of the metal layer 107 prepared by an electroless plating operation is better than that of the metal layer 107 prepared by an electroplating operation.
  • FIG. 25 shows the wafer pad in FIG. 24 but after the removal of the UBM layer 104 and the seed layer 105 not covered by the silver alloy bump body 101 .
  • a semiconductor structure includes a device, a conductive pad on the device, and a Ag 1-x Y x alloy bump over the conductive pad.
  • the Y of the Ag 1-x Y x bump comprises metals forming complete solid solution with Ag at arbitrary weight percentage, and the X of the Ag 1-x Y x alloy bump is in a range of from about 0.005 to about 0.25.
  • the Y of the Ag 1-x Y x alloy bump is at least one of Au and Pd.
  • one standard deviation of a grain size distribution of the Ag 1-x Y x alloy bump is in a range of from about 0.2 ⁇ m to about 0.4 ⁇ m.
  • a height of the Ag 1-x Y x alloy bump is in a range of from about 9 ⁇ m to about 15 ⁇ m.
  • the semiconductor structure further includes an under bump metallization (UBM) layer between the conductive pad and the Ag 1-x Y x alloy bump.
  • UBM under bump metallization
  • the UBM layer comprises at least one of Ti, TiW, and Ag.
  • a thickness of the UBM layer is in a range of from about 1000 ⁇ to about 3000 ⁇ .
  • the semiconductor structure further includes a seed layer between the UBM layer and the Ag 1-x Y x alloy bump, and the seed layer comprises Ag.
  • a thickness of the seed layer in the semiconductor structure is in a range of from about 1000 ⁇ to about 3000 ⁇ .
  • a semiconductor structure includes a device, a conductive pad on the device, an electroplated Ag 1-x Y x alloy bump over the conductive pad, and a metal layer over the Ag 1-x Y x alloy bump.
  • the Y of the Ag 1-x Y x bump comprises metals forming complete solid solution with Ag at arbitrary weight percentage, and the X of the Ag 1-x Y x alloy bump is in a range of from about 0.005 to about 0.25.
  • the metal layer over the Ag 1-x Y x alloy bump comprises at least one of Au and Cu.
  • the Y of the Ag 1-x Y x alloy bump having an overlaid metal layer comprises at least one of Au and Pd.
  • a difference between one standard deviation and a mean value of a grain size distribution of the electroplated Ag 1-x Y x alloy bump having an overlaid metal layer is in a range of from about 0.2 ⁇ m to about 0.4 ⁇ m.
  • a height of the electroplated Ag 1-x Y x alloy bump having an overlaid metal layer is in a range of from about 9 ⁇ m to about 15 ⁇ m.
  • the electroplated Ag 1-x Y x alloy bump having an overlaid metal layer further comprising an under bump metallization (UBM) layer between the conductive pad and the electroplated Ag 1-x Y x alloy bump, and wherein the UBM layer comprises at least one of Ti, TiW, and Ag.
  • UBM under bump metallization
  • the electroplated Ag 1-x Y x alloy bump having an overlaid metal layer further comprising a seed layer between the UBM layer and the electroplated Ag 1-x Y x alloy bump, and wherein the seed layer comprises Ag.
  • the metal layer is positioned over the electroplated Ag 1-x Y x alloy bump and covering a sidewall of the electroplated Ag 1-x Y x alloy bump having an overlaid metal layer.
  • a height of the metal layer over the electroplated Ag 1-x Y x alloy bump having an overlaid metal layer is in a range of from about 1 ⁇ m to about 3 ⁇ m.
  • a chip-on-film (COF) semiconductor structure includes a flexible film having a first surface and a second surface, a conductive layer on the first surface of the flexible film, a semiconductor chip over the conductive layer, and an electroplated Ag 1-x Y x alloy bump electrically couple the semiconductor chip and the conductive layer.
  • the X of the electroplated Ag 1-x Y x alloy bump is in a range of from about 0.005 to about 0.25.
  • the Y of the electroplated Ag 1-x Y x alloy bump in the COF semiconductor structure includes metals forming complete solid solutions to Ag at any weight percentage.
  • the Y of the electroplated Ag 1-x Y x alloy bump in the COF semiconductor structure is Pd or Au.
  • the electroplated Ag 1-x Y x alloy bump in the COF semiconductor structure further comprises a non-silver metal layer between the electroplated Ag 1-x Y x alloy bump and the conductive layer.
  • the non-silver metal layer covers a sidewall of the electroplated Ag 1-x Y x alloy bump in the COF semiconductor structure.
  • the COF semiconductor structure further includes a solder layer and a Sn—Ag alloy layer between the conductive layer and the electroplated Ag 1-x Y x alloy bump.
  • an average grain size of the Ag 1-x Y x alloy bump on a longitudinal cross sectional plane in the COF semiconductor structure is in a range of from about 0.5 ⁇ m to about 1.5 ⁇ m.
  • a chip-on-glass (COG) semiconductor structure includes a transparent substrate having a first surface and a second surface, a transparent conductive layer on the first surface of the transparent substrate, a semiconductor chip over the conductive layer, and an electroplated Ag 1-x Y x alloy bump electrically couple the semiconductor chip and the conductive layer.
  • the X of the electroplated Ag 1-x Y x alloy bump is in a range of from about 0.005 to about 0.25.
  • the Y of the electroplated Ag 1-x Y x alloy bump in a COG semiconductor structure comprises at least one of Pd and Au.
  • the electroplated Ag 1-x Y x alloy bump in a COG semiconductor structure further comprises a non-silver metal layer between the electroplated Ag 1-x Y x alloy bump and the conductive layer.
  • the non-silver metal layer covers a sidewall of the electroplated Ag 1-x Y x alloy bump in a COG semiconductor structure.
  • an average grain size of the Ag 1-x Y x alloy bump on a longitudinal cross sectional plane in a COG semiconductor structure is in a range of from about 0.5 ⁇ m to about 1.5 ⁇ m.

Abstract

A semiconductor structure includes a device, a conductive pad on the device, and a Ag1-xYx alloy bump over the conductive pad. The Y of the Ag1-xYx bump comprises metals forming complete solid solution with Ag at arbitrary weight percentage, and the X of the Ag1-xYx alloy bump is in a range of from about 0.005 to about 0.25. A difference between one standard deviation and a mean value of a grain size distribution of the Ag1-xYx alloy bump is in a range of from about 0.2 μm to about 0.4 μm. An average grain size of the Ag1-xYx alloy bump on a longitudinal cross sectional plane is in a range of from about 0.5 μm to about 1.5 μm.

Description

FIELD
The disclosure relates to a semiconductor structure and the manufacturing method thereof.
BACKGROUND
With the recent advancement of the electronics industry, electronic components are being developed to have high performance and thus there is a demand for miniaturized and highly-densified packages. Accordingly, interposers which functions to connect ICs to a main board must be packed more densely. The high densification of packages is attributable to an increase of the number of I/Os of ICs, and the method for the connection with the interposers has also been made more efficient
The growing popularity of one of the interposer technology is flip-chip bonding. Flip-chip assembly in the fabrication process flow of silicon integrated circuit (IC) devices is driven by several facts. First, the electrical performance of the semiconductor devices can be improved when the parasitic inductances correlated with conventional wire bonding interconnection techniques are reduced. Second, flip-chip assembly provides higher interconnection densities between chip and package than wire bonding. Third, flip-chip assembly consumes less silicon “real estate” than wire bonding, and thus helps to conserve silicon area and reduce device cost. And fourth, the fabrication cost can be reduced, when concurrent gang-bonding techniques are employed rather than consecutive individual bonding steps.
In order to reduce interposer's size and its pitch, efforts were undertaken to replace the earlier solder-based interconnecting balls in flip-chip bonding with metal bumps, especially by an effort to create metal bumps by a modified wire ball technique. Typically, the metal bumps are created on an aluminum layer of the contact pads of semiconductor chips. Subsequently, the chips are attached to substrates using solder. The metal bumps are used for flip chip packaging with applications for LCDs, memories, microprocessors and microwave RFICs.
BRIEF DESCRIPTION OF THE DRAWINGS
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
FIG. 1 is a cross sectional view of a silver alloy bump structure in accordance with some embodiments of the present disclosure;
FIG. 2 is a grain size dispersion curve in accordance with some embodiments of the present disclosure;
FIG. 3 is a cross sectional view of a silver alloy bump structure in accordance with some embodiments of the present disclosure;
FIG. 4 is a cross sectional view of a chip-on-film (COF) semiconductor structure with a silver alloy bump structure in accordance with some embodiments of the present disclosure;
FIG. 5 is an enlarged view of a joint portion shown in FIG. 4 in accordance with some embodiments of the present disclosure;
FIG. 6 is a cross sectional view of a multilayer bump structure in accordance with some embodiments of the present disclosure;
FIG. 7 is a cross sectional view of a chip-on-film (COF) semiconductor structure with a multilayer bump structure in accordance with some embodiments of the present disclosure;
FIG. 8 is an enlarged view of a joint portion shown in FIG. 7 in accordance with some embodiments of the present disclosure;
FIG. 9 is a cross sectional view of a chip-on-glass (COG) semiconductor structure with a silver alloy bump structure in accordance with some embodiments of the present disclosure;
FIG. 10 is a cross sectional view of a chip-on-glass (COG) semiconductor structure with a multilayer bump structure in accordance with some embodiments of the present disclosure;
FIG. 11 is a cross sectional view of a chip-on-glass (COG) semiconductor structure with a multilayer bump structure in accordance with some embodiments of the present disclosure; and
FIG. 12 to FIG. 25 show the operations of manufacturing a silver alloy bump structure and a multilayer bump structure in accordance with some embodiments of the present disclosure.
DETAILED DESCRIPTION OF THE INVENTION
In the following detailed description, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, it will be understood by those skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components and circuits have not been described in detail so as not to obscure the present invention. It is to be understood that the following disclosure provides many different embodiments or examples for implementing different features of various embodiments. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting.
The making and using of the embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
Among the metal bump technology in semiconductor packaging, gold bumps gained most popularity in that the familiarity to the material properties and processing technology in the art. However, high material cost, inferior bonding reliability and unsatisfactory material properties such as low electrical conductivity and low thermal conductivity remain as problems to be solved. An alternative cost-saving approach to fabricate metal bump is by creating multilayer bumps, for example, a Cu (bottom layer), Ni (middle layer) and Au (top layer) bump. This approach saves the gold material consumption for a metal bump but the Cu bottom layer is subject to easy oxidation and corrosion, and thus generates reliability concerns.
When the gold bumps are joined to the substrate pads by reflowing the solder that has been deposited on the pads, a number of gold/tin intermetallics are formed. Because of the high dissolution rate of gold in the molten solders, the solder joints with gold bumps have, after one reflow, a large volume fraction of intermetallic compounds, with AuSn4 the major phase that greatly embrittle the joints. After two or more reflows, which are typically needed for assembling package-on-package products, the gold bumps may be completely consumed and converted into gold/tin intermetallic compounds. Because of the brittleness of these compounds and the direct contact of the intermetallics with the aluminum pad on the chip side, the joints frequently fail reliability tests such as the mechanical drop test by cracking at the bump/chip interface.
Silver bump is one twentieth of the cost of the gold bump, and silver bump possesses the highest electrical conductivity and the highest thermal conductivity of the three metals discussed herein (Au, Cu, Ag). In addition, the annealing temperature of the silver bump is lower than that of the gold bump, thus greatly reduce the risk of passivation crack. As far as solder-joint the silver bump to a substrate is concerned, at a temperature higher than the eutectic temperature, silver/tin interface demonstrates a superior bonding property than that of the gold/tin interface. In some embodiments of the present disclosure, silver alloy is utilized for silver bump to avoid silver needle, silver migration, oxidation and vulcanization problems inherent to pure silver.
Some embodiments of the present disclosure provide a semiconductor structure having a silver alloy bump. The silver alloy bump can be a binary alloy or a ternary alloy with 0.005 to 0.25 atomic percent of non-silver elements. In some embodiments, because the silver alloy bump is formed by electroplating, a uniform grain size distribution is observed and can be quantified by measuring a standard deviation of the grain size distribution.
Some embodiments of the present disclosure provide a semiconductor structure having a multilayer alloy bump containing silver. The multilayer alloy bump includes a binary alloy or a ternary alloy with 0.005 to 0.25 atomic percent of non-silver elements. In some embodiments, an additional metal layer including at least one of Au and Cu is positioned over the binary alloy or a ternary alloy. In some embodiments, the additional metal layer covers a sidewall of the binary alloy or a ternary alloy. In some embodiments, because the multilayer alloy bump is formed by electroplating, a uniform grain size distribution is observed and can be quantified by measuring a standard deviation of the grain size distribution.
Some embodiments of the present disclosure provide a tape automated bonding (TAB) semiconductor structure including an electroplated silver alloy bump. In some embodiments, a chip-on-film (COF) structure includes a silver/tin interface between the silver alloy bump and the conductive copper line on the film. In some embodiments, an additional metal layer is positioned over the electroplated silver alloy bump in the COF structure. In some embodiments, the additional metal layer covers a sidewall of the electroplated silver alloy bump in the COF structure.
Some embodiments of the present disclosure provide a chip-on-glass (COG) structure including an electroplated Ag1-xYx alloy bump electrically couple a semiconductor chip to a conductive layer. In some embodiments, the Y of the electroplated Ag1-xYx alloy bump includes at least one of Pd and Au. In some embodiments, an additional metal layer is positioned over the electroplated silver alloy bump in the COG structure. In some embodiments, the additional metal layer covers a sidewall of the electroplated silver alloy bump in the COG structure.
Some embodiments of the present disclosure provide an electroplated silver alloy bump in a semiconductor structure. In some embodiments, a silver alloy thin film made of the electroplated silver alloy bump described herein possesses a thermal conductivity of from about 250 W/(mK) to about 450 W/(mK). In other embodiments, the electroplated silver alloy bump possesses an electrical conductivity of from about 35 (Ωm)−1 to about 65 (Ωm)−1.
DEFINITIONS
In describing and claiming the present disclosure, the following terminology will be used in accordance with the definitions set forth below.
As used herein, an “average grain size” is measured by any conventional grain size measurement techniques such as X-ray diffraction (XRD), electron beam scattering pattern (EBSP), transmission electron microscopy (TEM), or scanning electron microscopy (SEM). A pretreated cross sectional plane of the sample is prepared for the grain size measurements discussed in this disclosure. FIG. 1 shows a cross section of a silver alloy bump structure 10 with a silver alloy bump body 101 connected to a conductive pad 102, and both the silver alloy bump body 101 and the conductive pad 102 are positioned on a device 100. A longitudinal direction of the silver alloy bump structure 10 is parallel to the Y direction. In other words, the longitudinal direction refers to the direction perpendicular to a surface accommodating the silver alloy bump body 101 and the conductive pad 102. The cross sectional planes subjected to any of the measurements discussed herein is any planes passing through the silver alloy bump body 101 having a plane normal perpendicular to the longitudinal direction.
As used herein, an “electron beam scattering pattern (EBSP)” used for average grain size measurement is aided by a computer analysis program (for example, TSL OIM analysis). The setting of the computer analysis program includes, but not limited to, grain boundary misorientation of 15 degrees, CI value equal to or greater than 0.1, and minimal grain size of at least 5 testing points. In some embodiments, The average grain size of the EBSP measurement is obtained by averaging the grain sizes on at least three different testing locations of the cross sectional plane. A predetermined area is measured in each testing location. The predetermined area varies in accordance with features of different embodiments. Each testing location is at least 1 mm away from the adjacent testing location. In some embodiments, an interval between each measuring points in one testing location is at least 5 μm. In some embodiments, the prepared sample subjected to the EBSP measurement is observed under an accelerating voltage of 20 kV and a magnification of 100× to 500×. In some embodiments, the prepared sample is positioned at a tilting angle of 70 degrees.
As used herein, “transmission electron microscopy (TEM), or scanning electron microscopy (SEM)” used for average grain size measurement is aided by an image analysis program (for example, CLEMEX Vision PE). In some embodiments, The average grain size of the TEM or SEM measurement is obtained by averaging the grain sizes on at least three different testing locations of the cross sectional plane. A predetermined area is measured in each testing location. The predetermined area varies in accordance with features of different embodiments. Each testing location is at least 1 mm away from the adjacent testing location. In some embodiments, the interval between each measuring points in one testing location is at least 5 μm. In some embodiments, the prepared sample subjected to the TEM or SEM measurement is observed under an accelerating voltage of about 5 kV to about 20 kV and a magnification of 100× to 500×.
As used herein, “standard deviation of grain size distribution” of the silver alloy bump refers to a statistical result which is obtained using an image analysis program discussed herein. After obtaining a dispersion curve of the grain size distribution, one standard deviation is defined as a grain size deviated from a mean grain size (expectation value), wherein the number of the grain having a grain size between the deviated grain size and the mean grain size is accountable for 34% of the total number of grains.
FIG. 1 is a cross section of a silver alloy bump structure 10 with a silver alloy bump body 101 connected to a conductive pad 102. The silver alloy bump body 101 and the conductive pad 102 are positioned on a device 100. In some embodiments, the device 100 includes, but not limited to, active devices such as a memory, a transistor, a diode (PN or PIN junctions), integrated circuits, or a varactor. In other embodiments, the device 100 includes passive devices such as a resistor, a capacitor, or an inductor. As shown in FIG. 1, only a microstructure of the silver alloy bump body 101 is shown. A cross section of the silver alloy bump body 101 is prepared by cutting the silver alloy bump structure 10 along a longitudinal direction (Y direction) and an XY surface is obtained. Using an electronic microscope, grain structure of the silver alloy bump body 101 is identified on the cross sectional plane, and with a help of image analysis software discussed herein, the statistical information of the grain size distribution can be obtained.
Referring to FIG. 1, an area of a grain 101A is shaded with straight lines. The SEM picture shown in the silver alloy bump body 101 is taken from a real cross sectional plane of the silver alloy bump body 101 described herein. In some embodiments, because the silver alloy bump body 101 is formed by an electroplating operation, grain size distribution is rather uniform and no heat-affected zone (HAZ) is observed as those in a stud bump (not shown). HAZ produces abrupt change in the grain size due the fact that the grain growth procedure is subject to a local high temperature. Normally the grain size obviously increases in the HAZ. In some embodiments of the present disclosure, sub-grain structures can be identified in the grains of the silver alloy bump body 101. For example, in the grain 101A, sub-grain domains are visible in a way that several regions within the grain 101A separated by domain boundaries can be identified.
In some embodiments, the silver alloy bump body 101 includes Ag1-xYx alloy. Specie Y in the Ag1-xYx alloy includes metal forming complete solid solution with silver at arbitrary weight percentage. In some embodiments, specie Y can be identified by looking at a binary phase diagram. A liquidus line and a solidus line forming a lens shape in a binary phase diagram indicate a complete mix of solid solution at any composition of the two metal components. For example, in some embodiments of the present disclosure, specie Y is gold, palladium, or the combination thereof. In some embodiments, the content of the specie Y in the Ag1-xYx alloy is ranged from about 0.005 to about 0.25 in atomic percent.
As shown in FIG. 1, the grain size of the silver alloy bump body 101 forms a dispersion curve in FIG. 2. In some embodiments, the dispersion curve in FIG. 2 is obtained through image analysis software program such as, but not limited to, CLEMEX Vision PE. In FIG. 2, an X-axis of the dispersion curve indicates grain size, whereas a Y-axis of the dispersion curve shows normalized number of grains. Grain size calculation in the present disclosure is aided by a computer analysis program (for example, TSL OIM analysis). In some embodiments, the computer analysis program convert the area of a grain into a hypothetical circle having a same area, and a diameter of such hypothetical circle is defined as a grain size with a unit in length (usually in micrometer). However, the grain size calculation is not limited to the operation described above. In other embodiments, an average grain size is obtained by drawing a diagonal line on a TEM picture or an SEM picture of a cross sectional plane of the silver alloy bump structure described herein, and dividing a length of the diagonal line by the number of grains which said diagonal line encounters. Any grain size measurement operation is suitable as long as it is aided by computer software or it is conducted under a consistent and systematic manner.
After plotting out the dispersion curve as shown in FIG. 2, a standard deviation can be measured as a morphology feature of the microstructure of the silver alloy bump body 101. In some embodiments, the dispersion curve has an eschewed bell shape which possesses a maximum closer to a right end of the dispersion curve. In some embodiments, a mean value or an expectation value of the grain size is represented by a maximum of the dispersion curve. As shown in FIG. 2, the mean value M corresponds to a grain size A, which, in some embodiments, is in a range of from about 0.7 μm to about 0.8 μm. One standard deviation away from the mean value M to a positive direction (+1 σ) corresponds to a grain size C, which, in some embodiments, is in a range of from about 1.0 μm to about 1.1 μm. One standard deviation away from the mean value M to a negative direction (−1 σ) corresponds to a grain size B, which, in some embodiments, is in a range of from about 0.4 μm to about 0.5 μm. In some embodiments, one standard deviation is defined as a grain size deviated from the mean value M, and wherein the number of the grain having a grain size between the deviated grain size B or C and the mean value M is accountable for 34% of the total number of grains. Note the dispersion curve obtained from actual grain size measurement does not have to be symmetric about the mean value M, and hence in some embodiments, a difference between one standard deviation away from the mean value M to a positive direction (+1 σ) at grain size C and the mean value M is not necessarily the same as a difference between one standard deviation away from the mean value M in a negative direction (−1σ) at grain size B and the mean value M.
In some embodiments of the present disclosure, a difference between grain size C and grain size A is from about 0.2 μm to about 0.4 μm. In other embodiments, a difference between grain size B and grain size A is about from 0.2 to about 0.4 μm. By utilizing the electroplating operation discussed in the present disclosure, the grain size of the silver alloy bump body 101 demonstrates a uniform distribution and a difference between one standard deviation away from the mean value M (to the positive or to the negative direction) and the mean value M can be quantified as within a range of from 0.2 μm to about 0.4 μm.
Referring to FIG. 3, a cross section of a silver alloy bump structure 20 is shown. Compared to the silver alloy bump structure 10 in FIG. 1, the silver alloy bump structure 20 further includes an under bump metallization (UBM) layer 104 and a seed layer 105. In some embodiments, the seed layer 105 contains silver or silver alloy and is prepared by one of the chemical vapor deposition (CVD), sputtering, and electroplating operation. In some embodiments, the UBM layer 104 has a single-layer structure or a composite structure including several sub-layers formed of different materials, and includes a layer(s) selected from a nickel layer, a titanium layer, a titanium tungsten layer, a palladium layer, a gold layer, a silver layer, and combinations thereof.
As shown in FIG. 3, a height H1 of the silver alloy bump body 101 is measured from a top surface of the silver alloy bump body to a top surface of the conductive pad 102. In some embodiments, the height H1 of the silver alloy bump body 101 or the Ag1-xYx alloy is in a range of from about 9 μm to about 15 μm. In proportionate of the height H1 of the silver alloy bump body 101, a thickness T2 of the UBM layer 104 is commensurate to a thickness T1 of the seed layer 105. In some embodiments, a thickness T2 of the UBM layer 104 is in a range of from about 1000 Å to about 3000 Å, and a thickness T1 of the seed layer 105 is in a range of from about 1000 Å to about 3000 Å.
Referring to FIG. 4, a cross section of a chip-on-film (COF) semiconductor structure 30 is shown. In some embodiments, the semiconductor structure 30 is a semiconductor package. The COF semiconductor structure 30 includes a flexible film 301 having a first surface 301A and a second surface 301B. The flexible film 301 includes, but not limited to, flexible printed circuit board (FPCB) or polyimide (PI). A conductive layer 302 such as a conductive copper trace is patterned on the first surface 301A of the flexible film 301. In FIG. 4, elements with identical numeral labels as those shown in FIG. 1 and FIG. 3 are referred to same elements or their equivalents and are not repeated here for simplicity. In FIG. 4, two silver alloy bump bodies 101 electrically couple the device 100 to the conductive layer 302 of the flexible film 301. In some embodiments, underfill material 304, for example, solventless epoxy resin, with appropriate viscosity is injected into the space between the flexible film 301 and the device 100.
The silver alloy bump body 101 shown in FIG. 4 includes Ag1-xYx alloy, wherein specie Y is gold, palladium, or the combination thereof. For example, Ag1-xYx alloy can be binary metal alloys such as Ag1-xAux or Ag1-xPdx, furthermore, Ag1-xYx alloy can be ternary metal alloy such as Ag1-x(AuPd)x. In some embodiments, the content of the specie Y in the Ag1-xYx alloy is ranged from about 0.005 to about 0.25 in atomic percent. In some embodiments, specie Y in the Ag1-xYx alloy includes metal forming complete solid solution with silver at any weight percentage. As shown in FIG. 4, a height H1 of the silver alloy bump body 101 is in a range of from about 9 μm to about 15 μm, and a pitch P between the adjacent silver alloy bump bodies 101 is below 10 μm. In some embodiments, a width W of the conductive pad 102 is in a range of from about 20 μm to about 30 μm.
In FIG. 4, a solder resist pattern 305 is positioned on the conductive layer 302. A solder layer 306 is applied to a joint of the silver alloy bump body 101 and the conductive layer 302. In some embodiments of the present disclosure, the solder layer 306 can be conventional SnPb or lead-free solder. The joint portion surrounded by dotted box 303 is enlarged and shown in FIG. 5. Referring to FIG. 5, the solder layer 306 includes not only solder material itself but also Ag1-aSna alloy. In some embodiments, the Ag1-aSna alloy at least includes Ag0.5Sn0.5 alloy. In certain embodiments, when an inner lead bonding (ILB) temperature for a COF set at the silver alloy bump side is about 400 degrees Celsius, the liquid phase of the AgSn alloy system is substantially more than the liquid phase of the AuSn alloy system given the same bonding temperature set at a free end of the alloy bump. Excess liquid phase of the AgSn alloy promotes an adhesion between the silver alloy bump body 101 and the conductive layer 302, and hence better junction reliability is obtained in AgSn alloy system by using a Ag-based alloy bump. On the other hand, a lower ILB temperature for the COF can be used in the AgSn alloy system. A lower ILB temperature, for example, lower than 400 degrees Celsius, can prevent the flexible film 301 from deformation or shrinkage. In other embodiments, an anisotropic conductive film (ACF) can be used to connect the silver alloy bump body 101 and the conductive layer 302.
Referring to FIG. 5, only the microstructure of the silver alloy bump body 101 is shown. An average grain size of the silver alloy bump body 101 is in a range of from about 0.5 μm to about 1.5 μm. Because the melting temperature of silver is around 962 degrees Celsius, an annealing temperature applied to the silver alloy bump body 101 can be lower than 250 degrees Celsius to avoid the cracking of the passivation layer 103 shown in FIG. 1, FIG. 3, and FIG. 4. Compared to a higher melting temperature of gold (1064 degrees Celsius), a lower melting temperature results to a lower annealing temperature, and hence the previously-grown structure such as the passivation layer is subjected to less thermal stress. In some embodiments, after annealing the silver alloy bump body 101 under a temperature lower than 250 degrees Celsius, the average grain size of the Ag1-xYx alloy measured by the method described herein is around 1 μm.
Referring to FIG. 6, a cross section of a multilayer bump structure 40 is shown. Compared to the silver alloy bump structure 20 in FIG. 3, the multilayer bump structure 40 further includes a metal layer 107 over the silver alloy bump body 101. In some embodiments, the multilayer bump structure 40 includes a silver alloy bump structure as those shown in FIG. 1, FIG. 3, and FIG. 4, with a silver alloy bump body 101 having a bottom surface connected to a conductive pad 102 and a top surface connected to a metal layer 107. In some embodiments, the metal layer 107 is metallic materials other than silver. In other embodiments, the metal layer 107 of the multilayer bump structure 40 includes gold, gold alloy, copper, or copper alloy. In other embodiments, the metal layer 107 of the multilayer bump structure 40 includes Cu and its alloys. A height H2 of the metal layer 107 shall be thick enough to form a joint interface between the silver alloy bump body 101 and an external device or substrate, for example, a conductive trace of a flexible film (not shown here).
In some embodiments, a thickness H2 of the metal layer 107 is from about 1 μm to about 3 μm, and the metal layer 107 is formed by an electroplating operation. In FIG. 6, the multilayer bump structure 40 includes an under bump metallization (UBM) layer 104 and a seed layer 105. In some embodiments, the seed layer 105 contains silver or silver alloy and is prepared by one of the chemical vapor deposition (CVD), sputtering, and electroplating operation. In some embodiments, the UBM layer 104 has a single-layer structure or a composite structure including several sub-layers formed of different materials, and includes a layer(s) selected from a nickel layer, a titanium layer, a titanium tungsten layer, a palladium layer, a gold layer, a silver layer, and combinations thereof.
The silver alloy bump body 101 shown in FIG. 6 includes Ag1-xYx alloy, wherein specie Y is gold, palladium, or the combination thereof. For example, Ag1-xYx alloy can be binary metal alloys such as Ag1-xAux or Ag1-xPdx, furthermore, Ag1-xYx alloy can be ternary metal alloy such as Ag1-x(AuPd)x. In some embodiments, the content of the specie Y in the Ag1-xYx alloy is ranged from about 0.005 to about 0.25 in atomic percent. In some embodiments, specie Y in the Ag1-xYx alloy includes metal forming complete solid solution with silver at any weight percentage. As shown in FIG. 6, a height H1 of the silver alloy bump body 101 is in a range of from about 9 μm to bout 15 μm.
Referring to FIG. 7, a cross section of a chip-on-film (COF) semiconductor structure 50 is shown. In some embodiments, the semiconductor structure 50 is a semiconductor package. The COF semiconductor structure 50 includes a flexible film 301 having a first surface 301A and a second surface 301B. The flexible film 301 includes, but not limited to, flexible printed circuit board (FPCB) or polyimide (PI). A conductive layer 302 such as a conductive copper trace is patterned on the first surface 301A of the flexible film 301, and a solder resist pattern 305 is positioned on the conductive layer 302. In FIG. 7, elements with identical numeral labels as those shown in FIG. 1 and FIG. 3 are referred to same elements or their equivalents and are not repeated here for simplicity. In FIG. 7, two multilayer bump structure (101, 107), including silver alloy bump bodies 101 and a metal layer 107, electrically couple the device 100 to the conductive layer 302 of the flexible film 301. In some embodiments, underfill material 304, for example, solventless epoxy resin, with appropriate viscosity is injected into the space between the flexible film 301 and the device 100. In the case that the metal layer 107 is made of electroplated gold film, the subsequent bonding operations can utilize the bonding operation conventional in the art for a gold bump.
The silver alloy bump body 101 shown in FIG. 7 includes Ag1-xYx alloy, wherein specie Y is gold, palladium, or the combination thereof. For example, Ag1-xYx alloy can be binary metal alloys such as Ag1-xAux or Ag1-xPdx, furthermore, Ag1-xYx alloy can be ternary metal alloy such as Ag1-x(AuPd)x. In some embodiments, the content of the specie Y in the Ag1-xYx alloy is ranged from about 0.005 to about 0.25 in atomic percent. In some embodiments, specie Y in the Ag1-xYx alloy includes metal forming complete solid solution with silver at any weight percentage. The metal layer 107 shown in FIG. 7 includes metallic materials other than silver, for example, gold or copper. As shown in FIG. 7, a height H1 of the silver alloy bump body 101 is in a range of from about 9 μm to bout 15 μm, and a pitch P between the adjacent silver alloy bump bodies 101 is below 10 μm. A height H2 of the metal layer 107 is in a range of from about 1 μm to about 3 μm. In some embodiments, a width W of the conductive pad 102 is in a range of from about 10 μm to about 20 μm.
In FIG. 7, a solder resist pattern 305 is positioned on the conductive layer 302. A solder layer 308 is applied to a joint of the multilayer bump structure (101, 107) and the conductive layer 302. In some embodiments of the present disclosure, the solder layer 308 can be conventional SnPb or lead-free solder. The joint portion surrounded by dotted box 307 is enlarged and shown in FIG. 8. Referring to FIG. 8, the solder layer 308 includes not only solder material itself but also Au1-aSna alloy if the metal layer 107 is made of Au or its alloys. In some embodiments, the Au1-aSna alloy at least includes Au0.5Sn0.5 alloy. In other embodiments, an anisotropic conductive film (ACF) can be used to connect the multilayer bump structure (101, 107) and the conductive layer 302.
In some embodiments of the present disclosure, as shown in FIG. 9, the silver alloy bump body 101 discussed herein can also be used in a chip-on-glass (COG) semiconductor structure 60. The electrical connection between the conductive trace 402 on a first surface 401A of a transparent substrate and silver alloy bump body 101 of a device 100 to be packaged can be an anisotropic conductive film (ACF) 406. For example, the transparent substrate is a glass substrate 401. An ACF includes Au-coated plastic sphere 406A with a diameter of from about 3 μm to about 5 μm, dispersed in a thermal setting epoxy matrix. In some embodiments, the boding temperature for using ACF in a COG semiconductor structure 60 is about 200 degrees Celsius.
In some embodiments of the present disclosure, as shown in FIG. 10, the multilayer bump structure (101, 107) discussed herein can also be used in a chip-on-glass (COG) semiconductor structure 70. The electrical connection between the conductive trace 402 on a first surface 401A of a glass substrate 401 and multilayer bump structure (101, 107) of a device 100 to be packaged can be an anisotropic conductive film (ACF) 406. In some embodiments, the conductive trace 402 on the first surface 401A of the glass substrate 401 is made of transparent and conductive materials such as indium tin oxide (ITO). For example, the ACF includes Au-coated plastic sphere 406A with a diameter of from about 3 μm to about 5 μm, dispersed in a thermal setting epoxy matrix. In some embodiments, the boding temperature for using ACF in a COG semiconductor structure 70 is about 200 degrees Celsius. In some embodiments, the metal layer 107 of the multilayer bump structure (101, 107) is an electroplated gold film with a thickness of from about 1 μm to about 3 μm. Under this circumstance, the bonding operation conventional to the gold bump art can be utilized in connecting the multilayer bump structure (101, 107) and an external device such as a glass substrate.
In some embodiments of the present disclosure, as shown in FIG. 11, the multilayer bump structure (101, 107) discussed herein can also be used in a chip-on-glass (COG) semiconductor structure 80. The electrical connection between the conductive trace 402 on a first surface 401A of a glass substrate 401 and multilayer bump structure (101, 107) of a device 100 to be packaged can be an anisotropic conductive film (ACF) 406. For example, the ACF includes Au-coated plastic sphere 406A with a diameter of from about 3 μm to about 5 μm, dispersed in a thermal setting epoxy matrix. In some embodiments, the boding temperature for using ACF in a COG semiconductor structure 80 is about 200 degrees Celsius. In some embodiments, the metal layer 107 of the multilayer bump structure (101, 107) is an electroplated gold film with a thickness of from about 1 μm to about 3 μm, covering a top surface 101B and a sidewall 101A of the silver alloy bump body 101. Under this circumstance, the bonding operation conventional to the gold bump art can be utilized in connecting the multilayer bump structure (101, 107) and an external device such as a glass substrate. In some embodiments, a thickness of the metal layer 107 on the top surface 101B is different from a thickness of the metal layer 107 covering the sidewall 101A of the silver alloy bump body 101.
The hardness of the silver alloy bump discussed herein can be easily adjusted by selecting appropriate electroplating baths. For example, the hardness of the silver alloy bump for COG application can be adjusted to about 100 HV. For another example, the hardness of the silver alloy bump for COF application can be adjusted to about 55 HV. Because the hardness of pure silver (about 85 HV) is situated between 55 HV and 100 HV, a silver alloy with desired hardness can be tailored by electroplating the silver alloy bump using different electroplating baths. In some embodiments, the COG application requires a silver alloy bump having a greater hardness to facilitate the ACF bonding operation. In other embodiments, the COF application requires a silver alloy bump having a lower hardness to prevent damaging the conductive traces on the flexible film.
FIG. 12 to FIG. 25 show the manufacturing operation of the silver alloy bump described in the present disclosure. In FIG. 12, a UBM layer 104 is formed on the passivation layer 103 and a portion of the conductive pad 102. In some embodiments, the UBM layer 104 is formed by CVD, sputtering, electroplating, or electroless plating of the materials selected from nickel, titanium, titanium tungsten, palladium, gold, silver, and the combination thereof. In some embodiments, a thickness T2 of the UBM layer 104 is controlled to be in a range of from about 1000 Å to about 3000 Å. In FIG. 13, a seed layer 105 is deposited on the UBM layer 104. In some embodiments, the seed layer 105 is formed by CVD, sputtering, electroplating, or electroless plating of the materials containing silver. In some embodiments, a thickness T1 of the seed layer 105 is controlled to be commensurate to the thickness T2 of the UBM layer 104. For example, the thickness T1 is in a range of from about 1000 Å to about 3000 Å.
Referring to FIG. 14, a first mask layer 109, which can be a hard mask or a photoresist, is formed over the seed layer 105. An opening 109A of the first mask layer 109 is formed over the conductive pad 102 for receiving conductive bump materials. In some embodiments, the first mask layer 109 is made of positive photoresist having a thickness T3 greater than a thickness of the conductive bump to be plated. In other embodiments, the first mask layer 109 is made of negative photoreisist.
FIG. 15 and FIG. 16 show the electroplating operation and the result thereafter. FIG. 15 shows an electroplating system which includes a container 100′ accommodating electroplating bath 113, an anode 111, and a cathode 112. In some embodiments, the anode 111 is insoluble and can be made of platinum-coated titanium, the wafer pad deposited with a proper seed layer is positioned at the cathode 112, and the electroplating bath 113 contains cyanide-base plating solution including at least one of KAg(CN)2, KAu(CN)2, K2Pd(CN)4, and their salts. In some embodiments, the pH value of the electroplating bath 113 is controlled around neutral, for example, from about 6 to about 8. A temperature of the electroplating bath 113 is controlled to be around 40 to 50 degrees Celsius. In some embodiments, the temperature of the electroplating bath 113 can be maintained by a thermal plate (not shown) positioned under the container 100′. In other embodiments, the temperature of the electroplating bath 113 can be maintained by an electroplating solution circulation system in which an outlet 100B discharges the electroplating solution and an inlet 100A intakes the temperature-controlled electroplating solution. Appropriate leveling agents including oxalate can be added to the electroplating bath 113 with a concentration of from about 2 ml/L to about 5 ml/L. In some embodiments, a current density of a direct current (DC) applied for silver alloy conductive bump plating is in a range of from about 0.1 ASD to about 0.5 ASD.
Referring to FIG. 15, the cathode 112 includes a wafer pad deposited with a seed layer 105 containing silver or silver alloy, and the reaction which occurs at the cathodes can be one of the following:
KAg(CN)2
Figure US08779604-20140715-P00001
K++Ag++2CN
KAu(CN)2
Figure US08779604-20140715-P00002
K++Au++2CN
K2Pd(CN)4
Figure US08779604-20140715-P00003
2K++Pd2++4CN
the anode 111 shown in FIG. 15 includes a platinum electrode and the reaction which occurs thereon can be:
2H2O
Figure US08779604-20140715-P00004
4H++O2(g)+4e
A positive end of the external DC current is connected to the anode and a negative end of the external DC current is connected to the cathode. As can be seen in FIG. 15, the reduced silver ions and reduced gold ions are deposited onto the seed layer 105 of the wafer pad, filling the openings 109A defined by the first mask layer 109 and forming AgAu binary alloy. In some embodiments, if the electroplating bath includes silver ion source (for example, KAg(CN)2) and palladium ion source (for example, K2Pd(CN)4), through the same electroplating operation setting described above, the reduced silver ions and reduced palladium ions are deposited onto the seed layer 105 of the wafer pad, filling the openings 109A defined by the first mask layer 109 and forming AgPd binary alloy. In some embodiments, if the electroplating bath includes silver ion source (for example, KAg(CN)2 and its salts), gold ion source (for example, KAu(CN)2 and its salts), and palladium ion source (for example, K2Pd(CN)4 and its salts), through the same electroplating operation setting described above, the reduced silver ions, reduced gold ions, and the reduced palladium ions are deposited onto the seed layer 105 of the wafer pad, filling the openings 109A defined by the first mask layer 109 and forming AgAuPd ternary alloy.
In some embodiments of electroplating a multilayer bump structure 40 as shown in FIG. 6, after the AgAu, AgPd, or AgAuPd alloys being deposited onto the seed layer of the wafer pad in FIG. 15, the wafer pad is then removed from the electroplating bath including several metal ion sources and being placed to another electroplating bath containing one specie of metal ion source for the deposition of the non-silver metal layer 107 as shown in FIG. 6.
FIG. 16 shows a wafer pad after completion of the electroplating operation shown in FIG. 15. In FIG. 16, the silver alloy bump bodies 101 are formed over the conductive pads 102. In FIG. 17, the first mask layer 109 is stripped if a photoresist is used. The UBM layer 104 and the seed layer 105 not covered by the silver alloy bump body 101 are removed by an etching operation to isolate two silver alloy conductive bumps.
FIG. 16, FIG. 18, and FIG. 19 refer to manufacturing steps of a multilayer bump structure. In some embodiments, after removing from the electroplating bath shown in FIG. 15 and before the stripping of the photoresist, the wafer pad is then immersed into another electroplating bath containing KAu(CN)2 and its salts. As shown in FIG. 18, the metal layer 107 is formed on a top surface 101B of the silver alloy bump body 101. In FIG. 19, the first mask layer 109 is stripped if a photoresist is used. The UBM layer 104 and the seed layer 105 not covered by the silver alloy bump body 101 are removed by an etching operation to isolate two multilayer alloy bumps.
FIG. 16, FIG. 20 to FIG. 23, and FIG. 25 refer to manufacturing steps of a multilayer bump structure. In some embodiments, an electroplating operation is used to form the multilayer bump structure. After removing from the electroplating bath shown in FIG. 15 and before the stripping of the photoresist, a second mask layer 110 is formed on the first mask layer 109 to trim down a first width W1 of the first mask layer 109. In some embodiments, the first width W1 of the first mask layer 109 is wide enough to form physical contact to a sidewall 101A of the plated silver alloy bump body 101. In FIG. 20 and FIG. 21, the first mask layer 109 is transformed into a second width W2 via a partial stripping operation. In some embodiments, the portion not covered by the second hard mask layer 110 is removed in the stripping operation and a reduced second width W2 thereof is obtained. In some embodiments, the second width W2 of the second mask layer 110 is narrow enough to form a gap between itself and the sidewall 101A of the plated silver alloy bump body 101.
FIG. 22 shows an electroplating system which includes a container 100′ accommodating electroplating bath 113, an anode 111, and a cathode 112. In some embodiments, the anode 111 is insoluble and can be made of platinum-coated titanium, the wafer pad deposited with a proper seed layer is positioned at the cathode 112, and the electroplating bath 113 contains cyanide-base plating solution including KAu(CN)2, and its salts. In some embodiments, the pH value of the electroplating bath 113 is controlled around neutral, for example, from about 6 to about 8. A temperature of the electroplating bath 113 is controlled to be around 40 to 50 degrees Celsius. In some embodiments, the temperature of the electroplating bath 113 can be maintained by a thermal plate (not shown) positioned under the container 100′. In other embodiments, the temperature of the electroplating bath 113 can be maintained by an electroplating solution circulation system in which an outlet 100B discharges the electroplating solution and an inlet 100A intakes the temperature-controlled electroplating solution. Appropriate leveling agents including oxalate can be added to the electroplating bath 113 with a concentration of from about 2 ml/L to about 5 ml/L. In some embodiments, a direct current (DC) applied for silver alloy conductive bump plating is in a range of from about 0.1 ASD to about 0.5 ASD.
FIG. 23 shows the wafer pad taken out from the electroplating bath 113 after the electroplating operation in FIG. 22. The gold ion reacts with the silver alloy bump body 101 at it surface, which includes the top surface 101B and the sidewall 101A of the silver alloy bump body 101, and forms a metal layer 107 covering both the top surface 101B and the sidewall 101A of the silver alloy bump body 101. However, in some embodiments, a thickness of the metal layer 107 at the top surface 101B is different from a thickness of the metal layer 107 at the sidewall 101A of the silver alloy bump body 101. In other embodiments, a thickness of the metal layer 107 at the top surface 101B is greater than the thickness of the metal layer 107 at the sidewall 101A of the silver alloy bump body 101.
In FIG. 25, the first mask layer 109, as well as the UBM layer 104 and the seed layer 105 not covered by the silver alloy bump body 101 are removed by a stripping and an etching operation to isolate two multilayer alloy bumps.
FIG. 16, FIG. 24, and FIG. 25 refer to manufacturing steps of a multilayer bump structure. In some embodiments, an electroless plating operation is used to form the multilayer bump structure. After a removal of the first mask layer 109, the UBM layer 104 and the seed layer 105 originally covered by the first mask layer 109 are then exposed. FIG. 24 shows a container 200 accommodating electroless plating bath 115. The wafer pad after the first mask layer 109 stripping is immersed into the electroless plating bath 115 containing cyanide-base plating solution such as KAu(CN)2 and its salts. In some embodiments, the pH value of the electroless plating bath 115 is controlled around neutral, for example, from about 6 to about 8. A temperature of the electroless plating bath 115 is controlled to be around 40 to 50 degrees Celsius. In some embodiments, the temperature of the electroless plating bath 115 can be maintained by a thermal plate 201 positioned under the container 200. In other embodiments, the temperature of the electroless plating bath 115 can be maintained by an electroless plating solution circulation system (not shown) in which an outlet discharges the electroless plating solution and an inlet intakes the temperature-controlled electroless plating solution. Appropriate leveling agents including oxalate and its salts can be added to the electroless plating bath 115 with a concentration of from about 2 ml/L to about 5 ml/L. As shown in FIG. 24 and FIG. 25, the gold ion reacts with the silver alloy bump body 101 at it surface, which includes the top surface 101B and the sidewall 101A of the silver alloy bump body 101, and forms a metal layer 107 covering both the top surface 101B and the sidewall 101A of the silver alloy bump body 101. However, in some embodiments, a thickness of the metal layer 107 at the top surface 101B is comparable to a thickness of the metal layer 107 at the sidewall 101A of the silver alloy bump body 101. In other embodiments, a thickness uniformity of the metal layer 107 prepared by an electroless plating operation is better than that of the metal layer 107 prepared by an electroplating operation.
FIG. 25 shows the wafer pad in FIG. 24 but after the removal of the UBM layer 104 and the seed layer 105 not covered by the silver alloy bump body 101.
In some embodiments of the present disclosure, a semiconductor structure includes a device, a conductive pad on the device, and a Ag1-xYx alloy bump over the conductive pad. The Y of the Ag1-xYx bump comprises metals forming complete solid solution with Ag at arbitrary weight percentage, and the X of the Ag1-xYx alloy bump is in a range of from about 0.005 to about 0.25.
In some embodiments of the present disclosure, the Y of the Ag1-xYx alloy bump is at least one of Au and Pd.
In some embodiments of the present disclosure, one standard deviation of a grain size distribution of the Ag1-xYx alloy bump is in a range of from about 0.2 μm to about 0.4 μm.
In some embodiments of the present disclosure, a height of the Ag1-xYx alloy bump is in a range of from about 9 μm to about 15 μm.
In some embodiments of the present disclosure, the semiconductor structure further includes an under bump metallization (UBM) layer between the conductive pad and the Ag1-xYx alloy bump. The UBM layer comprises at least one of Ti, TiW, and Ag.
In some embodiments of the present disclosure, a thickness of the UBM layer is in a range of from about 1000 Å to about 3000 Å.
In some embodiments of the present disclosure, the semiconductor structure further includes a seed layer between the UBM layer and the Ag1-xYx alloy bump, and the seed layer comprises Ag.
In some embodiments of the present disclosure, a thickness of the seed layer in the semiconductor structure is in a range of from about 1000 Å to about 3000 Å.
In some embodiments of the present disclosure, a semiconductor structure includes a device, a conductive pad on the device, an electroplated Ag1-xYx alloy bump over the conductive pad, and a metal layer over the Ag1-xYx alloy bump. The Y of the Ag1-xYx bump comprises metals forming complete solid solution with Ag at arbitrary weight percentage, and the X of the Ag1-xYx alloy bump is in a range of from about 0.005 to about 0.25. The metal layer over the Ag1-xYx alloy bump comprises at least one of Au and Cu.
In some embodiments of the present disclosure, the Y of the Ag1-xYx alloy bump having an overlaid metal layer comprises at least one of Au and Pd.
In some embodiments of the present disclosure, a difference between one standard deviation and a mean value of a grain size distribution of the electroplated Ag1-xYx alloy bump having an overlaid metal layer is in a range of from about 0.2 μm to about 0.4 μm.
In some embodiments of the present disclosure, a height of the electroplated Ag1-xYx alloy bump having an overlaid metal layer is in a range of from about 9 μm to about 15 μm.
In some embodiments of the present disclosure, the electroplated Ag1-xYx alloy bump having an overlaid metal layer further comprising an under bump metallization (UBM) layer between the conductive pad and the electroplated Ag1-xYx alloy bump, and wherein the UBM layer comprises at least one of Ti, TiW, and Ag.
In some embodiments of the present disclosure, the electroplated Ag1-xYx alloy bump having an overlaid metal layer further comprising a seed layer between the UBM layer and the electroplated Ag1-xYx alloy bump, and wherein the seed layer comprises Ag.
In some embodiments of the present disclosure, the metal layer is positioned over the electroplated Ag1-xYx alloy bump and covering a sidewall of the electroplated Ag1-xYx alloy bump having an overlaid metal layer.
In some embodiments of the present disclosure, a height of the metal layer over the electroplated Ag1-xYx alloy bump having an overlaid metal layer is in a range of from about 1 μm to about 3 μm.
In some embodiments of the present disclosure, A chip-on-film (COF) semiconductor structure includes a flexible film having a first surface and a second surface, a conductive layer on the first surface of the flexible film, a semiconductor chip over the conductive layer, and an electroplated Ag1-xYx alloy bump electrically couple the semiconductor chip and the conductive layer. The X of the electroplated Ag1-xYx alloy bump is in a range of from about 0.005 to about 0.25.
In some embodiments of the present disclosure, the Y of the electroplated Ag1-xYx alloy bump in the COF semiconductor structure includes metals forming complete solid solutions to Ag at any weight percentage.
In some embodiments of the present disclosure, the Y of the electroplated Ag1-xYx alloy bump in the COF semiconductor structure is Pd or Au.
In some embodiments of the present disclosure, the electroplated Ag1-xYx alloy bump in the COF semiconductor structure further comprises a non-silver metal layer between the electroplated Ag1-xYx alloy bump and the conductive layer.
In some embodiments of the present disclosure, the non-silver metal layer covers a sidewall of the electroplated Ag1-xYx alloy bump in the COF semiconductor structure.
In some embodiments of the present disclosure, the COF semiconductor structure further includes a solder layer and a Sn—Ag alloy layer between the conductive layer and the electroplated Ag1-xYx alloy bump.
In some embodiments of the present disclosure, an average grain size of the Ag1-xYx alloy bump on a longitudinal cross sectional plane in the COF semiconductor structure is in a range of from about 0.5 μm to about 1.5 μm.
In some embodiments of the present disclosure, A chip-on-glass (COG) semiconductor structure includes a transparent substrate having a first surface and a second surface, a transparent conductive layer on the first surface of the transparent substrate, a semiconductor chip over the conductive layer, and an electroplated Ag1-xYx alloy bump electrically couple the semiconductor chip and the conductive layer. The X of the electroplated Ag1-xYx alloy bump is in a range of from about 0.005 to about 0.25.
In some embodiments of the present disclosure, the Y of the electroplated Ag1-xYx alloy bump in a COG semiconductor structure comprises at least one of Pd and Au.
In some embodiments of the present disclosure, the electroplated Ag1-xYx alloy bump in a COG semiconductor structure further comprises a non-silver metal layer between the electroplated Ag1-xYx alloy bump and the conductive layer.
In some embodiments of the present disclosure, the non-silver metal layer covers a sidewall of the electroplated Ag1-xYx alloy bump in a COG semiconductor structure.
In some embodiments of the present disclosure, an average grain size of the Ag1-xYx alloy bump on a longitudinal cross sectional plane in a COG semiconductor structure is in a range of from about 0.5 μm to about 1.5 μm.
Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As those skilled in the art will readily appreciate form the disclosure of the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure.
Accordingly, the appended claims are intended to include within their scope such as processes, machines, manufacture, and compositions of matter, means, methods or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the invention.

Claims (25)

What is claimed is:
1. A semiconductor structure, comprising:
a device;
a conductive pad on the device;
a Ag1-xYx alloy bump over the conductive pad; and
a seed layer between the conductive pad and the Ag1-xYx alloy bump, wherein the seed layer comprises Ag,
wherein the Y of the Ag1-xYx bump comprises metals forming complete solid solution with Ag at arbitrary weight percentage, and
wherein the X of the Ag1-xYx alloy bump is in a range of from about 0.005 to about 0.25.
2. The semiconductor structure of claim 1, wherein the Y comprises at least one of Au and Pd.
3. The semiconductor structure of claim 1, a difference between one standard deviation and a mean value of a grain size distribution of the Ag1-xYx alloy bump is in a range of from about 0.2 μm to about 0.4 μm.
4. The semiconductor structure of claim 1, wherein a height of the Ag1-xYx alloy bump is in a range of from about 9 μm to about 15 μm.
5. The semiconductor structure of claim 1, further comprising an under bump metallization (UBM) layer between the conductive pad and the Ag1-xYx alloy bump, and wherein the UBM layer comprises at least one of Ti, TiW, and Ag.
6. The semiconductor structure of claim 5, a thickness of the UBM layer is in a range of from about 1000 Å to about 3000 Å.
7. The semiconductor structure of claim 1, a thickness of the seed layer is in a range of from about 1000 Å to about 3000 Å.
8. A semiconductor structure, comprising:
a device;
a conductive pad on the device;
an electroplated Ag1-xYx alloy bump over the conductive pad;
a metal layer over the Ag1-xYx alloy bump; and
a seed layer between the conductive pad and the electroplated Ag1-xYx alloy bump, and wherein the seed layer comprises Ag,
wherein the Y of the electroplated Ag1-xYx bump comprises metals forming complete solid solution with Ag at arbitrary weight percentage,
wherein the X of the electroplated Ag1-xYx alloy bump is in a range of from about 0.005 to about 0.25, and
wherein the metal layer comprises at least one of Au and Cu.
9. The semiconductor structure of claim 8, wherein the Y comprises at least one of Au and Pd.
10. The semiconductor structure of claim 8, a difference between one standard deviation and a mean value of a grain size distribution of the electroplated Ag1-xYx alloy bump is in a range of from about 0.2 μm to about 0.4 μm.
11. The semiconductor structure of claim 8, wherein a height of the electroplated Ag1-xYx alloy bump is in a range of from about 9 μm to about 15 μm.
12. The semiconductor structure of claim 8, further comprising an under bump metallization (UBM) layer between the conductive pad and the electroplated Ag1-xYx alloy bump, and wherein the UBM layer comprises at least one of Ti, TiW, and Ag.
13. The semiconductor structure of claim 8, wherein the metal layer situates over the electroplated Ag1-xYx alloy bump and covers a sidewall of the electroplated Ag1-xYx alloy bump.
14. The semiconductor structure of claim 8, a height of the metal layer is in a range of from about 1 μm to about 3 μm.
15. A chip-on-film (COF) semiconductor structure, comprising:
a flexible film having a first surface and a second surface;
a conductive layer on the first surface of the flexible film;
a semiconductor chip over the conductive layer;
an electroplated Ag1-xYx alloy bump electrically couple the semiconductor chip and the conductive layer, wherein the X of the electroplated Ag1-xYx alloy bump is in a range of from about 0.005 to about 0.25; and
a SnAg intermetallic layer between the conductive layer and the electroplated Ag1-xYx alloy bump.
16. The COF semiconductor structure of claim 15, wherein the Y of the electroplated Ag1-xYx alloy bump comprises metals forming complete solid solutions to Ag at any weight percentage.
17. The COF semiconductor structure of claim 16, wherein the Y of the electroplated Ag1-xYx alloy bump is Pd or Au.
18. The COF semiconductor structure of claim 15, further comprising a non-silver metal layer between the electroplated Ag1-xYx alloy bump and the conductive layer.
19. The COF semiconductor structure of claim 18, wherein the non-silver metal layer covers a sidewall of the electroplated Ag1-xYx alloy bump.
20. The COF semiconductor structure of claim 15, an average grain size of the Ag1-xYx alloy bump on a longitudinal cross sectional plane is in a range of from about 0.5 μm to about 1.5 μm.
21. A chip-on-glass (COG) semiconductor structure, comprising:
a transparent substrate having a first surface and a second surface;
a transparent conductive layer on the first surface of the substrate;
a semiconductor chip over the conductive layer; and
an electroplated Ag1-xYx alloy bump electrically couple the semiconductor chip to the conductive layer, wherein the X of the electroplated Ag1-xYx alloy bump is in a range of from about 0.005 to about 0.25; and
a seed layer under the electroplated Ag1-xYx alloy bump, and wherein the seed layer comprises Ag.
22. The COG semiconductor structure of claim 21, wherein the Y of the electroplated Ag1-xYx alloy bump comprises at least one of Pd and Au.
23. The COG semiconductor structure of claim 21, further comprising a non-silver metal layer between the electroplated Ag1-xYx alloy bump and the conductive layer.
24. The COG semiconductor structure of claim 23, wherein the non-silver metal layer covers a sidewall of the electroplated Ag1-xYx alloy bump.
25. The COG semiconductor structure of claim 21, an average grain size of the Ag1-xYx alloy bump on a longitudinal cross sectional plane is in a range of from about 0.5 μm to about 1.5 μm.
US14/073,040 2013-11-06 2013-11-06 Semiconductor structure and manufacturing method thereof Active US8779604B1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US14/073,040 US8779604B1 (en) 2013-11-06 2013-11-06 Semiconductor structure and manufacturing method thereof
TW102141593A TWI462243B (en) 2013-11-06 2013-11-15 Semiconductor structure and manufacturing method thereof
EP13194235.1A EP2879173A3 (en) 2013-11-06 2013-11-25 Electroplated silver alloy bump for a semiconductor structure
KR20130147553A KR101460914B1 (en) 2013-11-06 2013-11-29 Semiconductor device
CN201310680445.4A CN104051406B (en) 2013-11-06 2013-12-11 Semiconductor structure and its manufacture method
JP2014005796A JP5636122B1 (en) 2013-11-06 2014-01-16 Semiconductor structure and manufacturing method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US14/073,040 US8779604B1 (en) 2013-11-06 2013-11-06 Semiconductor structure and manufacturing method thereof

Publications (1)

Publication Number Publication Date
US8779604B1 true US8779604B1 (en) 2014-07-15

Family

ID=49639775

Family Applications (1)

Application Number Title Priority Date Filing Date
US14/073,040 Active US8779604B1 (en) 2013-11-06 2013-11-06 Semiconductor structure and manufacturing method thereof

Country Status (6)

Country Link
US (1) US8779604B1 (en)
EP (1) EP2879173A3 (en)
JP (1) JP5636122B1 (en)
KR (1) KR101460914B1 (en)
CN (1) CN104051406B (en)
TW (1) TWI462243B (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2016082997A1 (en) * 2014-11-24 2016-06-02 Robert Bosch Gmbh Arrangement comprising a support substrate and a power component which is contacted by terminal contacts, a metallization being formed about the terminal contacts
US20170162518A1 (en) * 2015-12-07 2017-06-08 Win Semiconductors Corp. Protection Structure for Semiconductor Device Package
US9721913B2 (en) * 2015-04-17 2017-08-01 Chipmos Technologies Inc Semiconductor package and method of manufacturing thereof
US10971442B2 (en) 2018-04-12 2021-04-06 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device having via sidewall adhesion with encapsulant
US20220142005A1 (en) * 2020-10-29 2022-05-05 Denso Corporation Joint structure, electronic device and method for manufacturing the joint structure

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150171039A1 (en) * 2013-12-13 2015-06-18 Chipmos Technologies Inc. Redistribution layer alloy structure and manufacturing method thereof
CN105185761A (en) * 2015-08-28 2015-12-23 周义亮 Porpezite IC packaging projection
US10658318B2 (en) * 2016-11-29 2020-05-19 Taiwan Semiconductor Manufacturing Co., Ltd. Film scheme for bumping

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5829125A (en) 1995-08-08 1998-11-03 Taiyo Yuden Co., Ltd. Method of manufacturing circuit module
US6657309B1 (en) * 1999-02-08 2003-12-02 Rohm Co., Ltd. Semiconductor chip and semiconductor device of chip-on-chip structure
US7095045B2 (en) * 2002-06-21 2006-08-22 Fujitsu Limited Semiconductor device and manufacturing method thereof
US20070114663A1 (en) * 2005-11-23 2007-05-24 Brown Derrick L Alloys for flip chip interconnects and bumps
US20070218676A1 (en) 2006-03-17 2007-09-20 Advanced Semiconductor Engineering Inc. Method for forming metal bumps
US7964961B2 (en) * 2007-04-12 2011-06-21 Megica Corporation Chip package
US20130012014A1 (en) * 2011-07-07 2013-01-10 Taiwan Semiconductor Manufacturing Company, Ltd. UBM Etching Methods for Eliminating Undercut

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3809625A (en) * 1972-08-15 1974-05-07 Gen Motors Corp Method of making contact bumps on flip-chips
JP3703455B2 (en) * 2002-12-13 2005-10-05 Necエレクトロニクス株式会社 Formation method of double-layer bump
JP2007142271A (en) * 2005-11-21 2007-06-07 Tanaka Electronics Ind Co Ltd Bump material and bonding structure
JP2007329409A (en) * 2006-06-09 2007-12-20 Renesas Technology Corp Method for manufacturing semiconductor device, and semiconductor manufacturing equipment
KR100744149B1 (en) * 2006-08-30 2007-08-01 삼성전자주식회사 Semiconductor package having silver bump and method for fabricating the same
CN100511661C (en) * 2007-02-01 2009-07-08 上海交通大学 Microelectronic element with elastic conductive projection and method of manufacture
JP5060797B2 (en) * 2007-02-21 2012-10-31 ルネサスエレクトロニクス株式会社 Semiconductor device and manufacturing method thereof
JP2009071093A (en) * 2007-09-14 2009-04-02 Ne Chemcat Corp Bump and bump forming method
JP5277788B2 (en) * 2008-08-14 2013-08-28 ソニー株式会社 Semiconductor device and manufacturing method thereof
TW201019440A (en) * 2008-11-03 2010-05-16 Int Semiconductor Tech Ltd Bumped chip and semiconductor flip-chip device applied from the same
US8492891B2 (en) * 2010-04-22 2013-07-23 Taiwan Semiconductor Manufacturing Company, Ltd. Cu pillar bump with electrolytic metal sidewall protection
US20130183823A1 (en) * 2012-01-18 2013-07-18 Chipbond Technology Corporation Bumping process
JP5165810B1 (en) * 2012-09-12 2013-03-21 田中電子工業株式会社 Silver gold palladium alloy bump wire
TWI395313B (en) * 2012-11-07 2013-05-01 Wire technology co ltd Stud bump structure and method for forming the same

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5829125A (en) 1995-08-08 1998-11-03 Taiyo Yuden Co., Ltd. Method of manufacturing circuit module
US6657309B1 (en) * 1999-02-08 2003-12-02 Rohm Co., Ltd. Semiconductor chip and semiconductor device of chip-on-chip structure
US7095045B2 (en) * 2002-06-21 2006-08-22 Fujitsu Limited Semiconductor device and manufacturing method thereof
US20070114663A1 (en) * 2005-11-23 2007-05-24 Brown Derrick L Alloys for flip chip interconnects and bumps
US20070218676A1 (en) 2006-03-17 2007-09-20 Advanced Semiconductor Engineering Inc. Method for forming metal bumps
US7550375B2 (en) * 2006-03-17 2009-06-23 Advanced Semiconductor Engineering Inc. Method for forming metal bumps
US7964961B2 (en) * 2007-04-12 2011-06-21 Megica Corporation Chip package
US20130012014A1 (en) * 2011-07-07 2013-01-10 Taiwan Semiconductor Manufacturing Company, Ltd. UBM Etching Methods for Eliminating Undercut

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2016082997A1 (en) * 2014-11-24 2016-06-02 Robert Bosch Gmbh Arrangement comprising a support substrate and a power component which is contacted by terminal contacts, a metallization being formed about the terminal contacts
US9721913B2 (en) * 2015-04-17 2017-08-01 Chipmos Technologies Inc Semiconductor package and method of manufacturing thereof
US20170162518A1 (en) * 2015-12-07 2017-06-08 Win Semiconductors Corp. Protection Structure for Semiconductor Device Package
US10453805B2 (en) * 2015-12-07 2019-10-22 Win Semiconductors Corp. Protection structure for semiconductor device package
US10971442B2 (en) 2018-04-12 2021-04-06 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device having via sidewall adhesion with encapsulant
US11527466B2 (en) 2018-04-12 2022-12-13 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device having via sidewall adhesion with encapsulant
US20220142005A1 (en) * 2020-10-29 2022-05-05 Denso Corporation Joint structure, electronic device and method for manufacturing the joint structure
US11849566B2 (en) * 2020-10-29 2023-12-19 Denso Corporation Joint structure, electronic device and method for manufacturing the joint structure

Also Published As

Publication number Publication date
EP2879173A3 (en) 2015-08-26
JP5636122B1 (en) 2014-12-03
TW201436136A (en) 2014-09-16
TWI462243B (en) 2014-11-21
JP2015090976A (en) 2015-05-11
EP2879173A2 (en) 2015-06-03
CN104051406B (en) 2017-03-15
CN104051406A (en) 2014-09-17
KR101460914B1 (en) 2014-11-13

Similar Documents

Publication Publication Date Title
US8779604B1 (en) Semiconductor structure and manufacturing method thereof
US20150171039A1 (en) Redistribution layer alloy structure and manufacturing method thereof
US7554201B2 (en) Tin-bismuth (Sn-Bi) family alloy solder and semiconductor device using the same
US9721913B2 (en) Semiconductor package and method of manufacturing thereof
US8877630B1 (en) Semiconductor structure having a silver alloy bump body and manufacturing method thereof
US9679862B2 (en) Semiconductor device having conductive bumps of varying heights
US20060027933A1 (en) Process for protecting solder joints and structure for alleviating electromigration and joule heating in solder joints
US20070170586A1 (en) Printed circuit board for semiconductor package and method of manufacturing the same
Datta Manufacturing processes for fabrication of flip-chip micro-bumps used in microelectronic packaging: An overview
US10163768B2 (en) Semiconductor structure and method of manufacturing the same
US9013042B2 (en) Interconnection structure for semiconductor package
JP2009004454A (en) Electrode structure, forming method thereof, electronic component, and mounting substrate
Orii et al. Electromigration analysis of peripheral ultra fine pitch C2 flip chip interconnection with solder capped Cu pillar bump
CN103178037B (en) Electronic unit and electronic installation
JP2017222905A (en) Shielding sheet for electroplating
Orii et al. Microstructure observation of electromigration behavior in peripheral C2 flip chip interconnection with solder capped Cu pillar Bump
JP2000124243A (en) Manufacture of semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: CHIPMOS TECHNOLOGIES INC., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHENG, SHIH JYE;LU, TUNG BAO;REEL/FRAME:031553/0374

Effective date: 20131105

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551)

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8