USH1471H - Metal substrate double sided circuit board - Google Patents

Metal substrate double sided circuit board Download PDF

Info

Publication number
USH1471H
USH1471H US08/053,933 US5393393A USH1471H US H1471 H USH1471 H US H1471H US 5393393 A US5393393 A US 5393393A US H1471 H USH1471 H US H1471H
Authority
US
United States
Prior art keywords
circuit board
metal core
dielectric
dielectric layers
insulated
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US08/053,933
Inventor
David J. Braun
Charles J. Guenther
James A. Hagan
Mark K. Hoffmeyer
Steven D. Keidl
Timothy C. Daun-Lindberg
John G. Stephanie
Vincent W. Ting
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US08/053,933 priority Critical patent/USH1471H/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HAGAN, JAMES A., DAUN-LINDBERG, TIMOTHY C., GUENTHER, CHARLES J., HOFFMEYER, MARK K., KEIDL, STEVEN D., STEPHANIE, JOHN G., TING, VINCENT W., BRAUN, DAVID J.
Application granted granted Critical
Publication of USH1471H publication Critical patent/USH1471H/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/44Manufacturing insulated metal core circuits or other insulated electrically conductive core circuits
    • H05K3/445Manufacturing insulated metal core circuits or other insulated electrically conductive core circuits having insulated holes or insulated via connections through the metal core
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/05Insulated conductive substrates, e.g. insulated metal substrate
    • H05K1/056Insulated conductive substrates, e.g. insulated metal substrate the metal substrate being covered by an organic insulating layer
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/0313Organic insulating material
    • H05K1/0353Organic insulating material consisting of two or more materials, e.g. two or more polymers, polymer + filler, + reinforcement
    • H05K1/0373Organic insulating material consisting of two or more materials, e.g. two or more polymers, polymer + filler, + reinforcement containing additives, e.g. fillers
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/01Dielectrics
    • H05K2201/0137Materials
    • H05K2201/0154Polyimide
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/02Fillers; Particles; Fibers; Reinforcement materials
    • H05K2201/0203Fillers and particles
    • H05K2201/0206Materials
    • H05K2201/0209Inorganic, non-metallic particles
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/09554Via connected to metal substrate
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/14Related to the order of processing steps
    • H05K2203/143Treating holes before another process, e.g. coating holes before coating the substrate
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/425Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
    • H05K3/427Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in metal-clad substrates

Definitions

  • the invention relates to electronic circuit boards and more particularly to multi-layer circuit boards exhibiting high thermal conductivity for heat dissipation and providing for double sided mounting of circuit elements to achieve high circuit element volumetric density.
  • Contemporary electronic circuits are conventionally fabricated by mounting circuit elements and integrated circuit packages on circuit cards or boards.
  • the boards electrically interconnect the various passive and active circuit elements and integrated circuit packages into one or more functional units.
  • Conventional multi-layer boards are manufactured by laminating together layers of, for example, glass reinforced epoxy, and have copper conductors affixed to one or more major surfaces of the board. Circuit elements may then be attached to the conductors to complete the device.
  • the invention provides a circuit board comprising a metal core having parallel first and second major faces and exhibiting high thermal and electrical conductivity through the core.
  • the circuit board includes electrical insulating layers of thermally conductive, dielectric material applied to first and second major faces of the metal core. Protecting the surfaces of the circuit board is a solder mask layer applied on top of the Cu circuitization and dielectric layers that form outward facing major surfaces.
  • a plurality of insulated and grounded vias having electrically conductive interior rings connecting the circuit layers are provided through the board. Conductive sleeves within the vias are either electrically insulated from the metal core by dielectric material or in electrical contact to the metal core for grounding.
  • FIG. 1 is a perspective section view of a metal core circuit board with vias supporting devices on both major surfaces;
  • FIGS. 2-15 are a series of sectional views illustrating stages of fabrication of the high thermal conductivity circuit board of FIG. 1.
  • Circuit board 10 possessing parallel major faces 11 and 13.
  • Circuit board 10 is constructed on a thermally and electrically conductive core 12.
  • Core 12 is preferably copper, although other metals or metal laminates may also be used.
  • Core 12 provides heat transfer and heat dissipation for devices mounted to board 10 and also serves as a circuit ground plane.
  • Dielectric layers 14 are applied to the parallel major surfaces of core 12.
  • Dielectric layers 14 are made of thermally conductive material such as aluminum nitride (AIN), boron nitride (BN), diamond, diamond-like carbon, or ceramic polymer composite materials. The composite materials should be loaded with between 50% and 80% by volume of the thermally conductive ceramic material.
  • the thickness of dielectric layers 14 depends upon the application of board 10 and the dielectric constant and voltage breakdown of the material used to construct the dielectric layers.
  • the solder mask layers provide for environmental protection of the board 10, the dielectric layers 14, and the electrical leads 20. Exposed areas of the electrical leads 20 not being covered by solder mask 16 form portions of major faces 11 and 13. Exposed portions of leads 20 provide mounting areas 23 for devices such as surface mounted integrated circuit packages 22, pin thru hole components, connectors, and other devices including transformers 24.
  • Dielectric layers 14, and electrical leads 20, are fabricated using combinations of lamination and plating methods, or combinations of various vapor deposition, plasma spray or sputtering technologies, and plating methods.
  • electrical leads 20 are built up in two layers, 26 and 28, with layer 26 formed on dielectric layer 14 being preferably composed of copper foil, and layer 28 being made of copper plating.
  • layer 26 on dielectric layer 14 is preferably a copper seed layer processed via sputter or vapor deposition technology, while layer 28 is processed via plating with copper as the preferred metal.
  • Additional layers 30, comprised preferably of Au over Ni can also be added via plating to selected mounting areas 23, if required for component attach purposes such as wirebonding.
  • a plurality of vias are provided through circuit board 10, including insulated vias 32, and grounded vias 34.
  • Insulated vias 32 include a bore 36, that provides for connection between electrical leads 20 on major faces 11 and 13.
  • An electrically insulating liner 44 isolates via bore 36 from board core 12 and can be made from the materials that make up dielectric layers 14, or from epoxies, polyimides and other resins.
  • Applied to liner 44 is a copper sleeve 42, that provides electrical connection to leads 20.
  • a solder coating 38 may also be applied over the copper sleeve 42 if desired.
  • Grounded via 34 includes a bore 36, that allows for connection of electrical leads 20 to metal core 12.
  • a copper sleeve 42 is applied directly to the via wall of bore 36.
  • a solder coating may also be applied over copper sleeve 42, if so desired.
  • FIG. 2 the first stage in the process for fabricating circuit board 10 is shown, beginning with a copper plate 50 having a thickness suitable for power dissipation. Typical ranges include 0.02 to 0 .08 inches which will form metal core 12 in the final product.
  • clearance holes 52 for surface to surface connection vias have been drilled in plate 50.
  • Plugs 54 may be non-thermally conductive or thermally conductive composite materials. This material can be the same material as in surface layer 14 or different.
  • dielectric layers 14 may be formed from composite materials such as an epoxy or polyimide filled with 50 to 80% by volume with a thermally conductive dielectric such as boron nitride, diamond, aluminum nitride, or a combination of the foregoing materials. Alternative process steps for deposition of coatings of these materials exist.
  • Aluminum nitride or boron nitride may be low temperature arc vapor deposited.
  • a high ion energy (60-100 eV) and high degree of plasma ionization (approximately 90%) are used. This leads to formation of dense, extremely adherent coatings on a metal substrate.
  • the formation of nitride coatings is done through introduction of nitrogen gas into the plasma which interacts with a base material, such as aluminum.
  • circuitization i.e. the formation of electrical leads
  • Diamond and diamond-like coating of carbon may be formed by chemical vapor deposition processes which allows for uniform application on the surfaces of the metal plate 50 and in the clearance holes 52. 4 Circuitization is then achieved on the card through sputter deposition of copper seed and electrolytic copper plating.
  • clearance holes 58 and 60 have been drilled through the body of the board.
  • Clearance hole 58 is drilled centered on plug 54. However, hole 58 is narrower than plug 54 leaving an insulating collar 44 lining hole 58.
  • Clearance hole 60 is drilled through metal core 12 and is accordingly in contact with the core along its surface. Plasma desmearing may be applied to clean clearance holes 58 and 60 at this point.
  • FIG. 7 illustrates application of a layer 61 of photoresist (preferably 0.0010 and 0.0020 inches in depth) and a glass or mylar photomask 62 outlining circuitization paths for the final circuit board 10.
  • FIG. 8 illustrates the state of the board 10 after the photoresist layer 60 has been exposed to ultraviolet light through the photomask 62, and the unexposed photoresist has been removed with an appropriate solvent.
  • FIG. 9 illustrates a stage of fabrication of board 10 after chemical deposition of seed within clearance holes 58 and 60 followed by electrolytic deposition of copper 64 on the exposed copper foil 56 and in the clearance holes 58 and 60.
  • the layer 28 of electrical leads 20 and copper sleeve 42 are now in place.
  • solder plate 66 has been applied to all exposed copper surfaces including within clearance holes 58 and 60.
  • FIG. 13 illustrates board 10 after the solder plate has been stripped.
  • An alternative method for fabricating the electrical leads 20 would be to electrolytically plate copper foil surface 56, and the holes 58 and 60. Then form the desired electrical leads 20 and the plated holes 32 and 34 by a subtractive process (not shown) well known in the art of fabricating circuit boards.
  • solder mask 70 has been applied to the major faces of the board, exposed to ultraviolet radiation through a photomask (not shown), and developed to provide protective layers 16 and exterior major surfaces 11 and 13.
  • the unexposed solder mask is developed (removed) from copper pads which will then be solder plated or nickel/gold plated.
  • FIG. 15 illustrates a nearly completed board 10 ready to receive devices.
  • Solder plate (0.0010 to 0.0030 inches in thickness) has been deposited to form tubes 38 within vias 32 and 34 and to provide surface mount and pin in hole mounts for devices to be connected to the board.
  • Edge connector pads 30 or direct chip attach pads (not shown) have been completed by the addition of a nickel/gold plating (depth approximately 0.0002 inches).
  • Circuit boards in accordance with the present invention provide high substrate thermal conductivity, eliminating the need to use separate heat spreaders for many applications. They also allow for via-through-hole, double sided, high density packaging thereby significantly reducing physical card dimensions for power supply applications. Also improved are pin-in-hole and multi-layer packaging capability.
  • the boards are characterized by ability to withstand high voltages before breakdown through the use of high breakdown voltage dielectric material. Both surface conductors and the metal core exhibit low sheet resistance for high current carrying capability.
  • the board allows direct attachment of integrated circuits as well as supporting use of surface mount and pin-in-hole technology. Boards constructed in accordance with the teachings herein exhibit excellent mechanical strength. Applications for the boards include power regulators, converters, motor drivers, print head drivers and heat sinks for computers and other electronic packaging applications.

Abstract

Disclosed is a circuit board and a process for the manufacture thereof providing a circuit board comprising a metal core having parallel first and second major faces and exhibiting high thermal and electrical conductivity. The circuit board includes electrical insulating layers of thermally conductive, dielectric material applied to the first and second major faces of the metal core. Protecting the dielectric layer and copper conductors is a solder mask layer applied to the dielectric layers and forming outward facing major surfaces. A plurality of insulated and grounded vias having electrically conductive interior rings connecting the major surfaces are provided through the board. Conductive sleeves within the vias are either electrically insulated from the metal core by dielectric material or in electrical contact to the metal core for grounding.

Description

BACKGROUND OF THE INVENTION
1. Technical Field
The invention relates to electronic circuit boards and more particularly to multi-layer circuit boards exhibiting high thermal conductivity for heat dissipation and providing for double sided mounting of circuit elements to achieve high circuit element volumetric density.
2. Description of the Related Art
Contemporary electronic circuits are conventionally fabricated by mounting circuit elements and integrated circuit packages on circuit cards or boards. The boards electrically interconnect the various passive and active circuit elements and integrated circuit packages into one or more functional units. Conventional multi-layer boards are manufactured by laminating together layers of, for example, glass reinforced epoxy, and have copper conductors affixed to one or more major surfaces of the board. Circuit elements may then be attached to the conductors to complete the device.
While laminate boards composed of non-thermally conductive materials are suitable for many low density applications, such boards are less than optimum for application to power supplies and other applications having a high density of circuit elements. Power supplies are often rated on the basis of watts per unit volume. Components such as transformers and filters can be reduced in size if operating frequency is increased. Higher operating frequencies though place a premium on short, low inductance connections between circuit elements. It is also preferable if use of both sides of a circuit board for support of devices is allowed. In this way the smaller devices are brought physically closer together. However, reduced size reduces the surface area of the device from which to radiate heat. Close physical proximity to other heat generating devices complicates the heat dissipation process. As a consequence, heat removal, which is already a problem for boards used for power supplies, promises to become still more difficult as operating frequencies are increased from the 50 to 200 kilohertz range to ranges in excess of 1 Megahertz.
The use of insulated metal core circuit boards to increase heat dissipation is known. Although high thermal conductivity to the metal core is also known, it has been limited to use on single sided boards.
SUMMARY OF THE INVENTION
It is an object of the invention to provide an improved circuit board.
It is another object of the invention to provide high circuit element volumetric density.
It is still another object of the invention to provide a circuit board exhibiting high thermal conductivity for heat dissipation.
It is another object of the invention to provide said circuit board allowing two sided mounting of devices.
The invention provides a circuit board comprising a metal core having parallel first and second major faces and exhibiting high thermal and electrical conductivity through the core. The circuit board includes electrical insulating layers of thermally conductive, dielectric material applied to first and second major faces of the metal core. Protecting the surfaces of the circuit board is a solder mask layer applied on top of the Cu circuitization and dielectric layers that form outward facing major surfaces. A plurality of insulated and grounded vias having electrically conductive interior rings connecting the circuit layers are provided through the board. Conductive sleeves within the vias are either electrically insulated from the metal core by dielectric material or in electrical contact to the metal core for grounding.
BRIEF DESCRIPTION OF THE DRAWINGS
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself however, as well as a preferred mode of use, further objects and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
FIG. 1 is a perspective section view of a metal core circuit board with vias supporting devices on both major surfaces; and
FIGS. 2-15 are a series of sectional views illustrating stages of fabrication of the high thermal conductivity circuit board of FIG. 1.
DETAILED DESCRIPTION OF THE INVENTION
With reference now to the figures and in particular with reference to FIG. 1, there is depicted a double sided circuit board 10, possessing parallel major faces 11 and 13. Circuit board 10 is constructed on a thermally and electrically conductive core 12. Core 12 is preferably copper, although other metals or metal laminates may also be used. Core 12 provides heat transfer and heat dissipation for devices mounted to board 10 and also serves as a circuit ground plane.
Dielectric layers 14, are applied to the parallel major surfaces of core 12. Dielectric layers 14 are made of thermally conductive material such as aluminum nitride (AIN), boron nitride (BN), diamond, diamond-like carbon, or ceramic polymer composite materials. The composite materials should be loaded with between 50% and 80% by volume of the thermally conductive ceramic material. The thickness of dielectric layers 14 depends upon the application of board 10 and the dielectric constant and voltage breakdown of the material used to construct the dielectric layers. Resting on the dielectric layers 14, below major faces 11 and 13, are a plurality of electrical leads 20, that are covered by protective solder mask layers 16. The solder mask layers provide for environmental protection of the board 10, the dielectric layers 14, and the electrical leads 20. Exposed areas of the electrical leads 20 not being covered by solder mask 16 form portions of major faces 11 and 13. Exposed portions of leads 20 provide mounting areas 23 for devices such as surface mounted integrated circuit packages 22, pin thru hole components, connectors, and other devices including transformers 24.
Dielectric layers 14, and electrical leads 20, are fabricated using combinations of lamination and plating methods, or combinations of various vapor deposition, plasma spray or sputtering technologies, and plating methods. When using a combination of lamination and plating methods, electrical leads 20, are built up in two layers, 26 and 28, with layer 26 formed on dielectric layer 14 being preferably composed of copper foil, and layer 28 being made of copper plating. When using vapor deposition, plasma spray or sputtering technologies, and plating processes for dielectric layers 14 and electrical leads 20, layer 26 on dielectric layer 14 is preferably a copper seed layer processed via sputter or vapor deposition technology, while layer 28 is processed via plating with copper as the preferred metal. Additional layers 30, comprised preferably of Au over Ni can also be added via plating to selected mounting areas 23, if required for component attach purposes such as wirebonding.
A plurality of vias are provided through circuit board 10, including insulated vias 32, and grounded vias 34. Insulated vias 32, include a bore 36, that provides for connection between electrical leads 20 on major faces 11 and 13. An electrically insulating liner 44 isolates via bore 36 from board core 12 and can be made from the materials that make up dielectric layers 14, or from epoxies, polyimides and other resins. Applied to liner 44 is a copper sleeve 42, that provides electrical connection to leads 20. A solder coating 38, may also be applied over the copper sleeve 42 if desired.
Grounded via 34, includes a bore 36, that allows for connection of electrical leads 20 to metal core 12. To provide an electrical pathway to ground from electrical leads 20 to metal core 12, a copper sleeve 42 is applied directly to the via wall of bore 36. A solder coating may also be applied over copper sleeve 42, if so desired.
Turning next to FIG. 2, the first stage in the process for fabricating circuit board 10 is shown, beginning with a copper plate 50 having a thickness suitable for power dissipation. Typical ranges include 0.02 to 0 .08 inches which will form metal core 12 in the final product.
Referring to FIG. 3, clearance holes 52 for surface to surface connection vias (insulated vias 32) have been drilled in plate 50.
Next, in FIG. 4, clearance holes 52 have been filled with plugs 54 of hole fill compound. Plugs 54 may be non-thermally conductive or thermally conductive composite materials. This material can be the same material as in surface layer 14 or different.
In FIG. 5, plate 50 and plugs 54 have been laminated with a thermally conductive B-stage prepreg film to form dielectric layers 14 thereby covering the major faces of plate 50 and enclosing plate 50 as metal core 12. A layer of copper foil 56 has been laminated on top of each dielectric layer 14. Both the dielectric and copper are laminated simultaneously. The hole fill process FIG. 4 and the lamination of the surface dielectric 14 in FIG. 5 and the copper foil can also be carried out simultaneously. Dielectric layers 14 may be formed from composite materials such as an epoxy or polyimide filled with 50 to 80% by volume with a thermally conductive dielectric such as boron nitride, diamond, aluminum nitride, or a combination of the foregoing materials. Alternative process steps for deposition of coatings of these materials exist.
Aluminum nitride or boron nitride may be low temperature arc vapor deposited. For application of aluminum nitride or boron nitride to a metal surface, a high ion energy (60-100 eV) and high degree of plasma ionization (approximately 90%) are used. This leads to formation of dense, extremely adherent coatings on a metal substrate. In general, the formation of nitride coatings is done through introduction of nitrogen gas into the plasma which interacts with a base material, such as aluminum. Following deposition of the nitride coating, circuitization (i.e. the formation of electrical leads) may be accomplished by sputtering of copper or electroless copper as a seed and subsequent build up of copper using electrolytic plating techniques.
Diamond and diamond-like coating of carbon may be formed by chemical vapor deposition processes which allows for uniform application on the surfaces of the metal plate 50 and in the clearance holes 52. 4 Circuitization is then achieved on the card through sputter deposition of copper seed and electrolytic copper plating.
Next, in FIG. 6, clearance holes 58 and 60 have been drilled through the body of the board. Clearance hole 58 is drilled centered on plug 54. However, hole 58 is narrower than plug 54 leaving an insulating collar 44 lining hole 58. Clearance hole 60 is drilled through metal core 12 and is accordingly in contact with the core along its surface. Plasma desmearing may be applied to clean clearance holes 58 and 60 at this point.
FIG. 7 illustrates application of a layer 61 of photoresist (preferably 0.0010 and 0.0020 inches in depth) and a glass or mylar photomask 62 outlining circuitization paths for the final circuit board 10.
FIG. 8 illustrates the state of the board 10 after the photoresist layer 60 has been exposed to ultraviolet light through the photomask 62, and the unexposed photoresist has been removed with an appropriate solvent.
FIG. 9 illustrates a stage of fabrication of board 10 after chemical deposition of seed within clearance holes 58 and 60 followed by electrolytic deposition of copper 64 on the exposed copper foil 56 and in the clearance holes 58 and 60. The layer 28 of electrical leads 20 and copper sleeve 42 are now in place.
In FIG. 1 0, solder plate 66 has been applied to all exposed copper surfaces including within clearance holes 58 and 60.
In FIG. 11, all exposed photoresist 60 has been stripped.
In FIG. 12, all copper foil 56 formerly underlying the exposed photoresist 60 has been removed by chemical etching, leaving bottom layers 26 for electrical leads 20 now in place under layers 28.
Next, FIG. 13 illustrates board 10 after the solder plate has been stripped. An alternative method for fabricating the electrical leads 20 would be to electrolytically plate copper foil surface 56, and the holes 58 and 60. Then form the desired electrical leads 20 and the plated holes 32 and 34 by a subtractive process (not shown) well known in the art of fabricating circuit boards.
In FIG. 14, a solder mask 70 has been applied to the major faces of the board, exposed to ultraviolet radiation through a photomask (not shown), and developed to provide protective layers 16 and exterior major surfaces 11 and 13. The unexposed solder mask is developed (removed) from copper pads which will then be solder plated or nickel/gold plated.
FIG. 15 illustrates a nearly completed board 10 ready to receive devices. Solder plate (0.0010 to 0.0030 inches in thickness) has been deposited to form tubes 38 within vias 32 and 34 and to provide surface mount and pin in hole mounts for devices to be connected to the board. Edge connector pads 30 or direct chip attach pads (not shown) have been completed by the addition of a nickel/gold plating (depth approximately 0.0002 inches).
Circuit boards in accordance with the present invention provide high substrate thermal conductivity, eliminating the need to use separate heat spreaders for many applications. They also allow for via-through-hole, double sided, high density packaging thereby significantly reducing physical card dimensions for power supply applications. Also improved are pin-in-hole and multi-layer packaging capability. The boards are characterized by ability to withstand high voltages before breakdown through the use of high breakdown voltage dielectric material. Both surface conductors and the metal core exhibit low sheet resistance for high current carrying capability. The board allows direct attachment of integrated circuits as well as supporting use of surface mount and pin-in-hole technology. Boards constructed in accordance with the teachings herein exhibit excellent mechanical strength. Applications for the boards include power regulators, converters, motor drivers, print head drivers and heat sinks for computers and other electronic packaging applications.
While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.

Claims (6)

What is claimed is:
1. A circuit board comprises:
a metal core having parallel first and second major faces and exhibiting high thermal and electrical conductivity;
dielectric layers of thermally conductive material applied to the first and second major faces of the metal core;
a plurality of insulated and grounded vias through metal core and the dielectric layers;
an electrically conductive sleeve within each insulated and grounded vias, wherein the electrically conductive sleeves in the insulated vias are electrically insulated from the metal core by dielectric material and the electrically conductive sleeves in the grounded vias are in electrical contact to the metal core for grounding; and
electrically conductive leads connected to selected ones of the electrically conductive sleeves and applied to each of the dielectric layers and spaced thereby from the metal core,
2. The circuit board of claim 1, wherein the dielectric layers are aluminum nitride, boron nitride, diamond or ceramic polymer composites.
3. The circuit board of claim 2, wherein the metal core is copper, aluminum or anodized aluminum.
4. The circuit board of claim 3, and further comprising:
first and second solder mask layers applied over the conductive leads and dielectric layers and forming outward facing major surfaces of the circuit board; and
electronic components mounted to each major surface of the circuit board.
5. The circuit board of claim 1, wherein the dielectric layers are formed of an epoxy or polyimide matrix filled with 50% to 80% by volume with a thermally conductive dielectric.
6. The circuit board of claim 5, where the thermally conductive dielectric is boron nitride, aluminum nitride, diamond, diamond-like carbon or a combination of two or more of the forgoing materials.
US08/053,933 1993-04-26 1993-04-26 Metal substrate double sided circuit board Abandoned USH1471H (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/053,933 USH1471H (en) 1993-04-26 1993-04-26 Metal substrate double sided circuit board

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/053,933 USH1471H (en) 1993-04-26 1993-04-26 Metal substrate double sided circuit board

Publications (1)

Publication Number Publication Date
USH1471H true USH1471H (en) 1995-08-01

Family

ID=21987553

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/053,933 Abandoned USH1471H (en) 1993-04-26 1993-04-26 Metal substrate double sided circuit board

Country Status (1)

Country Link
US (1) USH1471H (en)

Cited By (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
SG81960A1 (en) * 1998-02-17 2001-07-24 Seiko Epson Corp Semiconductor device, substrate for a semiconductor device, method of manufacture thereof, and electronic instrument
EP1121007A2 (en) * 2000-01-28 2001-08-01 Lucent Technologies Inc. Circuit board with a metal substrate
US6740246B2 (en) * 2000-05-26 2004-05-25 Visteon Global Tech., Inc. Circuit board and a method for making the same
US6749105B2 (en) 2002-03-21 2004-06-15 Motorola, Inc. Method and apparatus for securing a metallic substrate to a metallic housing
US20040120129A1 (en) * 2002-12-24 2004-06-24 Louis Soto Multi-layer laminated structures for mounting electrical devices and method for fabricating such structures
US20060131066A1 (en) * 2003-01-13 2006-06-22 Jan Tuma Adhesive closing device provided with a switching circuit
US7134381B2 (en) 2003-08-21 2006-11-14 Nissan Motor Co., Ltd. Refrigerant compressor and friction control process therefor
US20060273448A1 (en) * 2002-08-29 2006-12-07 Farnworth Warren M Semiconductor structures having electrophoretically insulated vias
US7146956B2 (en) 2003-08-08 2006-12-12 Nissan Motor Co., Ltd. Valve train for internal combustion engine
US7255083B2 (en) 2002-10-16 2007-08-14 Nissan Motor Co., Ltd. Sliding structure for automotive engine
WO2007104702A1 (en) * 2006-03-10 2007-09-20 Elettrolab S.R.L. An electronic device for ambient lighting and a manufacturing process thereof
US7273655B2 (en) 1999-04-09 2007-09-25 Shojiro Miyake Slidably movable member and method of producing same
US7284525B2 (en) 2003-08-13 2007-10-23 Nissan Motor Co., Ltd. Structure for connecting piston to crankshaft
US7318514B2 (en) 2003-08-22 2008-01-15 Nissan Motor Co., Ltd. Low-friction sliding member in transmission, and transmission oil therefor
US7322749B2 (en) 2002-11-06 2008-01-29 Nissan Motor Co., Ltd. Low-friction sliding mechanism
US7406940B2 (en) 2003-05-23 2008-08-05 Nissan Motor Co., Ltd. Piston for internal combustion engine
US20080198566A1 (en) * 2007-02-19 2008-08-21 Yuuji Minota Printed circuit board, solder connection structure and method between printed circuit board and flexible printed circuit board
US7458585B2 (en) 2003-08-08 2008-12-02 Nissan Motor Co., Ltd. Sliding member and production process thereof
US7500472B2 (en) 2003-04-15 2009-03-10 Nissan Motor Co., Ltd. Fuel injection valve
US20090109624A1 (en) * 2007-10-25 2009-04-30 Endicott Interconnect Technologies, Inc. Circuitized substrate with internal cooling structure and electrical assembly utilizing same
US7572200B2 (en) 2003-08-13 2009-08-11 Nissan Motor Co., Ltd. Chain drive system
US20090205852A1 (en) * 2008-02-19 2009-08-20 Unimicron Technology Corp. Circuit board and manufacturing method thereof
US20090266599A1 (en) * 2008-04-24 2009-10-29 Kinik Company Circuit board with high thermal conductivity and method for manufacturing the same
EP2197071A1 (en) * 2008-12-03 2010-06-16 Samsung SDI Co., Ltd. Secondary battery
US7771821B2 (en) 2003-08-21 2010-08-10 Nissan Motor Co., Ltd. Low-friction sliding member and low-friction sliding mechanism using same
GB2471497A (en) * 2009-07-01 2011-01-05 Tdk Lambda Uk Ltd Double sided multi-layer metal substrate PCB with SMD components mounted to top traces and lead wire components mounted to opposite side for heat dissipation
US8096205B2 (en) 2003-07-31 2012-01-17 Nissan Motor Co., Ltd. Gear
US8206035B2 (en) 2003-08-06 2012-06-26 Nissan Motor Co., Ltd. Low-friction sliding mechanism, low-friction agent composition and method of friction reduction
US20120193135A1 (en) * 2009-09-30 2012-08-02 International Business Machines Corporation Through-Hole-Vias In Multi-Layer Printed Circuit Boards
US20120288698A1 (en) * 2011-03-23 2012-11-15 Advanced Diamond Technology, Inc Method of fabrication, device structure and submount comprising diamond on metal substrate for thermal dissipation
US20140060898A1 (en) * 2012-08-30 2014-03-06 Lockheed Martin Corporation Thermally-conductive particles in printed wiring boards
US20170079130A1 (en) * 2014-02-28 2017-03-16 At & S Austria Technologie & Systemtechnik Aktiengesellschaft Heat Spreader in Multilayer Build Ups
US10225920B2 (en) * 2013-11-07 2019-03-05 At&S Austria Technologie & Systemtechnik Aktiengesellschaft Printed circuit board structure

Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3334395A (en) * 1962-11-26 1967-08-08 Northrop Corp Method of making a metal printed circuit board
US3573707A (en) * 1969-09-05 1971-04-06 Amp Inc Mounting of components on metallic printed circuit boards
US3654583A (en) * 1970-06-22 1972-04-04 Berg Electronics Inc Circuit board eyelet
US3873756A (en) * 1971-02-10 1975-03-25 Gridcraft Inc Insulating lining for metallic circuit board terminal holes
US3932932A (en) * 1974-09-16 1976-01-20 International Telephone And Telegraph Corporation Method of making multilayer printed circuit board
DE2743647A1 (en) * 1977-09-28 1979-03-29 Siemens Ag Component cooling in communication and measurement equipment - uses metal plate coated with insulating foil which carries components and printed circuit
US4675788A (en) * 1984-07-17 1987-06-23 Schroff Gesellschaft Mit Beschrankter Haftung Multi-layer circuit board
US4711822A (en) * 1986-01-15 1987-12-08 Westinghouse Electric Corp. Metal core printed circuit boards
US4963414A (en) * 1989-06-12 1990-10-16 General Electric Company Low thermal expansion, heat sinking substrate for electronic surface mount applications
US4963697A (en) * 1988-02-12 1990-10-16 Texas Instruments Incorporated Advanced polymers on metal printed wiring board
US4979074A (en) * 1989-06-12 1990-12-18 Flavors Technology Printed circuit board heat sink
US5031072A (en) * 1986-08-01 1991-07-09 Texas Instruments Incorporated Baseboard for orthogonal chip mount
US5045642A (en) * 1989-04-20 1991-09-03 Satosen, Co., Ltd. Printed wiring boards with superposed copper foils cores
US5072075A (en) * 1989-06-28 1991-12-10 Digital Equipment Corporation Double-sided hybrid high density circuit board and method of making same
US5098533A (en) * 1991-02-06 1992-03-24 International Business Machines Corp. Electrolytic method for the etch back of encapsulated copper-Invar-copper core structures
US5121299A (en) * 1989-12-29 1992-06-09 International Business Machines Corporation Multi-level circuit structure utilizing conductive cores having conductive protrusions and cavities therein

Patent Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3334395A (en) * 1962-11-26 1967-08-08 Northrop Corp Method of making a metal printed circuit board
US3573707A (en) * 1969-09-05 1971-04-06 Amp Inc Mounting of components on metallic printed circuit boards
US3654583A (en) * 1970-06-22 1972-04-04 Berg Electronics Inc Circuit board eyelet
US3873756A (en) * 1971-02-10 1975-03-25 Gridcraft Inc Insulating lining for metallic circuit board terminal holes
US3932932A (en) * 1974-09-16 1976-01-20 International Telephone And Telegraph Corporation Method of making multilayer printed circuit board
DE2743647A1 (en) * 1977-09-28 1979-03-29 Siemens Ag Component cooling in communication and measurement equipment - uses metal plate coated with insulating foil which carries components and printed circuit
US4675788A (en) * 1984-07-17 1987-06-23 Schroff Gesellschaft Mit Beschrankter Haftung Multi-layer circuit board
US4711822A (en) * 1986-01-15 1987-12-08 Westinghouse Electric Corp. Metal core printed circuit boards
US5031072A (en) * 1986-08-01 1991-07-09 Texas Instruments Incorporated Baseboard for orthogonal chip mount
US4963697A (en) * 1988-02-12 1990-10-16 Texas Instruments Incorporated Advanced polymers on metal printed wiring board
US5045642A (en) * 1989-04-20 1991-09-03 Satosen, Co., Ltd. Printed wiring boards with superposed copper foils cores
US4979074A (en) * 1989-06-12 1990-12-18 Flavors Technology Printed circuit board heat sink
US4963414A (en) * 1989-06-12 1990-10-16 General Electric Company Low thermal expansion, heat sinking substrate for electronic surface mount applications
US5072075A (en) * 1989-06-28 1991-12-10 Digital Equipment Corporation Double-sided hybrid high density circuit board and method of making same
US5121299A (en) * 1989-12-29 1992-06-09 International Business Machines Corporation Multi-level circuit structure utilizing conductive cores having conductive protrusions and cavities therein
US5098533A (en) * 1991-02-06 1992-03-24 International Business Machines Corp. Electrolytic method for the etch back of encapsulated copper-Invar-copper core structures

Cited By (52)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6400010B1 (en) 1998-02-17 2002-06-04 Seiko Epson Corporation Substrate including a metal portion and a resin portion
US6586274B2 (en) 1998-02-17 2003-07-01 Seiko Epson Corporation Semiconductor device, substrate for a semiconductor device, method of manufacture thereof, and electronic instrument
SG81960A1 (en) * 1998-02-17 2001-07-24 Seiko Epson Corp Semiconductor device, substrate for a semiconductor device, method of manufacture thereof, and electronic instrument
US7273655B2 (en) 1999-04-09 2007-09-25 Shojiro Miyake Slidably movable member and method of producing same
EP1121007A2 (en) * 2000-01-28 2001-08-01 Lucent Technologies Inc. Circuit board with a metal substrate
EP1121007A3 (en) * 2000-01-28 2003-05-14 Lucent Technologies Inc. Circuit board with a metal substrate
US6740246B2 (en) * 2000-05-26 2004-05-25 Visteon Global Tech., Inc. Circuit board and a method for making the same
US6749105B2 (en) 2002-03-21 2004-06-15 Motorola, Inc. Method and apparatus for securing a metallic substrate to a metallic housing
US20060273448A1 (en) * 2002-08-29 2006-12-07 Farnworth Warren M Semiconductor structures having electrophoretically insulated vias
US7498670B2 (en) * 2002-08-29 2009-03-03 Micron Technology, Inc. Semiconductor structures having electrophoretically insulated vias
US7255083B2 (en) 2002-10-16 2007-08-14 Nissan Motor Co., Ltd. Sliding structure for automotive engine
US7322749B2 (en) 2002-11-06 2008-01-29 Nissan Motor Co., Ltd. Low-friction sliding mechanism
US8152377B2 (en) 2002-11-06 2012-04-10 Nissan Motor Co., Ltd. Low-friction sliding mechanism
US20040120129A1 (en) * 2002-12-24 2004-06-24 Louis Soto Multi-layer laminated structures for mounting electrical devices and method for fabricating such structures
US7847195B2 (en) * 2003-01-13 2010-12-07 Gottlieb Binder Gmbh & Co. Kg Adhesive closing device provided with a switching circuit
US20060131066A1 (en) * 2003-01-13 2006-06-22 Jan Tuma Adhesive closing device provided with a switching circuit
US7500472B2 (en) 2003-04-15 2009-03-10 Nissan Motor Co., Ltd. Fuel injection valve
US7406940B2 (en) 2003-05-23 2008-08-05 Nissan Motor Co., Ltd. Piston for internal combustion engine
US8096205B2 (en) 2003-07-31 2012-01-17 Nissan Motor Co., Ltd. Gear
US8206035B2 (en) 2003-08-06 2012-06-26 Nissan Motor Co., Ltd. Low-friction sliding mechanism, low-friction agent composition and method of friction reduction
US8575076B2 (en) 2003-08-08 2013-11-05 Nissan Motor Co., Ltd. Sliding member and production process thereof
US7458585B2 (en) 2003-08-08 2008-12-02 Nissan Motor Co., Ltd. Sliding member and production process thereof
US7146956B2 (en) 2003-08-08 2006-12-12 Nissan Motor Co., Ltd. Valve train for internal combustion engine
US7572200B2 (en) 2003-08-13 2009-08-11 Nissan Motor Co., Ltd. Chain drive system
US7284525B2 (en) 2003-08-13 2007-10-23 Nissan Motor Co., Ltd. Structure for connecting piston to crankshaft
US7771821B2 (en) 2003-08-21 2010-08-10 Nissan Motor Co., Ltd. Low-friction sliding member and low-friction sliding mechanism using same
US7134381B2 (en) 2003-08-21 2006-11-14 Nissan Motor Co., Ltd. Refrigerant compressor and friction control process therefor
US7318514B2 (en) 2003-08-22 2008-01-15 Nissan Motor Co., Ltd. Low-friction sliding member in transmission, and transmission oil therefor
US7650976B2 (en) 2003-08-22 2010-01-26 Nissan Motor Co., Ltd. Low-friction sliding member in transmission, and transmission oil therefor
WO2007104702A1 (en) * 2006-03-10 2007-09-20 Elettrolab S.R.L. An electronic device for ambient lighting and a manufacturing process thereof
US20080198566A1 (en) * 2007-02-19 2008-08-21 Yuuji Minota Printed circuit board, solder connection structure and method between printed circuit board and flexible printed circuit board
US7660129B2 (en) * 2007-02-19 2010-02-09 Yuuji Minota Printed circuit board, solder connection structure and method between printed circuit board and flexible printed circuit board
US20090109624A1 (en) * 2007-10-25 2009-04-30 Endicott Interconnect Technologies, Inc. Circuitized substrate with internal cooling structure and electrical assembly utilizing same
US7738249B2 (en) * 2007-10-25 2010-06-15 Endicott Interconnect Technologies, Inc. Circuitized substrate with internal cooling structure and electrical assembly utilizing same
US20090205852A1 (en) * 2008-02-19 2009-08-20 Unimicron Technology Corp. Circuit board and manufacturing method thereof
US8058561B2 (en) * 2008-02-19 2011-11-15 Unimicron Technology Corp. Circuit board and manufacturing method thereof
US20090266599A1 (en) * 2008-04-24 2009-10-29 Kinik Company Circuit board with high thermal conductivity and method for manufacturing the same
TWI415528B (en) * 2008-04-24 2013-11-11 Kinik Co Electrical circuit board with high thermal conductivity and manufacturing method thereof
EP2197071A1 (en) * 2008-12-03 2010-06-16 Samsung SDI Co., Ltd. Secondary battery
GB2471497A (en) * 2009-07-01 2011-01-05 Tdk Lambda Uk Ltd Double sided multi-layer metal substrate PCB with SMD components mounted to top traces and lead wire components mounted to opposite side for heat dissipation
GB2471497B (en) * 2009-07-01 2014-08-20 Tdk Lambda Uk Ltd Heat sink
US20120200346A1 (en) * 2009-09-30 2012-08-09 International Business Machines Corporation Through-Hole-Vias In Multi-Layer Printed Circuit Boards
US8658911B2 (en) * 2009-09-30 2014-02-25 International Business Machines Corporation Through-hole-vias in multi-layer printed circuit boards
US20140123489A1 (en) * 2009-09-30 2014-05-08 International Business Machines Corporation Through-hole-vias in multi-layer printed circuit boards
US8766107B2 (en) * 2009-09-30 2014-07-01 International Business Machines Corporation Through-hole-vias in multi-layer printed circuit boards
US20120193135A1 (en) * 2009-09-30 2012-08-02 International Business Machines Corporation Through-Hole-Vias In Multi-Layer Printed Circuit Boards
US9277653B2 (en) * 2009-09-30 2016-03-01 Lenovo Enterprise Solutions (Singapore) Pte. Ltd. Through-hole-vias in multi-layer printed circuit boards
US20120288698A1 (en) * 2011-03-23 2012-11-15 Advanced Diamond Technology, Inc Method of fabrication, device structure and submount comprising diamond on metal substrate for thermal dissipation
US20140060898A1 (en) * 2012-08-30 2014-03-06 Lockheed Martin Corporation Thermally-conductive particles in printed wiring boards
US9049805B2 (en) * 2012-08-30 2015-06-02 Lockheed Martin Corporation Thermally-conductive particles in printed wiring boards
US10225920B2 (en) * 2013-11-07 2019-03-05 At&S Austria Technologie & Systemtechnik Aktiengesellschaft Printed circuit board structure
US20170079130A1 (en) * 2014-02-28 2017-03-16 At & S Austria Technologie & Systemtechnik Aktiengesellschaft Heat Spreader in Multilayer Build Ups

Similar Documents

Publication Publication Date Title
USH1471H (en) Metal substrate double sided circuit board
US7078788B2 (en) Microelectronic substrates with integrated devices
US5359496A (en) Hermetic high density interconnected electronic system
US5616888A (en) Rigid-flex circuit board having a window for an insulated mounting area
US6212076B1 (en) Enhanced heat-dissipating printed circuit board package
US7429510B2 (en) Method of making a capacitive substrate using photoimageable dielectric for use as part of a larger circuitized substrate, method of making said circuitized substrate and method of making an information handling system including said circuitized substrate
US7449381B2 (en) Method of making a capacitive substrate for use as part of a larger circuitized substrate, method of making said circuitized substrate and method of making an information handling system including said circuitized substrate
JP3094481B2 (en) Electronic circuit device and manufacturing method thereof
US8299369B2 (en) Power-ground plane partitioning and via connection to utilize channel/trenches for power delivery
CA1257402A (en) Multiple chip interconnection system and package
US7384856B2 (en) Method of making an internal capacitive substrate for use in a circuitized substrate and method of making said circuitized substrate
JP2006210911A (en) Capacitor material used in circuit board, circuit board utilizing said capacitor material, method of manufacturing circuit board, and information processing system utilizing circuit board
US7381587B2 (en) Method of making circuitized substrate
KR20160013706A (en) Printed circuit board and method of manufacturing the same
US5867898A (en) Method of manufacture multilayer circuit package
EP3520579B1 (en) Method of manufacturing a highly thermally conductive dielectric structure for heat spreading in a component carrier
JPH1154939A (en) Wiring board
US5679444A (en) Method for producing multi-layer circuit board and resulting article of manufacture
US6030693A (en) Method for producing multi-layer circuit board and resulting article of manufacture
EP0471938A1 (en) High circuit density thermal carrier
EP3479662B1 (en) Cooling component carrier material by carbon structure within dielectric shell
KR101109359B1 (en) Heat-radiating substrate and manufacturing method thereof
GB2124035A (en) Printed circuit boards
EP1123565B1 (en) Embedded capacitor multi-chip modules
US20060005384A1 (en) Manufacturing method of a multi-layer circuit board with an embedded passive component

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BRAUN, DAVID J.;GUENTHER, CHARLES J.;HAGAN, JAMES A.;AND OTHERS;REEL/FRAME:006555/0364;SIGNING DATES FROM

STCF Information on status: patent grant

Free format text: PATENTED CASE