USRE38266E1 - Method for fabricating semiconductor thin film - Google Patents

Method for fabricating semiconductor thin film Download PDF

Info

Publication number
USRE38266E1
USRE38266E1 US09/838,216 US83821601A USRE38266E US RE38266 E1 USRE38266 E1 US RE38266E1 US 83821601 A US83821601 A US 83821601A US RE38266 E USRE38266 E US RE38266E
Authority
US
United States
Prior art keywords
film
metal element
silicon film
amorphous
semiconductor film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/838,216
Inventor
Shunpei Yamazaki
Hisashi Ohtani
Akiharu Miyanaga
Satoshi Teramoto
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Semiconductor Energy Laboratory Co Ltd
Original Assignee
Semiconductor Energy Laboratory Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Semiconductor Energy Laboratory Co Ltd filed Critical Semiconductor Energy Laboratory Co Ltd
Priority to US09/838,216 priority Critical patent/USRE38266E1/en
Priority to US10/678,139 priority patent/USRE43450E1/en
Application granted granted Critical
Publication of USRE38266E1 publication Critical patent/USRE38266E1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02367Substrates
    • H01L21/0237Materials
    • H01L21/02422Non-crystalline insulating materials, e.g. glass, polymers
    • CCHEMISTRY; METALLURGY
    • C03GLASS; MINERAL OR SLAG WOOL
    • C03CCHEMICAL COMPOSITION OF GLASSES, GLAZES OR VITREOUS ENAMELS; SURFACE TREATMENT OF GLASS; SURFACE TREATMENT OF FIBRES OR FILAMENTS MADE FROM GLASS, MINERALS OR SLAGS; JOINING GLASS TO GLASS OR OTHER MATERIALS
    • C03C17/00Surface treatment of glass, not in the form of fibres or filaments, by coating
    • C03C17/34Surface treatment of glass, not in the form of fibres or filaments, by coating with at least two coatings having different compositions
    • C03C17/3411Surface treatment of glass, not in the form of fibres or filaments, by coating with at least two coatings having different compositions with at least two coatings of inorganic materials
    • C03C17/3429Surface treatment of glass, not in the form of fibres or filaments, by coating with at least two coatings having different compositions with at least two coatings of inorganic materials at least one of the coatings being a non-oxide coating
    • C03C17/3482Surface treatment of glass, not in the form of fibres or filaments, by coating with at least two coatings having different compositions with at least two coatings of inorganic materials at least one of the coatings being a non-oxide coating comprising silicon, hydrogenated silicon or a silicide
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02439Materials
    • H01L21/02441Group 14 semiconducting materials
    • H01L21/0245Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02439Materials
    • H01L21/02488Insulating materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02494Structure
    • H01L21/02496Layer structure
    • H01L21/02505Layer structure consisting of more than two layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02524Group 14 semiconducting materials
    • H01L21/02532Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02656Special treatments
    • H01L21/02664Aftertreatments
    • H01L21/02667Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth
    • H01L21/02672Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth using crystallisation enhancing elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02656Special treatments
    • H01L21/02664Aftertreatments
    • H01L21/02667Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth
    • H01L21/02675Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth using laser beams
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78651Silicon transistors
    • H01L29/7866Non-monocrystalline silicon transistors
    • H01L29/78672Polycrystalline or microcrystalline silicon transistor
    • H01L29/78675Polycrystalline or microcrystalline silicon transistor with normal-type structure, e.g. with top gate
    • CCHEMISTRY; METALLURGY
    • C03GLASS; MINERAL OR SLAG WOOL
    • C03CCHEMICAL COMPOSITION OF GLASSES, GLAZES OR VITREOUS ENAMELS; SURFACE TREATMENT OF GLASS; SURFACE TREATMENT OF FIBRES OR FILAMENTS MADE FROM GLASS, MINERALS OR SLAGS; JOINING GLASS TO GLASS OR OTHER MATERIALS
    • C03C2218/00Methods for coating glass
    • C03C2218/10Deposition methods
    • C03C2218/15Deposition methods from the vapour phase
    • C03C2218/152Deposition methods from the vapour phase by cvd
    • CCHEMISTRY; METALLURGY
    • C03GLASS; MINERAL OR SLAG WOOL
    • C03CCHEMICAL COMPOSITION OF GLASSES, GLAZES OR VITREOUS ENAMELS; SURFACE TREATMENT OF GLASS; SURFACE TREATMENT OF FIBRES OR FILAMENTS MADE FROM GLASS, MINERALS OR SLAGS; JOINING GLASS TO GLASS OR OTHER MATERIALS
    • C03C2218/00Methods for coating glass
    • C03C2218/10Deposition methods
    • C03C2218/15Deposition methods from the vapour phase
    • C03C2218/152Deposition methods from the vapour phase by cvd
    • C03C2218/153Deposition methods from the vapour phase by cvd by plasma-enhanced cvd

Definitions

  • the present invention relates to a method for forming a silicon semiconductor thin film which has a crystallinity and is formed on a substrate having an insulation surface of a glass substrate or the like.
  • the liquid crystal electro-optical device changes optical characteristics of a liquid crystal thereby displaying an image by charging a liquid crystal into a pair of glass substrates and applying an electric field.
  • the active matrix type liquid crystal display device using a thin film transistor is characterized in that the thin film transistor is arranged in each pixel, an electric charge held in a pixel electrode is controlled by using the thin film transistor as a switch. Since the active matrix type liquid crystal display device is capable of displaying a fine image at a high speed, the device can be used in displays for various electronic apparatuses (for example, a portable word processor, and a portable computer or the like).
  • an amorphous silicon thin film is commonly used as a thin film transistor used in the active matrix type liquid crystal display device.
  • the thin film transistor using the amorphous silicon thin film has the following problems.
  • the liquid crystal thin film transistor has low characteristics and cannot display a higher quality image.
  • the liquid crystal thin film transistor cannot constitute a peripheral circuit for driving a thin film transistor arranged on a pixel.
  • the aforementioned second problem can be considered by dividing the problem into the following two aspects.
  • One aspect of the problem is that since a P-channel type thin film transistor cannot be used for practical purposes with the thin film transistor using an amorphous silicon thin film, a CMOS circuit cannot be constituted.
  • Another aspect of the problem is that since the thin film transistor using an amorphous silicon thin film cannot be operated at a high speed, and a large current cannot flow in the thin film transistor, a peripheral driving circuit cannot be assembled.
  • Means for solving the aforementioned problems include a technology for forming a thin film transistor by using a crystalline silicon thin film.
  • the methods for obtaining a crystalline thin film include a method for heat treating an amorphous silicon film and a method for irradiating the amorphous silicon thin film with laser light.
  • the thin film transistor is formed on a translucent substrate.
  • the translucent substrate include a quartz substrate and a glass substrate.
  • the quartz substrate is expensive and cannot be used in the liquid crystal electro-optical device which has a large technological problem of a cost reduction. Consequently, the glass substrate is commonly used. However, it has a problem of a low heat resistance.
  • the glass substrate used in the liquid crystal electro-optical device Corning 7059 glass substrate is used.
  • the strain point of this glass substrate is 593° C.
  • the substrate is heat treated at this temperature or more, the shrinkage or the deformation of the substrate becomes conspicuous.
  • the liquid crystal electro-optical device tends to have a larger area and the shrinkage and the deformation of the substrate must be suppressed as much as possible.
  • An object of the present invention is to solve the aforementioned problems and to provide a technology of transforming the amorphous silicon film into a crystalline silicon film by heat treatment at an extremely low temperature.
  • an object of the invention is to provide a crystalline silicon thin film which is capable of constituting a thin film transistor with a high performance characteristics.
  • a method for fabricating a semiconductor thin film comprising the steps of:
  • examples of the amorphous silicon film include a film which is formed by the plasma CVD or by the low pressure thermal CVD on a glass substrate or on a glass substrate on which an insulating film is formed.
  • examples of the metal element which promotes the crystallization of the aforementioned silicon include one or more kinds of elements selected from Fe, Co, Ni, Ru, Rh, Pd, Os, Ir, Pt, Cu and Au.
  • the most effective metal element is nickel (Ni).
  • Methods for introducing the metal element which promotes the crystallization of the aforementioned silicon include a method for providing these metal layers or a layer including the metal on the surface of the amorphous silicon film.
  • the methods include a method for forming a metal element layer or a layer including a metal element by the CVD, the sputtering process, vapor deposition or the like, and a method for coating a solution containing a metal element on the amorphous silicon film.
  • the latter method using the latter solution enables easily controlling a density of the metal element, the latter method is more favorable than the former method.
  • the metal element can be held uniformly in contact with the surface of the amorphous silicon film in the latter method, the latter method is very favorable in this respect, too.
  • the aforementioned CVD and the sputtering process, vapor deposition or the like it is difficult to form an extremely thin uniform film. Consequently, there is a problem in that the metal element is non-uniformly present on the amorphous silicon film, and the metal element is liable to be deviated at the time of the crystal growth.
  • the silicon film may be heated at a temperature of 450° C. or more.
  • the upper limit of this heating temperature is limited by the heat-resistant temperature of the glass substrate used as the substrate.
  • the heat resistant temperature can be regarded as the strain point of glass.
  • the heating temperature in heating can be heightened in accordance with the heat insulating temperature.
  • the temperature it is appropriate to set the temperature to about 550° C. from the viewpoint of the heat resistance and the productivity of the glass substrate.
  • An amorphous silicon film used as the metal element diffusion film and formed on crystalline silicon film crystallized as a result of heat treatment may be formed by the general CVD process.
  • the same method as used for forming the crystalline silicon film by introducing the metal element into the amorphous silicon starting film and crystallizing the amorphous silicon starting film by heating is used.
  • the film may be of the quality such that a defect density is high and the metal element can be easily trapped. This is because the metal element in the crystalline silicon film can be easily dispersed in the metal element diffusion film comprising silicon.
  • the defect density can be set to a high level by using such means as forming the film only of silane without using. hydrogen in accordance with the plasma CVD, using the sputtering method, or lowering the temperature at which the film is formed in accordance with the plasma CVD.
  • this amorphous silicon film is more advantageous to increase the thickness of this amorphous silicon film with respect to the thickness of the crystalline silicon film. This is because when the amorphous silicon film is thicker than the crystalline silicon film, the volume ratio with respect to the crystalline silicon film can be increased, and more metal elements can be dispersed in the amorphous silicon film.
  • a polycrystalline silicon film and an amorphous Si x Gi 1-x film (0 ⁇ x ⁇ 1) can be used as the metal element diffusion film.
  • the polycrystalline silicon film can be formed by low pressure CVD.
  • the amorphous Si x Ge 1-x film can be formed by plasma CVD using silane (SiH 4 ) and germane (GeH 4 ) as a raw material gas.
  • the step of diffusing (absorbing) the metal element in the crystalline silicon film is carried out by heat treatment. Since the metal element in the crystalline silicon film is diffused into the metal element diffusion film by the heat treatment, the metal element concentration is lowered in the crystalline silicon film.
  • the metal element diffusion film into which the metal element has been diffused is removed.
  • This removal can be a selective etching of the metal element diffusion film by forming an oxide film as an etching stopper on the silicon film to be crystallized.
  • FIG. 1 a crystalline silicon film 105 is formed on a glass substrate 101 using nickel as a metal element which promotes crystallization of silicon.
  • Reference numeral 102 designates a base silicon oxide film. Heat treatment is used for the crystallization. (FIG. 1 (B))
  • an oxide film 106 is formed, and an amorphous silicon film 107 is formed as the metal element diffusion film and heat treated.
  • This heat treatment can be classified into two methods; one method is the one which is carried out at a temperature (generally, 450° C. or less) at which the amorphous silicon film is not crystallized while the other method is one which is carried out at a temperature (generally, 450° C. or more, and preferably 500° C. or more) at which the amorphous silicon film is crystallized.
  • the temperature of the heat treatment is 400° C. to 450° C. and the heating duration is 5 minutes to 10 hours.
  • the metal element in the amorphous silicon film is gradually absorbed into the amorphous silicon film 107 by this heat treatment. Consequently, when the heat treatment is carried out over a long period, the density of the metal element in the crystalline silicon film 105 can be gradually decreased.
  • a crystalline silicon film 108 containing a metal element at a low concentration therein as compared with the metal element concentration in the amorphous silicon film 107 can be obtained.
  • FIG. 1 (D) This is because the silicon atom is present in the amorphous silicon film 107 in the state that the silicon atom is liable to be connected with the metal element (in the amorphous state, a large quantity of unpaired bonds are present). Further, this action can be conspicuously obtained when the defect density is artificially increased in the amorphous silicon film 107 .
  • the dispersion of the metal element is ostensibly suspended in the state in which the amorphous silicon 107 is crystallized. Then when the average value of the density of the metal element in the crystalline silicon film 105 and the density of the metal element in the silicon film 107 for absorbing the metal element (crystallized in heat treatment) become approximately equal to each other, the dispersion of the metal element is ostensibly suspended.
  • this is a method which is intended to produce a state in which no concentration of the metal element exists in the silicon film to be used in the fabrication of the device by using the phenomenon that the metal element is concentrated on the tip part of the crystal growth to dispel the tip of the crystal growth to the silicon film to be removed later.
  • An amorphous silicon film is formed on the surface of the crystalline silicon film crystallized with the action of metal which promotes the crystallization, followed by heat treatment to disperse the metal element into the amorphous silicon film.
  • the metal element in the crystalline silicon film can be virtually sucked out thereby making it possible to obtain a crystalline silicon film having a low density of metal element and having a crystallinity.
  • the oxide film can serve as an etching stopper.
  • an amorphous silicon film (second silicon film) is formed on a surface of the crystalline silicon film (first silicon film) crystallized with the action of the metal promoting the crystallization. Thereafter, heat treatment is carried out to crystallize the second layer amorphous silicon film with the result that the concentrated portion of the metal element which is present in the first silicon film can be dispelled into the second silicon film thereby suppressing the deviation of the metal element in the first silicon film.
  • FIGS. 1 (A) to 1 (D) are views showing a step of fabricating a crystalline silicon film.
  • FIG. 2 is a view showing a density distribution of a nickel element.
  • FIG. 3 is a view showing a density distribution of the nickel element.
  • FIG. 4 is a view showing a density distribution of the nickel element.
  • FIGS. 5 (A) to 5 (D) are views showing a step of fabricating a thin film transistor.
  • FIGS. 6 (A) to 6 (D) are views showing a step of fabricating a crystalline silicon film.
  • FIGS. 7 (A) to 7 (C) are views showing a step of fabricating a thin film transistor.
  • FIGS. 8 (A) to 8 (C) are views showing a step of fabricating a crystalline silicon film.
  • FIGS. 9 (A) to 9 (C) are views showing a step of fabricating a crystalline silicon film.
  • Embodiment 1 relates to a technology of dispersing a nickel element into an amorphous silicon film from a crystalline silicon film (allowing the amorphous silicon film to such the nickel element) to lower a density of the nickel element in the crystalline silicon film as a consequence, by forming an amorphous silicon film, introducing into the amorphous silicon film a metal film which promotes the crystallization of silicon film, forming an amorphous silicon film on a crystallized silicon film (crystalline silicon film) via an oxide film (silicon oxide film), followed by performing heat treatment again.
  • FIG. 1 shows a step of fabricating a crystalline silicon film described in this embodiment.
  • a silicon oxide film 102 is formed to a thickness of 3000 ⁇ as a base film.
  • the silicon oxide film 102 is intended to prevent impurities and alkaline ions from being dispersed into the semiconductor thin film from the glass substrate 101 .
  • the amorphous silicon film 103 is formed to a thickness of 600 ⁇ by the plasma CVD and the low pressure thermal CVD.
  • a nickel acetate solution which is adjusted to a predetermined nickel density is dripped on the amorphous silicon film 103 to form a water film 104 .
  • the spinner 100 is used for spin coating to produce a state in which the nickel element is held in contact with the surface of the amorphous silicon film 103 (FIG. 1 (A)).
  • the amorphous silicon film 103 is crystallized by heat treatment to obtain a crystalline silicon film 105 .
  • the heat treatment can be carried out at a heating temperature of 450° C. or more, or preferably, 500° C. or more.
  • the temperature is set to a strain point of the glass substrate 101 or less.
  • the heat treatment requires tens of hours or more. Thus, the method is not practical.
  • the density of nickel in this crystalline silicon film 105 is required to be set to 1 ⁇ 10 16 atom cm ⁇ 3 to 5 ⁇ 10 19 atom cm ⁇ 3 if possible. Consequently, it is necessary to adjust the nickel density in the crystalline silicon film 105 thus obtained to the aforementioned range at the step shown in FIG. 1 (A).
  • the nickel density is defined as a minimum value measured by using the SIMS (secondary ion mass spectrometer).
  • a silicon oxide film 106 is formed on the surface of the film 105 .
  • the thickness of the silicon oxide film 106 may be set to about tens of ⁇ to about 100 ⁇ . Such a thin film is formed because the nickel element in the crystalline silicon film is required to move via the silicon oxide film 106 .
  • an extremely thin silicon oxide film 106 is formed by the UV light irradiation in the air. Even when this thin silicon oxide film 106 is as thick as a natural oxide film, it has been made clear that the thin film 106 serves as an etching stopper in the subsequent step of etching of the amorphous silicon film (denoted by 107 ). Thus the thin film 106 may be as thick as the aforementioned thickness.
  • the silicon oxide film 106 is formed by using the UV oxidation process, but the silicon oxide film may be formed by the thermal oxidation process.
  • This silicon oxide film 106 serves as an etching stopper in the later etching step, and the silicon oxide film 106 can be used as long as it provides a selectivity with respect to the crystalline silicon film 105 .
  • an extremely thin silicon nitride film can be used in the place of the silicon oxide film 106 .
  • the amorphous silicon film 107 is formed to a thickness of 600 ⁇ by the plasma CVD and low pressure CVD.
  • FIG. 2 shows a density distribution of the nickel element in the direction of the film thickness by using SIMS (secondary ion mass spectrometer). What is shown in FIG. 2 is a distribution of the nickel element in the depth direction from the surface of the amorphous silicon film 107 . As apparent in FIG. 2, it is made clear that the nickel element in the amorphous silicon film 107 is less than the measurement limit (here, in this case, 1 ⁇ 10 17 atom cm ⁇ 3 ), and a maximum of about 5 ⁇ 10 18 atom cm ⁇ 3 of the nickel element is present in the crystalline silicon film 105 .
  • the measurement limit here, in this case, 1 ⁇ 10 17 atom cm ⁇ 3
  • the nickel element in the crystalline silicon film 105 is dispersed in the amorphous silicon film 107 via an oxide film 106 by heat treatment.
  • This step can be understood as a step of sucking out the nickel element in the crystalline silicon film 105 (FIG. 1 (C)).
  • This step of heat treatment is carried out at a temperature of from 400 to 450° C. at which the amorphous silicon film 107 is not crystallized. In this embodiment, the heat treatment is carried out at 450° C. for two hours. When this heat treatment is carried out, the nickel element in the crystalline silicon film 105 is dispersed in the amorphous silicon film 107 thereby making it possible to lower the density of the nickel element in the crystalline silicon film 105 .
  • the density of the nickel element in the crystalline silicon film 105 can be set to a half or less by carrying out the aforementioned heat treatment.
  • FIG. 3 shows a density distribution of the nickel element in the film thickness direction in a state in which the heat treatment is carried out for two hours. Data shown in FIG. 3 is made with the same measurement method as data shown in FIG. 2 .
  • nickel is dispersed in the amorphous silicon film 107 .
  • the density of nickel is somewhat higher in the crystalline silicon film 105 .
  • the nickel element in the crystalline film 105 is absorbed in the amorphous silicon film 107 at the step of heat treatment shown in FIG. 1 (C).
  • FIG. 4 shows a density distribution of nickel in four hour heat treatment at 450° C. when two hour heat treatment is further carried out at 450° C. after data shown in FIG. 3 is obtained. (Finally, four hour treatment is carried out at 450° C.)
  • the nickel element in the crystalline silicon film 105 is gradually sucked into the amorphous silicon film 107 . It is considered that a large amount of unpaired bonds and a large number of silicon atoms to which nickel can be easily bonded exist in the amorphous silicon film 107 .
  • the nickel density in the crystalline silicon film 105 can be gradually lowered by carrying out a long hour heat treatment. Such an action is a feature that cannot be observed when the amorphous silicon film 107 is crystallized.
  • the amorphous silicon film 107 is removed by etching.
  • hydradine N 2 H 6
  • the amorphous silicon film 107 has a faster etching rate than the crystalline silicon film 105 .
  • an oxide silicon film 106 which cannot be etched with hydradine is formed on the crystalline silicon film as an etching stopper. Therefore, only the amorphous silicon film 107 which has sucked out nickel can be selectively removed.
  • dry etching may be used for etching the amorphous silicon film 107 .
  • the silicon oxide film 106 is removed with buffer acid and fluorine nitride to obtain a crystalline silicon film 108 in which the density of the contained nickel element as shown in FIG. 1 (D) can be lowered.
  • the density of the nickel element in this crystalline silicon film 108 is, for example, about 3 ⁇ 10 18 atom cm ⁇ 3 . As apparent in the comparison with FIG. 2, this value means that the density of the nickel element can be lowered to a half (a half or less in average).
  • the thickness of the amorphous silicon film 107 which is formed on the crystalline silicon film 105 is set to the same thickness as the thickness of the crystalline silicon film 105 .
  • the density of the nickel element which is contained in the crystalline silicon film 108 which is finally obtained can be further lowered by increasing the thickness of the amorphous silicon film 107 . That is, a larger amount of the nickel element can be sucked out into the amorphous silicon film 107 by increasing the volume of the amorphous silicon film 107 compared with the volume of the crystalline silicon film 105 .
  • the density of nickel in the crystalline silicon film 108 thus obtained can be set to 5 ⁇ 10 18 a tom cm ⁇ 3 or less.
  • Embodiment 2 is characterized in that the step of heat treatment in the fabrication process in embodiment 1 is carried out by setting the conditions as follows; heating temperature is 550° C., and heating duration is four hours.
  • heating temperature is 550° C.
  • heating duration is four hours.
  • the crystalline advances in a direction of heading from the crystalline silicon film 105 to the amorphous silicon film 107 via the oxide film 106 .
  • the metal element which promotes the crystallization of silicon tends to be concentrated at the tip portion of the crystal growth. Consequently, an area where the nickel element is concentrated exist in the crystallized silicon film 107 (which is transformed into a crystalline film at this stage). Then naturally the density of nickel in the crystalline silicon film is decreased.
  • the nickel element deviated area which is present on the surface of the crystalline silicon film 105 moves together with the tip portion of the crystal growth along with the advancement of the progress of the crystallization of the amorphous silicon film 107 . That is, the nickel element deviated area will be present in the silicon film 107 (which is here designated as a crystallized state) after the termination of the crystallization. Consequently, the nickel element deviated area on the surface of the crystalline silicon film 105 can be eliminated.
  • the silicon oxide film 106 which serves as an etching stopper, only the silicon film denoted by 107 (crystallized in this case crystallized) can be selectively removed.
  • the etching rate of oxide film denoted by reference numeral 106 is extremely small compared with the etching rate of the silicon film denoted by reference numeral 107 .
  • the etching is suspended when the etching of the silicon film 107 is ended.
  • the heat treatment step shown in FIG. 1 (C) can be performed under the same condition as the heat treatment as FIG. 1 (B).
  • Embodiment 3 shows an example of fabricating a thin film transistor by using the crystalline silicon film which is obtained by the method for fabricating the silicon film shown in embodiments 1 and 2.
  • a method for fabricating the thin film transistor In the beginning, a crystalline silicon film 503 is formed on the glass substrate 501 on which a base film 502 is formed by using a method shown in embodiments 1 and 2. (FIG. 5 (A)) Subsequently, the crystalline silicon film 503 thus obtained is patterned to form an active layer of the thin film transistor as shown by reference numeral 504 . Then a silicon oxide film 505 is formed to a thickness of 1000 ⁇ which functions as a gate insulating film by the plasma CVD and the low pressure thermal CVD. (FIG. 5 (B))
  • an aluminum film containing scandium is formed to a thickness of 6000 ⁇ followed by patterning the film to form a gate electrode denoted by reference numeral 506 .
  • anodic oxidation is carried out by using the gate electrode 506 as an anode to form an oxide layer 507 .
  • the thickness of the oxide layer 507 is set to 2000 ⁇ . It is possible to form an offset gate area to a thickness of this oxide layer 507 at the subsequent step (FIG. 5 (C)).
  • impurity ions are doped into the active layer 504 .
  • phosphorus ions are doped as an impurity ion.
  • phosphorus ions are doped into an area denoted by reference numerals 508 and 511 .
  • the area denoted by reference numerals 508 and 511 constitute a source area and a drain area.
  • an area denoted by reference numeral 509 constitutes an offset area.
  • the area denoted by reference numeral 510 constitutes a channel-formation area.
  • the silicon film is irradiated with laser light to activate the doped ions and to anneal the source and drain areas 508 and 511 that has been damaged at the time of ion doping.
  • a silicon oxide film 512 is formed as an interlayer insulating film and then a contact hole is formed to form a source electrode 513 and a drain electrode 514 by using aluminum.
  • a thin film transistor is completed by heat treatment in the hydrogen atmosphere of 350° C. (FIG. 5 (D)).
  • Embodiment 4 relates to a technology for obtaining a crystalline silicon film which has crystal grown in a direction parallel to the substrate and then lowering the density of nickel in this crystalline silicon film by selectively introducing nickel which is a metal element that promotes the crystallization of silicon.
  • a silicon oxide film is formed to have a thickness of 3000 ⁇ as a base film on the glass substrate 601 by the sputtering method.
  • the amorphous silicon film 603 is formed to have a thickness of 500 ⁇ by the plasma CVD or the low pressure thermal CVD.
  • the amorphous silicon film is irradiated with UV light in the atmosphere of oxygen to form an extremely thin oxide film (not shown) on the surface of the amorphous silicon film 603 .
  • This oxide film is intended to improve the moisture characteristics of the solution at the subsequent step of coating the solution.
  • a resist is used to form a mask 604 .
  • the area 605 exposed by the resist mask 604 has a slit-like configuration with a longitudinal direction from the surface side of the paper shown in FIG. 6 (A) to the rear surface of FIG. 6 (A).
  • a nickel acetate solution containing a predetermined density of nickel is dripped to form a water film 606 .
  • a spinner 600 is used for spin coating to produce a state in which the nickel element is held in contact with the surface of the amorphous silicon film 603 via an oxide film (not shown) in an area denoted by reference numeral 605 .
  • the resist mask 604 is removed.
  • the amorphous silicon film 603 is heat treated to be crystallized.
  • the nickel element is dispersed from a state in which the nickel element is held in contact with the amorphous silicon film 603 via the oxide film (not shown) into the amorphous silicon film via the oxide film (not shown).
  • the crystal growth proceeds in a direction parallel to the substrate. This crystal growth advances in a column-like or a needle-like configuration.
  • the area denoted by reference numeral 605 has a slit-like configuration with a longitudinal direction from the surface of the paper shown in FIG.
  • FIG. 6 (B) The crystal growth as shown by the arrow 607 advances approximately in one direction. This crystal growth can be carried out over tens of ⁇ m to 100 ⁇ m or more.
  • the crystalline silicon film 608 is obtained as shown in FIG. 6 (C). Then, the oxide film 609 is formed to have a thickness of 50 ⁇ by the thermal oxidization method. Moreover, an amorphous silicon film 610 having a thickness of 1000 ⁇ is formed by the plasma CVD or the low pressure thermal CVD.
  • the heat treatment is carried out at 450° C. for two hours, and causes the nickel element in the crystalline silicon film 608 to be dispersed in the amorphous silicon film 610 via an oxide film 609 .
  • the amorphous silicon film 610 is etched with ClF 3 gas, and then the oxide film 609 is removed with buffer fluoric acid.
  • the crystalline silicon film 611 having a lowered nickel density as shown in FIG. 6 (D) can be obtained.
  • This crystalline silicon film 611 is characterized in that the crystalline silicon film 611 has an area which is crystal grown in a direction parallel to the substrate as denoted by reference numeral 607 and, further, the nickel density is low.
  • the present invention can meet the following two demands at the same time by removing the nickel element after the completion of crystallization; a demand that the distance of crystal growth in the longitudinal direction be prolonged in the horizontal direction, and a demand that the nickel density (density of metal element) in the obtained crystalline silicon film 611 be lowered as much as possible.
  • Embodiment 5 shows an example in which a crystalline silicon film obtained in embodiment 4 is used to constitute a thin film transistor.
  • FIG. 7 shows a fabrication step in embodiment 5.
  • a crystalline silicon film as shown by reference numeral 611 in FIG. 6 (D) has an area which has crystal grown in a direction parallel to the substrate.
  • an active layer 703 of the thin film transistor is formed by patterning the crystalline silicon film.
  • reference numeral 701 denotes a glass substrate while reference numeral 702 denotes a silicon oxide film as the base film.
  • a silicon oxide film 704 is formed which functions as a gate insulating film to a thickness of 1000 ⁇ by the plasma CVD.
  • a film which primarily comprises aluminum is formed followed by patterning the film to form a gate electrode 705 .
  • an oxide layer 706 is formed by anodic oxidation in the electrolyte using the gate electrode 705 as an anode.
  • An offset gate area can be formed by the impurity ion doping to a thickness of the oxide layer 706 at the subsequent step of impurity ion doping. (FIG. 7 (B)).
  • a source area 707 and a drain area 710 are formed. Further, an offset gate area 708 and a channel formation area 709 are formed. After the impurity ion doping is completed, the source and the drain areas 707 and 710 are formed by irradiating a laser light or an intense light to activate the source and the drain areas 707 and 710 .
  • the silicon oxide film 711 which constitutes an interlayer insulating film is formed to a thickness of 6000 ⁇ by plasma CVD. Then, after a contact hole is formed, the source electrode 712 and the drain electrode 713 are formed. Thus, a thin film transistor is completed.
  • Embodiment 6 is characterized in that heat treatment is carried out again after the step of fabricating the crystalline silicon film according to embodiment 1 shown in FIG. 1 .
  • heat treatment is carried out at step shown in FIG. 1 (C)
  • nickel (metal element) in the crystalline silicon film 105 is gradually absorbed into the amorphous silicon film 107 as shown in FIG. 4 .
  • the density of nickel in the vicinity of the surface of the crystalline silicon film 105 becomes higher than the nickel density in the vicinity of the interface of the silicon oxide film 102 on the lower surface of the crystalline silicon film 105 .
  • This means that nickel in the crystalline silicon film 105 is sucked out into the amorphous silicon film 107 with the result that nickel element is deviated to the surface side of the crystalline silicon film 105 .
  • the temperature may be set to 400° C. or more. Further, the upper limit of the temperature is limited by the heat resistance of the glass substrate 101 . Consequently, the heating temperature used in embodiment 6 is 400° C. or more, and the temperature may be less than the strain point of the glass substrate.
  • FIG. 8 shows a layer 802 (on the surface side) in which nickel is segregated and a high density of nickel is contained, and a layer 801 in which nickel is contained with a density lower than that of the layer side denoted by reference numeral 802 .
  • These layers 801 and 802 constitute a crystalline silicon film 108 (see FIG. 1 (D)) formed on the glass substrate 101 via a base film 102 .
  • the crystalline silicon film is heat treated.
  • the film is subjected to two hour heat treatment at 500° C. Consequently, the nickel element in an area denoted by reference numeral 802 is dispersed into an area denoted by reference numeral 801 where the nickel element is present at a low density. In this manner, this area 802 can be in a state in which no segregation of nickel is present. Then, the crystalline silicon film 803 can be obtained where the nickel density on the surface can be lowered. (FIG. 8 (C))
  • Embodiment 7 is an example in which laser light is irradiated in place of heat treatment at the step of crystallization in the structure shown in embodiment 1.
  • the step of fabricating embodiment 7 is shown in FIG. 9 .
  • a layer denoted by reference number 802 comprising a crystalline silicon film where nickel is present at a high density in the surface of the crystalline silicon film, and a layer 801 comprising a crystalline silicon film in which the nickel element is present at a low density are obtained. (FIG. 9 (A))
  • Embodiment 8 is characterized in that an amorphous silicon film 107 shown in FIG. 1 (C) is formed in a state in which the defect density is artificially high at the step shown in embodiment 1.
  • the crystalline silicon film 105 contains an average of about 3 ⁇ 10 18 atom cm ⁇ 3 of the nickel element as shown in FIG. 2 .
  • embodiment 7 is characterized by heightening the removing capabilities of the nickel element by setting the defect density in the amorphous silicon film 107 at least to a level more than the aforementioned density of the nickel element.
  • the defect density in the amorphous silicon film 107 can be estimated by measuring the spin density.
  • the sputtering method plasma CVD at low temperature may be used. Otherwise the plasma CVD or low pressure thermal CVD using only silane and disilane may be used without using hydrogen for neutralizing unpaired bonds.
  • the defect density of the amorphous silicon film 17 is set to a high level, the removing capabilities of nickel element can be further enlarged. Then the effect shown in FIGS. 3 and 4 can be made large.
  • a polycrystalline silicon film is used as a nickel element diffusion film for absorbing nickel element thereinto.
  • a silicon oxide film 102 is formed as a base film to a thickness of 3000 ⁇ on Corning 7059 glass substrate 101 (having a strain point 593° C.).
  • an amorphous silicon film 103 is formed to a thickness of 600 ⁇ by plasma CVD or low pressure thermal CVD.
  • Nickel acetate solution adjusted to a prescribed nickel concentration is dripped on the amorphous silicon film 103 and is spin-coated by spinner 100 to form an aqueous film 104 .
  • nickel is provided in contact with a surface of the amorphous silicon film 103 .
  • the amorphous silicon film 103 is crystallized by heat treatment to obtain a crystalline silicon film 105 .
  • Temperature of the heat treatment is 550° C. and the duration of the heat treatment is 4 hours. (FIG. 1 (B))
  • a silicon oxide film 106 is formed to a thickness of several tens ⁇ to 100 ⁇ on a surface of the obtained crystalline silicon film 105 by a UV light irradiation in air
  • a polycrystalline silicon film 107 is formed to a thickness of 600 ⁇ by low pressure thermal CVD. It is not necessary to form the polycrystalline silicon film 107 with a film quality required for an active layer of a semiconductor.
  • the actual film has a high defect density. It is preferred that this defect density is higher than defect density of the crystalline silicon film 105 .
  • nickel element contained in the crystalline silicon film 105 is diffused into the polycrystalline silicon film 107 through the oxide film 106 by heat treatment. (FIG. 1 (C)).
  • the lower limit of the heating temperature of this heat treatment is defined as a temperature at which nickel can diffuse and the lower limit is 400° C. or higher.
  • the upper limit is defined as a strain point of the glass substrate 101 .
  • Nickel element contained in the crystalline silicon film 105 diffuses into the polycrystalline silicon film 107 by this heat treatment to enable the nickel element concentration in the crystalline silicon film 105 to decrease.
  • nickel concentration in the crystalline silicon film 105 can be lowered to half or less by the heat treatment.
  • the amorphous silicon film 107 is removed by etching. Hydradine (N 2 H 6 ) or ClF 3 gas can be used. Since the etching rate of the silicon oxide is extremely low and the silicon oxide film 106 serves as an etching stopper, only the polycrystalline silicon film 107 which has absorbed nickel can selectively be removed.
  • the silicon oxide film 106 is removed by buffered hydrofluoric acid and fluorine nitrate to obtain a crystalline silicon film 108 in a low nickel element concentration therein, as shown in FIG. 1 (D).
  • An amorphous Si x Fe 1-x film (0 ⁇ x ⁇ 1) is used as a nickel element diffusion film for absorbing nickel element therein in this embodiment.
  • a silicon oxide film 102 is formed as a base film to a thickness of 3000 ⁇ on Corning 7059 glass substrate 101 having a strain point of 593° C.
  • an amorphous silicon film 103 is formed to a thickness of 600 ⁇ by plasma CVD or low pressure thermal CVD.
  • a nickel acetate solution adjusted to a prescribed nickel concentration is dripped on the amorphous silicon film 103 , and spin-coated by spinner 100 to form an aqueous film 104 .
  • nickel element is provided in contact with a surface of the amorphous silicon film.
  • the amorphous silicon film 103 is crystallized by heat treatment to obtain a crystalline silicon film 105 .
  • the heating temperature is 550° C. and the heating duration is 4 hours. (FIG. 1 (B)).
  • a silicon oxide film 106 is formed to a thickness of several tens A to 100 ⁇ on a surface of the obtained crystalline silicon film 105 by a UV light irradiation in air.
  • an amorphous Si x Ge 1-x film 107 is formed to a thickness of 600 ⁇ by plasma CVD using a silane (SiH 4 ) and germane (GeH 4 ) as a raw material gas.
  • SiH 4 silane
  • GeH 4 germane
  • low temperature is used as the substrate temperature during the film formation and the raw material gas is used without being diluted with hydrogen.
  • nickel element contained in the crystalline silicon film 105 is diffused into the amorphous Si x Ge 1-x film 107 through the oxide film 106 by heat treatment. (FIG. 1 (C)).
  • the lower limit of the heating temperature of this heat treatment is defined as a temperature at which nickel can be diffused.
  • the lower limit is 400° C. or higher.
  • the upper limit is defined as a strain point of the glass substrate 101 .
  • the nickel element contained in the crystalline silicon film 105 is diffused into the amorphous Si x Ge 1-x film 107 to lower nickel element concentration in the crystalline silicon film 105 .
  • the Si x Ge 1-x film 107 is removed by etching.
  • an etching solution or etching gas having a high etching selectivity between the Si x Ge 1-x film 107 and the silicon oxide film 106 is used. In this way, only the Si x Ge 1-x film 107 which has absorbed nickel can be selectively removed.
  • the silicon oxide film 106 is removed by buffered hydrofluoric acid or fluorine nitrate to obtain a crystalline silicon film 108 with a low nickel element concentration, as shown in FIG. 1 (D).
  • the crystalline silicon film can be fabricated at a low temperature such as about 550° C. or less which is lower than the prior art. Consequently, the crystalline silicon film using a glass substrate can be obtained.
  • a crystalline silicon film having a low density of metal element can be obtained by dispersing the metal element into the amorphous silicon film from the crystalline silicon film crystallized with the action of the metal element. Consequently, a device free from the bad influence of the metal element, for example, a thin film transistor can be obtained by using a crystalline silicon film.
  • the crystalline silicon film free from the deviation of the metal element can be obtained by dispelling to a second silicon film a portion where the metal element in the silicon film crystallized by the action of the metal element is deviated. In this manner, a device free from the bad influence of the metal element can be obtained.

Abstract

An object of the present invention is to provide a technology of reducing a nickel element in the silicon film which is crystallized by using nickel. An extremely small amount of nickel is introduced into an amorphous silicon film which is formed on the glass substrate. Then this amorphous silicon film is crystallized by heating. At this time, the nickel element remains in the crystallized silicon film. Then an amorphous silicon film is formed on the surface of the silicon film crystallized with the action of nickel. Then the amorphous silicon film is further heat treated. By carrying out this heat treatment, the nickel element is dispersed from the crystallized silicon film into the amorphous silicon film with the result that the nickel density in the crystallized silicon film is lowered.

Description

This application is a Division of application Ser. No. 08/536,977, filed Sep. 29, 1995 now U.S. Pat No. 5,789,284.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a method for forming a silicon semiconductor thin film which has a crystallinity and is formed on a substrate having an insulation surface of a glass substrate or the like.
2. Description of the Related Art
In recent years, attention is paid on a technology for constructing a thin film transistor by using a silicon thin film which is formed on a glass substrate. This thin film transistor is primarily used in an active matrix type liquid crystal electro-optical device and other thin film integrated circuits. The liquid crystal electro-optical device changes optical characteristics of a liquid crystal thereby displaying an image by charging a liquid crystal into a pair of glass substrates and applying an electric field.
In particular, the active matrix type liquid crystal display device using a thin film transistor is characterized in that the thin film transistor is arranged in each pixel, an electric charge held in a pixel electrode is controlled by using the thin film transistor as a switch. Since the active matrix type liquid crystal display device is capable of displaying a fine image at a high speed, the device can be used in displays for various electronic apparatuses (for example, a portable word processor, and a portable computer or the like).
As a thin film transistor used in the active matrix type liquid crystal display device, an amorphous silicon thin film is commonly used. However, the thin film transistor using the amorphous silicon thin film has the following problems.
(1) The liquid crystal thin film transistor has low characteristics and cannot display a higher quality image.
(2) The liquid crystal thin film transistor cannot constitute a peripheral circuit for driving a thin film transistor arranged on a pixel.
The aforementioned second problem can be considered by dividing the problem into the following two aspects. One aspect of the problem is that since a P-channel type thin film transistor cannot be used for practical purposes with the thin film transistor using an amorphous silicon thin film, a CMOS circuit cannot be constituted. Another aspect of the problem is that since the thin film transistor using an amorphous silicon thin film cannot be operated at a high speed, and a large current cannot flow in the thin film transistor, a peripheral driving circuit cannot be assembled.
Means for solving the aforementioned problems include a technology for forming a thin film transistor by using a crystalline silicon thin film. The methods for obtaining a crystalline thin film include a method for heat treating an amorphous silicon film and a method for irradiating the amorphous silicon thin film with laser light.
SUMMARY OF THE INVENTION
However, a method for crystallizing am amorphous silicon film by heat treatment in the prior art has the following problem.
In the case where a thin film transistor is constituted which is used in a liquid crystal electro-optical apparatus, it is demanded that the thin film transistor is formed on a translucent substrate. Examples of the translucent substrate include a quartz substrate and a glass substrate. However, the quartz substrate is expensive and cannot be used in the liquid crystal electro-optical device which has a large technological problem of a cost reduction. Consequently, the glass substrate is commonly used. However, it has a problem of a low heat resistance.
Generally, as the glass substrate used in the liquid crystal electro-optical device, Corning 7059 glass substrate is used. The strain point of this glass substrate is 593° C. When the substrate is heat treated at this temperature or more, the shrinkage or the deformation of the substrate becomes conspicuous. In recent years, the liquid crystal electro-optical device tends to have a larger area and the shrinkage and the deformation of the substrate must be suppressed as much as possible.
However, it has been proved in the experiment that a temperature of 600° C. or more is required to crystallize the amorphous silicon film by heating. It is also made clear that tens of hours are required for heating. A large area glass substrate cannot be subjected to such high temperature and long hour heating at all.
Further, a technology of crystallizing the amorphous silicon film by laser light irradiation is also known. However, it is difficult as a practical problem to irradiate uniformly a large area with laser light and to irradiate the area while keeping a definite level of irradiation power.
An object of the present invention is to solve the aforementioned problems and to provide a technology of transforming the amorphous silicon film into a crystalline silicon film by heat treatment at an extremely low temperature.
In particular, an object of the invention is to provide a crystalline silicon thin film which is capable of constituting a thin film transistor with a high performance characteristics.
In accordance with a major aspect of the present invention, there is provided a method for fabricating a semiconductor thin film comprising the steps of:
introducing into an amorphous silicon film a metal element which promotes the crystallization of silicon;
obtaining a crystalline silicon film by crystallizing the aforementioned amorphous silicon film by heat treatment;
forming a metal element diffusion film on said crystalline silicon film;
diffusing the aforementioned metal element into the aforementioned metal element diffusion film; and
removing the metal element diffusion film into which the metal element has been diffused.
In the aforementioned structure, examples of the amorphous silicon film include a film which is formed by the plasma CVD or by the low pressure thermal CVD on a glass substrate or on a glass substrate on which an insulating film is formed.
Further, examples of the metal element which promotes the crystallization of the aforementioned silicon include one or more kinds of elements selected from Fe, Co, Ni, Ru, Rh, Pd, Os, Ir, Pt, Cu and Au. Among these metal elements, the most effective metal element is nickel (Ni).
Methods for introducing the metal element which promotes the crystallization of the aforementioned silicon include a method for providing these metal layers or a layer including the metal on the surface of the amorphous silicon film. Specifically, the methods include a method for forming a metal element layer or a layer including a metal element by the CVD, the sputtering process, vapor deposition or the like, and a method for coating a solution containing a metal element on the amorphous silicon film. In particular, since the latter method using the latter solution enables easily controlling a density of the metal element, the latter method is more favorable than the former method. In addition, since the metal element can be held uniformly in contact with the surface of the amorphous silicon film in the latter method, the latter method is very favorable in this respect, too. For reference, when the aforementioned CVD and the sputtering process, vapor deposition or the like is used, it is difficult to form an extremely thin uniform film. Consequently, there is a problem in that the metal element is non-uniformly present on the amorphous silicon film, and the metal element is liable to be deviated at the time of the crystal growth.
To crystallize by heating the silicon film to which the metal element promoting the crystallization of silicon is introduced, the silicon film may be heated at a temperature of 450° C. or more. The upper limit of this heating temperature is limited by the heat-resistant temperature of the glass substrate used as the substrate. In the case of the glass substrate, the heat resistant temperature can be regarded as the strain point of glass. When materials such as quartz substrate or the like which can endure a temperature of 1000° C. or more, the heating temperature in heating can be heightened in accordance with the heat insulating temperature.
As one example of heat treatment, it is appropriate to set the temperature to about 550° C. from the viewpoint of the heat resistance and the productivity of the glass substrate.
An amorphous silicon film used as the metal element diffusion film and formed on crystalline silicon film crystallized as a result of heat treatment may be formed by the general CVD process. For example, the same method as used for forming the crystalline silicon film by introducing the metal element into the amorphous silicon starting film and crystallizing the amorphous silicon starting film by heating is used.
However, more preferably, the film may be of the quality such that a defect density is high and the metal element can be easily trapped. This is because the metal element in the crystalline silicon film can be easily dispersed in the metal element diffusion film comprising silicon.
The defect density can be set to a high level by using such means as forming the film only of silane without using. hydrogen in accordance with the plasma CVD, using the sputtering method, or lowering the temperature at which the film is formed in accordance with the plasma CVD.
It is more advantageous to increase the thickness of this amorphous silicon film with respect to the thickness of the crystalline silicon film. This is because when the amorphous silicon film is thicker than the crystalline silicon film, the volume ratio with respect to the crystalline silicon film can be increased, and more metal elements can be dispersed in the amorphous silicon film.
A polycrystalline silicon film and an amorphous SixGi1-x film (0<x<1) can be used as the metal element diffusion film. The polycrystalline silicon film can be formed by low pressure CVD. The amorphous SixGe1-x film can be formed by plasma CVD using silane (SiH4) and germane (GeH4) as a raw material gas.
The step of diffusing (absorbing) the metal element in the crystalline silicon film is carried out by heat treatment. Since the metal element in the crystalline silicon film is diffused into the metal element diffusion film by the heat treatment, the metal element concentration is lowered in the crystalline silicon film.
Next, the metal element diffusion film into which the metal element has been diffused is removed. This removal can be a selective etching of the metal element diffusion film by forming an oxide film as an etching stopper on the silicon film to be crystallized.
Concrete constitution of this method is described using FIG. 1. First, a crystalline silicon film 105 is formed on a glass substrate 101 using nickel as a metal element which promotes crystallization of silicon. Reference numeral 102 designates a base silicon oxide film. Heat treatment is used for the crystallization. (FIG. 1(B))
Next as shown in FIG. 1(C), an oxide film 106 is formed, and an amorphous silicon film 107 is formed as the metal element diffusion film and heat treated.
This heat treatment can be classified into two methods; one method is the one which is carried out at a temperature (generally, 450° C. or less) at which the amorphous silicon film is not crystallized while the other method is one which is carried out at a temperature (generally, 450° C. or more, and preferably 500° C. or more) at which the amorphous silicon film is crystallized.
When the heat treatment is carried out at a temperature at which the amorphous silicon film 107 provided on the crystalline silicon film 105 is not crystallized, the temperature of the heat treatment is 400° C. to 450° C. and the heating duration is 5 minutes to 10 hours. The metal element in the amorphous silicon film is gradually absorbed into the amorphous silicon film 107 by this heat treatment. Consequently, when the heat treatment is carried out over a long period, the density of the metal element in the crystalline silicon film 105 can be gradually decreased.
By removing the amorphous silicon film 107 using the oxide film 106 as an etching stopper, a crystalline silicon film 108 containing a metal element at a low concentration therein as compared with the metal element concentration in the amorphous silicon film 107 can be obtained. (FIG. 1(D)) This is because the silicon atom is present in the amorphous silicon film 107 in the state that the silicon atom is liable to be connected with the metal element (in the amorphous state, a large quantity of unpaired bonds are present). Further, this action can be conspicuously obtained when the defect density is artificially increased in the amorphous silicon film 107.
In the meantime, when the amorphous silicon film is heated at a temperature at which the crystallization of the amorphous silicon film 107 provided on the crystalline silicon film 105 proceeds, the dispersion of the metal element is ostensibly suspended in the state in which the amorphous silicon 107 is crystallized. Then when the average value of the density of the metal element in the crystalline silicon film 105 and the density of the metal element in the silicon film 107 for absorbing the metal element (crystallized in heat treatment) become approximately equal to each other, the dispersion of the metal element is ostensibly suspended.
However, it has been made clear that the metal element is locally concentrated in the crystalline silicon film 105. This method becomes effective for suppressing this phenomenon. Therefore, this is a method which is intended to produce a state in which no concentration of the metal element exists in the silicon film to be used in the fabrication of the device by using the phenomenon that the metal element is concentrated on the tip part of the crystal growth to dispel the tip of the crystal growth to the silicon film to be removed later.
Then, heat treatment is carried out at the temperature at which the amorphous silicon film 107 is crystallized to crystallize the amorphous silicon film 107. At this occasion, the crystal growth proceeds from a surface at which the silicon film 107 contacts the-oxide film 106 to the exposed surface thereof. Then, at the same time with this crystal growth, a portion where the metal element is concentrated moves in the silicon film 107. As a consequence, a portion where a nickel element is concentrated is dispelled from the silicon film 105 so that the nickel element exists in the silicon film 107 (particularly on the surface thereof). Then, a crystalline silicon film 108 free from an area where the nickel element is deviated can be obtained by removing the silicon film 107 using the oxide film 106 as an etching stopper (FIG. 1(D)).
An amorphous silicon film is formed on the surface of the crystalline silicon film crystallized with the action of metal which promotes the crystallization, followed by heat treatment to disperse the metal element into the amorphous silicon film. In this manner, the metal element in the crystalline silicon film can be virtually sucked out thereby making it possible to obtain a crystalline silicon film having a low density of metal element and having a crystallinity.
In addition, since all these steps can be carried out at a temperature such as 550° C. or less which the glass substrate can endure, the steps are extremely useful in the formation of a crystalline thin film silicon semiconductor used for constructing a thin film transistor used in a liquid crystal electro-optical device using, for example, a glass substrate.
To facilitate the removal of the silicon film for the absorption of the metal element, it is effective to form an oxide film on the crystalline silicon film. Since the oxide film has a selectivity with respect to an etchant (for example, hydradine and ClF3), the oxide film can serve as an etching stopper.
Further, on a surface of the crystalline silicon film (first silicon film) crystallized with the action of the metal promoting the crystallization, an amorphous silicon film (second silicon film) is formed. Thereafter, heat treatment is carried out to crystallize the second layer amorphous silicon film with the result that the concentrated portion of the metal element which is present in the first silicon film can be dispelled into the second silicon film thereby suppressing the deviation of the metal element in the first silicon film.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1(A) to 1(D) are views showing a step of fabricating a crystalline silicon film.
FIG. 2 is a view showing a density distribution of a nickel element.
FIG. 3 is a view showing a density distribution of the nickel element.
FIG. 4 is a view showing a density distribution of the nickel element.
FIGS. 5(A) to 5(D) are views showing a step of fabricating a thin film transistor.
FIGS. 6(A) to 6(D) are views showing a step of fabricating a crystalline silicon film.
FIGS. 7(A) to 7(C) are views showing a step of fabricating a thin film transistor.
FIGS. 8(A) to 8(C) are views showing a step of fabricating a crystalline silicon film.
FIGS. 9(A) to 9(C) are views showing a step of fabricating a crystalline silicon film.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
Embodiment 1
Embodiment 1 relates to a technology of dispersing a nickel element into an amorphous silicon film from a crystalline silicon film (allowing the amorphous silicon film to such the nickel element) to lower a density of the nickel element in the crystalline silicon film as a consequence, by forming an amorphous silicon film, introducing into the amorphous silicon film a metal film which promotes the crystallization of silicon film, forming an amorphous silicon film on a crystallized silicon film (crystalline silicon film) via an oxide film (silicon oxide film), followed by performing heat treatment again.
FIG. 1 shows a step of fabricating a crystalline silicon film described in this embodiment. In the beginning, on Corning 7059 glass substrate 101 (having a strain point of 593° C.), a silicon oxide film 102 is formed to a thickness of 3000 Å as a base film. The silicon oxide film 102 is intended to prevent impurities and alkaline ions from being dispersed into the semiconductor thin film from the glass substrate 101. Then, the amorphous silicon film 103 is formed to a thickness of 600 Å by the plasma CVD and the low pressure thermal CVD. Then, a nickel acetate solution which is adjusted to a predetermined nickel density is dripped on the amorphous silicon film 103 to form a water film 104. Then, the spinner 100 is used for spin coating to produce a state in which the nickel element is held in contact with the surface of the amorphous silicon film 103 (FIG. 1(A)).
Subsequently, the amorphous silicon film 103 is crystallized by heat treatment to obtain a crystalline silicon film 105. The heat treatment can be carried out at a heating temperature of 450° C. or more, or preferably, 500° C. or more. However, in consideration of heat resistance of the glass substrate 101, preferably, the temperature is set to a strain point of the glass substrate 101 or less. Incidentally, when the heat treatment is carried out at a temperature of 500° C. or less, the heat treatment requires tens of hours or more. Thus, the method is not practical.
The density of nickel in this crystalline silicon film 105 is required to be set to 1×1016 atom cm−3 to 5×1019 atom cm−3 if possible. Consequently, it is necessary to adjust the nickel density in the crystalline silicon film 105 thus obtained to the aforementioned range at the step shown in FIG. 1(A). Incidentally, the nickel density is defined as a minimum value measured by using the SIMS (secondary ion mass spectrometer).
When the crystalline silicon film 105 is obtained, a silicon oxide film 106 is formed on the surface of the film 105. The thickness of the silicon oxide film 106 may be set to about tens of Å to about 100 Å. Such a thin film is formed because the nickel element in the crystalline silicon film is required to move via the silicon oxide film 106. Here, an extremely thin silicon oxide film 106 is formed by the UV light irradiation in the air. Even when this thin silicon oxide film 106 is as thick as a natural oxide film, it has been made clear that the thin film 106 serves as an etching stopper in the subsequent step of etching of the amorphous silicon film (denoted by 107). Thus the thin film 106 may be as thick as the aforementioned thickness. Here, the silicon oxide film 106 is formed by using the UV oxidation process, but the silicon oxide film may be formed by the thermal oxidation process.
This silicon oxide film 106 serves as an etching stopper in the later etching step, and the silicon oxide film 106 can be used as long as it provides a selectivity with respect to the crystalline silicon film 105. For example, in the place of the silicon oxide film 106, an extremely thin silicon nitride film can be used.
Subsequently, the amorphous silicon film 107 is formed to a thickness of 600 Å by the plasma CVD and low pressure CVD.
FIG. 2 shows a density distribution of the nickel element in the direction of the film thickness by using SIMS (secondary ion mass spectrometer). What is shown in FIG. 2 is a distribution of the nickel element in the depth direction from the surface of the amorphous silicon film 107. As apparent in FIG. 2, it is made clear that the nickel element in the amorphous silicon film 107 is less than the measurement limit (here, in this case, 1×1017 atom cm−3), and a maximum of about 5×1018 atom cm−3 of the nickel element is present in the crystalline silicon film 105.
Then the nickel element in the crystalline silicon film 105 is dispersed in the amorphous silicon film 107 via an oxide film 106 by heat treatment. This step can be understood as a step of sucking out the nickel element in the crystalline silicon film 105 (FIG. 1(C)).
This step of heat treatment is carried out at a temperature of from 400 to 450° C. at which the amorphous silicon film 107 is not crystallized. In this embodiment, the heat treatment is carried out at 450° C. for two hours. When this heat treatment is carried out, the nickel element in the crystalline silicon film 105 is dispersed in the amorphous silicon film 107 thereby making it possible to lower the density of the nickel element in the crystalline silicon film 105.
Generally, when the thickness of the amorphous silicon film 107 is set to not less than the thickness of the crystalline silicon film 105, the density of the nickel element in the crystalline silicon film 105 can be set to a half or less by carrying out the aforementioned heat treatment.
FIG. 3 shows a density distribution of the nickel element in the film thickness direction in a state in which the heat treatment is carried out for two hours. Data shown in FIG. 3 is made with the same measurement method as data shown in FIG. 2.
As is apparent in FIG. 3, nickel is dispersed in the amorphous silicon film 107. However, it can be seen in FIG. 3 that the density of nickel is somewhat higher in the crystalline silicon film 105. From FIG. 3, it can be understood that the nickel element in the crystalline film 105 is absorbed in the amorphous silicon film 107 at the step of heat treatment shown in FIG. 1(C).
FIG. 4 shows a density distribution of nickel in four hour heat treatment at 450° C. when two hour heat treatment is further carried out at 450° C. after data shown in FIG. 3 is obtained. (Finally, four hour treatment is carried out at 450° C.) As is apparent in a comparison between FIGS. 3 and 4, it can be seen that the nickel element in the crystalline silicon film 105 is gradually sucked into the amorphous silicon film 107. It is considered that a large amount of unpaired bonds and a large number of silicon atoms to which nickel can be easily bonded exist in the amorphous silicon film 107. Further, the nickel density in the crystalline silicon film 105 can be gradually lowered by carrying out a long hour heat treatment. Such an action is a feature that cannot be observed when the amorphous silicon film 107 is crystallized.
Then, the amorphous silicon film 107 is removed by etching. Here, as an etchant of the amorphous silicon film 107, hydradine (N2H6) is used. When hydradine is used as an etchant, the amorphous silicon film 107 has a faster etching rate than the crystalline silicon film 105. Further, in the present embodiment, an oxide silicon film 106 which cannot be etched with hydradine (the etching rate is extremely low, and in a relative viewpoint, it can be regarded that etching cannot be performed) is formed on the crystalline silicon film as an etching stopper. Therefore, only the amorphous silicon film 107 which has sucked out nickel can be selectively removed. Incidentally, dry etching may be used for etching the amorphous silicon film 107.
Subsequently, the silicon oxide film 106 is removed with buffer acid and fluorine nitride to obtain a crystalline silicon film 108 in which the density of the contained nickel element as shown in FIG. 1(D) can be lowered. The density of the nickel element in this crystalline silicon film 108 is, for example, about 3×1018 atom cm−3. As apparent in the comparison with FIG. 2, this value means that the density of the nickel element can be lowered to a half (a half or less in average).
In this embodiment, the thickness of the amorphous silicon film 107 which is formed on the crystalline silicon film 105 is set to the same thickness as the thickness of the crystalline silicon film 105. However, the density of the nickel element which is contained in the crystalline silicon film 108 which is finally obtained can be further lowered by increasing the thickness of the amorphous silicon film 107. That is, a larger amount of the nickel element can be sucked out into the amorphous silicon film 107 by increasing the volume of the amorphous silicon film 107 compared with the volume of the crystalline silicon film 105.
With the adoption of the structure of this embodiment, the density of nickel in the crystalline silicon film 108 thus obtained can be set to 5×1018 atom cm−3 or less.
Embodiment 2
Embodiment 2 is characterized in that the step of heat treatment in the fabrication process in embodiment 1 is carried out by setting the conditions as follows; heating temperature is 550° C., and heating duration is four hours. When the heat treatment step shown in FIG. 1(C) is carried out at 550° C. for four hours, the amorphous silicon film denoted by 107 is crystallized with the action of the nickel element which is dispersed from the crystalline silicon film 105.
At this time, the crystalline advances in a direction of heading from the crystalline silicon film 105 to the amorphous silicon film 107 via the oxide film 106. As described above, the metal element which promotes the crystallization of silicon tends to be concentrated at the tip portion of the crystal growth. Consequently, an area where the nickel element is concentrated exist in the crystallized silicon film 107 (which is transformed into a crystalline film at this stage). Then naturally the density of nickel in the crystalline silicon film is decreased.
Further, the nickel element deviated area which is present on the surface of the crystalline silicon film 105 moves together with the tip portion of the crystal growth along with the advancement of the progress of the crystallization of the amorphous silicon film 107. That is, the nickel element deviated area will be present in the silicon film 107 (which is here designated as a crystallized state) after the termination of the crystallization. Consequently, the nickel element deviated area on the surface of the crystalline silicon film 105 can be eliminated.
In the case where the amorphous silicon film 107 has been crystallized in this manner, it is feared whether or not this crystallized silicon film can be selectively removed. Since the silicon oxide film 106 is formed which serves as an etching stopper, only the silicon film denoted by 107 (crystallized in this case crystallized) can be selectively removed. In other words, when etching is carried out using hydradine and ClF3 gas, the etching rate of oxide film denoted by reference numeral 106 is extremely small compared with the etching rate of the silicon film denoted by reference numeral 107. Thus the etching is suspended when the etching of the silicon film 107 is ended.
When the structure shown in embodiment 2 is adopted, the heat treatment step shown in FIG. 1(C) can be performed under the same condition as the heat treatment as FIG. 1(B).
Embodiment 3
Embodiment 3 shows an example of fabricating a thin film transistor by using the crystalline silicon film which is obtained by the method for fabricating the silicon film shown in embodiments 1 and 2. Referring to FIG, 5, there is shown a method for fabricating the thin film transistor. In the beginning, a crystalline silicon film 503 is formed on the glass substrate 501 on which a base film 502 is formed by using a method shown in embodiments 1 and 2. (FIG. 5(A)) Subsequently, the crystalline silicon film 503 thus obtained is patterned to form an active layer of the thin film transistor as shown by reference numeral 504. Then a silicon oxide film 505 is formed to a thickness of 1000 Å which functions as a gate insulating film by the plasma CVD and the low pressure thermal CVD. (FIG. 5(B))
Then an aluminum film containing scandium is formed to a thickness of 6000 Å followed by patterning the film to form a gate electrode denoted by reference numeral 506. Further, in the electrolyte, anodic oxidation is carried out by using the gate electrode 506 as an anode to form an oxide layer 507. The thickness of the oxide layer 507 is set to 2000 Å. It is possible to form an offset gate area to a thickness of this oxide layer 507 at the subsequent step (FIG. 5(C)).
Then, impurity ions are doped into the active layer 504. Here, phosphorus ions are doped as an impurity ion. At this step, phosphorus ions are doped into an area denoted by reference numerals 508 and 511. The area denoted by reference numerals 508 and 511 constitute a source area and a drain area. Further, an area denoted by reference numeral 509 constitutes an offset area. Further, the area denoted by reference numeral 510 constitutes a channel-formation area.
After the completion of the impurity ion doping, the silicon film is irradiated with laser light to activate the doped ions and to anneal the source and drain areas 508 and 511 that has been damaged at the time of ion doping. (FIG. 5(C)) Subsequently, a silicon oxide film 512 is formed as an interlayer insulating film and then a contact hole is formed to form a source electrode 513 and a drain electrode 514 by using aluminum. Further, a thin film transistor is completed by heat treatment in the hydrogen atmosphere of 350° C. (FIG. 5(D)).
Embodiment 4
Embodiment 4 relates to a technology for obtaining a crystalline silicon film which has crystal grown in a direction parallel to the substrate and then lowering the density of nickel in this crystalline silicon film by selectively introducing nickel which is a metal element that promotes the crystallization of silicon.
In the beginning, a silicon oxide film is formed to have a thickness of 3000 Å as a base film on the glass substrate 601 by the sputtering method. Subsequently, the amorphous silicon film 603 is formed to have a thickness of 500 Å by the plasma CVD or the low pressure thermal CVD.
Subsequently, the amorphous silicon film is irradiated with UV light in the atmosphere of oxygen to form an extremely thin oxide film (not shown) on the surface of the amorphous silicon film 603. This oxide film is intended to improve the moisture characteristics of the solution at the subsequent step of coating the solution.
Then, a resist is used to form a mask 604. The area 605 exposed by the resist mask 604 has a slit-like configuration with a longitudinal direction from the surface side of the paper shown in FIG. 6(A) to the rear surface of FIG. 6(A).
Then, a nickel acetate solution containing a predetermined density of nickel is dripped to form a water film 606.
Further, a spinner 600 is used for spin coating to produce a state in which the nickel element is held in contact with the surface of the amorphous silicon film 603 via an oxide film (not shown) in an area denoted by reference numeral 605.
Then, the resist mask 604 is removed. Then the amorphous silicon film 603 is heat treated to be crystallized. Here, in the area designated by reference numeral 605, the nickel element is dispersed from a state in which the nickel element is held in contact with the amorphous silicon film 603 via the oxide film (not shown) into the amorphous silicon film via the oxide film (not shown). Then, as denoted by an arrow 607, the crystal growth proceeds in a direction parallel to the substrate. This crystal growth advances in a column-like or a needle-like configuration. In embodiment 4, since the area denoted by reference numeral 605 has a slit-like configuration with a longitudinal direction from the surface of the paper shown in FIG. 6(A) to the rear surface of FIG. 6(A). The crystal growth as shown by the arrow 607 advances approximately in one direction. This crystal growth can be carried out over tens of μm to 100 μm or more. (FIG. 6(B))
In this manner, the crystalline silicon film 608 is obtained as shown in FIG. 6(C). Then, the oxide film 609 is formed to have a thickness of 50 Å by the thermal oxidization method. Moreover, an amorphous silicon film 610 having a thickness of 1000 Å is formed by the plasma CVD or the low pressure thermal CVD.
Then, the heat treatment is carried out at 450° C. for two hours, and causes the nickel element in the crystalline silicon film 608 to be dispersed in the amorphous silicon film 610 via an oxide film 609. The amorphous silicon film 610 is etched with ClF3 gas, and then the oxide film 609 is removed with buffer fluoric acid. Thus the crystalline silicon film 611 having a lowered nickel density as shown in FIG. 6(D) can be obtained. This crystalline silicon film 611 is characterized in that the crystalline silicon film 611 has an area which is crystal grown in a direction parallel to the substrate as denoted by reference numeral 607 and, further, the nickel density is low.
An experiment has made clear that somewhat large amount of nickel which is introduced into the area shown by reference numeral 605 can have a longer distance of crystal growth in a direction parallel to the substrate (which is referred to a longitudinal direction growth). However, in the meantime, a larger amount of the introduced nickel element can be a factor of heightening the nickel element concentration in the silicon film. Therefore the large amount of introduced nickel is not favorable. This is because when the nickel density in the film is increased (5×1019 atom cm−3 or more in the experiment), a problem becomes apparent in that the characteristic of the silicon film is deteriorated or the operation of thin film transistors becomes unstable and the deterioration of characteristic becomes drastic.
However, as shown in Embodiment 4, the present invention can meet the following two demands at the same time by removing the nickel element after the completion of crystallization; a demand that the distance of crystal growth in the longitudinal direction be prolonged in the horizontal direction, and a demand that the nickel density (density of metal element) in the obtained crystalline silicon film 611 be lowered as much as possible.
Embodiment 5
Embodiment 5 shows an example in which a crystalline silicon film obtained in embodiment 4 is used to constitute a thin film transistor. FIG. 7 shows a fabrication step in embodiment 5. In the beginning, a crystalline silicon film as shown by reference numeral 611 in FIG. 6(D) has an area which has crystal grown in a direction parallel to the substrate.
Subsequently, as shown in FIG. 7(A), an active layer 703 of the thin film transistor is formed by patterning the crystalline silicon film. In FIG. 7(A), reference numeral 701 denotes a glass substrate while reference numeral 702 denotes a silicon oxide film as the base film.
Here, it is important that the beginning and the end of the crystal growth in the crystal growth shown in FIG. 6(B) do not exist in the active layer 703. This is because a high density of nickel is contained in the beginning and the end of the crystal growth.
Further, a silicon oxide film 704 is formed which functions as a gate insulating film to a thickness of 1000 Å by the plasma CVD. FIG. 7(A))
Subsequently, a film which primarily comprises aluminum is formed followed by patterning the film to form a gate electrode 705. Then, an oxide layer 706 is formed by anodic oxidation in the electrolyte using the gate electrode 705 as an anode. An offset gate area can be formed by the impurity ion doping to a thickness of the oxide layer 706 at the subsequent step of impurity ion doping. (FIG. 7(B)).
Then, as an impurity ion, phosphorus ions are doped. At this step, a source area 707 and a drain area 710 are formed. Further, an offset gate area 708 and a channel formation area 709 are formed. After the impurity ion doping is completed, the source and the drain areas 707 and 710 are formed by irradiating a laser light or an intense light to activate the source and the drain areas 707 and 710.
Then, the silicon oxide film 711 which constitutes an interlayer insulating film is formed to a thickness of 6000 Å by plasma CVD. Then, after a contact hole is formed, the source electrode 712 and the drain electrode 713 are formed. Thus, a thin film transistor is completed.
Embodiment 6
Embodiment 6 is characterized in that heat treatment is carried out again after the step of fabricating the crystalline silicon film according to embodiment 1 shown in FIG. 1. When heat treatment is carried out at step shown in FIG. 1(C), nickel (metal element) in the crystalline silicon film 105 is gradually absorbed into the amorphous silicon film 107 as shown in FIG. 4. At this time, the density of nickel in the vicinity of the surface of the crystalline silicon film 105 becomes higher than the nickel density in the vicinity of the interface of the silicon oxide film 102 on the lower surface of the crystalline silicon film 105. This means that nickel in the crystalline silicon film 105 is sucked out into the amorphous silicon film 107 with the result that nickel element is deviated to the surface side of the crystalline silicon film 105.
Consequently, in the case wherein a thin film transistor is fabricated by using a crystalline silicon film 108 which is formed on a glass plate 101 as shown in FIG. 1(D), carriers are to be conducted on the surface of the crystalline silicon film 108. It is not preferable that a high density of nickel exists in an area where carriers are conducted.
Then, in embodiment 6, after a state shown in FIG. 1(D) is obtained, heat treatment is conducted so that nickel is dispersed again in the crystalline silicon film 108. In the heat treatment discussed here, nickel may be dispersed. Therefore, the temperature may be set to 400° C. or more. Further, the upper limit of the temperature is limited by the heat resistance of the glass substrate 101. Consequently, the heating temperature used in embodiment 6 is 400° C. or more, and the temperature may be less than the strain point of the glass substrate.
Details of embodiment 6 will be explained in detail by using FIG. 8. In the beginning, after passing through the fabrication step shown in FIG. 1, a state shown in FIG. 1(D) will be obtained. The state in FIG. 1(D) is described in FIG. 8(A). FIG. 8(A) shows a layer 802 (on the surface side) in which nickel is segregated and a high density of nickel is contained, and a layer 801 in which nickel is contained with a density lower than that of the layer side denoted by reference numeral 802. These layers 801 and 802 constitute a crystalline silicon film 108 (see FIG. 1(D)) formed on the glass substrate 101 via a base film 102.
In a state shown in FIG. 8(A), the crystalline silicon film is heat treated. Here the film is subjected to two hour heat treatment at 500° C. Consequently, the nickel element in an area denoted by reference numeral 802 is dispersed into an area denoted by reference numeral 801 where the nickel element is present at a low density. In this manner, this area 802 can be in a state in which no segregation of nickel is present. Then, the crystalline silicon film 803 can be obtained where the nickel density on the surface can be lowered. (FIG. 8(C))
Embodiment 7
Embodiment 7 is an example in which laser light is irradiated in place of heat treatment at the step of crystallization in the structure shown in embodiment 1. The step of fabricating embodiment 7 is shown in FIG. 9. In the case of Embodiment 7, a layer denoted by reference number 802 comprising a crystalline silicon film where nickel is present at a high density in the surface of the crystalline silicon film, and a layer 801 comprising a crystalline silicon film in which the nickel element is present at a low density are obtained. (FIG. 9(A))
Next, a laser light is irradiated to disperse the nickel element from the layer 802 to the layer 801. (FIG. 9(B)) Then, a crystalline silicon film 901 is obtained which has a state in which nickel is uniformly dispersed in the film. (FIG. 9(C))
Embodiment 8
Embodiment 8 is characterized in that an amorphous silicon film 107 shown in FIG. 1(C) is formed in a state in which the defect density is artificially high at the step shown in embodiment 1. At step shown in embodiment 1, the crystalline silicon film 105 contains an average of about 3×1018 atom cm−3 of the nickel element as shown in FIG. 2. Then, embodiment 7 is characterized by heightening the removing capabilities of the nickel element by setting the defect density in the amorphous silicon film 107 at least to a level more than the aforementioned density of the nickel element.
The defect density in the amorphous silicon film 107 can be estimated by measuring the spin density. In addition, to artificially form defects, the sputtering method, plasma CVD at low temperature may be used. Otherwise the plasma CVD or low pressure thermal CVD using only silane and disilane may be used without using hydrogen for neutralizing unpaired bonds.
When the defect density of the amorphous silicon film 17 is set to a high level, the removing capabilities of nickel element can be further enlarged. Then the effect shown in FIGS. 3 and 4 can be made large.
Embodiment 9
In this embodiment, a polycrystalline silicon film is used as a nickel element diffusion film for absorbing nickel element thereinto.
A process for fabricating a crystalline silicon film in accordance with this embodiment is described with reference to FIG. 1. First, a silicon oxide film 102 is formed as a base film to a thickness of 3000 Å on Corning 7059 glass substrate 101 (having a strain point 593° C.).
Next, an amorphous silicon film 103 is formed to a thickness of 600 Å by plasma CVD or low pressure thermal CVD. Nickel acetate solution adjusted to a prescribed nickel concentration is dripped on the amorphous silicon film 103 and is spin-coated by spinner 100 to form an aqueous film 104. In this way, nickel is provided in contact with a surface of the amorphous silicon film 103. (FIG. 1(A))
Next, the amorphous silicon film 103 is crystallized by heat treatment to obtain a crystalline silicon film 105. Temperature of the heat treatment is 550° C. and the duration of the heat treatment is 4 hours. (FIG. 1(B))
A silicon oxide film 106 is formed to a thickness of several tens Å to 100 Å on a surface of the obtained crystalline silicon film 105 by a UV light irradiation in air
Next, a polycrystalline silicon film 107 is formed to a thickness of 600 Å by low pressure thermal CVD. It is not necessary to form the polycrystalline silicon film 107 with a film quality required for an active layer of a semiconductor. The actual film has a high defect density. It is preferred that this defect density is higher than defect density of the crystalline silicon film 105.
Next, nickel element contained in the crystalline silicon film 105 is diffused into the polycrystalline silicon film 107 through the oxide film 106 by heat treatment. (FIG. 1(C)).
The lower limit of the heating temperature of this heat treatment is defined as a temperature at which nickel can diffuse and the lower limit is 400° C. or higher. The upper limit is defined as a strain point of the glass substrate 101. Nickel element contained in the crystalline silicon film 105 diffuses into the polycrystalline silicon film 107 by this heat treatment to enable the nickel element concentration in the crystalline silicon film 105 to decrease.
Generally, by forming the polycrystalline silicon film 107 to a thickness more than that of the crystalline silicon film 105, nickel concentration in the crystalline silicon film 105 can be lowered to half or less by the heat treatment.
Then, the amorphous silicon film 107 is removed by etching. Hydradine (N2H6) or ClF3 gas can be used. Since the etching rate of the silicon oxide is extremely low and the silicon oxide film 106 serves as an etching stopper, only the polycrystalline silicon film 107 which has absorbed nickel can selectively be removed.
Next, the silicon oxide film 106 is removed by buffered hydrofluoric acid and fluorine nitrate to obtain a crystalline silicon film 108 in a low nickel element concentration therein, as shown in FIG. 1(D).
Embodiment 10
An amorphous SixFe1-x film (0<x<1) is used as a nickel element diffusion film for absorbing nickel element therein in this embodiment.
A process for fabricating a crystalline silicon film according to this embodiment is described with reference to FIG. 1. First, a silicon oxide film 102 is formed as a base film to a thickness of 3000 Å on Corning 7059 glass substrate 101 having a strain point of 593° C.
Next, an amorphous silicon film 103 is formed to a thickness of 600 Å by plasma CVD or low pressure thermal CVD. A nickel acetate solution adjusted to a prescribed nickel concentration is dripped on the amorphous silicon film 103, and spin-coated by spinner 100 to form an aqueous film 104. In this way, nickel element is provided in contact with a surface of the amorphous silicon film. (FIG. 1(A))
Next, the amorphous silicon film 103 is crystallized by heat treatment to obtain a crystalline silicon film 105. The heating temperature is 550° C. and the heating duration is 4 hours. (FIG. 1(B)).
A silicon oxide film 106 is formed to a thickness of several tens A to 100 Å on a surface of the obtained crystalline silicon film 105 by a UV light irradiation in air.
Next, an amorphous SixGe1-x film 107 is formed to a thickness of 600 Å by plasma CVD using a silane (SiH4) and germane (GeH4) as a raw material gas. In order to obtain the amorphous SixGe1-x film 107 at a high defect density, low temperature is used as the substrate temperature during the film formation and the raw material gas is used without being diluted with hydrogen.
Next, nickel element contained in the crystalline silicon film 105 is diffused into the amorphous SixGe1-x film 107 through the oxide film 106 by heat treatment. (FIG. 1(C)).
The lower limit of the heating temperature of this heat treatment is defined as a temperature at which nickel can be diffused. The lower limit is 400° C. or higher. The upper limit is defined as a strain point of the glass substrate 101. The nickel element contained in the crystalline silicon film 105 is diffused into the amorphous SixGe1-x film 107 to lower nickel element concentration in the crystalline silicon film 105.
The SixGe1-x film 107 is removed by etching. In order to use the silicon oxide film 106 as an etching stopper, an etching solution or etching gas having a high etching selectivity between the SixGe1-x film 107 and the silicon oxide film 106 is used. In this way, only the SixGe1-x film 107 which has absorbed nickel can be selectively removed.
Next, the silicon oxide film 106 is removed by buffered hydrofluoric acid or fluorine nitrate to obtain a crystalline silicon film 108 with a low nickel element concentration, as shown in FIG. 1(D).
As described above, in accordance with the present invention, by the function of the metal element, the crystalline silicon film can be fabricated at a low temperature such as about 550° C. or less which is lower than the prior art. Consequently, the crystalline silicon film using a glass substrate can be obtained.
Further, a crystalline silicon film having a low density of metal element can be obtained by dispersing the metal element into the amorphous silicon film from the crystalline silicon film crystallized with the action of the metal element. Consequently, a device free from the bad influence of the metal element, for example, a thin film transistor can be obtained by using a crystalline silicon film.
Further, the crystalline silicon film free from the deviation of the metal element can be obtained by dispelling to a second silicon film a portion where the metal element in the silicon film crystallized by the action of the metal element is deviated. In this manner, a device free from the bad influence of the metal element can be obtained.

Claims (42)

What is claimed is:
1. A method for fabricating a semiconductor thin film comprising the steps of:
providing an amorphous silicon film with a metal element which promotes crystallization of said semiconductor film;
crystallizing said amorphous silicon film by heat treatment to obtain a crystalline semiconductor film;
forming a silicon nitride film in contact with said crystalline semiconductor film;
forming a metal element diffusion film comprising a semiconductor in contact with said silicon nitride film;
diffusing said metal element into said metal element diffusion film; and
removing said metal element diffusion film into which said metal element has been diffused, using said silicon nitride film as an etching stopper.
2. A method for fabricating a semiconductor thin film comprising the steps of:
providing an amorphous silicon film with a metal element which promotes crystallization of said silicon film;
obtaining a crystalline silicon film by crystallizing said amorphous silicon film by heat treatment;
forming a silicon nitride film in contact with said crystalline silicon film;
forming an amorphous semiconductor film in contact with said silicon nitride film;
dispersing by heat treatment the metal element in said crystalline silicon film into the smorphous semiconductor film formed in contact with said silicon nitride film; and
removing the semiconductor film formed in contact with said silicon nitride film by using said silicon nitride film as an etching stopper.
3. The method of claim 2 wherein said amorphous semiconductor film comprises silicon.
4. A method for fabricating a semiconductor thin film comprising the steps of:
providing an amorphous silicon film with a metal element which promotes crystallization of said silicon film;
obtaining a crystalline silicon film by crystallizing said amorphous silicon film by heat treatment;
forming a silicon nitride film in contact with said crystalline silicon film;
forming an amorphous semiconductor film in contact with said silicon nitride film;
crystallizing by heat treatment the amorphous semiconductor film which is formed in contact with said silicon nitride film; and
removing the semiconductor film which is formed in contact with said silicon nitride film by using said silicon nitride film as an etching stopper.
5. The method of claim 4 wherein said amorphous semiconductor film comprises silicon.
6. A method for fabricating a semiconductor thin film comprising the steps of:
providing an amorphous semiconductor film with a metal element which promotes crystallization of said semiconductor film;
obtaining said amorphous semiconductor film by heat treatment to obtain a crystalline semiconductor film;
forming a silicon nitride film in contact with said semiconductor film;
forming a metal element diffusion film comprising a semiconductor in contact with said silicon nitride film;
diffusing said metal element into said metal element diffusing film; and
removing said metal element diffusion film into which said metal element has been diffused.
7. A method for fabricating a semiconductor device comprising the steps of:
providing an amorphous semiconductor film with a metal element which promotes crystallization of said semiconductor film;
crystallizing said amorphous semiconductor film to obtain a crystalline semiconductor film;
forming an etching stopper film on said crystalline semiconductor film;
forming a metal element diffusion film comprising a semiconductor on said etching stopper film;
diffusing said metal element into said metal element diffusion film from said crystalline semiconductor film; and
removing said metal element diffusion film after diffusing said metal element thereto.
8. The method according to claim 7 wherein said metal element is selected from the group consisting of Fe, Co, Ni, Ru, Rh, Pd, Os, Ir, Pt, Cu and Au.
9. A method for fabricating a semiconductor device comprising the steps of:
providing an amorphous semiconductor film with a metal element which promotes crystallization of said semiconductor film;
crystallizing said amorphous semiconductor film to obtain a crystalline semiconductor film;
forming an etching stopper film on said crystalline semiconductor film;
forming a metal element diffusion film comprising silicon on said etching stopper film;
diffusing said metal element into said metal element diffusion film from said crystalline semiconductor film; and
removing said metal element diffusion film after diffusing said metal element.
10. The method according to claim 9 wherein said metal element diffusion film comprises amorphous silicon.
11. The method according to claim 9 wherein said metal element diffusion film comprises polycrystalline silicon.
12. The method according to claim 9 wherein said metal element diffusion film comprises amorphous Six Ge 1-x ( 0<x<1 ).
13. The method according to claim 9 wherein said metal element is selected from the group consisting of Fe, Co, Ni, Ru, Rh, Pd, Os, Ir, Pt, Cu and Au.
14. A method for fabricating a semiconductor device comprising the steps of:
providing an amorphous semiconductor film with a metal element which promotes crystallization of said semiconductor film;
crystallizing said amorphous semiconductor film to obtain a crystalline semiconductor film;
forming an etching stopper film on said crystalline semiconductor film;
forming a gettering film comprising silicon by sputtering on said etching stopper film; diffusing said metal element into said gettering film from said crystalline semiconductor film; and
removing said gettering film after diffusing said metal element.
15. The method according to claim 14 wherein said etching stopper film comprises silicon oxide.
16. The method according to claim 14 wherein said etching stopper film comprises silicon nitride.
17. The method according to claim 14 wherein said gettering film comprises amorphous silicon.
18. The method according to claim 14 wherein said gettering film comprises polycrystalline silicon.
19. The method according to claim 14 wherein said gettering film comprises amorphous Six Ge 1-x ( 0<x<1 ).
20. The method according to claim 14 wherein said metal element is selected from the group consisting of Fe, Co, Ni, Ru, Rh, Pd, Os, Ir, Pt, Cu and Au.
21. A method for fabricating a semiconductor device comprising the steps of:
providing an amorphous semiconductor film with a metal element which promotes crystallization of said semiconductor film;
crystallizing said amorphous semiconductor film to obtain a crystalline semiconductor film;
forming an etching stopper film on said crystalline semiconductor film;
forming a gettering film comprising silicon on said etching stopper film;
diffusing said metal element into said gettering film from said crystalline semiconductor film; and
removing said gettering film after diffusing said metal element,
wherein said gettering film is so formed that a defect density in the gettering film is higher than a density of said metal element in the crystalline semiconductor film.
22. The method according to claim 21 wherein said etching stopper film comprises silicon oxide.
23. The method according to claim 21 wherein said etching stopper film comprises silicon nitride.
24. The method according to claim 21 wherein said gettering film comprises amorphous silicon.
25. The method according to claim 21 wherein said gettering film comprises polycrystalline silicon.
26. The method according to claim 21 wherein said gettering film comprises amorphous Six Ge 1-x ( 0<x<1 ).
27. The method according to claim 21 wherein said metal element is selected from the group consisting of Fe, Co, Ni, Ru, Rh, Pd, Os, Ir, Pt, Cu and Au.
28. A method for fabricating a semiconductor device comprising the steps of:
providing an amorphous semiconductor film with a metal element which promotes crystallization of said semiconductor film;
crystallizing said amorphous semiconductor film to obtain a crystalline semiconductor film;
forming an oxide film on the crystalline semiconductor film by oxidizing a surface of said crystalline semiconductor film;
forming a gettering film comprising silicon on said oxide film;
diffusing said metal element into said gettering film from said crystalline semiconductor film; and
removing said gettering film after diffusing said metal element.
29. The method according to claim 28 wherein said gettering film comprises amorphous silicon.
30. The method according to claim 28 wherein said gettering film comprises polycrystalline silicon.
31. The method according to claim 28 wherein said gettering film comprises amorphous Six Ge 1-x ( 0<x<1 ).
32. The method according to claim 28 wherein said metal element is selected from the group consisting of Fe, Co, Ni, Ru, Rh, Pd, Os, Ir, Pt, Cu and Au.
33. A method for fabricating a semiconductor device comprising the steps of:
providing an amorphous semiconductor film with a metal element which promotes crystallization of said semiconductor film;
crystallizing said amorphous semiconductor film to obtain a crystalline semiconductor film;
forming an oxide film on the crystalline semiconductor film by oxidizing a surface of said crystalline semiconductor film;
forming a gettering film comprising silicon by sputtering on said oxide film; and
diffusing said metal element into said gettering film from said crystalline semiconductor film; and
removing said gettering film after diffusing said metal element.
34. The method according to claim 33 wherein said gettering film comprises amorphous silicon.
35. The method according to claim 33 wherein said gettering film comprises polycrystalline silicon.
36. The method according to claim 33 wherein said gettering film comprises amorphous Six Ge 1-x ( 0<x<1 ).
37. The method according to claim 33 wherein said metal element is selected from the group consisting of Fe, Co, Ni, Ru, Rh, Pd, Os, Ir, Pt, Cu and Au.
38. A method for fabricating a semiconductor device comprising the steps of:
providing an amorphous semiconductor film with a metal element which promotes crystallization of said semiconductor film;
crystallizing said amorphous semiconductor film to obtain a crystalline semiconductor film;
forming an oxide film on the crystalline semiconductor film by oxidizing a surface of said crystalline semiconductor film;
forming a gettering film comprising silicon on said oxide film;
diffusing said metal element into said gettering film from said crystalline semiconductor film; and
removing said gettering film after diffusing said metal element,
wherein said gettering film is so formed that a defect density in the gettering film is higher than a density of said metal element in the crystalline semiconductor film.
39. The method according to claim 38 wherein said gettering film comprises amorphous silicon.
40. The method according to claim 38 wherein said gettering film comprises polycrystalline silicon.
41. The method according to claim 38 wherein said gettering film comprises amorphous Six Ge 1-x ( 0<x<1 ).
42. The method according to claim 38 wherein said metal element is selected from the group consisting of Fe, Co, Ni, Ru, Rh, Pd, Os, Ir, Pt, Cu and Au.
US09/838,216 1994-09-29 2001-04-20 Method for fabricating semiconductor thin film Expired - Lifetime USRE38266E1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/838,216 USRE38266E1 (en) 1994-09-29 2001-04-20 Method for fabricating semiconductor thin film
US10/678,139 USRE43450E1 (en) 1994-09-29 2003-10-06 Method for fabricating semiconductor thin film

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
JP25911794 1994-09-29
JP6-259117 1994-09-29
US08/536,977 US5789284A (en) 1994-09-29 1995-09-29 Method for fabricating semiconductor thin film
US09/115,838 US6071766A (en) 1994-09-29 1998-07-15 Method for fabricating semiconductor thin film
US09/838,216 USRE38266E1 (en) 1994-09-29 2001-04-20 Method for fabricating semiconductor thin film

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US08/536,977 Division US5789284A (en) 1994-09-29 1995-09-29 Method for fabricating semiconductor thin film
US09/115,838 Reissue US6071766A (en) 1994-09-29 1998-07-15 Method for fabricating semiconductor thin film

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/115,838 Division US6071766A (en) 1994-09-29 1998-07-15 Method for fabricating semiconductor thin film

Publications (1)

Publication Number Publication Date
USRE38266E1 true USRE38266E1 (en) 2003-10-07

Family

ID=17329557

Family Applications (3)

Application Number Title Priority Date Filing Date
US08/536,977 Expired - Lifetime US5789284A (en) 1994-09-29 1995-09-29 Method for fabricating semiconductor thin film
US09/115,838 Ceased US6071766A (en) 1994-09-29 1998-07-15 Method for fabricating semiconductor thin film
US09/838,216 Expired - Lifetime USRE38266E1 (en) 1994-09-29 2001-04-20 Method for fabricating semiconductor thin film

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/536,977 Expired - Lifetime US5789284A (en) 1994-09-29 1995-09-29 Method for fabricating semiconductor thin film
US09/115,838 Ceased US6071766A (en) 1994-09-29 1998-07-15 Method for fabricating semiconductor thin film

Country Status (1)

Country Link
US (3) US5789284A (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020106861A1 (en) * 1997-07-14 2002-08-08 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor film and method of manufacturing a semiconductor device
US20020151120A1 (en) * 2001-02-16 2002-10-17 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device
US20030092225A1 (en) * 1996-01-23 2003-05-15 Semiconductor Energy Laboratory Co. Ltd., A Japanese Corporation Method for manufacturing a semiconductor thin film
US20060134891A1 (en) * 2003-12-25 2006-06-22 Semiconductor Energy Laboratory Co., Ld. Method for manufacturing semiconductor device
US7075002B1 (en) 1995-03-27 2006-07-11 Semiconductor Energy Laboratory Company, Ltd. Thin-film photoelectric conversion device and a method of manufacturing the same
US20070196960A1 (en) * 2001-07-02 2007-08-23 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US7276402B2 (en) 2003-12-25 2007-10-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7503975B2 (en) 2000-06-27 2009-03-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and fabrication method therefor
US7655513B2 (en) 2001-03-29 2010-02-02 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device
US7709302B2 (en) 2001-04-27 2010-05-04 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing a semiconductor device
US20110124164A1 (en) * 2009-11-24 2011-05-26 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing soi substrate and semiconductor device
USRE43450E1 (en) * 1994-09-29 2012-06-05 Semiconductor Energy Laboratory Co., Ltd. Method for fabricating semiconductor thin film

Families Citing this family (53)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW403972B (en) 1993-01-18 2000-09-01 Semiconductor Energy Lab Method of fabricating mis semiconductor device
JPH06349735A (en) 1993-06-12 1994-12-22 Semiconductor Energy Lab Co Ltd Semiconductor device
US6074901A (en) * 1993-12-03 2000-06-13 Semiconductor Energy Laboratory Co., Ltd. Process for crystallizing an amorphous silicon film and apparatus for fabricating the same
JP3621151B2 (en) 1994-06-02 2005-02-16 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
US6326248B1 (en) 1994-06-02 2001-12-04 Semiconductor Energy Laboratory Co., Ltd. Process for fabricating semiconductor device
US5789284A (en) * 1994-09-29 1998-08-04 Semiconductor Energy Laboratory Co., Ltd. Method for fabricating semiconductor thin film
JP3138169B2 (en) * 1995-03-13 2001-02-26 シャープ株式会社 Method for manufacturing semiconductor device
KR100265179B1 (en) 1995-03-27 2000-09-15 야마자끼 순페이 Semiconductor device and manufacturing method thereof
JP4056571B2 (en) 1995-08-02 2008-03-05 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
KR100440083B1 (en) * 1996-01-23 2004-10-20 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Semiconductor thin film manufacturing method
US6590230B1 (en) 1996-10-15 2003-07-08 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
JP3976828B2 (en) * 1997-02-17 2007-09-19 株式会社半導体エネルギー研究所 Method for producing crystalline silicon film
JP3765902B2 (en) 1997-02-19 2006-04-12 株式会社半導体エネルギー研究所 Manufacturing method of semiconductor device and manufacturing method of electronic device
JP3844552B2 (en) 1997-02-26 2006-11-15 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JP3295346B2 (en) 1997-07-14 2002-06-24 株式会社半導体エネルギー研究所 Method for producing crystalline silicon film and thin film transistor using the same
US5940693A (en) * 1997-07-15 1999-08-17 Sharp Laboratories Of America, Inc. Selective silicide thin-film transistor and method for same
JP4180689B2 (en) 1997-07-24 2008-11-12 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JP4236722B2 (en) * 1998-02-05 2009-03-11 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JP2000039628A (en) * 1998-05-16 2000-02-08 Semiconductor Energy Lab Co Ltd Semiconductor display device
US6309951B1 (en) * 1998-06-10 2001-10-30 Lg. Philips Lcd Co., Ltd. Method for crystallizing amorphous silicon
KR100524874B1 (en) * 1998-06-10 2006-02-20 엘지.필립스 엘시디 주식회사 Crystallization Method of Amorphous Silicon Thin Film
US7294535B1 (en) * 1998-07-15 2007-11-13 Semiconductor Energy Laboratory Co., Ltd. Crystalline semiconductor thin film, method of fabricating the same, semiconductor device, and method of fabricating the same
US7153729B1 (en) 1998-07-15 2006-12-26 Semiconductor Energy Laboratory Co., Ltd. Crystalline semiconductor thin film, method of fabricating the same, semiconductor device, and method of fabricating the same
US7084016B1 (en) * 1998-07-17 2006-08-01 Semiconductor Energy Laboratory Co., Ltd. Crystalline semiconductor thin film, method of fabricating the same, semiconductor device, and method of fabricating the same
US7282398B2 (en) 1998-07-17 2007-10-16 Semiconductor Energy Laboratory Co., Ltd. Crystalline semiconductor thin film, method of fabricating the same, semiconductor device and method of fabricating the same
US6559036B1 (en) 1998-08-07 2003-05-06 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US7045444B2 (en) 2000-12-19 2006-05-16 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing semiconductor device that includes selectively adding a noble gas element
KR100715908B1 (en) * 2000-12-29 2007-05-08 엘지.필립스 엘시디 주식회사 Thin film transistor and the method of fabricating the same
US6858480B2 (en) 2001-01-18 2005-02-22 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing semiconductor device
TW586141B (en) 2001-01-19 2004-05-01 Semiconductor Energy Lab Semiconductor device and method of manufacturing the same
US7115453B2 (en) 2001-01-29 2006-10-03 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method of the same
JP2002231627A (en) * 2001-01-30 2002-08-16 Semiconductor Energy Lab Co Ltd Method of manufacturing photoelectric conversion unit
US7141822B2 (en) 2001-02-09 2006-11-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
JP5088993B2 (en) * 2001-02-16 2012-12-05 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
US7052943B2 (en) 2001-03-16 2006-05-30 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device
JP4718700B2 (en) 2001-03-16 2011-07-06 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
US6812081B2 (en) 2001-03-26 2004-11-02 Semiconductor Energy Laboratory Co.,.Ltd. Method of manufacturing semiconductor device
US7253032B2 (en) * 2001-04-20 2007-08-07 Semiconductor Energy Laboratory Co., Ltd. Method of flattening a crystallized semiconductor film surface by using a plate
TW541584B (en) * 2001-06-01 2003-07-11 Semiconductor Energy Lab Semiconductor film, semiconductor device and method for manufacturing same
US6743700B2 (en) * 2001-06-01 2004-06-01 Semiconductor Energy Laboratory Co., Ltd. Semiconductor film, semiconductor device and method of their production
JP4267266B2 (en) * 2001-07-10 2009-05-27 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
US7199027B2 (en) * 2001-07-10 2007-04-03 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor film by plasma CVD using a noble gas and nitrogen
JP5072157B2 (en) * 2001-09-27 2012-11-14 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JP4024508B2 (en) * 2001-10-09 2007-12-19 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
US7091110B2 (en) * 2002-06-12 2006-08-15 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device by gettering using a anti-diffusion layer
US6861338B2 (en) * 2002-08-22 2005-03-01 Semiconductor Energy Laboratory Co., Ltd. Thin film transistor and method of manufacturing the same
US20040084305A1 (en) * 2002-10-25 2004-05-06 Semiconductor Energy Laboratory Co., Ltd. Sputtering system and manufacturing method of thin film
US7374976B2 (en) 2002-11-22 2008-05-20 Semiconductor Energy Laboratory Co., Ltd. Method for fabricating thin film transistor
JP2004273698A (en) * 2003-03-07 2004-09-30 Casio Comput Co Ltd Process for producing semiconductor thin film
US7964925B2 (en) * 2006-10-13 2011-06-21 Hewlett-Packard Development Company, L.P. Photodiode module and apparatus including multiple photodiode modules
KR100611764B1 (en) * 2004-08-20 2006-08-10 삼성에스디아이 주식회사 fabrication method of Thin Film Transitor
US7524713B2 (en) * 2005-11-09 2009-04-28 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of semiconductor device
US20070117287A1 (en) * 2005-11-23 2007-05-24 Semiconductor Energy Laboratory Co., Ltd. Laser irradiation apparatus

Citations (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4561171A (en) 1982-04-06 1985-12-31 Shell Austria Aktiengesellschaft Process of gettering semiconductor devices
JPH03229415A (en) 1990-02-05 1991-10-11 Fujitsu Ltd Method of dry-cleaning semiconductor device
US5147826A (en) 1990-08-06 1992-09-15 The Pennsylvania Research Corporation Low temperature crystallization and pattering of amorphous silicon films
US5229306A (en) 1989-12-27 1993-07-20 Texas Instruments Incorporated Backside gettering method employing a monocrystalline germanium-silicon layer
US5244819A (en) 1991-10-22 1993-09-14 Honeywell Inc. Method to getter contamination in semiconductor devices
US5275851A (en) 1993-03-03 1994-01-04 The Penn State Research Foundation Low temperature crystallization and patterning of amorphous silicon films on electrically insulating substrates
JPH06333825A (en) 1993-05-21 1994-12-02 Semiconductor Energy Lab Co Ltd Manufacture of semiconductor device
JPH06333824A (en) 1993-05-21 1994-12-02 Semiconductor Energy Lab Co Ltd Semiconductor device and its manufacture
US5441899A (en) 1992-02-18 1995-08-15 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing substrate having semiconductor on insulator
US5444001A (en) 1992-12-25 1995-08-22 Nec Corporation Method of manufacturing a semiconductor device readily capable of removing contaminants from a silicon substrate
US5529937A (en) 1993-07-27 1996-06-25 Semiconductor Energy Laboratory Co., Ltd. Process for fabricating thin film transistor
US5696011A (en) 1992-03-25 1997-12-09 Semiconductor Energy Laboratory Co., Ltd. Method for forming an insulated gate field effect transistor
US5700333A (en) 1995-03-27 1997-12-23 Semiconductor Energy Laboratory Co., Ltd. Thin-film photoelectric conversion device and a method of manufacturing the same
US5789284A (en) * 1994-09-29 1998-08-04 Semiconductor Energy Laboratory Co., Ltd. Method for fabricating semiconductor thin film
US5796116A (en) 1994-07-27 1998-08-18 Sharp Kabushiki Kaisha Thin-film semiconductor device including a semiconductor film with high field-effect mobility
US5828429A (en) 1991-10-16 1998-10-27 Semiconductor Energy Laboratory Co., Lt.D Electro-optical device and method of driving with voltage supply lines parallel to gate lines and two transistors per pixel
US5899709A (en) 1992-04-07 1999-05-04 Semiconductor Energy Laboratory Co., Ltd. Method for forming a semiconductor device using anodic oxidation
US6048758A (en) * 1996-01-23 2000-04-11 Semiconductor Energy Laboratory Co., Ltd. Method for crystallizing an amorphous silicon thin film
US6197624B1 (en) * 1997-08-29 2001-03-06 Semiconductor Energy Laboratory Co., Ltd. Method of adjusting the threshold voltage in an SOI CMOS
US6218219B1 (en) * 1997-09-29 2001-04-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and fabrication method thereof
US20010041397A1 (en) * 2000-05-11 2001-11-15 Yasumori Fukushima Semiconductor manufacturing method
US6331457B1 (en) * 1997-01-24 2001-12-18 Semiconductor Energy Laboratory., Ltd. Co. Method for manufacturing a semiconductor thin film
US20020013114A1 (en) * 1998-08-07 2002-01-31 Hisashi Ohtani Semiconductor device and method of manufacturing the same
US6348368B1 (en) * 1997-10-21 2002-02-19 Semiconductor Energy Laboratory Co., Ltd. Introducing catalytic and gettering elements with a single mask when manufacturing a thin film semiconductor device

Patent Citations (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4561171A (en) 1982-04-06 1985-12-31 Shell Austria Aktiengesellschaft Process of gettering semiconductor devices
US5229306A (en) 1989-12-27 1993-07-20 Texas Instruments Incorporated Backside gettering method employing a monocrystalline germanium-silicon layer
JPH03229415A (en) 1990-02-05 1991-10-11 Fujitsu Ltd Method of dry-cleaning semiconductor device
US5147826A (en) 1990-08-06 1992-09-15 The Pennsylvania Research Corporation Low temperature crystallization and pattering of amorphous silicon films
US5828429A (en) 1991-10-16 1998-10-27 Semiconductor Energy Laboratory Co., Lt.D Electro-optical device and method of driving with voltage supply lines parallel to gate lines and two transistors per pixel
US5244819A (en) 1991-10-22 1993-09-14 Honeywell Inc. Method to getter contamination in semiconductor devices
US5441899A (en) 1992-02-18 1995-08-15 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing substrate having semiconductor on insulator
US5696011A (en) 1992-03-25 1997-12-09 Semiconductor Energy Laboratory Co., Ltd. Method for forming an insulated gate field effect transistor
US5899709A (en) 1992-04-07 1999-05-04 Semiconductor Energy Laboratory Co., Ltd. Method for forming a semiconductor device using anodic oxidation
US5444001A (en) 1992-12-25 1995-08-22 Nec Corporation Method of manufacturing a semiconductor device readily capable of removing contaminants from a silicon substrate
US5275851A (en) 1993-03-03 1994-01-04 The Penn State Research Foundation Low temperature crystallization and patterning of amorphous silicon films on electrically insulating substrates
JPH06333825A (en) 1993-05-21 1994-12-02 Semiconductor Energy Lab Co Ltd Manufacture of semiconductor device
JPH06333824A (en) 1993-05-21 1994-12-02 Semiconductor Energy Lab Co Ltd Semiconductor device and its manufacture
US5529937A (en) 1993-07-27 1996-06-25 Semiconductor Energy Laboratory Co., Ltd. Process for fabricating thin film transistor
US5796116A (en) 1994-07-27 1998-08-18 Sharp Kabushiki Kaisha Thin-film semiconductor device including a semiconductor film with high field-effect mobility
US5789284A (en) * 1994-09-29 1998-08-04 Semiconductor Energy Laboratory Co., Ltd. Method for fabricating semiconductor thin film
US5700333A (en) 1995-03-27 1997-12-23 Semiconductor Energy Laboratory Co., Ltd. Thin-film photoelectric conversion device and a method of manufacturing the same
US6048758A (en) * 1996-01-23 2000-04-11 Semiconductor Energy Laboratory Co., Ltd. Method for crystallizing an amorphous silicon thin film
US6331457B1 (en) * 1997-01-24 2001-12-18 Semiconductor Energy Laboratory., Ltd. Co. Method for manufacturing a semiconductor thin film
US6197624B1 (en) * 1997-08-29 2001-03-06 Semiconductor Energy Laboratory Co., Ltd. Method of adjusting the threshold voltage in an SOI CMOS
US6218219B1 (en) * 1997-09-29 2001-04-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and fabrication method thereof
US6348368B1 (en) * 1997-10-21 2002-02-19 Semiconductor Energy Laboratory Co., Ltd. Introducing catalytic and gettering elements with a single mask when manufacturing a thin film semiconductor device
US20020013114A1 (en) * 1998-08-07 2002-01-31 Hisashi Ohtani Semiconductor device and method of manufacturing the same
US20010041397A1 (en) * 2000-05-11 2001-11-15 Yasumori Fukushima Semiconductor manufacturing method

Non-Patent Citations (7)

* Cited by examiner, † Cited by third party
Title
Dvurechenskii.A, Transport Phenomena in Amorphous Silicon Doped by Ion Implantation of 3D Metals, pp. 635-640Phys. Stat. Sol. No date.
Hayzelden.C, In Situ Transmission Electron Microscopy Studies of Silicide-Mediated Crystallization of Amorphous Silicon, vol.60/pp. 225-227Appl. Phys. Lett. No date.
Hempel. T, Needle-Like Crystallization of NI Doped Amorphous Silicon Thin Films, vol. 85/pp. 921-924Solid State Communications No date.
Kakkad.R, Crystallized SI Films by Low-Temerature Rapid Thermal Annealing of Amorphous Silicon, vol. 65/pp. 2069-2072J. Appl. Phys. No date.
Kakkad.R, Low Temperature Selective Crystallization of Amorphous Silicon, vol. 115/pp. 66-68Journal of Non-Crystalline Solids No date.
Liu.G, Polycrystalline Silicone Thin Film Transistors on Corning 7059 Glass Substrates Using Short Time, vol. 62/pp. 2554-2556Appl. Phys. Lett. No date.
Liu.G, Selective Area Crystallization of Amorphous Silicon Films by Low-Temperature Rapid Thermal Annealing, vol. 55/pp. 660-662Appl. Phys. Lett. No date.

Cited By (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
USRE43450E1 (en) * 1994-09-29 2012-06-05 Semiconductor Energy Laboratory Co., Ltd. Method for fabricating semiconductor thin film
US7075002B1 (en) 1995-03-27 2006-07-11 Semiconductor Energy Laboratory Company, Ltd. Thin-film photoelectric conversion device and a method of manufacturing the same
US20060213550A1 (en) * 1995-03-27 2006-09-28 Semiconductor Energy Laboratory Co., Ltd. Thin-film photoelectric conversion device and a method of manufacturing the same
US20060148218A1 (en) * 1996-01-23 2006-07-06 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing a semiconductor thin film
US6991976B2 (en) * 1996-01-23 2006-01-31 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing a semiconductor thin film
US20030092225A1 (en) * 1996-01-23 2003-05-15 Semiconductor Energy Laboratory Co. Ltd., A Japanese Corporation Method for manufacturing a semiconductor thin film
US7553716B2 (en) 1996-01-23 2009-06-30 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing a semiconductor thin film
US6962837B2 (en) 1997-07-14 2005-11-08 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor film and method of manufacturing a semiconductor device
US20020106861A1 (en) * 1997-07-14 2002-08-08 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor film and method of manufacturing a semiconductor device
US20060057786A1 (en) * 1997-07-14 2006-03-16 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor film and method of manufacturing a semiconductor device
US7503975B2 (en) 2000-06-27 2009-03-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and fabrication method therefor
US20020151120A1 (en) * 2001-02-16 2002-10-17 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device
US7655513B2 (en) 2001-03-29 2010-02-02 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device
US8389342B2 (en) 2001-04-27 2013-03-05 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing a semiconductor device
US7709302B2 (en) 2001-04-27 2010-05-04 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing a semiconductor device
US20070196960A1 (en) * 2001-07-02 2007-08-23 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US7998845B2 (en) 2001-07-02 2011-08-16 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacturing the same
US20060134891A1 (en) * 2003-12-25 2006-06-22 Semiconductor Energy Laboratory Co., Ld. Method for manufacturing semiconductor device
US7625785B2 (en) 2003-12-25 2009-12-01 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US7507617B2 (en) 2003-12-25 2009-03-24 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing semiconductor device
US20080003729A1 (en) * 2003-12-25 2008-01-03 Hideto Ohnuma Semiconductor device and manufacturing method thereof
US7276402B2 (en) 2003-12-25 2007-10-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and manufacturing method thereof
US20110124164A1 (en) * 2009-11-24 2011-05-26 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing soi substrate and semiconductor device
US8815662B2 (en) 2009-11-24 2014-08-26 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing SOI substrate and semiconductor device

Also Published As

Publication number Publication date
US5789284A (en) 1998-08-04
US6071766A (en) 2000-06-06

Similar Documents

Publication Publication Date Title
USRE38266E1 (en) Method for fabricating semiconductor thin film
KR100440083B1 (en) Semiconductor thin film manufacturing method
US7553716B2 (en) Method for manufacturing a semiconductor thin film
US5843833A (en) Method for producing semiconductor device
US7998844B2 (en) Method for manufacturing a semiconductor device
US7422630B2 (en) Fabrication method of semiconductor device
US6528358B1 (en) Semiconductor device and method for fabricating the same
US6949418B2 (en) Method of manufacturing semiconductor device
JPH0869968A (en) Manufacturing method of semiconductor device
US7186601B2 (en) Method of fabricating a semiconductor device utilizing a catalyst material solution
JP3910229B2 (en) Method for producing semiconductor thin film
JP3522381B2 (en) Thin film semiconductor device and method of manufacturing thin film semiconductor device
JP3727387B2 (en) Method for manufacturing crystalline silicon film, device, liquid crystal display device, thin film transistor, and electronic apparatus
JP4162727B2 (en) Method for manufacturing semiconductor device
USRE43450E1 (en) Method for fabricating semiconductor thin film
JP3431034B2 (en) Method for manufacturing semiconductor device
JP3468967B2 (en) Method for producing crystalline silicon film and thin film transistor using the same
JP4559397B2 (en) Method for manufacturing crystalline silicon film and method for manufacturing thin film transistor
JP3241667B2 (en) Method for manufacturing semiconductor device and electro-optical device
JP3875033B2 (en) Method for producing crystalline silicon film
US6733584B1 (en) Method of forming crystalline silicon film
JP3908475B2 (en) Method for producing crystalline silicon film
JP4176797B2 (en) Method for producing semiconductor thin film
JP2001332496A (en) Method of manufacturing semiconductor device
JP2000299284A (en) Manufacture of semiconductor film

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 12