USRE39697E1 - Method of making floating-gate memory-cell array with digital logic transistors - Google Patents

Method of making floating-gate memory-cell array with digital logic transistors Download PDF

Info

Publication number
USRE39697E1
USRE39697E1 US10/692,272 US69227203A USRE39697E US RE39697 E1 USRE39697 E1 US RE39697E1 US 69227203 A US69227203 A US 69227203A US RE39697 E USRE39697 E US RE39697E
Authority
US
United States
Prior art keywords
conductivity
type
memory cell
voltage
diffusion region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US10/692,272
Inventor
Giulio-Giuseppe Marotta
Giovanni Santin
Michael C. Smayling
Misako A. Matsuoka
Satoru Fukawa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US10/692,272 priority Critical patent/USRE39697E1/en
Application granted granted Critical
Publication of USRE39697E1 publication Critical patent/USRE39697E1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/105Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • H10B41/42Simultaneous manufacture of periphery and memory cells
    • H10B41/49Simultaneous manufacture of periphery and memory cells comprising different types of peripheral transistor

Definitions

  • This invention relates to nonvolatile semiconductor memory devices and, more particularly, to flash electrically erasable, programmable, read-only memories (flash EPROMs) having floating-gate-type memory cells and, more particularly to a method of making such devices on a chip while at the same time making digital control circuitry.
  • flash EPROMs flash electrically erasable, programmable, read-only memories
  • the prior-art includes programming and erasing floating-gate memory cells by Fowler-Nordheim tunneling.
  • the substrate and control gates (wordlines) of each cell are typically connected to 0V
  • the sources (source lines) of each cell are connected to a positive voltage of perhaps +10V to +15V
  • the drains (bitlines) are allowed to float (connected to a high impedance).
  • tunnelling areas are usually formed between the floating gate and a double-diffused source extending under the floating gate, but separated from the floating gate by a thin gate insulator. In other cases, tunneling occurs in a window having a thin insulator formed at or near the source.
  • the source of each cell is typically formed by an arsenic doping at the same time the drain is doped, followed by a separate mask and phosphorus doping steps, followed by a driving anneal step that causes the phosphorus of the source diffusion to expand under the floating gate to form a tunnelling region.
  • the floating gate must have sufficient length that the phosphorus diffusion of the source does not reach through (punch-through) to the drain.
  • the positive voltage applied to the sources (source lines) during erase reverse-biases the P-N junction formed at the N-type source diffusion of each cell and the P-type substrate.
  • the reverse-bias voltage is the cause of undesirable cell-breakdown-voltage problems during flash erase.
  • the cell-breakdown problem is sometimes referred to as the field-plate breakdown of the source to the substrate during erase.
  • the same cell-breakdown problem occurs if a sufficiently large reverse voltage is applied to the drain diffusion.
  • a flash memory using negative wordline erase and triple-well CMOS technology is described in “A 5-V-Only 16-Mb Flash Memory with Sector Erase Mode” by Toshikatsu Jinbo, et al., in Vol. 27, No. 11 of The Journal of Solid-State Circuits, November, 1992 at pages 1547-1553.
  • the array described in that article ha sources of “H-type” cells, sometimes called “NOR” cells, (see FIG. 2 of the article) connected to a common node.
  • Each “H-type” cell has a drain implant (see FIG. 3 of the article) for the purpose of lowering the voltage required for hot-carrier-injection programming.
  • H-type cells are relatively large when compared to the size of cells, such as “X-type” cells.
  • X-type cells are described, for example, in U.S. Pat. No. 4,281,397 issued Jul. 28, 1981, also assigned to Texas Instruments Incorporated.
  • “X-type” cells have been limited to use in ultraviolet-erasable EPROMs.
  • one of the advantages of “X-type” nonvolatile cells is that such cells may be scaled down in size with ongoing improvements in lithographic and processing techniques.
  • nonvolatile-memory array/cell structure that is constructed simultaneously with logic circuitry on the same chip.
  • Such a structure is, for example, useful for controlling data flow into and out of a large-capacity hard-disk drive.
  • Other applications include combination microcontroller/data-storage devices such as electronic cameras, answering machines, and automatic control devices of all kinds.
  • the cell structure of the memory should use a minimum amount of space, yet be scalable along with the logic structure to take advantage of smaller photolithographic geometries as those capabilities become available.
  • the cell area should be as small as the very small area required by ultraviolet-erasable EPROM cells.
  • the cell structure should eliminate the problem of field-plate breakdown during flash erase.
  • the memory should be flash-erasable line-by-line using positive voltages.
  • the method of this invention includes forming a floating-gate cell, a line of such cells, or an array of such cells, in an isolated well. At the same time, high-voltage and low-voltage logic transistors are formed.
  • the source of each memory cell to be erased is driven to a first positive voltage while the control gate is at reference voltage.
  • the drain and the channel of each cell is also driven to a voltage nearly equal to the first positive voltage by driving the isolated well a second positive voltage that is equal to the first positive voltage, thus eliminating the field-plate breakdown-voltage problem.
  • each floating-gate cell is a one-transistor cell having roughly the same area as that of an ultra-violet-erasable EPROM cell made using the same technology. Without the prior-art requirement for a separate tunnelling region near the source, a masking step and a phosphorus implant are eliminated.
  • the structure of this invention is, for example, realized in an X-cell memory array that has the small size of an ultra-violet-erasable EPROM and that has manufacturing complexity slightly greater than that of an ultra-violet-erasable EPROM.
  • the high-voltage P-channel transistors and low voltage N-channel transistors of a microcontroller are formed on the chip at the same time the memory cells are formed.
  • the nonvolatile memory array is encased in a P-well, and the P-well encased in a deep N-well, the two wells separating the memory array from the integrated circuit substrate and from the other circuitry of the integrated circuit.
  • the deep N-well is formed for the nonvolatile memory array, deep N-wells are formed for the high-voltage P-channel transistors of the logic circuitry.
  • the P-well is formed for the nonvolatile memory array, P-wells are formed for the low-voltage N-channel transistors.
  • the deep N-well allows application of a positive erasure voltage of perhaps +16V to the source/drain diffusions and the P-well of the nonvolatile memory array during erasure.
  • a smaller positive erasure voltage perhaps +12 is applied to the source/drain diffusions and the P-well, and a negative erasure voltage (perhaps ⁇ 6V) is applied to the control gate.
  • Applications of those voltages permits the cells of the memory array to be erased without the causing field-plate stress at the p-n junctions between the source/drain diffusions and the P-well.
  • well refers to a relatively large diffusion region formed in a semiconductor substrate. Such diffusion regions are sometimes referred to as “tanks”, “tabs” or “moats”. The “wells”, “tanks”, “tubs” or “moats” are generally large enough to contain the diffusion regions and channels of active circuit elements.
  • the process results in a memory array with rows and columns of cells having a size and structure similar to those of a prior-art ultra-violet-erasable X-type arrays and includes high- and low-voltage logic circuitry on the same chip.
  • the final device combines logic transistors and a memory with a dense flash EPROM circuitry, both formed with the manufacturing ease of that for an ultra-violet-erasable EPROM structure.
  • FIG. 1 is a representation in partial block form of an array of memory cells and associated circuitry according to this invention
  • FIG. 2 is a plan view of a part of the part of a semiconductor chip having memory cells in a double tank according to one embodiment
  • FIGS. 3 (a)- 3 (k) are elevation views in section of the semiconductor device of FIG. 2 , taken along the lines A—A of FIG. 2 at various stages of construction.
  • FIGS. 3 (a)- 3 (k) include exemplary high-voltage and low-voltage transistors not shown in FIG. 2 .
  • a memory device which has an array of rows and columns of memory cells 10 , each of which is an insulated gate field effect transistor having a control gate 11 , a source 12 and a drain 13 .
  • the cells 10 including a floating gate 14 between the control gate 11 and the channel between source 12 and drain 13 .
  • the control gates 11 of all cells in each row are connected to one of a set of row lines 15 .
  • Row lines 15 are connected to an X address decoder 16 which selects one of row lines 15 based on a row address on lines 17 . In a read operation, the selected one of the lines 15 goes high, the others remain low.
  • the drains 13 of adjacent cells 10 are connected in common to Y output lines 18 .
  • the lines 18 are connected through Y output select transistors 19 to a Y output line 20 .
  • the gates of the transistors 19 are connected to a Y address decoder 21 via lines 22 which function to apply a supply-level voltage Vcc to one of the lines 22 and hold the others at Vdd based on an address input on lines 23 .
  • the sources 12 of adjacent cells 10 are connected in common to another set of column lines 25 which function as virtual ground lines.
  • Each line 25 is connected through a load device 26 to Vdd or Vx, and is also connected through a column select transistor 27 to ground, or Vdd Ground.
  • the gates of all of these transistors 27 are connected via lines 28 to a ground selector 29 which receives the output lines 22 from the Y address decoder 21 , along with the least significant address bit A o A 0 and its complement A o /A 0 , and functions to activate only one of the lines 28 for a given Y address.
  • the X address decoder 16 functions, in response to row line address signals on lines 17 and to a signal from a microprocessor, to apply a preselected positive voltage Vcc (about +3 to +5 volts) to the selected row line Xa (and the selected control gate 11 ), and to apply a low voltage (Vdd, or ground) to deselected row lines 15 .
  • Row line Xa is one of row address lines 15 .
  • the Y address decoder 21 functions, in response to column address signals on lines 23 , turns transistor 19 a on by applying a high voltage on lines 22 a, causing a sense amplifier (not shown) connected to the DATA OUT terminal to apply a preselected positive voltage Vsen (about +1 to +1.5 volts) to the selected drain-column line 18 a. Deselected drain-column lines 18 may be allowed to float (connected to the high impedance of off transistors 19 ), disconnected from the sense amplifier.
  • the ground select circuit 28 functions to turn transistor 27 a on, connecting the particular source-column line 25 to ground (or Vdd). The conductive or nonconductive state of the cell 10 a connected to the selected drain-column line 18 a and the selected row line Xa is detected by the sense amplifier connected to the DATA OUT terminal.
  • the X address decoder 16 may function, in response to row line address signals on lines 17 , and to signals from a microprocessor, to place a preselected first programming voltage Vpp (about +11 to +13 V) on a selected row line Xa, including the control-gate conductor 11 of selected cell 10 a.
  • Y address decoder 21 also functions to place a second programming voltage Vp (Vpp reduced through an impedance to about +5 to ⁇ 8V) on a selected drain-column line 18 a and, therefore, the drain region 13 of selected cell 10 a. Deselected drain-column lines 18 are floated.
  • the selected source-column line 25 is connected to reference potential Vdd Ground.
  • Deselected source-column lies 25 are charged through transistors 26 to a sufficient voltage Vx that prevents deselected cell 10 b from programming.
  • Deselected row lines are connected to a stress-reducing voltage Vy.
  • These programming voltages create a high current (drain 13 to source 12 ) condition in the channel of the selected memory cell 10 a, resulting in the generation near the source-channel junction of channel-hot electrons and/or avalanche-breakdown electrons (hot carriers) that are injected across the channel oxide to the floating gate 14 of the selected cell 10 a.
  • the programming time is selected to be sufficiently long to program the floating gate 14 with a negative program charge of about ⁇ 2V to ⁇ 6V with respect to the channel region.
  • the electrons injected into the floating gate 14 render the source-drain path under the floating gate 14 of the selected cell 10 a nonconductive, a state which is read as a “zero” bit.
  • Deselected cells 10 have source-drain paths under the floating gates 14 that remain conductive, and those cells 10 are read as “one” bits.
  • cells 10 located in P-wells 31 and N-wells 33 are programmed and erased with the P-wells 31 and N-wells 33 at 0V.
  • erasing is accomplished by applying a positive voltage Vpp (perhaps (+18V) to the P-well 31 and the N-well 33 (see FIG. 2 ).
  • Vpp positive voltage
  • the source 12 , drain 13 and channel of each cell 10 may float or may also be connected to the positive voltage Vpp.
  • Vpp positive voltage
  • the negative charge is removed from the floating gates 14 of programmed cells 10 . If all of the cells 10 in the array are in one well and all are erased at the same time, a “flash” erase is performed. If sectors of cells 10 are formed in separate P-wells 31 and N-wells 33 , each sector may be flash erased separately.
  • source and drain are interchangeable.
  • the voltages applied to the source 12 regions and the drain 13 regions of the memory cells 10 may be interchanged in the read example above.
  • the method description relates only to the process for forming an X-cell array of cells 10 and for forming both the high-voltage P-channel transistors HVT and low-voltage N-channel transistors LVT of the logic circuitry of logic circuitry on the same chip. While logic circuitry normally includes high-voltage N-channel transistors HVT and low-voltage P-channel transistors LVT, the additional steps used to form such high-voltage N-channel transistors HVT and low-voltage P-channel transistors LVT are not included in the following discussion.
  • the starting material is p-epi on a slice of p+ substrate 30 , only a very small portion shown in the FIGS.
  • the slice is perhaps 8 inches in diameter, while the portion shown in FIG. 2 is very small fraction of that slice.
  • a pad oxide PO of about 400 Angstroms is grown on the surface.
  • Deep N-wells 31 are formed in the substrate 30 using the following process. Deep N-wells 31 are patterned with photoresist PR. The length and width of the implant area in the region where the memory cells 10 are to be formed must be sufficiently large that the dimensions encase a P-well 33 which in turn encases the memory array (or subarray). The length and the width of each implant area in the region where a high-voltage P-channel transistor HVT is to be formed must be sufficiently large that the dimensions encase the source 12 and drain 13 of each of that transistor HVT.
  • the N-well 31 implant is then conducted, preferably with phosphorus P at a dose of about 4.0 ⁇ 10 12 ions/cm 2 and at an energy level of about 80 KeV.
  • the photoresist is then stripped.
  • An anneal of the N-well 31 dopant is performed at high temperature, perhaps 1200° C. for 700 minutes in a nitrogen atmosphere, to form a junction perhaps 7 microns deep. This completes creation of deep N-well regions 31 .
  • the implantation defines the channel regions of high-voltage P-channel transistors HVT.
  • P-wells 33 are formed in each N-well 31 where the memory is to be formed and in each region where a low-voltage N-channel transistor LVT is to be formed.
  • the P-wells 33 are patterned with a photoresist layer PR and a P-type implant is performed, preferably with boron B at a dose of about 6.0 ⁇ 10 12 ions/cm 2 and an energy of approximately 40 KeV.
  • the length and width of the pattern must be sufficiently small to allow the P-well 33 to be encased by the deep N-well 31 , but sufficiently large to encase the memory array (or sub-array).
  • the depth of P-well 33 must not exceed the depth of N-well 31 .
  • the length and the width of each implant area in the region where a low-voltage N-channel transistor LVT is to be formed must be sufficiently large that the dimensions encase the source 12 and drain 13 of each transistor LVT.
  • the implantation defines the channel Ch regions of the memory cells 10 and of low voltage transistors LVT.
  • the photoresist layer is then stripped.
  • An anneal of the P-well 33 dopant is performed at high temperature, perhaps 1100° C. for about 500 minutes in a nitrogen atmosphere, to form a junction perhaps 2 microns deep.
  • a conventional nitride/oxide masking oxide NOM is deposited and patterned to define oxide regions 41 .
  • Oxide regions 41 are grown by localized oxidation (LOCOS) to a thickness in the range of about 6300 to 7800 Angstroms (the thicknesses of the sections shown in FIGS. 3 (e)- 3 (k) not being to scale).
  • LOCS localized oxidation
  • the growth occurs under an oxidizing atmosphere such as steam for about 120 minutes at about 900° C.
  • the thermal oxide grows beneath the edges of the mask, creating a “bird's beak” instead of a sharp transition.
  • the masking layers are removed using a hydrofluoric acid dip for two minutes and using hot phosphoric acid at about 177° C. for about 45 minutes.
  • a pre-gate oxide layer (not shown) is grown on the exposed silicon surface to a thickness of about 300 Angstroms.
  • a threshold-voltage-adjust implant may be performed in active areas including where channels Ch of memory cells 10 are to be located, those areas patterned using photoresist.
  • boron may be implanted in the memory cell regions at a dose in about the range of about 4 ⁇ 10 12 to 9 ⁇ 10 12 ions/cm 2 and at an energy level of about 40 KeV. The photoresist is stripped and the oxide over the active areas is stripped.
  • oxide is regrown over the structure using conventional techniques to form a relatively thin gate insulator layer 43 approximately 105 Angstroms thick.
  • the first polysilicon layer 14 is patterned with a photoresist and strips are etched to partially form what will be floating gates of the memory cells 10 .
  • the first polysilicon layer 14 is removed form the region where logic transistors such as high-voltage P-channel transistors HVT and low-voltage N-channel transistors LVT are to be formed. This step is followed by a photoresist strip and clean-up.
  • inter-level insulator layer 45 is then formed over the structure in the areas where memory cells 10 are to be formed.
  • Inter-level insulator layer 45 may be formed by growing an oxide layer to about 150 Angstroms, then depositing a nitride layer about 195 Angstroms thick. The equivalent oxide thickness of the inter-level insulator may be about 200 Angstroms.
  • the poly 1 and inter-level insulator are etched. The patterned photoresist for this step is stripped.
  • the gates of high-voltage P-channel transistors HVT and low-voltage N-channel transistors LVT of the logic circuitry are etched in the logic area of the chip.
  • a stack etch of (i) the second polysilicon layer 11 , 15 , (ii) the inter-level insulator layer 45 , and (iii) the first polysilicon strips 14 is performed in the memory area of the chip.
  • This stack etch defines a plurality of elongated control gates II/row lines 15 .
  • the row lines 15 connect rows of memory cells 10 . This same stack etch separates and defines the remaining edges of the floating gates 14 .
  • a photoresist layer PR is deposited and patterned to open a window over the entire flash array.
  • An arsenic implant A is performed at a dosage of about 5 ⁇ 10 13 ions/cm 3 at 120 KeV at zero degrees to the normal to create the sources 12 and drains 13 of memory cells 10 .
  • an arsenic implant A is performed at a dosage of about 3 ⁇ 10 15 ions/cm 2 at 120 KeV, using photoresist PH to protect areas of the chip not implanted, to create the sources 12 and drains 13 of the low-voltage N-channel transistors LVT.
  • a phosphorus implant P is performed at a dosage of about 4 ⁇ 10 14 ions/cm 2 at 20 KeV, using photoresist PR to protect areas of the chip not implanted, to create the sources 12 and drains 13 of the high-voltage P-channel transistors HVT.
  • the dopants of memory cells 10 of low-voltage N-channel transistors LVT and high-voltage P-channel transistors HVT are driven with an anneal step at perhaps 900° C. for 20 minutes to complete formation of sources 12 and drains 13 .
  • Oxide is deposited or grown and removed in conventional manner to form sidewall spacers SO.
  • a cap oxide (not shown) about 300 Angstroms thick is deposited over the surface.
  • a borophosphosilicate glass (BPSG) layer (not shown) may then be deposited over the face of the slice.
  • the substrate 30 is heated again at about 900° C. for about one hour in an annealing ambient to provide BPSG densification, repair implant damage and junction profile drive.
  • Column lines 18 and 25 are formed from a layer or aluminum after etching holes to sources 12 and drains 13 and other place on the chip where connection is desired. At the same time that column lines 18 and 25 are formed, other conductors are formed for logic circuitry. Off-array contacts for both memory and logic are masked and etched through the BPSG layer.
  • the high well resistance causes a significant voltage drop during programming.
  • the voltage drop is decreased by implant a P-type impurity P+ in the contact areas to P-well 33 .
  • the contact areas should be strips, preferably extending along at least one side of each P-well 33 .
  • Metal is deposited, masked and etched to form metal lines to respective diffused regions, such as terminals 36 and 37 and the substrate terminal indicated Vdd.
  • the contact to P-well 33 may include a layer of previously-deposited doped polysilicon DP to decrease resistance.
  • This is followed by a protective overcoat process.

Abstract

A nonvolatile memory array is encased in a P-well, and the P-well encased in a deep N-well, the two wells separating the memory array from the integrated circuit substrate and from the other circuitry of the integrated circuit. At the same time the deep N-well is formed for the nonvolatile memory array, deep N-wells are formed for the high-voltage P-channel transistors of the logic circuitry. At the same time the P-well is formed for the nonvolatile memory array, P-wells are formed for the low-voltage N-channel transistors. The memory array contains nonvolatile cells of the type used in the ultra-violet-erasable EPROMs. During erasure, the isolated-well formation allows the source, the drain and the channel of selected cells to be driven to a positive voltage. The isolated well is also driven to a positive voltage equal to, or slightly greater than, the positive voltage applied to the source and drain, thus eliminating the field-plate breakdown-voltage problem.

Description

BACKGROUND OF THE INVENTION
This invention relates to nonvolatile semiconductor memory devices and, more particularly, to flash electrically erasable, programmable, read-only memories (flash EPROMs) having floating-gate-type memory cells and, more particularly to a method of making such devices on a chip while at the same time making digital control circuitry.
An array structure using buried diffusion wells (tanks) is described in U.S. Pat. No. 5,411,908 issued May 2, 1995, and entitled “FLASH EEPROM ARRAY WITH P-TANK INSULATED FROM SUBSTRATE BY DEEP N-TANK”. That patent is assigned to Texas Instruments Incorporated.
The prior-art includes programming and erasing floating-gate memory cells by Fowler-Nordheim tunneling. During flash erasure of floating-gate cells by Fowler-Nordheim tunnelling, the substrate and control gates (wordlines) of each cell are typically connected to 0V, the sources (source lines) of each cell are connected to a positive voltage of perhaps +10V to +15V, and the drains (bitlines) are allowed to float (connected to a high impedance). In the prior-art, tunnelling areas are usually formed between the floating gate and a double-diffused source extending under the floating gate, but separated from the floating gate by a thin gate insulator. In other cases, tunneling occurs in a window having a thin insulator formed at or near the source.
When using a double-diffused tunnel, the source of each cell is typically formed by an arsenic doping at the same time the drain is doped, followed by a separate mask and phosphorus doping steps, followed by a driving anneal step that causes the phosphorus of the source diffusion to expand under the floating gate to form a tunnelling region. As a result, the floating gate must have sufficient length that the phosphorus diffusion of the source does not reach through (punch-through) to the drain.
The positive voltage applied to the sources (source lines) during erase reverse-biases the P-N junction formed at the N-type source diffusion of each cell and the P-type substrate. The reverse-bias voltage is the cause of undesirable cell-breakdown-voltage problems during flash erase. The cell-breakdown problem is sometimes referred to as the field-plate breakdown of the source to the substrate during erase. The same cell-breakdown problem occurs if a sufficiently large reverse voltage is applied to the drain diffusion.
U.S. Pat. NO. 4,924,437 issued May 8, 1990, also assigned to Texas Instruments Incorporated, describes a Fowler-Nordheim method of programming a cell by applying a pulse of about −8V to the control gate together with about +5V applied to the source. While in the majority of nonvolatile-memory-array types, erased cells have floating gates with a neutral or almost neutral charge, in that example erased cells have negatively charged floating gates.
A flash memory using negative wordline erase and triple-well CMOS technology is described in “A 5-V-Only 16-Mb Flash Memory with Sector Erase Mode” by Toshikatsu Jinbo, et al., in Vol. 27, No. 11 of The Journal of Solid-State Circuits, November, 1992 at pages 1547-1553. The array described in that article ha sources of “H-type” cells, sometimes called “NOR” cells, (see FIG. 2 of the article) connected to a common node. Each “H-type” cell has a drain implant (see FIG. 3 of the article) for the purpose of lowering the voltage required for hot-carrier-injection programming. Manufacture of the cells described in the article requires extra masking steps that are unnecessary for constructing a usable nonvolatile memory with control logic circuitry using the minimum number of masking steps. “H-type” cells are relatively large when compared to the size of cells, such as “X-type” cells. “X-type” cells are described, for example, in U.S. Pat. No. 4,281,397 issued Jul. 28, 1981, also assigned to Texas Instruments Incorporated. In the past, “X-type” cells have been limited to use in ultraviolet-erasable EPROMs. However, one of the advantages of “X-type” nonvolatile cells is that such cells may be scaled down in size with ongoing improvements in lithographic and processing techniques.
U.S. Pat. No. 5,299,162 issued to Kim et al. on Mar. 29, 1994 describes erasing to negative-threshold-voltage of a selected NAND-type nonvolatile cell by applying 20V to the substrate, source and drain with 0V on the control gate.
There is a need for a nonvolatile-memory array/cell structure that is constructed simultaneously with logic circuitry on the same chip. Such a structure is, for example, useful for controlling data flow into and out of a large-capacity hard-disk drive. Other applications include combination microcontroller/data-storage devices such as electronic cameras, answering machines, and automatic control devices of all kinds. Preferably the cell structure of the memory should use a minimum amount of space, yet be scalable along with the logic structure to take advantage of smaller photolithographic geometries as those capabilities become available. The cell area should be as small as the very small area required by ultraviolet-erasable EPROM cells. In addition, the cell structure should eliminate the problem of field-plate breakdown during flash erase. For flexible application, the memory should be flash-erasable line-by-line using positive voltages.
SUMMARY OF THE INVENTION
The method of this invention includes forming a floating-gate cell, a line of such cells, or an array of such cells, in an isolated well. At the same time, high-voltage and low-voltage logic transistors are formed. As in the prior art, during an erasing operation the source of each memory cell to be erased is driven to a first positive voltage while the control gate is at reference voltage. Using the isolated-well of this invention, the drain and the channel of each cell is also driven to a voltage nearly equal to the first positive voltage by driving the isolated well a second positive voltage that is equal to the first positive voltage, thus eliminating the field-plate breakdown-voltage problem. Because there is no need for a diffused source-junction erase window under the floating gate, each floating-gate cell is a one-transistor cell having roughly the same area as that of an ultra-violet-erasable EPROM cell made using the same technology. Without the prior-art requirement for a separate tunnelling region near the source, a masking step and a phosphorus implant are eliminated. The structure of this invention is, for example, realized in an X-cell memory array that has the small size of an ultra-violet-erasable EPROM and that has manufacturing complexity slightly greater than that of an ultra-violet-erasable EPROM. The high-voltage P-channel transistors and low voltage N-channel transistors of a microcontroller are formed on the chip at the same time the memory cells are formed.
The nonvolatile memory array is encased in a P-well, and the P-well encased in a deep N-well, the two wells separating the memory array from the integrated circuit substrate and from the other circuitry of the integrated circuit. At the same time the deep N-well is formed for the nonvolatile memory array, deep N-wells are formed for the high-voltage P-channel transistors of the logic circuitry. At the same time the P-well is formed for the nonvolatile memory array, P-wells are formed for the low-voltage N-channel transistors.
With the control gate and the integrated circuit substrate at 0V, the deep N-well allows application of a positive erasure voltage of perhaps +16V to the source/drain diffusions and the P-well of the nonvolatile memory array during erasure. Alternatively, with the substrate at 0V, a smaller positive erasure voltage (perhaps +12) is applied to the source/drain diffusions and the P-well, and a negative erasure voltage (perhaps −6V) is applied to the control gate. Applications of those voltages permits the cells of the memory array to be erased without the causing field-plate stress at the p-n junctions between the source/drain diffusions and the P-well.
The term “well” as used herein refers to a relatively large diffusion region formed in a semiconductor substrate. Such diffusion regions are sometimes referred to as “tanks”, “tabs” or “moats”. The “wells”, “tanks”, “tubs” or “moats” are generally large enough to contain the diffusion regions and channels of active circuit elements.
The process results in a memory array with rows and columns of cells having a size and structure similar to those of a prior-art ultra-violet-erasable X-type arrays and includes high- and low-voltage logic circuitry on the same chip. The final device combines logic transistors and a memory with a dense flash EPROM circuitry, both formed with the manufacturing ease of that for an ultra-violet-erasable EPROM structure.
BRIEF DESCRIPTION OF THE DRAWINGS
In the drawings:
FIG. 1 is a representation in partial block form of an array of memory cells and associated circuitry according to this invention;
FIG. 2 is a plan view of a part of the part of a semiconductor chip having memory cells in a double tank according to one embodiment; and
FIGS. 3(a)-3(k) are elevation views in section of the semiconductor device of FIG. 2, taken along the lines A—A of FIG. 2 at various stages of construction. FIGS. 3(a)-3(k) include exemplary high-voltage and low-voltage transistors not shown in FIG. 2.
DETAILED DESCRIPTION OF THE INVENTION
Referring to FIG. 1, a memory device is shown which has an array of rows and columns of memory cells 10, each of which is an insulated gate field effect transistor having a control gate 11, a source 12 and a drain 13. The cells 10 including a floating gate 14 between the control gate 11 and the channel between source 12 and drain 13.
The control gates 11 of all cells in each row are connected to one of a set of row lines 15. Row lines 15 are connected to an X address decoder 16 which selects one of row lines 15 based on a row address on lines 17. In a read operation, the selected one of the lines 15 goes high, the others remain low.
The drains 13 of adjacent cells 10 are connected in common to Y output lines 18. The lines 18 are connected through Y output select transistors 19 to a Y output line 20. The gates of the transistors 19 are connected to a Y address decoder 21 via lines 22 which function to apply a supply-level voltage Vcc to one of the lines 22 and hold the others at Vdd based on an address input on lines 23.
The sources 12 of adjacent cells 10 are connected in common to another set of column lines 25 which function as virtual ground lines. Each line 25 is connected through a load device 26 to Vdd or Vx, and is also connected through a column select transistor 27 to ground, or Vdd Ground. The gates of all of these transistors 27 are connected via lines 28 to a ground selector 29 which receives the output lines 22 from the Y address decoder 21, along with the least significant address bit Ao A0 and its complement Ao /A0, and functions to activate only one of the lines 28 for a given Y address.
In the read mode, the X address decoder 16 functions, in response to row line address signals on lines 17 and to a signal from a microprocessor, to apply a preselected positive voltage Vcc (about +3 to +5 volts) to the selected row line Xa (and the selected control gate 11), and to apply a low voltage (Vdd, or ground) to deselected row lines 15. Row line Xa is one of row address lines 15. The Y address decoder 21 functions, in response to column address signals on lines 23, turns transistor 19a on by applying a high voltage on lines 22a, causing a sense amplifier (not shown) connected to the DATA OUT terminal to apply a preselected positive voltage Vsen (about +1 to +1.5 volts) to the selected drain-column line 18a. Deselected drain-column lines 18 may be allowed to float (connected to the high impedance of off transistors 19), disconnected from the sense amplifier. The ground select circuit 28 functions to turn transistor 27a on, connecting the particular source-column line 25 to ground (or Vdd). The conductive or nonconductive state of the cell 10a connected to the selected drain-column line 18a and the selected row line Xa is detected by the sense amplifier connected to the DATA OUT terminal.
In a write or program mode, the X address decoder 16 may function, in response to row line address signals on lines 17, and to signals from a microprocessor, to place a preselected first programming voltage Vpp (about +11 to +13 V) on a selected row line Xa, including the control-gate conductor 11 of selected cell 10a. Y address decoder 21 also functions to place a second programming voltage Vp (Vpp reduced through an impedance to about +5 to −8V) on a selected drain-column line 18a and, therefore, the drain region 13 of selected cell 10a. Deselected drain-column lines 18 are floated. The selected source-column line 25 is connected to reference potential Vdd Ground. Deselected source-column lies 25 are charged through transistors 26 to a sufficient voltage Vx that prevents deselected cell 10b from programming. Deselected row lines are connected to a stress-reducing voltage Vy. These programming voltages create a high current (drain 13 to source 12) condition in the channel of the selected memory cell 10a, resulting in the generation near the source-channel junction of channel-hot electrons and/or avalanche-breakdown electrons (hot carriers) that are injected across the channel oxide to the floating gate 14 of the selected cell 10a. The programming time is selected to be sufficiently long to program the floating gate 14 with a negative program charge of about −2V to −6V with respect to the channel region. The electrons injected into the floating gate 14, in turn, render the source-drain path under the floating gate 14 of the selected cell 10a nonconductive, a state which is read as a “zero” bit. Deselected cells 10 have source-drain paths under the floating gates 14 that remain conductive, and those cells 10 are read as “one” bits.
During the program and read operation examples described above, cells 10 located in P-wells 31 and N-wells 33 (see FIG. 2) are programmed and erased with the P-wells 31 and N-wells 33 at 0V.
With the substrate and the row-lines 15/column-gates 11 at reference voltage Vdd or 0V, erasing is accomplished by applying a positive voltage Vpp (perhaps (+18V) to the P-well 31 and the N-well 33 (see FIG. 2). The source 12, drain 13 and channel of each cell 10 may float or may also be connected to the positive voltage Vpp. With this voltage between control gates 11 and sources-12-channels-drains-13, the negative charge is removed from the floating gates 14 of programmed cells 10. If all of the cells 10 in the array are in one well and all are erased at the same time, a “flash” erase is performed. If sectors of cells 10 are formed in separate P-wells 31 and N-wells 33, each sector may be flash erased separately.
The terms “source” and “drain”, as used herein, are interchangeable. For example, the voltages applied to the source 12 regions and the drain 13 regions of the memory cells 10 may be interchanged in the read example above.
For convenience, a table of read and write voltages is given in the Table below:
TABLE
Connection Read Write Flash Erase
Selected Row Line 3-5 V 1-13 V 0 V (All)
Deselected Row Lines 0 V 0 V
Selected Source Line 0 V 0 V Float or +16 V (All)
Deselected Source Lines 0 V Float
Selected Drain Line 1-1.5 V 5-8 V Float or +16 V
Deselected Drain Lines Float Float
P-well 0 V 0 V +16 V
N-well 0 V 0 V +16 V

A method of making the devices of FIG. 1 will be described in reference to FIGS. 2 and 3(a)-3(k). The method description relates only to the process for forming an X-cell array of cells 10 and for forming both the high-voltage P-channel transistors HVT and low-voltage N-channel transistors LVT of the logic circuitry of logic circuitry on the same chip. While logic circuitry normally includes high-voltage N-channel transistors HVT and low-voltage P-channel transistors LVT, the additional steps used to form such high-voltage N-channel transistors HVT and low-voltage P-channel transistors LVT are not included in the following discussion.
The starting material is p-epi on a slice of p+ substrate 30, only a very small portion shown in the FIGS. The slice is perhaps 8 inches in diameter, while the portion shown in FIG. 2 is very small fraction of that slice. A pad oxide PO of about 400 Angstroms is grown on the surface.
Referring now to FIGS. 3(a), and 3(b) deep N-wells 31 are formed in the substrate 30 using the following process. Deep N-wells 31 are patterned with photoresist PR. The length and width of the implant area in the region where the memory cells 10 are to be formed must be sufficiently large that the dimensions encase a P-well 33 which in turn encases the memory array (or subarray). The length and the width of each implant area in the region where a high-voltage P-channel transistor HVT is to be formed must be sufficiently large that the dimensions encase the source 12 and drain 13 of each of that transistor HVT. The N-well 31 implant is then conducted, preferably with phosphorus P at a dose of about 4.0×1012 ions/cm2 and at an energy level of about 80 KeV. The photoresist is then stripped. An anneal of the N-well 31 dopant is performed at high temperature, perhaps 1200° C. for 700 minutes in a nitrogen atmosphere, to form a junction perhaps 7 microns deep. This completes creation of deep N-well regions 31. The implantation defines the channel regions of high-voltage P-channel transistors HVT.
Referring now to FIG. 3(c) and 3(d), P-wells 33 are formed in each N-well 31 where the memory is to be formed and in each region where a low-voltage N-channel transistor LVT is to be formed. The P-wells 33 are patterned with a photoresist layer PR and a P-type implant is performed, preferably with boron B at a dose of about 6.0×1012 ions/cm2 and an energy of approximately 40 KeV. In regions where the memory array is to be formed, the length and width of the pattern must be sufficiently small to allow the P-well 33 to be encased by the deep N-well 31, but sufficiently large to encase the memory array (or sub-array). The depth of P-well 33 must not exceed the depth of N-well 31. The length and the width of each implant area in the region where a low-voltage N-channel transistor LVT is to be formed must be sufficiently large that the dimensions encase the source 12 and drain 13 of each transistor LVT. The implantation, defines the channel Ch regions of the memory cells 10 and of low voltage transistors LVT. The photoresist layer is then stripped. An anneal of the P-well 33 dopant is performed at high temperature, perhaps 1100° C. for about 500 minutes in a nitrogen atmosphere, to form a junction perhaps 2 microns deep.
Referring to FIG. 3(e), further processing is described. A conventional nitride/oxide masking oxide NOM is deposited and patterned to define oxide regions 41. Oxide regions 41 are grown by localized oxidation (LOCOS) to a thickness in the range of about 6300 to 7800 Angstroms (the thicknesses of the sections shown in FIGS. 3(e)-3(k) not being to scale). The growth occurs under an oxidizing atmosphere such as steam for about 120 minutes at about 900° C. The thermal oxide grows beneath the edges of the mask, creating a “bird's beak” instead of a sharp transition. The masking layers are removed using a hydrofluoric acid dip for two minutes and using hot phosphoric acid at about 177° C. for about 45 minutes.
After a cleanup step, a pre-gate oxide layer (not shown) is grown on the exposed silicon surface to a thickness of about 300 Angstroms.
At this point, a threshold-voltage-adjust implant may be performed in active areas including where channels Ch of memory cells 10 are to be located, those areas patterned using photoresist. For example, boron may be implanted in the memory cell regions at a dose in about the range of about 4×1012 to 9×1012 ions/cm2 and at an energy level of about 40 KeV. The photoresist is stripped and the oxide over the active areas is stripped.
Referring to FIG. 3(f), oxide is regrown over the structure using conventional techniques to form a relatively thin gate insulator layer 43 approximately 105 Angstroms thick. A first polycrystalline silicon layer (“poly 1”) 14 about 1500 Angstroms thick, which will become floating gates of memory cells 10 is deposited over the face and is doped to be N+ using phosphorus. The first polysilicon layer 14 is patterned with a photoresist and strips are etched to partially form what will be floating gates of the memory cells 10. At the same time, the first polysilicon layer 14 is removed form the region where logic transistors such as high-voltage P-channel transistors HVT and low-voltage N-channel transistors LVT are to be formed. This step is followed by a photoresist strip and clean-up.
Referring again to FIG. 3(f), inter-level insulator layer 45 is then formed over the structure in the areas where memory cells 10 are to be formed. Inter-level insulator layer 45 may be formed by growing an oxide layer to about 150 Angstroms, then depositing a nitride layer about 195 Angstroms thick. The equivalent oxide thickness of the inter-level insulator may be about 200 Angstroms. The poly1 and inter-level insulator are etched. The patterned photoresist for this step is stripped.
Referring again to FIG. 3(f), a second polycrystalline silicon layer (“poly 2”) 15 about 4500 Angstroms thick, which will become control gates/row lines of the memory array and the gates of high-voltage P-channel transistors HVT and low-voltage N-channel transistors LVT of the logic circuitry, is then deposited over the face of the slice and is highly doped with phosphorus to be N+.
Referring to FIG. 3(g), after de-glazing and patterning with photoresist, the gates of high-voltage P-channel transistors HVT and low-voltage N-channel transistors LVT of the logic circuitry are etched in the logic area of the chip. After again patterning with photo resist, a stack etch of (i) the second polysilicon layer 11,15, (ii) the inter-level insulator layer 45, and (iii) the first polysilicon strips 14 is performed in the memory area of the chip. This stack etch defines a plurality of elongated control gates II/row lines 15. The row lines 15 connect rows of memory cells 10. This same stack etch separates and defines the remaining edges of the floating gates 14.
Referring now to FIG. 3(h), a photoresist layer PR is deposited and patterned to open a window over the entire flash array. An arsenic implant A is performed at a dosage of about 5×1013 ions/cm3 at 120 KeV at zero degrees to the normal to create the sources 12 and drains 13 of memory cells 10.
Referring to FIG. 3(i), an arsenic implant A is performed at a dosage of about 3×1015 ions/cm2 at 120 KeV, using photoresist PH to protect areas of the chip not implanted, to create the sources 12 and drains 13 of the low-voltage N-channel transistors LVT.
Referring to FIG. 3(j), a phosphorus implant P is performed at a dosage of about 4×1014 ions/cm2 at 20 KeV, using photoresist PR to protect areas of the chip not implanted, to create the sources 12 and drains 13 of the high-voltage P-channel transistors HVT.
Referring to FIG. 3(k), the dopants of memory cells 10, of low-voltage N-channel transistors LVT and high-voltage P-channel transistors HVT are driven with an anneal step at perhaps 900° C. for 20 minutes to complete formation of sources 12 and drains 13. Oxide is deposited or grown and removed in conventional manner to form sidewall spacers SO.
A cap oxide (not shown) about 300 Angstroms thick is deposited over the surface. A borophosphosilicate glass (BPSG) layer (not shown) may then be deposited over the face of the slice. Following the BPSG deposition, the substrate 30 is heated again at about 900° C. for about one hour in an annealing ambient to provide BPSG densification, repair implant damage and junction profile drive. Column lines 18 and 25 are formed from a layer or aluminum after etching holes to sources 12 and drains 13 and other place on the chip where connection is desired. At the same time that column lines 18 and 25 are formed, other conductors are formed for logic circuitry. Off-array contacts for both memory and logic are masked and etched through the BPSG layer.
One problem with an isolated P-well 33 is high well resistance. The high well resistance causes a significant voltage drop during programming. The voltage drop is decreased by implant a P-type impurity P+ in the contact areas to P-well 33. The contact areas should be strips, preferably extending along at least one side of each P-well 33.
Metal is deposited, masked and etched to form metal lines to respective diffused regions, such as terminals 36 and 37 and the substrate terminal indicated Vdd. (The contact to P-well 33 may include a layer of previously-deposited doped polysilicon DP to decrease resistance.) This is followed by a protective overcoat process.
The invention described herein is usable with many other types of floating-gate memory cell arrays.
While the invention has been described with reference to an illustrative embodiment, this description is not meant to be construed in a limiting sense. Various modifications of the illustrative embodiment, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to this description. it is, therefore, contemplated that the appended claims will cover any such modifications or embodiments that fall within the true scope of the invention.

Claims (65)

1. A method for making a nonvolatile, floating-gate memory with logic transistors in a face of a semiconductor body having a first conductivity type, comprising the steps of:
forming first and second opposite-conductivity-type diffusion regions having a first depth at a first time in said semiconductor body, said first and second opposite-conductivity-type diffusion regions doped to have primarily a second conductivity-type opposite said first conductivity-type;
forming first and second same-conductivity-type diffusion regions having a second depth at a second time in said semiconductor body, said first same-conductivity-type diffusion region encased in said first opposite-conductivity-type diffusion region, said second same-conductivity-type diffusion region separate from said first and second opposite-conductivity-type diffusion regions, said first and second same-conductivity-type diffusion regions doped to have primarily said first conductivity-type;
forming at least one floating-gate memory cell in and on said first same-conductivity-type diffusion region;
forming at least one high-voltage logic transistor in said second opposite-conductivity-type diffusion region; and
forming at least one low-voltage logic transistor in said second same-conductivity-type diffusion region.
2. The method according to claim 1, wherein said semiconductor body is silicon of P conductivity-type, said first and second opposite-conductivity-type diffusion regions are primarily of N conductivity-type and said first and second same-conductivity-type diffusion regions are primarily of P conductivity-type.
3. The method according to claim 1, wherein said first opposite-conductivity-type diffusion region and said first same-conductivity-type diffusion region are connected to a positive potential with respect to the potential of said semiconductor body during erasure of said floating-gate memory cell.
4. The method according to claim 1, wherein Fowler-Nordheim tunnelling tunneling is used to program said floating gates of memory cells gate of said at least one memory cell.
5. The method according to claim 1, wherein said floating-gate memory cell is part of an X-cell memory array having single-dopant sources and drains.
6. The method according to claim 1, further including formation of field oxide regions on the surface of said semiconductor substrate body, said field oxide regions formed over the edges of said diffusion regions.
7. The method according to claim 1, further including formation of field oxide regions on the surface of said semiconductor substrate body, said field oxide regions formed over the edges of said diffusion regions and formed within said diffusion regions surrounding at least one connection point.
8. The method according to claim 1, further including formation of field oxide regions on the surface of said semiconductor substrate body, said field oxide regions formed to surround connection points to said diffusion regions, said first opposite-conductivity-type diffusion region and said first same-conductivity-type diffusion regions having multiple connection points at the periphery of said diffusion regions.
9. The method according to claim 1, further including formation of diffused contacts in said first same-conductivity-type diffusion region, wherein said diffused contacts include additional doping of said same-conductivity-type. conductivity-type.
10. The method according to claim 1, further including formation of diffused contacts in said first same-conductivity-type diffusion region, wherein said diffused contacts are connected to doped polysilicon.
11. The method according to claim 1, wherein said first and second opposite-conductivity-type diffusion regions have approximately a same depth.
12. The method according to claim 1, wherein said first and second same-conductivity-type diffusion regions have approximately a same depth.
13. The method according to claim 1, wherein said at least one high-voltage logic transistor is a P-channel transistor, and wherein said at least one low-voltage logic transistor is an N-channel transistor.
14. The method according to claim 1, comprising the step of applying a supply voltage having a first voltage with respect to ground to said at least one low-voltage logic transistor, said first voltage having a first magnitude.
15. The method according to claim 14, comprising the step of applying a high voltage having a second magnitude greater than said first magnitude to said at least one high-voltage logic transistor.
16. The method according to claim 14, comprising the step of applying a high voltage having a second magnitude greater than said first magnitude to a control gate of said at least one floating-gate memory cell during a write mode.
17. The method according to claim 14, comprising the step of applying a voltage having polarity opposite said first voltage to a control gate of said at least one floating-gate memory cell during an erase mode.
18. The method according to claim 1, wherein said at least one floating-gate memory cell comprises a drain terminal and a source terminal, and wherein said source terminal is floating during an erase mode.
19. The method according to claim 1, wherein said at least one floating-gate memory cell comprises a drain terminal and a source terminal, and wherein said source terminal is coupled to receive a high voltage during an erase mode.
20. The method according to claim 1, comprising the step of applying a ground voltage to said first opposite conductivity type diffusion region and to said first same conductivity type diffusion region during a write mode.
21. The method according to claim 1, wherein said at least one floating-gate memory cell comprises selected and unselected floating-gate memory cells, each floating-gate memory cell having a respective drain terminal and source terminal, and wherein a source terminal of said selected floating-gate memory cell is coupled to receive a ground voltage, and a source terminal of said unselected floating-gate memory cell is coupled to receive a voltage different from said ground voltage during a write mode.
22. The method according to claim 1, wherein said at least one floating-gate memory cell comprises plural arrays of floating-gate memory cells, each array of floating-gate memory cells comprising a sector of said nonvolatile, floating-gate memory, wherein each said sector includes a respective first opposite-conductivity-type diffusion region and a respective first same-conductivity-type diffusion region, said diffusion regions being separate from diffusion regions of other sectors.
23. The method according to claim 22, wherein each said respective first same-conductivity-type diffusion region includes a respective diffusion contact having said first conductivity type.
24. A method for making a memory with logic transistors in a face of a semiconductor body having a first conductivity type, comprising the steps of:
simultaneously forming first and second diffusion regions having a second conductivity type in said semiconductor body, said second conductivity type being opposite said first conductivity type;
simultaneously forming third and fourth diffusion regions having said first conductivity type in said semiconductor body, said third diffusion region isolated from said semiconductor body by said first diffusion region, said fourth diffusion region separate from said first and second diffusion regions;
forming at least one memory cell in and on said third diffusion region;
forming at least one logic transistor having a channel in said second diffusion region; and
forming at least another logic transistor having a channel in said fourth diffusion region.
25. The method according to claim 24, wherein said semiconductor body is silicon of P conductivity-type, said first and second diffusion regions are N conductivity-type and said third and fourth diffusion regions are P conductivity-type.
26. The method according to claim 24, wherein said first and third diffusion regions are coupled to receive a positive voltage with respect to said semiconductor body during erasure of said memory cell.
27. The method according to claim 24, wherein Fowler-Nordheim tunneling is used to program said at least one memory cell.
28. The method according to claim 24, wherein Fowler-Nordheim tunneling is used to erase said at least one memory cell.
29. The method according to claim 24, wherein said memory cell is part of a nonvolatile, floating-gate memory array having single-dopant sources and drains.
30. The method according to claim 24, comprising the step of forming field oxide regions on the surface of said semiconductor body, said field oxide regions formed over the edges of said diffusion regions.
31. The method according to claim 24, comprising the steps of:
forming at least one connection point within at least one of said first and third diffusion regions; and
forming field oxide regions within said at least one of said first and third diffusion regions surrounding said at least one connection point.
32. The method according to claim 31, wherein said at least one connection point comprises multiple connection points.
33. The method according to claim 31, wherein said at least one connection point comprises a diffused contact having a same conductivity type as said at least one of said first and third diffusion regions.
34. The method according to claim 32, wherein said diffused contact is formed by doped polysilicon.
35. The method according to claim 24, wherein said at least one logic transistor having a channel in said second diffusion region is a high voltage transistor arranged to receive a voltage having a greater magnitude than said at least another logic transistor having a channel in said fourth diffusion region.
36. The method according to claim 24, comprising the step of applying a low voltage having a first magnitude to said at least another transistor.
37. The method according to claim 36, comprising the step of applying a high voltage having a second magnitude greater than said first magnitude to a control gate of said at least one memory cell during a write mode.
38. The method according to claim 36, comprising the step of applying a voltage having polarity opposite said low voltage to a control gate of said at least one memory cell during an erase mode.
39. The method according to claim 24, wherein said at least one memory cell comprises a drain terminal and a source terminal, and wherein said source terminal is floating during an erase mode.
40. The method according to claim 24, wherein said at least one memory cell comprises a drain terminal and a source terminal, and wherein said source terminal is coupled to receive said high voltage during an erase mode.
41. The method according to claim 24, comprising the step of applying a ground voltage to said first and third diffusion regions during a write mode.
42. The method according to claim 24, wherein said at least one memory cell comprises selected and unselected memory cells, each memory cell having a respective drain terminal and source terminal, and wherein a source terminal of said selected memory cell is coupled to receive a ground voltage, and a source terminal of said unselected memory cell is coupled to receive a voltage different from said ground voltage during a write mode.
43. The method according to claim 24, wherein said at least one memory cell comprises plural arrays of memory cells, each array of memory cells comprising a sector of said memory, wherein each said sector includes a respective first and third diffusion region being separate from first and third diffusion regions of other sectors.
44. The method according to claim 24, wherein each said third diffusion region includes a respective diffusion contact having said first conductivity type.
45. A method for making a memory with logic transistors in a face of a semiconductor body having a first conductivity type, comprising the steps of:
forming first and second diffusion regions having a first concentration at a first depth and having a second conductivity type in said semiconductor body, said second conductive type being opposite said first conductivity type:
forming third and fourth diffusion regions having a second concentration at a second depth and having said first conductivity type in said semiconductor body, said third diffusion region isolated from said semiconductor body by said first diffusion region, said fourth diffusion region separate from said first and second diffusion regions;
forming at least one memory cell in and one said third diffusion regions;
forming at least one memory cell in and on said third diffusion region;
forming at least one logic transistor having a channel in said second diffusion region; and
forming at least another logic transistor having a channel in said fourth diffusion region.
46. The method according to claim 45, wherein said semiconductor body is silicon of P conductivity-type, said first and second diffusion regions are N conductivity-type and said third and fourth diffusion regions are P conductivity-type.
47. The method according to claim 45, wherein said first and third diffusion regions are coupled to receive a positive voltage with respect to said semiconductor body during erasure of said memory cell.
48. The method according to claim 45, wherein Fowler-Nordheim tunneling is used to program said at least one memory cell.
49. The method according to claim 45, wherein Fowler-Nordheim tunneling is used to erase said at least one memory cell.
50. The method according to claim 45, wherein said memory cell is part of a nonvolatile, floating-gate memory array having single-dopant sources and drains.
51. The method according to claim 45, comprising the step of forming field oxide regions on the surface of said semiconductor body, said field oxide regions formed over the edges of said diffusion regions.
52. The method according to claim 45, comprising the steps of:
forming at least one connection point within at least one of said first and third diffusion regions; and
forming field oxide regions within said at least one of said first and third diffusion regions surrounding said at least one connection point.
53. The method according to claim 52, wherein said at least one connection point comprises multiple connection points.
54. The method according to claim 52, wherein said at least one connection point comprises a diffused contact having a same conductivity type as said at least one of said first and third diffusion regions.
55. The method according to claim 53, wherein said diffused contact is formed by doped polysilicon.
56. The method according to claim 45, wherein said at least one logic transistor having a channel in said second diffusion region is a high voltage transistor arranged to receive a voltage having a greater magnitude than said at least another logic transistor having a channel in said fourth diffusion region.
57. The method according to claim 45, comprising the step of applying a low voltage having a first magnitude to said at least another transistor.
58. The method according to claim 52, comprising the step of applying a high voltage having a second magnitude greater than said first magnitude to a control gate of said at least one memory cell during a write mode.
59. The method according to claim 57, comprising the step of applying a voltage having polarity opposite said low voltage to a control gate of said at least one memory cell during an erase mode.
60. The method according to claim 45, wherein said at least one memory cell comprises a drain terminal and a source terminal, and wherein said source terminal is floating during an erase mode.
61. The method according to claim 45, wherein said at least one memory cell comprises a drain terminal and a source terminal, and wherein said source terminal is coupled to receive said high voltage during an erase mode.
62. The method according to claim 45, comprising the step of applying a ground voltage to said first and third diffusion regions during a write mode.
63. The method according to claim 45, wherein said at least one memory cell comprises selected and unselected memory cells, each memory cell having a respective drain terminal and source terminal, and wherein a source terminal of said selected memory cell is coupled to receive a ground voltage, and a source terminal of said unselected memory cell is coupled to receive a voltage different from said ground voltage during a write mode.
64. The method according to claim 45, wherein said at least one memory cell comprises plural arrays of memory cells, each array of memory cells comprising a sector of said memory, wherein each said sector includes a respective first and third diffusion region being separate from first and third diffusion regions of other sectors.
65. The method according to claim 45, wherein each said third diffusion region includes a respective diffusion contact having said first conductivity type.
US10/692,272 1995-05-18 2003-10-22 Method of making floating-gate memory-cell array with digital logic transistors Expired - Lifetime USRE39697E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/692,272 USRE39697E1 (en) 1995-05-18 2003-10-22 Method of making floating-gate memory-cell array with digital logic transistors

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/444,182 US6475846B1 (en) 1995-05-18 1995-05-18 Method of making floating-gate memory-cell array with digital logic transistors
US10/692,272 USRE39697E1 (en) 1995-05-18 2003-10-22 Method of making floating-gate memory-cell array with digital logic transistors

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/444,182 Reissue US6475846B1 (en) 1995-05-18 1995-05-18 Method of making floating-gate memory-cell array with digital logic transistors

Publications (1)

Publication Number Publication Date
USRE39697E1 true USRE39697E1 (en) 2007-06-19

Family

ID=23763841

Family Applications (3)

Application Number Title Priority Date Filing Date
US08/444,182 Ceased US6475846B1 (en) 1995-05-18 1995-05-18 Method of making floating-gate memory-cell array with digital logic transistors
US08/978,363 Expired - Lifetime US5907171A (en) 1995-05-18 1997-11-25 Method of making floating-gate memory-cell array with digital logic transistors
US10/692,272 Expired - Lifetime USRE39697E1 (en) 1995-05-18 2003-10-22 Method of making floating-gate memory-cell array with digital logic transistors

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/444,182 Ceased US6475846B1 (en) 1995-05-18 1995-05-18 Method of making floating-gate memory-cell array with digital logic transistors
US08/978,363 Expired - Lifetime US5907171A (en) 1995-05-18 1997-11-25 Method of making floating-gate memory-cell array with digital logic transistors

Country Status (1)

Country Link
US (3) US6475846B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090174004A1 (en) * 2003-12-31 2009-07-09 Dongbu Electronics Co. Ltd. Semiconductor device and fabricating method thereof

Families Citing this family (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE69528971D1 (en) * 1995-06-30 2003-01-09 St Microelectronics Srl Method of manufacturing a circuit containing non-volatile memory cells and edge transistors of at least two different types, and corresponding IC
US6252799B1 (en) * 1997-04-11 2001-06-26 Programmable Silicon Solutions Device with embedded flash and EEPROM memories
JP3558510B2 (en) * 1997-10-30 2004-08-25 シャープ株式会社 Nonvolatile semiconductor memory device
JP3149937B2 (en) * 1997-12-08 2001-03-26 日本電気株式会社 Semiconductor device and method of manufacturing the same
JP3967440B2 (en) * 1997-12-09 2007-08-29 株式会社ルネサステクノロジ Manufacturing method of semiconductor integrated circuit device
US6667511B1 (en) * 1997-12-18 2003-12-23 Advanced Micro Devices, Inc. NAND type core cell structure for a high density flash memory device having a unique select gate transistor configuration
US6023085A (en) * 1997-12-18 2000-02-08 Advanced Micro Devices, Inc. Core cell structure and corresponding process for NAND-type high performance flash memory device
US6034395A (en) * 1998-06-05 2000-03-07 Advanced Micro Devices, Inc. Semiconductor device having a reduced height floating gate
JP3389112B2 (en) * 1998-09-09 2003-03-24 株式会社東芝 Nonvolatile semiconductor memory device and method of manufacturing the same
US6373094B2 (en) 1998-09-11 2002-04-16 Texas Instruments Incorporated EEPROM cell using conventional process steps
JP3314807B2 (en) 1998-11-26 2002-08-19 日本電気株式会社 Method for manufacturing semiconductor device
US6362049B1 (en) * 1998-12-04 2002-03-26 Advanced Micro Devices, Inc. High yield performance semiconductor process flow for NAND flash memory products
KR100533773B1 (en) * 1999-04-20 2005-12-06 주식회사 하이닉스반도체 Flash memory cell array
US6274898B1 (en) * 1999-05-21 2001-08-14 Vantis Corporation Triple-well EEPROM cell using P-well for tunneling across a channel
JP2003518742A (en) * 1999-12-21 2003-06-10 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ Non-volatile memory cells and peripherals
US6465306B1 (en) * 2000-11-28 2002-10-15 Advanced Micro Devices, Inc. Simultaneous formation of charge storage and bitline to wordline isolation
US6566194B1 (en) * 2001-10-01 2003-05-20 Advanced Micro Devices, Inc. Salicided gate for virtual ground arrays
EP1451969A2 (en) * 2001-11-27 2004-09-01 Koninklijke Philips Electronics N.V. Semiconductor device having a byte-erasable eeprom memory
US6906959B2 (en) * 2002-11-27 2005-06-14 Advanced Micro Devices, Inc. Method and system for erasing a nitride memory device
KR100518577B1 (en) * 2003-05-26 2005-10-04 삼성전자주식회사 One time programmable memory device, integrated circuit including the same and method for fabricating thereof
KR100493061B1 (en) 2003-06-20 2005-06-02 삼성전자주식회사 Single chip data processing device having embeded nonvolatile memory
JP4761431B2 (en) * 2003-09-09 2011-08-31 セイコーインスツル株式会社 Manufacturing method of semiconductor device
US7311385B2 (en) * 2003-11-12 2007-12-25 Lexmark International, Inc. Micro-fluid ejecting device having embedded memory device
KR100542395B1 (en) * 2003-11-13 2006-01-11 주식회사 하이닉스반도체 Method of manufacturing a NAND flash device
US7101748B2 (en) * 2004-02-26 2006-09-05 Taiwan Semiconductor Manufacturing Company Method of integrating the formation of a shallow junction N channel device with the formation of P channel, ESD and input/output devices
KR100604561B1 (en) * 2004-05-11 2006-07-31 에스티마이크로일렉트로닉스 엔.브이. NAND flash memory device and method of forming well in the same
US20060025049A1 (en) * 2004-07-30 2006-02-02 Applied Materials, Inc. Spray slurry delivery system for polish performance improvement and cost reduction
JP4101246B2 (en) * 2005-03-22 2008-06-18 株式会社リコー Manufacturing method of semiconductor device
EP1835507B1 (en) * 2006-03-17 2010-08-18 STMicroelectronics Srl Level shifter for semiconductor memory device implemented with low-voltage transistors
US20070170979A1 (en) * 2005-11-25 2007-07-26 Giovanni Campardo Charge pump systems and methods
US7859912B2 (en) * 2006-03-09 2010-12-28 National Semiconductor Corporation Mid-size NVM cell and array utilizing gated diode for low current programming
US7692171B2 (en) * 2006-03-17 2010-04-06 Andrzei Kaszuba Apparatus and method for exposing a substrate to UV radiation using asymmetric reflectors
US8228726B2 (en) * 2008-12-14 2012-07-24 Chip Memory Technology, Inc. N-channel SONOS non-volatile memory for embedded in logic
US9184097B2 (en) * 2009-03-12 2015-11-10 System General Corporation Semiconductor devices and formation methods thereof
US8551858B2 (en) * 2010-02-03 2013-10-08 Spansion Llc Self-aligned SI rich nitride charge trap layer isolation for charge trap flash memory
CN102569196B (en) * 2011-11-28 2014-05-28 上海华力微电子有限公司 Method for simplifying layer number of manufacturing process photomasks with multiple threshold voltages
US9183086B2 (en) 2013-06-03 2015-11-10 Sandisk Technologies Inc. Selection of data for redundancy calculation in three dimensional nonvolatile memory
US9177673B2 (en) * 2013-10-28 2015-11-03 Sandisk Technologies Inc. Selection of data for redundancy calculation by likely error rate
US9691473B2 (en) 2015-09-22 2017-06-27 Sandisk Technologies Llc Adaptive operation of 3D memory
US9401216B1 (en) 2015-09-22 2016-07-26 Sandisk Technologies Llc Adaptive operation of 3D NAND memory
US11043823B2 (en) * 2017-04-06 2021-06-22 Tesla, Inc. System and method for facilitating conditioning and testing of rechargeable battery cells
KR102212751B1 (en) 2019-07-26 2021-02-04 주식회사 키 파운드리 Non-Volatile Memory Device and Manufacturing Method of the same

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4203158A (en) 1978-02-24 1980-05-13 Intel Corporation Electrically programmable and erasable MOS floating gate memory device employing tunneling and method of fabricating same
US4281397A (en) 1979-10-29 1981-07-28 Texas Instruments Incorporated Virtual ground MOS EPROM or ROM matrix
JPS62183161A (en) 1986-02-07 1987-08-11 Hitachi Ltd Semiconductor integrated circuit device
US5047358A (en) * 1989-03-17 1991-09-10 Delco Electronics Corporation Process for forming high and low voltage CMOS transistors on a single integrated circuit chip
US5225700A (en) * 1991-06-28 1993-07-06 Texas Instruments Incorporated Circuit and method for forming a non-volatile memory cell
US5290725A (en) 1990-06-29 1994-03-01 Sharp Kabushiki Kaisha Semiconductor memory device and a method for producing the same
US5299162A (en) 1992-02-21 1994-03-29 Samsung Electronics Co., Ltd. Nonvolatile semiconductor memory device and an optimizing programming method thereof
US5300802A (en) 1988-11-09 1994-04-05 Hitachi, Ltd. Semiconductor integrated circuit device having single-element type non-volatile memory elements
US5341342A (en) 1992-12-18 1994-08-23 National Semiconductor Corporation Flash memory cell structure
US5411908A (en) * 1992-05-28 1995-05-02 Texas Instruments Incorporated Flash EEPROM array with P-tank insulated from substrate by deep N-tank

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4203158A (en) 1978-02-24 1980-05-13 Intel Corporation Electrically programmable and erasable MOS floating gate memory device employing tunneling and method of fabricating same
US4203158B1 (en) 1978-02-24 1992-09-22 Intel Corp
US4281397A (en) 1979-10-29 1981-07-28 Texas Instruments Incorporated Virtual ground MOS EPROM or ROM matrix
JPS62183161A (en) 1986-02-07 1987-08-11 Hitachi Ltd Semiconductor integrated circuit device
US5300802A (en) 1988-11-09 1994-04-05 Hitachi, Ltd. Semiconductor integrated circuit device having single-element type non-volatile memory elements
US5047358A (en) * 1989-03-17 1991-09-10 Delco Electronics Corporation Process for forming high and low voltage CMOS transistors on a single integrated circuit chip
US5290725A (en) 1990-06-29 1994-03-01 Sharp Kabushiki Kaisha Semiconductor memory device and a method for producing the same
US5225700A (en) * 1991-06-28 1993-07-06 Texas Instruments Incorporated Circuit and method for forming a non-volatile memory cell
US5299162A (en) 1992-02-21 1994-03-29 Samsung Electronics Co., Ltd. Nonvolatile semiconductor memory device and an optimizing programming method thereof
US5411908A (en) * 1992-05-28 1995-05-02 Texas Instruments Incorporated Flash EEPROM array with P-tank insulated from substrate by deep N-tank
US5341342A (en) 1992-12-18 1994-08-23 National Semiconductor Corporation Flash memory cell structure

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Jimbo et al., LA 5-V-Only 16-Mb Flash Memory with Sector Erase Mode, IEEE Journal of Solid-State Circuits, vol. 27, No. 11, pp. 1547-1554 (Nov. 1992).

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090174004A1 (en) * 2003-12-31 2009-07-09 Dongbu Electronics Co. Ltd. Semiconductor device and fabricating method thereof

Also Published As

Publication number Publication date
US5907171A (en) 1999-05-25
US6475846B1 (en) 2002-11-05

Similar Documents

Publication Publication Date Title
USRE39697E1 (en) Method of making floating-gate memory-cell array with digital logic transistors
KR100242723B1 (en) Cell array structure of non-volatile semiconductor memory device and method for manufacturing thereof
US5422844A (en) Memory array with field oxide islands eliminated and method
EP0555039B1 (en) Alternate source virtual ground flash EPROM cell array
US5862082A (en) Two transistor flash EEprom cell and method of operating same
US5071782A (en) Vertical memory cell array and method of fabrication
US7633114B2 (en) Non-volatile memory integrated circuit
US6212103B1 (en) Method for operating flash memory
EP0552531A1 (en) Non-volatile memory cell and array architecture
US5615152A (en) Method of erasing a high density contactless flash EPROM array
US5371031A (en) Method of making EEPROM array with buried N+ windows and with separate erasing and programming regions
US5418741A (en) Virtual ground memory cell array
US5411908A (en) Flash EEPROM array with P-tank insulated from substrate by deep N-tank
US5844839A (en) Programmable and convertible non-volatile memory array
US5354703A (en) EEPROM cell array with tight erase distribution
US5045491A (en) Method of making a nonvolatile memory array having cells with separate program and erase regions
US5409854A (en) Method for forming a virtual-ground flash EPROM array with floating gates that are self aligned to the field oxide regions of the array
US6570212B1 (en) Complementary avalanche injection EEPROM cell
EP0573169A1 (en) Segment-erasable flash EPROM
US5523249A (en) Method of making an EEPROM cell with separate erasing and programming regions
US5306658A (en) Method of making virtual ground memory cell array
US5732021A (en) Programmable and convertible non-volatile memory array
US5717634A (en) Programmable and convertible non-volatile memory array
US7217964B1 (en) Method and apparatus for coupling to a source line in a memory device
US5103273A (en) Nonvolatile memory array having cells with two tunnelling windows

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12