|Número de publicación||USRE40011 E1|
|Tipo de publicación||Concesión|
|Número de solicitud||US 10/084,757|
|Fecha de publicación||22 Ene 2008|
|Fecha de presentación||19 Oct 2001|
|Fecha de prioridad||16 Oct 1995|
|También publicado como||US5970255|
|Número de publicación||084757, 10084757, US RE40011 E1, US RE40011E1, US-E1-RE40011, USRE40011 E1, USRE40011E1|
|Inventores||Nghia Tran, Ying Xuan Li, Janusz Balicki, John Costello|
|Cesionario original||Altera Corporation|
|Exportar cita||BiBTeX, EndNote, RefMan|
|Citas de patentes (72), Otras citas (21), Clasificaciones (15), Eventos legales (1)|
|Enlaces externos: USPTO, Cesión de USPTO, Espacenet|
This invention relates to programmable logic devices (“PLDs”), and more particularly to a new architecture for the input/output (I/O) circuitry which couples the PLDs to external circuitry.
Programmable logic devices are integrated circuits which are able to implement combinational and/or sequential digital functions which may be defined by a designer and programmed into the device. Thus, PLDs may be configured by a user to implement any Boolean expression or registered function with built-in logic structures. Once a PLD is configured, the user must connect the PLD to external circuitry which provides input signals to, and receives output signals from, the PLD.
One deficiency of conventional PLDs and their I/O circuitry is that each PLD must be configured to operate with specific external circuitry. For example, if a user utilizes Transistor-to-Transistor Logic (TTL) or CMOS external circuitry, the PLD must be configured to provide the appropriate drive signals. However, the selection of open drain logic may require different drive parameters and thus, a different PLD, even though the basic PLD is substantially the same. This deficiency is even more apparent in view of the programmable nature of PLDs and the flexibility provided to the end users.
Further, the nature of PLDs, as semiconductor devices, is that they are susceptible to a wide range of potential hazards, such as electrostatic discharge (ESD). To avoid these potential problems, care must be taken in connecting the PLD pins to external circuitry. Any pins which are used as input pins should preferably be driven by an active source (including bi-directional pins during input operations). Additionally, unused pins are typically tied to ground to avoid the potential of additional DC current and noise being introduced into the circuits.
Output loading of the PLD I/O pins is typically resistive and/or capacitive. Resistive loading exists where the device output sinks or sources a current during steady-state operation (e.g., TTL inputs, terminated buses, and discrete bipolar transistors). Capacitive loading typically occurs from packaging and printed circuit board traces. Further, an important design consideration of the interface between the PLD and external circuitry is that the target device can supply both the current and speed necessary for the given loads.
Various attempts have also been made at providing interface circuitry that operates at lower power levels, for example, the Gunning Transistor Logic (GTL) interface described in Gunning U.S. Pat. No. 5,023,488. GTL interface drivers typically operate with a voltage swing on the order of about 0.8 volts to 1.2 volts, which are intended to drive a CMOS binary communications bus. Another interface, High-Speed Transistor Logic (HSTL) typically operates with a voltage swing of about a predetermined voltage plus 0.050 volts to the predetermined voltage minus 0.050 volts and at relatively higher switching frequencies than GTL (for terminated HSTL, the predetermined voltage is the termination voltage, while non-terminated HSTL uses a reference voltage).
One deficiency of Gunning and other known driver circuitry is the limited scope with which the circuitry may be used. A PLD having GTL drivers must interface with a GTL bus. A PLD having TTL drivers must interface with a TTL bus or discrete TTL components. A PLD having HSTL drivers must interface with a HSTL bus or discrete HSTL components.
In view of the foregoing, it would be desirable to be able to provide an I/O architecture which provides the capability to drive multiple logic standards.
It would also be desirable to be able to provide an I/O architecture having the capability to selectively drive any one of multiple logic standards.
It would further be desirable to be able to provide an I/O architecture which may be programmed by a user to select any one of several logic standards, such that a single PLD may be used with external circuitry that operates at different logic levels.
It is an object of this invention to provide an I/O architecture which provides the capability to drive multiple logic standards.
It is a further object of this invention to provide an I/O architecture having the capability to selectively drive any one of multiple logic standards.
It is a further object of this invention to provide an I/O architecture which may be programmed by a user to select any one of several logic standards, such that a single PLD may be used with external circuitry that operates at different logic levels.
These and other objects are accomplished in accordance with the principles of the present invention by providing an I/O architecture which includes programmable I/O buffers that interface with various different logic standards. In a preferred embodiment of the present invention, programmable I/O devices are provided which interface with TTL, CMOS, open drain, GTL and HSTL (both terminated and non-terminated) logic standards. Those skilled in the art will understand that other logic standards, both those presently available and others still to be developed, may be incorporated into I/O circuits such as those described herein without departing from the scope of the present invention.
The preferred embodiment of the present invention provides a programmable logic circuit having four states (i.e., two bits) which are correspond to voltage levels representative of various logic standards. By adding an additional bit to the logic circuit and additional driving circuitry, additional logic standards may be supported.
The above and other objects and advantages of the invention will be apparent upon consideration of the following detailed description, taken in conjunction with the accompanying drawings, in which like reference numerals refer to like parts throughout, and in which:
Input driver 104, which has an input terminal to receive signals from I/O pad 106 and output buffer 102, provides input signals to the PLD at the appropriate level of voltage, regardless of the voltage level of the signal receive on the input terminal. In addition, input driver 104 also receives control signal SB1 from programmable element 108. Programmable elements 108 and 110 may be of any variety of memory cells. For example, elements 108 and 110 may be SRAM (static random access memory), EPROM (erasable programmable read-only memory), EEPROM (electrically erasable programmable read-only memory), or antifuses.
For convenience, simplicity and to reduce chip area, it is preferable that elements 108 and 110 be formed from the same variety of programmable elements as the PLD to which they are attached. Thus, if the PLD utilizes EEPROM elements (such as in the MAX 7000 family of PLDs available from Altera Corporation, San Jose, Calif.), each I/O circuit 100 should also include EEPROM elements for programmable elements 108 and 110. Further, while such a configuration is preferable, it is not a requirement of the present invention (i.e., a PLD utilizing EEPROMs may be configured with I/O circuits 100 utilizing SRAM elements).
The operation of I/O circuit 100 depends on the status of programmable elements 108 and 110. For a given set of programmable bits (i.e., setting the status of elements 108 and 110), output driver 102 and input driver 104 are configured to convert PLD voltage levels to voltage levels corresponding to the selected logic standard. Further, output driver 102 does not change its output voltage levels until an ENABLE signal is received on the appropriate control line, as described more fully below. In contrast to output driver 102, input driver 104 adjusts the voltage levels it operates with as soon as signal SB1 changes.
In the configuration shown in
For example, one possible I/O configuration for a given set of possible values of programmable elements 108 and 110 is given in the following Table 1:
Logic Standard Voltages
Thus, for example, if signals SB1 and SB0 are both set provide a logic low, output driver 102 and input driver 104 are configured to operate with TTL/CMOS voltage levels in interfacing with I/O pad 106.
The output of NAND gate 206 is provided to inverter 212, while the output of NAND gate 210 is provided to inverter 214. Inverters 212 and 214 are preferably both CMOS inverters which are formed by fabricating an n-channel MOSFET and a p-channel MOSFET with merged floating regions, as is well known in the art. Thus, inverters 212 and 214 are formed by n-channel MOSFETs 216 and 218, respectively, and p-channel MOSFETs 220 and 222, respectively. The outputs of inverters 212 and 214 are coupled to n-channel MOSFETs 224 and 226, respectively.
Signal SB1 is provided to inverter 228, whose output is coupled to transmission gate 230. Signal SB1 is also coupled to the gate of n-channel MOSFET 232. The input of transmission gate 230 is coupled to the output of NAND gate 210, while the output of gate 230 is coupled to the gate of n-channel MOSFET 234. MOSFET 234 is used to adjust the trip point of inverter 214. The output of NAND gate 210 is also coupled to the gate of n-channel MOSFET 236.
Inverter 214 provides an input signal to inverter 238 that is inverted and supplied as one input to NOR gate 240. The other input for NOR gate 240 is the inverted SB1 signal output from inverter 228. NOR gate 240 drives the gate of n-channel MOSFET 242, which has its drain and source regions connected between MOSFET 236 and the output terminal of output driver 102 (designated as VOUT).
Output driver 102, which is active high (as described below), operates as follows. When ENABLE is low, the output of inverter 202 is high so that NOR gate 204 provides a low signal. The low signal is input to NAND gate 206, which produces a high signal to inverter 212. Inverter 212 inverts the high signal to drive the gate of n-channel MOSFET 224 with a low signal, which keeps MOSFET 224 turned off. At the same time, the low ENABLE signal is also provided as an input to NAND gate 210, which produces a high signal to inverter 214.
Inverter 214 inverts the high signal to drive the gate of n-channel MOSFET 226 with a low signal, which keeps MOSFET 226 turned off. Because both MOSFETs 224 and 226 are turned off, irrespective of signals SB1 and SB0, signal OUT is not passed to VOUT. Thus, when ENABLE is low, output driver 102 is inactive.
Output driver 102 is turned on when ENABLE is set high. The logic standard applied by output driver 102 is determined by the status of Select Bits SB1 and SB0. The high ENABLE signal is input to inverter 202 and NAND gate 210, which potentially activates NOR gate 204 and NAND gate 210. The other input to NOR gate 204 is signal SB0, such that NOR gate 204 produces a high output if signal SB0 is low.
If the output of NOR gate 204 is low, then the output of NAND gate 206 is high, regardless of the state of signal OUT. A high output signal from NAND gate 206 is inverted to a low signal by inverter 212, the low signal preventing MOSFET 224 from turning on. MOSFET 224 has its drain and source nodes connected between predetermined voltage source VCCIO and terminal VOUT, respectively.
A high output signal from NOR gate 204 (i.e., when signal SB0 is low) is combined with signal OUT such that NAND gate 206 acts as an inverter on the OUT signal. The signal inverted by NAND gate 206, is inverted by inverter 212 such that the signal input to the gate of MOSFET 224 is the same as that of signal OUT. Thus, if signal OUT is high, MOSFET 224 is turned on and if signal OUT is low, MOSFET 224 is turned off.
The second MOSFET which controls the output signal is MOSFET 226, which is connected between predetermined voltage source VSSIO and terminal VOUT (while it is preferable that VSSIO is separate from internal ground source VSS—to reduce noise—the principles of the present invention may be practiced using a common ground). The state of MOSFET 226 is determined based upon signals SB1 and OUT. Signal OUT is inverted by inverter 208 and input to NAND gate 210, which together act as a buffer to signal OUT (that is controlled by signal ENABLE). Thus, signal OUT is provided as an input to inverter 214. The inverted signal controls MOSFET 226 such that MOSFET 226 is on when signal OUT is low, and off when signal OUT is high.
Signal SB1, which is inverted by inverter 228, drives the gate of MOSFET 232. The inverted SB1 signal determines whether transmission gate 230 passes the signal as its input (which corresponds to signal OUT). When transmission gate 230 is on, it passes signal OUT to the gate of MOSFET 234. The inverted SB1 signal is also provided as one input to NOR gate 240. The other input to NOR gate 240 is signal OUT (i.e., signal OUT, after it has been inverted twice by inverters 214 and 238). The output of NOR gate 240 drives the gate of MOSFET 242, which has a source region connected to terminal VOUT. Signal OUT also drives the gate of MOSFET 236, such that MOSFET 236 is on when signal OUT is high.
The circuitry including inverters 228 and 238, NOR gate 240, transmission gate 230, and MOSFETs 232, 234, 236, and 242 provide noise reduction for output driver 102 during transitions of signal OUT from low to high when Select Signal SB1 is high (because when SB1 is low, NOR gate 240 always provides a low output keeping MOSFET 242 turned off—i.e., TTL and open drain).
While OUT is low, MOSFET 242 is on and MOSFET 236 is off. When OUT goes high, MOSFET 236 is immediately turned on such that MOSFETs 236 and 242 are on causing the gate and drain of MOSFET 226 to be tied together. Once the time delay introduced by inverter 236 and NOR gate 240 lapses, MOSFET 242 turns off and normal operation continues. Thus, noise is reduced during the low-to-high transition by temporarily coupling the gate and drain of MOSFET 226 together. Further, the noise reduction is only applicable during GTL/HSTL operations (i.e., when signal SB1 is high).
The other side of the source/drain channel of MOSFET 304 is coupled to a series of inverters 314, 316, and 318, which provide signal IN to the PLD. N-channel MOSFET 320 has a source/drain channel coupled between the input of inverter 314 and MOSFET 306. The gate of MOSFET 320 is driven by inverted signal SB1 (which is inverted by inverter 322).
N-channel MOSFET 324 has a source/drain channel coupled between MOSFET 304 and ground, while n-channel MOSFET 326 is coupled between MOSFET 308 and ground, however, MOSFET 326 is diode-connected. The gates of MOSFETs 324 and 326 are coupled together and to one end of the source/drain channel of n-channel MOSFET 328, while the other end is coupled to ground. MOSFET 328 is driven by the inverted SB1 signal received from inverter 322.
P-channel MOSFET 310 and n-channel MOSFET 312 have their gates coupled together such that one of MOSFETs 310 and 312 is on at all times. The gates of MOSFETs 310 and 312 are coupled to receive signal SB1, which is the only Signal Bit utilized by input driver circuit 300. MOSFETs 310 and 312 also have their source/drain channels coupled together and to the gate of MOSFET 308 such that the gate of MOSFET 308 is always provided with one or predetermined voltages VCC or VREF (VREF may typically be about 0.8 volts).
MOSFETs 302, 304, 308, 324 and 326 are coupled together to form a differential amplifier. The inputs to the differential amplifier are the gates of MOSFETs 304 and 308. MOSFET 304 receives the input signal from either output buffer 102 or I/O pad 106, while MOSFET 308 receives the predetermined reference voltage. The input signal is only compared to the reference voltage by the differential amplifier when the amplifier is activated by Select Signal SB1.
When signal SB1 is high—i.e., logic standard GTL or HSTL is selected—inverter 322 provides a low signal to the gates of MOSFETs 320 and 328, turning them both off. At the same time, the high SB1 signal is provided to the gates of MOSFETs 310 and 312, which turns MOSFET 310 off (because it is a p-channel device) and MOSFET 312 on (because it is an n-channel device). MOSFET 312 provides VREF (which is a reference voltage, typically about 0.8 volts) to MOSFET 308, turning it on.
MOSFETs 324 and 326 are coupled together to produce a current mirror within the differential amplifier such that the current passing through MOSFETs 304 and 324 is substantially equal to the current passing through MOSFETs 308 and 326. The current mirror is turned on and off by MOSFET 328 in conjunction with signal SB1 (i.e., when SB1 is low, MOSFET 328 is turned on which grounds the gates of MOSFETs 324 and 326, effectively turning off the current mirror). Additionally, because MOSFET 320 is off when the current mirror is on (it is controlled by the same signal that controls MOSFET 328), the signal IN is directly related to the current passing through the branches of the current mirror.
However, if signal VOUT is higher than VREF when SB1 is high, the current mirror is not turned on because p-channel MOSFET 302 is off (such that the current from voltage source VCC does not pass into the current mirror). Because the current mirror is off, the input to inverter 314 is low. The low signal is inverted three times and supplied as a high signal to terminal IN. Three inverters are provided to enable the driver circuit to drive circuits having increased loads by sizing inverter 314 to be smaller than inverters 316 and 318. Thus, inverters 316 and 318 act to buffer and amplify the signal output from inverter 314. The smaller size of inverter 314 is used to reduce the loading at the output of the input buffer to allow it to switch faster.
On the other hand, when signal VOUT is lower than VREF and SB1 is high, MOSFET 302 is on which turns on the current mirror. A current then passes down each branch of the current mirror and provides a high input to inverter 314. The high signal is inverted three times to provide a low signal to terminal IN.
A low SB1 signal turns on MOSFET 310 which provides VCC to MOSFET 308, turning it off. The low SB1 signal also turns on MOSFET 328 which grounds the current mirror, and turns on MOSFET 320. MOSFET 320 acts in conjunction with MOSFET 306 to provide a current path depending on the state of signal VOUT When signal VOUT is high, MOSFETs 306 and 320 are on which grounds the input to inverter 314. The grounded signal is inverted three times to provide a high signal to terminal IN. When signal VOUT is low, MOSFETs 302 and 304 are turned on and MOSFET 306 is turned off. Thus, a high signal is input to inverter 314 which is inverted three times and provided as a low signal to terminal IN.
Operation of I/O circuit 100 may require additional settings by a user to properly program the buffer circuitry. For example, for use with the TTL/CMOS standards, VCCIO is typically set about 5.0 volts, which provides a high signal from about 2.4 volts to about 3.5 volts. For open drain logic, I/O pad 106 is coupled to a terminating resistor, which sets the appropriate voltage levels because MOSFET 224 is permanently off (due to signal SB0 being set high).
GTL/HSTL non-terminated logic operates in a manner similar to open drain, in that MOSFET 224 is always off. However, the input voltage levels are set by the value of the reference voltage VREF. For GTL/HSTL terminated, the voltage levels are determined by setting VCCIO to be equal to the termination voltage (typically from about 1.2 volts to about 1.6 volts).
Buffer circuit 400 includes inverter 402 and n-channel MOSFET 404 which are adapted to receive signal VOUT from output buffer 102 or I/O pad 106 MOSFET 404, which has a source connected to drive the gate of p-channel MOSFET 406, is itself driven by Select Signal SB1 (once again, the only Select Signal utilized by input buffer 104). Select Signal SB1 is also inverted by inverter 408 and provided to p-channel MOSFETs 410 and 412. MOSFET 410 connects the inverted VOUT signal (from inverter 402) to the input of inverter 414, which is coupled in series through inverters 416 and 418 to terminal IN.
P-channel MOSFET 420 is coupled to act as the current source for the current mirror formed by n-channel MOSFETs 422 and 424, with MOSFET 422 being diodeconnected. P-channel MOSFET 426 is coupled to mirror the characteristics of MOSFET 406, but is constantly driven on by reference voltage VREF. Thus, the two branches of the current mirror are formed by MOSFET pairs 422/426 and 406/424.
Similarly to MOSFET 328 of
Buffer circuit 400 operates as follows. When signal SB1 is low, the current mirror is turned off and MOSFET 410 is turned on. Therefore, the VOUT signal applied by output buffer 102 or I/O pad 106 is level translated first by inverter 402 then inverted three times (by inverters 414, 416, and 418) back to its original state and provided to terminal IN (i.e., a high signal VOUT ends up as a high signal at terminal IN and vice versa).
When signal SB1 is high, MOSFETs 410, 412, and 428 are turned off, which terminates the direct path from terminal VOUT to terminal IN and turns on the current mirror. MOSFET 404, which is coupled to terminal VOUT, is turned on to provide signal VOUT as a driving signal to the gate of MOSFET 406. The output of the current mirror is taken from a node between MOSFETs 406 and 424 and is coupled to the input of inverter 414.
If signal VOUT is lower than VREF, MOSFETS 406 and 420 are turned on, activating the current mirror to cause a high signal to be input to inverter 414. The high signal is inverted three times to provide a low signal to terminal IN. If signal VOUT is higher than VREF, MOSFETS 406 and 420 are turned off, de-activating the current mirror to cause a low signal to be input to inverter 414. The low signal is inverted three times to provide a high signal to terminal IN.
The differences between buffer circuits 400 and 500 are as follows. Buffer 500 is implemented without inverters 402 and 418. Thus, when the current mirror is inactive, the signal from terminal VOUT is only inverted twice, instead of four times, before being received by terminal IN. Additionally, because there are only two inverters in series between the current mirror and terminal IN, the current mirror must be configured to provide output signals which are inverted from the output signals of the current mirror of FIG. 4.
Whereas signal VOUT is supplied as an input to MOSFET 404 in buffer 400, signal VOUT is provided as an input to MOSFET 426 in buffer 500 (i.e., the opposing branch of the current mirror). Additionally, reference voltage VREF, which constantly drives MOSFET 426 on in buffer 400, is instead provided as the input to MOSFET 404 in buffer 500. The switching of signal VOUT and VREF changes the operation of the current mirror as follows.
When signal SB1 is low, the only operational difference between buffers 400 and 500 is that signal VOUT is only inverted twice, because the current mirror remains off. However, when signal SB1 is high in buffer 500, MOSFET 428 is turned off and MOSFETs 404, 406 and 420 are turned on, which turns on the current mirror (MOSFETs 406 and 420 are turned on by VREF which passes through MOSFET 404). Further, when signal VOUT is higher than VREF in buffer 500, MOSFET 426 is turned off so that no current is passed by the current mirror. Therefore, the current mirror outputs a high signal which is inverted twice and passed to terminal IN. When signal VOUT is lower than VREF in buffer 500, MOSFET 426 is turned on and the current mirror outputs a low signal which is inverted twice and passed to terminal IN.
Thus, a programmable logic device having a programmable logic circuit to select any one of several different logic drivers is provided. One skilled in the art will appreciate that the present invention can be practiced by other than the described embodiment, which is presented for purposes of illustration and not of limitation. For example, while the detailed schematics of the input buffers and output buffer show specific configurations of n-channel and p-channel MOSFETs, the principles of the present invention may be practiced using n-channel MOSFETs for p-channel MOSFETs and vice versa with a slight adjustment of signal inputs and outputs. Thus, the present invention is limited only by the claims which follow.
|Patente citada||Fecha de presentación||Fecha de publicación||Solicitante||Título|
|US4032800||7 Abr 1975||28 Jun 1977||Siemens Aktiengesellschaft||Logic level conversion system|
|US4472647||20 Ago 1982||18 Sep 1984||Motorola, Inc.||Circuit for interfacing with both TTL and CMOS voltage levels|
|US4527079||1 Nov 1983||2 Jul 1985||Advanced Micro Devices, Inc.||Integrated circuit device accepting inputs and providing outputs at the levels of different logic families|
|US4609986||14 Jun 1984||2 Sep 1986||Altera Corporation||Programmable logic array device using EPROM technology|
|US4617479||3 May 1984||14 Oct 1986||Altera Corporation||Programmable logic array device using EPROM technology|
|US4625129||26 Sep 1983||25 Nov 1986||Fujitsu Limited||Electronic circuit device having a power supply level switching circuit|
|US4677318||12 Abr 1985||30 Jun 1987||Altera Corporation||Programmable logic storage element for programmable logic devices|
|US4713792||6 Jun 1985||15 Dic 1987||Altera Corporation||Programmable macrocell using eprom or eeprom transistors for architecture control in programmable logic circuits|
|US4774421||12 Sep 1986||27 Sep 1988||Altera Corporation||Programmable logic array device using EPROM technology|
|US4783607||5 Nov 1986||8 Nov 1988||Xilinx, Inc.||TTL/CMOS compatible input buffer with Schmitt trigger|
|US4791312||8 Jun 1987||13 Dic 1988||Grumman Aerospace Corporation||Programmable level shifting interface device|
|US4797583||19 Dic 1984||10 Ene 1989||Hitachi, Ltd.||Level converting circuit for converting voltage levels, including a current amplifying arrangement|
|US4820937||19 Sep 1985||11 Abr 1989||Xilinx, Incorporated||TTL/CMOS compatible input buffer|
|US4871930||5 May 1988||3 Oct 1989||Altera Corporation||Programmable logic device with array blocks connected via programmable interconnect|
|US4879481||2 Sep 1988||7 Nov 1989||Cypress Semiconductor Corporation||Dual I/O macrocell for high speed synchronous state machine|
|US4899067||22 Jul 1988||6 Feb 1990||Altera Corporation||Programmable logic devices with spare circuits for use in replacing defective circuits|
|US4912342||14 Sep 1989||27 Mar 1990||Altera Corporation||Programmable logic device with array blocks with programmable clocking|
|US4933575||14 Feb 1989||12 Jun 1990||Nec Corporation||Electric circuit interchangeable between sequential and combination circuits|
|US4970410||6 Abr 1989||13 Nov 1990||Fujitsu Limited||Semiconductor integrated circuit device having improved input/output interface circuit|
|US4972470||6 Ago 1987||20 Nov 1990||Steven Farago||Programmable connector|
|US4975602||23 Feb 1990||4 Dic 1990||The United States Of America As Represented By The Secretary Of The Navy||Logic level data conversion system|
|US4987319||6 Sep 1989||22 Ene 1991||Kawasaki Steel Corporation||Programmable input/output circuit and programmable logic device|
|US4987578||7 Oct 1988||22 Ene 1991||Advanced Micro Devices, Inc.||Mask programmable bus control gate array|
|US4994691||16 Abr 1990||19 Feb 1991||Advanced Micro Devices, Inc.||TTL-to-CML translator circuit|
|US4999529||30 Jun 1989||12 Mar 1991||At&T Bell Laboratories||Programmable logic level input buffer|
|US5003200||18 Sep 1989||26 Mar 1991||Kawasaki Steel Corporation||Programmable logic device having programmable wiring for connecting adjacent programmable logic elements through a single switch station|
|US5023488||30 Mar 1990||11 Jun 1991||Xerox Corporation||Drivers and receivers for interfacing VLSI CMOS circuits to transmission lines|
|US5028821||1 Mar 1990||2 Jul 1991||Plus Logic, Inc.||Programmable logic device with programmable inverters at input/output pads|
|US5034634||21 Dic 1989||23 Jul 1991||Omron Tateisi Electronics Co.||Multiple level programmable logic integrated circuit|
|US5101122||20 Nov 1990||31 Mar 1992||Mitsubishi Denki Kabushiki Kaisha||Programmable logic device|
|US5121006||22 Abr 1991||9 Jun 1992||Altera Corporation||Registered logic macrocell with product term allocation and adjacent product term stealing|
|US5121359||30 Mar 1990||9 Jun 1992||Sgs-Thomson Microelectronics, Inc.||Configuration memory for programmable logic device|
|US5132573||27 Nov 1990||21 Jul 1992||Hitachi, Ltd.||Semiconductor gate array device compatible with ecl signals and/or ttl signals|
|US5151619||11 Oct 1990||29 Sep 1992||International Business Machines Corporation||Cmos off chip driver circuit|
|US5220214||8 May 1992||15 Jun 1993||Altera Corporation||Registered logic macrocell with product term allocation and adjacent product term stealing|
|US5235219||1 Abr 1992||10 Ago 1993||Gte Laboratories Incorporated||Electrical circuitry with threshold control|
|US5243623 *||25 Sep 1990||7 Sep 1993||National Semiconductor Corporation||Switchable multi-mode transceiver interface device|
|US5260610||3 Sep 1991||9 Nov 1993||Altera Corporation||Programmable logic element interconnections for programmable logic array integrated circuits|
|US5260611||8 May 1992||9 Nov 1993||Altera Corporation||Programmable logic array having local and long distance conductors|
|US5282271||6 Jul 1992||25 Ene 1994||I-Cube Design Systems, Inc.||I/O buffering system to a programmable switching apparatus|
|US5300835||10 Feb 1993||5 Abr 1994||Cirrus Logic, Inc.||CMOS low power mixed voltage bidirectional I/O buffer|
|US5311080||26 Mar 1993||10 May 1994||At&T Bell Laboratories||Field programmable gate array with direct input/output connection|
|US5317210||23 Feb 1993||31 May 1994||Altera Corporation||I/O cell for programmable logic device providing latched, unlatched, and fast inputs|
|US5331220 *||12 Feb 1993||19 Jul 1994||Xilinx, Inc.||Soft wakeup output buffer|
|US5332935||12 Abr 1993||26 Jul 1994||Sierra Semiconductor||ECL and TTL to CMOS logic converter|
|US5350954||29 Mar 1993||27 Sep 1994||Altera Corporation||Macrocell with flexible product term allocation|
|US5371422||29 Mar 1993||6 Dic 1994||Altera Corporation||Programmable logic device having multiplexers and demultiplexers randomly connected to global conductors for interconnections between logic elements|
|US5374858||8 Oct 1993||20 Dic 1994||Texas Instruments Deutschland Gmbh||Bus driver circuit|
|US5412599||25 Sep 1992||2 May 1995||Sgs-Thomson Microelectronics, S.R.L.||Null consumption, nonvolatile, programmable switch|
|US5426744||1 Mar 1994||20 Jun 1995||Hitachi, Ltd.||Single chip microprocessor for satisfying requirement specification of users|
|US5428305||30 Sep 1993||27 Jun 1995||Hughes Aircraft Company||Differential logic level translator circuit with dual output logic levels selectable by power connector options|
|US5428800||13 Oct 1992||27 Jun 1995||I-Cube, Inc.||Input/output (I/O) bidirectional buffer for interfacing I/O ports of a field programmable interconnection device with array ports of a cross-point switch|
|US5483178||4 Mar 1994||9 Ene 1996||Altera Corporation||Programmable logic device with logic block outputs coupled to adjacent logic block output multiplexers|
|US5534794||1 Dic 1994||9 Jul 1996||Analog Devices, Inc.||Selectable logic output stage|
|US5534798||6 Jun 1995||9 Jul 1996||Crosspoint Solutions, Inc.||Multiplexer with level shift capabilities|
|US5581199 *||4 Ene 1995||3 Dic 1996||Xilinx, Inc.||Interconnect architecture for field programmable gate array using variable length conductors|
|US5589783||29 Jul 1994||31 Dic 1996||Sgs-Thomson Microelectronics, Inc.||Variable input threshold adjustment|
|US5590305||15 Dic 1995||31 Dic 1996||Altera Corporation||Programming circuits and techniques for programming logic|
|US5600267||28 Nov 1995||4 Feb 1997||Cypress Semiconductor Corporation||Apparatus for a programmable CML to CMOS translator for power/speed adjustment|
|US5612637||26 May 1995||18 Mar 1997||National Semiconductor Corporation||Supply and interface configurable input/output buffer|
|US5732407||11 Dic 1995||24 Mar 1998||Hewlett-Packard Co.||Configurable random access memory for programmable logic devices|
|USRE34444||3 Jul 1991||16 Nov 1993||Xilinx, Inc.||Programmable logic device|
|USRE34808||8 Nov 1990||20 Dic 1994||Xilinx, Inc.||TTL/CMOS compatible input buffer with Schmitt trigger|
|EP0358501A2||7 Sep 1989||14 Mar 1990||Kawasaki Steel Corporation||Programmable input/output circuit|
|EP0426283B1||30 Ago 1990||29 Dic 1997||Sgs-Thomson Microelectronics, Inc.||Programmable logic device with multi-function input pin|
|EP0544461A2||19 Nov 1992||2 Jun 1993||AT&T Corp.||Multiple voltage supplies for field programmable gate arrays and the like|
|EP0608515A1||2 Dic 1993||3 Ago 1994||Motorola, Inc.||Programmable drive output buffer|
|EP0616431A1||24 Feb 1994||21 Sep 1994||Advanced Micro Devices Inc.||Input buffer utilizing a cascode|
|JPH0213124A||Título no disponible|
|JPH01274512A||Título no disponible|
|JPH02161820A||Título no disponible|
|JPH04223617A||Título no disponible|
|1||"IEEE 1194.1 BTL-Enabling Technology for High Speed Bus Applications", Jun. 1992, pp. 1-5.|
|2||A. L. Roberts, "Session XIX: High Density SRAMs", IEEE international Solid-State Circuits Conference, Feb. 1987, pp. 252-254.|
|3||Andrew Haines, "Field-programmable gate array with non-volatile configuration", Microprocessors and Microsystems, vol. 13, No. 5, Jun. 1989, pp. 305-312.|
|4||B. Prince, et al., "ICS going on a 3-V diet", IEEE Spectrum, May 1992, pp. 23-25.|
|5||B.A. Chappell, et al., "Fast CMOS ECL Receivers with 100mV Worst-Case Sensitivity" IEEE Journal of Solid-State Circuits, vol. 23, No. 1, Feb. 1988, pp. 59-66.|
|6||Bill Gunning, et al., "A CMOS Low-Voltage-Swing Transmission-Line Transceiver" IEEE International Solid-State Circuits Conference, 1992, pp. 58-59.|
|7||Carlo Guardiani, et al., "Applying a submicron mismatch model to practical IC design" IEEE 1994 Custom Integrated Circuits Conference, 1994, pp. 297-300.|
|8||F. Claude, "Cross-boundry PLDs", Semiconductor Currents, Jun. 1991, pp. 9-10.|
|9||H.I. Hanafi, et al., "Design and Characterization of CMOS Off-Chip Driver/Receiver with Reduced Power-Supply Disturbance", IEEE Journal of Solid-State Circuits, vol. 27, No. 5, May 1992, pp. 783-785.|
|10||J. Williams, "Mixing 3-V and 5-V Ics", IEEE Spectrum, Mar. 1993, pp. 40-42.|
|11||K. Knack, "Debunking High-Speed PCB Design Myths", ASIC & EDA, Jul. 1993, pp. 12-26.|
|12||M. Ueda, "A 3.3V ASIC for Mixed Voltage Applications with Shut Down Mode", IEEE Custom Integrated Circuits Conference, 1993, pp. 25.5.1-25.5.4.|
|13||M.J.M. Pelgrom, et al., "A 3/5 V Compatible I/O Buffer", IEEE Journal of Solid-State Circuits, vol. 30, No. 7, Jul. 1995, pp. 823-825.|
|14||M.J.M. Pelgrom, et al., "Matching Properties of MOS Transistor", IEEE Journal of Solid-State Circuits, vol. 24, No. 5, Oct. 1989, pp. 1433-1440.|
|15||R. C. Minnick, "A Survey of Microcellular Research," Journal of the Association for Computing Machinery, vol. 14, No. 2, pp. 203-241, Apr. 1967.|
|16||R. Senthinathan, "Application Specific CMOs Output Driver Circuit Design Techniques to Reduce Simultaneous Switching Noise", IEEE Journal of Solid-State Circuits Conference, vol. 28, No. 12, Dec. 1993, pp. 1383-1388.|
|17||R. Senthinathan, Simultaneious Switching Ground Noise Calculation for Packaged CMOs Devices, IEEE Journal of Solid-State Circuits Conference, vol. 26, No. 11, Nov. 1991, pp. 1724-1728.|
|18||Recent Developments in Switching Theory, A. Mukhopadhyay, ed., Academic Press, New York, 1971, Chapters VI and IX, pp. 229-254 and 369-422.|
|19||S. E. Wahlstrom, "Programmable Logic Arrays-Cheaper by the Millions," Electronics, Dec. 11, 1967, pp. 90-95.|
|20||S. H. Voldman, "ESD Protections in a Mixed Voltage Interface and Multi-Rail Disconnected Power Grid Environment in 0.50 and 0.25 Channel Length CMOS Technologies", EOS/ESD Symposium, pp. 3.4.1-3.4.10, 1994.|
|21||T.T. Vu., "A Gallium Arsenide SDFL Gate Array with On-chip RAM", IEEE Journal of Solid-State Circuits, vol. SC-19, No. 1, Feb. 1984, pp. 10-22.|
|Clasificación de EE.UU.||326/46, 326/40|
|Clasificación internacional||G11C7/10, H03K19/177, H03K19/173|
|Clasificación cooperativa||H03K19/17788, H03K19/17744, G11C7/1057, G11C7/1045, G11C7/1051|
|Clasificación europea||G11C7/10R2, H03K19/177F4, H03K19/177J4, G11C7/10R, G11C7/10M7|