USRE44246E1 - Method for containing a device and a corresponding device - Google Patents

Method for containing a device and a corresponding device Download PDF

Info

Publication number
USRE44246E1
USRE44246E1 US13/191,865 US201113191865A USRE44246E US RE44246 E1 USRE44246 E1 US RE44246E1 US 201113191865 A US201113191865 A US 201113191865A US RE44246 E USRE44246 E US RE44246E
Authority
US
United States
Prior art keywords
encapsulating
layer
micromechanical element
layers
base layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US13/191,865
Inventor
Willem Matthijs Heuvelman
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Cavendish Kinetics Ltd
Original Assignee
Cavendish Kinetics Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cavendish Kinetics Ltd filed Critical Cavendish Kinetics Ltd
Priority to US13/191,865 priority Critical patent/USRE44246E1/en
Application granted granted Critical
Publication of USRE44246E1 publication Critical patent/USRE44246E1/en
Assigned to CAVENDISH KINETICS LIMITED reassignment CAVENDISH KINETICS LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HEUVELMAN, WILLEM MATTHIJS
Assigned to QORVO US, INC. reassignment QORVO US, INC. INTANGIBLE PROPERTY PURCHASE AGREEMENT Assignors: CAVENDISH KINETICS LIMITED
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C1/00Manufacture or treatment of devices or systems in or on a substrate
    • B81C1/00015Manufacture or treatment of devices or systems in or on a substrate for manufacturing microsystems
    • B81C1/00261Processes for packaging MEMS devices
    • B81C1/00301Connecting electric signal lines from the MEMS device with external electrical signal lines, e.g. through vias
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B2207/00Microstructural systems or auxiliary parts thereof
    • B81B2207/01Microstructural systems or auxiliary parts thereof comprising a micromechanical device connected to control or processing electronics, i.e. Smart-MEMS
    • B81B2207/015Microstructural systems or auxiliary parts thereof comprising a micromechanical device connected to control or processing electronics, i.e. Smart-MEMS the micromechanical device and the control or processing electronics being integrated on the same substrate
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B2207/00Microstructural systems or auxiliary parts thereof
    • B81B2207/09Packages
    • B81B2207/091Arrangements for connecting external electrical signals to mechanical structures inside the package
    • B81B2207/094Feed-through, via
    • B81B2207/096Feed-through, via through the substrate
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81CPROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
    • B81C2203/00Forming microstructural systems
    • B81C2203/01Packaging MEMS
    • B81C2203/0145Hermetically sealing an opening in the lid
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/525Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
    • H01L23/5256Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections comprising fuses, i.e. connections having their state changed from conductive to non-conductive
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present invention relates to the encapsulation of micromechanical elements for use, in particular, but not exclusively, in semiconductor devices.
  • micromechanical elements In recent years, the potential has escalated for the use of micromechanical elements in a variety of technical arenas such as semiconductor devices. Typically the micromechanical elements are integrated into semiconductor devices, and are housed in cavities or voids formed upon or within, for example, a complimentary metal oxide semiconductor (CMOS) device. While integrating the micromechanical element onto the CMOS substrate, it is equally important to provide adequate environmental protection for the micromechanical elements, and provide electrical connection to the upper layers of the circuit.
  • CMOS complimentary metal oxide semiconductor
  • the micromechanical element could be moveable or non-moveable, for example, a charge transfer device movable between electrodes or a microfuse element which blows on the application of a suitable current.
  • MEMS micro-electromechanical systems
  • One of the principal concerns facing the micro-electromechanical systems (MEMS) industry is that the micromechanical elements are highly sensitive to their operational environments which include thermal, chemical and mechanical exposure which may be detrimental to the performance of the semiconductor device. Hence, it is desirable to provide such micromechanical elements with some form of protective seal or seals.
  • the device incorporating the micromechanical element may equally become damaged, for example, while being handled during subsequent packaging steps or to provide electrical connection to the upper circuit; hence, the need for suitable protection.
  • micromechanical elements require stringent measures of protection, therefore, it is an object of the present invention to provide reliable an enclosure for the micromechanical element in the form of hermetic seals, without increasing the size and cost of the devices. It can be seen therefore, that there is a need to fabricate reliable micromechanical elements for use in semiconductor devices.
  • the present invention provides environmental protection for sensitive micromechanical elements, such as fuses or charge transfer elements, via hermetic layers formed above the elements while being integrated with the CMOS portions of the device. Additional sealing is provided laterally relative to the plane of the encapsulating layers by forming lateral walls embedded within the CMOS and encapsulating layers of the device.
  • This type of encapsulation is particularly advantageous as the protected micromechanical devices can be integrated into CMOS processes in every metallization sequence, other than the last metallization layer.
  • the present invention permits the micromechanical element to be formed closer to the CMOS transistor levels of the device. This is particularly so since the base layers within which the micromechanical element is integrated tend to become thicker in the metallization steps far removed from the CMOS transistor levels.
  • An advantage of the present invention is that the encapsulation process of the present invention lends itself to standard CMOS processing.
  • the formation of such devices is contingent upon the provision of traditional and modern industrial processes, for example, it is necessary that the planarizing steps include chemical mechanical processing (CMP).
  • CMP chemical mechanical processing
  • a method of enclosing a micromechanical element formed between a base layer and one or more metallization layers comprising: forming one or more encapsulating layers over the micromechanical element; providing an encapsulating wall surrounding the element extending between the base layer and the one or more encapsulating layers; and providing electrical connection between the base layers and the one or more metallization layers formed above the micromechanical element.
  • the method may further comprise: depositing one or more encapsulating layers over at least part of the micromechanical element; planarizing the one or more encapsulating layers; forming one or more openings in the one or more encapsulating layers; applying one or more sacrificial layers contacting the micromechanical element; and removing the one or more sacrificial layers to expose the micromechanical element within a cavity.
  • the one or more openings formed in the one or more encapsulating layers may be exposed using dry etching.
  • the planarizing may recede the one or more encapsulating layers closer to the one or more sacrificial layers, and is carried out using chemical-mechanical polishing (CMP).
  • CMP chemical-mechanical polishing
  • the one or more sacrificial layers may comprise different forms of the same materials or comprise different materials.
  • the one or more sacrificial layers may comprise an etchable Silicon-based material such as silicon nitride, silicon oxide or amorphous silicon.
  • the materials may be etchable using fluorine-based compounds.
  • the one or more encapsulating layers may be formed from silicon-based materials such as silicon oxide, or silicon nitride.
  • One or more sacrificial layers can be deposited using plasma enhanced chemical vapor deposition (PECVD).
  • PECVD plasma enhanced chemical vapor deposition
  • the operation of removing the one or more sacrificial layers can include introducing an etchant through the one or more openings in the one or more encapsulating layers.
  • the one or more sacrificial layers may comprise an etchable polymer-based material such as polyimide, which may be etched using an oxygen plasma.
  • the walls may be formed from one or more stacked plugs. Further, the plugs may also provide electrical connection between the base layer and the uppermost metallization layers of the underlying the micromechanical element.
  • the wall members may extend through the dielectric layer and the encapsulating layers.
  • a semiconductor device comprising: a micromechanical element formed on a base layer; one or more encapsulating layers disposed over the micromechanical element and an encapsulating wall surrounding the micromechanical element extending from the base layer into the one or more encapsulating layers.
  • a method of forming a micromechanical element comprising: providing a base layer that may be patterned; applying one or more sacrificial layer of an etchable material; patterning the one or more sacrificial layer to define at least a portion of the shape of the element; applying at least one layer defining a mechanical material; patterning the micromechanical element to form at least a portion of the element; and removing part of sacrificial layer to at least partly free the element.
  • FIG. 1 shows a cross section of the device after forming the micromechanical element and depositing the first encapsulating layer
  • FIG. 2 shows a cross section of the device after planarization of the first encapsulation layer followed by via formation through the first encapsulation layer;
  • FIG. 3 shows a cross section of the device incorporating on the tungsten plugs a conducting layer and TiN contact layer
  • FIG. 4 shows a cross section of the device wherein an opening is formed in the first encapsulation layer, with the formation of the opening impeded by the stop layer;
  • FIG. 5 shows a cross section of the device in which the micromechanical element is released by exposing the sacrificial layers to a release etch passed through the opening, the release being effected up to the encapsulating wall;
  • FIG. 6 shows a cross section of the device in which a second encapsulation layer is deposited over the device
  • FIG. 7 shows a plan view of the device according to the present invention wherein the encapsulating wall forms a lateral enclosure surrounding the micromechanical element.
  • FIGS. 8a-8g show schematics of the different steps applied to form a micromechanical element for which encapsulation may be provided.
  • FIG. 1 shows the device of the present invention embodied in the standard CMOS starting base layers, which would be familiar to those skilled in the art, within which the micromechanical element is formed comprising: base layer 1 , which would be disposed on the CMOS transistor levels (not shown); dielectric 3 , metal interconnects 5 , 7 , 9 , 11 and via plugs formed at 13 , 15 , 17 , 19 for providing electrical contact between the CMOS substrate layers beneath the base layers 1 , the micromechanical element 28 integrated thereon and contacts to the upper metal interconnect layers.
  • the plugs 13 , 15 , 17 , 19 are formed using standard CMOS processes, for example, the tungsten plugs 15 , 17 , and 19 are formed by etching a via which is lined with TiN liner 21 , for example, of a predetermined thickness and subsequently deposited with a tungsten (W) filling. Surplus W deposited over a substantial part of the device is etched back to the TiN layer 21 as shown. This is followed by capping over the device a second TiN layer 23 which is patterned together with TiN layer 21 and selectively etched back to the dielectric layer 3 as shown.
  • TiN liner 21 for example, of a predetermined thickness
  • W tungsten
  • Portions of the TiN layer 23 together with TiN layer 21 will form contacts and/or electrodes for enabling operation of the device 100 .
  • a first sacrificial layer 25 for example Silicon Nitride, is deposited over the dielectric 3 and TiN layer 23 overlaying the TiN layer 21 followed by selective etching thereof.
  • material forming the micromechanical element 28 is deposited in the next layer over the device 100 , which is selectively patterned and etched to define the structure of the micromechanical element 28 .
  • a second sacrificial layer 30 is deposited over the layer comprising the micromechanical element 28 and the first sacrificial layer 25 as shown in FIG. 1 .
  • the second sacrificial layer 30 which is amenable to physical or chemical vapor deposition technology is applied on the TiN layer 23 using Plasma Enhanced Chemical Vapor Deposition (PECVD) or other conventional methods known to the skilled person in the art.
  • PECVD Plasma Enhanced Chemical Vapor Deposition
  • the sacrificial layer 30 may preferably be formed from silicon-based materials such as silicon nitride, silicon oxide, amorphous silicon or spin on glass (SOG) materials.
  • the sacrificial layer 30 should be selected so as to have the desired properties, for example, the etchable material should permit isotropic or non-isotropic etching and should not impose unfavorable reactions with sensitive micromechanical elements.
  • silicon nitride or polyimide could be used for the both the first sacrificial layer 25 and second sacrificial layer 30 .
  • a hydrogen-rich silicon nitride layer can increase the etch rate, for example, the different hydrogen contents in the silicon nitride can make the etch rate change by a factor of ten.
  • Hydrogen content can be controlled by controlling the silane and ammonia ratios during plasma processing of the layer.
  • a first encapsulating layer 33 is deposited on the device.
  • This operation involves an oxide deposition process to apply on the second sacrificial layer 30 a micromachinable insulating material such as Silicon Oxide.
  • a micromachinable insulating material such as Silicon Oxide.
  • the oxide forming the first encapsulating layer is deposited using Chemical Vapor Deposition (CVD), which substantially covers micromechanical element 28 , as shown in FIG. 1 .
  • CVD Chemical Vapor Deposition
  • the uneven surface topography resulting from the previous step as shown in FIG. 1 is further processed.
  • CMP chemical-mechanical polishing
  • CMP may be readily applied at any level in the deposition procedures described herein.
  • the use of CMP at this stage of the invention on the first encapsulating layer 33 enables the encapsulation method of the present invention to be integrated into the CMOS in every metallization sequence, in particular closer to the base layer.
  • the device of FIG. 1 is masked so as to permit the formation of via 26 and via 32 on the right hand side of the micromechanical element shown in the FIG. 2 .
  • a tungsten plug is introduced which can also be used to make a lateral seal ring around the micromechanical element 28 .
  • a masking step is implemented to etch via 26 and via 32 through a portion of the CMP-treated first encapsulation layer 33 and second sacrificial layer 30 , followed by the deposition of (to provide a conducting path between electrical contacts which may lie above and below the oxide layer) a TiN lining 27 for the via 26 and via 32 .
  • the openings are etched by a technique incorporating a plasma.
  • the TiN-lined vias are filled with tungsten deposited by CVD to form via plugs 28 , 29 , and again the superfluous material may be dry etched or planarized using CMP to the aforementioned predetermined level spaced from the sacrificial layer 30 , as shown in FIG. 3 .
  • CMP may be effective in removing any excess W or TiN filling encroaching above the vias, thereby planarizing the excess filling deposit so that it is level with the surface of the oxide forming the first encapsulating layer 33 . It is important to prevent accidental removal of the W filling material from inside the vias as this may interfere with subsequent deposition steps and impair electrical contact.
  • the Aluminum (Al)/copper (Cu) metallization layer 40 is applied over the device by further patterning and etching stages so as to form a conducting layer 42 over the W plugs 29 , as shown in FIG. 3 .
  • Metallization layer 40 is deposited further with an additional thin film of contact metal 42 , made from TiN, to promote good electrical contact. This layer is patterned and etched using techniques that would be familiar to the skilled in the art.
  • FIG. 3 shows that a wall 44 comprising the tungsten plugs is formed around the micromechanical element 28 , while the tungsten plugs and the interconnecting layers applied thereon serve to form the metal interconnects which permit electrical connection between the upper and lower layers of the device, and the underlying CMOS transistor levels.
  • first encapsulation layer 33 (LHS) is patterned using a mask so as to etch an opening 46 which is exposed by etching through the oxide encapsulation layer 33 and partially through the second sacrificial layer 30 until further etching of the opening 46 is impeded at a barrier 48 , composed of TiN, formed during the micromechanical element formation described hereinbefore.
  • a barrier 48 composed of TiN, formed during the micromechanical element formation described hereinbefore.
  • the etching step is effected by a technique incorporating a plasma.
  • the TiN barrier should be sufficiently inert to the etching step so as to prevent the etching of an opening through the underlying dielectric layer 3 , which would be detrimental to the performance of the device.
  • an etch release process step frees the micromechanical element 28 such that, in use, it is operable within cavity 50 .
  • Introducing an etching agent through opening 46 effects the removal of the first sacrificial layer 25 and second sacrificial layer 30 so as to free the micromechanical element 28 .
  • the removal of the sacrificial layer 25 and sacrificial layer 30 involve a dry etching process such as a fluorine-based etch like SF6.
  • FIG. 5 shows that the wall 44 formed from tungsten plugs has a two fold function: it prevents the etching substances from releasing the micromechanical element 28 beyond the wall 44 and it forms a lateral sealing wall surrounding the micromechanical element 28 . The latter provides protection for the micromechanical element in its operating environment or alternatively could be an additional electrode above the micromechanical element 28 .
  • micromechanical element 28 It is important that the structural integrity of the micromechanical element 28 is not impaired owing to detrimental reaction of the etching agent with the micromechanical element 28 . This is achieved by selecting suitable chemically compatible materials and conditions of the release etch process and the equipment in which the process is carried out.
  • a second encapsulation layer 60 is deposited over the device, namely over the first encapsulation layer and the metallization portion 42 so as to provide a further hermetic seal.
  • the second encapsulating material may be selected from a nitride material, for example silicon nitride.
  • FIG. 7 shows a plan view of an embodiment of the present invention, wherein the wall 44 is disposed laterally to surround the micromechanical element 28 . Release of the micromechanical element 28 is effected, for example, by passing the etchant through the release opening 46 .
  • FIGS. 8a-8g show schematics of the different steps applied to form a micromechanical element for which encapsulation may be provided.
  • a conducting layer 2 of nitrogen-rich titanium nitride is deposited on substrate 1 . This can be achieved using reactive sputtering.
  • the conducting layer 2 is patterned and etched by techniques that are normal in the micro-electronics industry using process equipment commonly available in most semiconductor fabrication facilities. Thus, a non-moveable lower first electrode 11 is formed.
  • a sacrificial layer 3 of a silicon-based material is deposited on the patterned conductive layer 2 ′, possibly after a special surface treatment of the conductive layer 2 or the patterned conductive layer 2 ′.
  • Amorphous silicon or silicon nitride may be used, or any other silicon-based material that has suitable properties, specifically including sputtered amorphous silicon and silicon nitride deposited by PECVD (Plasma-Enhanced Chemical Vapor Deposition).
  • PECVD Pullasma-Enhanced Chemical Vapor Deposition
  • an etch process exists that can etch these materials isotropically or near isotropically, selectively with respect to titanium nitride with a limited and controlled amount of etch into the titanium nitride material.
  • the sacrificial layer 3 is patterned and etched by techniques that are normal in the micro-electronics industry using process equipment commonly available in most semiconductor fabrication facilities.
  • structural layer 4 of Nitrogen rich titanium nitride is deposited on the patterned sacrificial layer, preferably using bias sputtering so as to control the properties of the conducting layer 2 . Further, deposition may be controlled so as to achieve good electrical contact between the patterned conducting layer 2 ′ and the structural layer 4 ′ where these two layers make contact in the completed micromechanical element 10 .
  • the structural layer 4 is patterned and etched in a manner similar to that described in the second step.
  • the element 10 is partially released by etching away the patterned sacrificial layer 3 ′ in a plasma etch system using fluorine-based etch.
  • the plasma system may be of a dual radio frequency system.
  • the present invention may be applied for encapsulating movable and non-movable micromechanical elements such as a fuse, switches or other charge transfer elements operable within a cavity.

Abstract

A method of enclosing a micromechanical element formed between a base layer and one or more metallization layers includes forming one or more encapsulating layers over the micromechanical element and providing an encapsulating wall surrounding the element extending between the base layer and the one or more encapsulating layers. An electrical connection is provided between the base layers and the one or more metallization layers formed above the micromechanical element.

Description

CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation of PCT/GB04/05122, filed Dec. 6, 2004, and titled “Method for Containing a Device and a Corresponding Device,” which claims priority to Great Britain Patent Application No. GB 0330010.0, filed on Dec. 24, 2003, and titled “Method for Containing a Device and a Corresponding Device,” the entire contents of which are hereby incorporated by reference.
FIELD OF THE INVENTION
The present invention relates to the encapsulation of micromechanical elements for use, in particular, but not exclusively, in semiconductor devices.
BACKGROUND
In recent years, the potential has escalated for the use of micromechanical elements in a variety of technical arenas such as semiconductor devices. Typically the micromechanical elements are integrated into semiconductor devices, and are housed in cavities or voids formed upon or within, for example, a complimentary metal oxide semiconductor (CMOS) device. While integrating the micromechanical element onto the CMOS substrate, it is equally important to provide adequate environmental protection for the micromechanical elements, and provide electrical connection to the upper layers of the circuit.
The micromechanical element could be moveable or non-moveable, for example, a charge transfer device movable between electrodes or a microfuse element which blows on the application of a suitable current. One of the principal concerns facing the micro-electromechanical systems (MEMS) industry is that the micromechanical elements are highly sensitive to their operational environments which include thermal, chemical and mechanical exposure which may be detrimental to the performance of the semiconductor device. Hence, it is desirable to provide such micromechanical elements with some form of protective seal or seals.
The device incorporating the micromechanical element may equally become damaged, for example, while being handled during subsequent packaging steps or to provide electrical connection to the upper circuit; hence, the need for suitable protection.
It can be appreciated that micromechanical elements require stringent measures of protection, therefore, it is an object of the present invention to provide reliable an enclosure for the micromechanical element in the form of hermetic seals, without increasing the size and cost of the devices. It can be seen therefore, that there is a need to fabricate reliable micromechanical elements for use in semiconductor devices.
SUMMARY
The present invention provides environmental protection for sensitive micromechanical elements, such as fuses or charge transfer elements, via hermetic layers formed above the elements while being integrated with the CMOS portions of the device. Additional sealing is provided laterally relative to the plane of the encapsulating layers by forming lateral walls embedded within the CMOS and encapsulating layers of the device.
This type of encapsulation is particularly advantageous as the protected micromechanical devices can be integrated into CMOS processes in every metallization sequence, other than the last metallization layer. The present invention permits the micromechanical element to be formed closer to the CMOS transistor levels of the device. This is particularly so since the base layers within which the micromechanical element is integrated tend to become thicker in the metallization steps far removed from the CMOS transistor levels.
An advantage of the present invention is that the encapsulation process of the present invention lends itself to standard CMOS processing. The formation of such devices is contingent upon the provision of traditional and modern industrial processes, for example, it is necessary that the planarizing steps include chemical mechanical processing (CMP). This technique is commonly used to planarize insulating and metal layers during the fabrication of a semiconductor device.
Therefore, according to the present invention, there is provided a method of enclosing a micromechanical element formed between a base layer and one or more metallization layers comprising: forming one or more encapsulating layers over the micromechanical element; providing an encapsulating wall surrounding the element extending between the base layer and the one or more encapsulating layers; and providing electrical connection between the base layers and the one or more metallization layers formed above the micromechanical element. The method may further comprise: depositing one or more encapsulating layers over at least part of the micromechanical element; planarizing the one or more encapsulating layers; forming one or more openings in the one or more encapsulating layers; applying one or more sacrificial layers contacting the micromechanical element; and removing the one or more sacrificial layers to expose the micromechanical element within a cavity.
The one or more openings formed in the one or more encapsulating layers may be exposed using dry etching.
Advantageously, the planarizing may recede the one or more encapsulating layers closer to the one or more sacrificial layers, and is carried out using chemical-mechanical polishing (CMP).
The one or more sacrificial layers may comprise different forms of the same materials or comprise different materials.
The one or more sacrificial layers may comprise an etchable Silicon-based material such as silicon nitride, silicon oxide or amorphous silicon. The materials may be etchable using fluorine-based compounds.
Advantageously, the one or more encapsulating layers may be formed from silicon-based materials such as silicon oxide, or silicon nitride.
One or more sacrificial layers can be deposited using plasma enhanced chemical vapor deposition (PECVD).
The operation of removing the one or more sacrificial layers can include introducing an etchant through the one or more openings in the one or more encapsulating layers.
The one or more sacrificial layers may comprise an etchable polymer-based material such as polyimide, which may be etched using an oxygen plasma.
The walls may be formed from one or more stacked plugs. Further, the plugs may also provide electrical connection between the base layer and the uppermost metallization layers of the underlying the micromechanical element.
Advantageously, the wall members may extend through the dielectric layer and the encapsulating layers.
In another aspect of the present invention, there is provided, a semiconductor device comprising: a micromechanical element formed on a base layer; one or more encapsulating layers disposed over the micromechanical element and an encapsulating wall surrounding the micromechanical element extending from the base layer into the one or more encapsulating layers.
In yet a further aspect of the present invention, there is provided a method of forming a micromechanical element comprising: providing a base layer that may be patterned; applying one or more sacrificial layer of an etchable material; patterning the one or more sacrificial layer to define at least a portion of the shape of the element; applying at least one layer defining a mechanical material; patterning the micromechanical element to form at least a portion of the element; and removing part of sacrificial layer to at least partly free the element.
The above and still further features and advantages of the present invention will become apparent upon consideration of the following definitions, descriptions and descriptive figures of specific embodiments thereof wherein like reference numerals in the various figures are utilized to designate like components. While these descriptions go into specific details of the invention, it should be understood that variations may and do exist and would be apparent to those skilled in the art based on the descriptions herein.
BRIEF DESCRIPTION OF THE DRAWINGS
Embodiments of the present invention will now be described, by way of example only, with reference to the accompanying drawings in which:
FIG. 1 shows a cross section of the device after forming the micromechanical element and depositing the first encapsulating layer;
FIG. 2 shows a cross section of the device after planarization of the first encapsulation layer followed by via formation through the first encapsulation layer;
FIG. 3 shows a cross section of the device incorporating on the tungsten plugs a conducting layer and TiN contact layer;
FIG. 4 shows a cross section of the device wherein an opening is formed in the first encapsulation layer, with the formation of the opening impeded by the stop layer;
FIG. 5 shows a cross section of the device in which the micromechanical element is released by exposing the sacrificial layers to a release etch passed through the opening, the release being effected up to the encapsulating wall;
FIG. 6 shows a cross section of the device in which a second encapsulation layer is deposited over the device; and
FIG. 7 shows a plan view of the device according to the present invention wherein the encapsulating wall forms a lateral enclosure surrounding the micromechanical element.
FIGS. 8a-8g show schematics of the different steps applied to form a micromechanical element for which encapsulation may be provided.
DETAILED DESCRIPTION
FIG. 1 shows the device of the present invention embodied in the standard CMOS starting base layers, which would be familiar to those skilled in the art, within which the micromechanical element is formed comprising: base layer 1, which would be disposed on the CMOS transistor levels (not shown); dielectric 3, metal interconnects 5, 7, 9, 11 and via plugs formed at 13, 15, 17, 19 for providing electrical contact between the CMOS substrate layers beneath the base layers 1, the micromechanical element 28 integrated thereon and contacts to the upper metal interconnect layers.
Referring to FIG. 1, the plugs 13, 15, 17, 19 are formed using standard CMOS processes, for example, the tungsten plugs 15, 17, and 19 are formed by etching a via which is lined with TiN liner 21, for example, of a predetermined thickness and subsequently deposited with a tungsten (W) filling. Surplus W deposited over a substantial part of the device is etched back to the TiN layer 21 as shown. This is followed by capping over the device a second TiN layer 23 which is patterned together with TiN layer 21 and selectively etched back to the dielectric layer 3 as shown.
Portions of the TiN layer 23 together with TiN layer 21 will form contacts and/or electrodes for enabling operation of the device 100. Next a first sacrificial layer 25, for example Silicon Nitride, is deposited over the dielectric 3 and TiN layer 23 overlaying the TiN layer 21 followed by selective etching thereof.
Again referring to FIG. 1, material forming the micromechanical element 28 is deposited in the next layer over the device 100, which is selectively patterned and etched to define the structure of the micromechanical element 28. Once the micromechanical element 28 has been formed, and before the micromechanical element 28 is released, additional process sequences are introduced to initiate the encapsulation stages of the micromechanical element.
A second sacrificial layer 30 is deposited over the layer comprising the micromechanical element 28 and the first sacrificial layer 25 as shown in FIG. 1. The second sacrificial layer 30 which is amenable to physical or chemical vapor deposition technology is applied on the TiN layer 23 using Plasma Enhanced Chemical Vapor Deposition (PECVD) or other conventional methods known to the skilled person in the art. The sacrificial layer 30 may preferably be formed from silicon-based materials such as silicon nitride, silicon oxide, amorphous silicon or spin on glass (SOG) materials.
The sacrificial layer 30 should be selected so as to have the desired properties, for example, the etchable material should permit isotropic or non-isotropic etching and should not impose unfavorable reactions with sensitive micromechanical elements.
Further silicon nitride or polyimide could be used for the both the first sacrificial layer 25 and second sacrificial layer 30. A hydrogen-rich silicon nitride layer can increase the etch rate, for example, the different hydrogen contents in the silicon nitride can make the etch rate change by a factor of ten. Hydrogen content can be controlled by controlling the silane and ammonia ratios during plasma processing of the layer.
To provide a hermetic seal so as to protect the micromechanical element 28 from environmental exposure, a first encapsulating layer 33 is deposited on the device.
This operation involves an oxide deposition process to apply on the second sacrificial layer 30 a micromachinable insulating material such as Silicon Oxide. Preferably, the oxide forming the first encapsulating layer is deposited using Chemical Vapor Deposition (CVD), which substantially covers micromechanical element 28, as shown in FIG. 1.
According to one aspect of the invention, the uneven surface topography resulting from the previous step as shown in FIG. 1 is further processed. In a next step, chemical-mechanical polishing (CMP), which provides a rapid and effective method for substantially planarizing topographies, is used to recede the first encapsulating layer 33 to a predetermined level spaced from the sacrificial layer 30. CMP may be readily applied at any level in the deposition procedures described herein. Moreover, the use of CMP at this stage of the invention on the first encapsulating layer 33 enables the encapsulation method of the present invention to be integrated into the CMOS in every metallization sequence, in particular closer to the base layer.
In the next stage, at least part of the device of FIG. 1 is masked so as to permit the formation of via 26 and via 32 on the right hand side of the micromechanical element shown in the FIG. 2. In this step, a tungsten plug is introduced which can also be used to make a lateral seal ring around the micromechanical element 28.
As shown in FIG. 2, a masking step is implemented to etch via 26 and via 32 through a portion of the CMP-treated first encapsulation layer 33 and second sacrificial layer 30, followed by the deposition of (to provide a conducting path between electrical contacts which may lie above and below the oxide layer) a TiN lining 27 for the via 26 and via 32. The openings are etched by a technique incorporating a plasma.
In a next step, the TiN-lined vias are filled with tungsten deposited by CVD to form via plugs 28, 29, and again the superfluous material may be dry etched or planarized using CMP to the aforementioned predetermined level spaced from the sacrificial layer 30, as shown in FIG. 3. CMP may be effective in removing any excess W or TiN filling encroaching above the vias, thereby planarizing the excess filling deposit so that it is level with the surface of the oxide forming the first encapsulating layer 33. It is important to prevent accidental removal of the W filling material from inside the vias as this may interfere with subsequent deposition steps and impair electrical contact.
Referring to FIG. 3, in a next step, the Aluminum (Al)/copper (Cu) metallization layer 40 is applied over the device by further patterning and etching stages so as to form a conducting layer 42 over the W plugs 29, as shown in FIG. 3. Metallization layer 40 is deposited further with an additional thin film of contact metal 42, made from TiN, to promote good electrical contact. This layer is patterned and etched using techniques that would be familiar to the skilled in the art.
In the present invention, FIG. 3 shows that a wall 44 comprising the tungsten plugs is formed around the micromechanical element 28, while the tungsten plugs and the interconnecting layers applied thereon serve to form the metal interconnects which permit electrical connection between the upper and lower layers of the device, and the underlying CMOS transistor levels.
In a next step, represented in the cross section of FIG. 4, first encapsulation layer 33 (LHS) is patterned using a mask so as to etch an opening 46 which is exposed by etching through the oxide encapsulation layer 33 and partially through the second sacrificial layer 30 until further etching of the opening 46 is impeded at a barrier 48, composed of TiN, formed during the micromechanical element formation described hereinbefore. Typically, the etching step is effected by a technique incorporating a plasma. The TiN barrier should be sufficiently inert to the etching step so as to prevent the etching of an opening through the underlying dielectric layer 3, which would be detrimental to the performance of the device.
In a further step shown in FIG. 5, an etch release process step frees the micromechanical element 28 such that, in use, it is operable within cavity 50. Introducing an etching agent through opening 46 effects the removal of the first sacrificial layer 25 and second sacrificial layer 30 so as to free the micromechanical element 28. The removal of the sacrificial layer 25 and sacrificial layer 30 involve a dry etching process such as a fluorine-based etch like SF6. FIG. 5 shows that the wall 44 formed from tungsten plugs has a two fold function: it prevents the etching substances from releasing the micromechanical element 28 beyond the wall 44 and it forms a lateral sealing wall surrounding the micromechanical element 28. The latter provides protection for the micromechanical element in its operating environment or alternatively could be an additional electrode above the micromechanical element 28.
It is important that the structural integrity of the micromechanical element 28 is not impaired owing to detrimental reaction of the etching agent with the micromechanical element 28. This is achieved by selecting suitable chemically compatible materials and conditions of the release etch process and the equipment in which the process is carried out.
In a next step shown in FIG. 6, a second encapsulation layer 60 is deposited over the device, namely over the first encapsulation layer and the metallization portion 42 so as to provide a further hermetic seal. The second encapsulating material may be selected from a nitride material, for example silicon nitride. Given the relative sizes of the openings 46 (FIG. 5) and the cavity 50 containing the micromechanical element 28, the deposition conditions for applying the silicon nitride layer 60 are controlled so as to ensure that the hole is plugged. In particular, the opening 46 is far removed from the micromechanical element so as to prevent deposition thereon.
FIG. 7 shows a plan view of an embodiment of the present invention, wherein the wall 44 is disposed laterally to surround the micromechanical element 28. Release of the micromechanical element 28 is effected, for example, by passing the etchant through the release opening 46.
FIGS. 8a-8g show schematics of the different steps applied to form a micromechanical element for which encapsulation may be provided. Referring to FIG. 8a, In a first step a conducting layer 2 of nitrogen-rich titanium nitride is deposited on substrate 1. This can be achieved using reactive sputtering.
In a second step, depicted in FIG. 8b, the conducting layer 2 is patterned and etched by techniques that are normal in the micro-electronics industry using process equipment commonly available in most semiconductor fabrication facilities. Thus, a non-moveable lower first electrode 11 is formed.
In a third step, depicted in FIG. 8c, a sacrificial layer 3 of a silicon-based material is deposited on the patterned conductive layer 2′, possibly after a special surface treatment of the conductive layer 2 or the patterned conductive layer 2′. Amorphous silicon or silicon nitride may be used, or any other silicon-based material that has suitable properties, specifically including sputtered amorphous silicon and silicon nitride deposited by PECVD (Plasma-Enhanced Chemical Vapor Deposition). Furthermore, an etch process exists that can etch these materials isotropically or near isotropically, selectively with respect to titanium nitride with a limited and controlled amount of etch into the titanium nitride material.
In a fourth step, depicted in FIG. 8d, the sacrificial layer 3 is patterned and etched by techniques that are normal in the micro-electronics industry using process equipment commonly available in most semiconductor fabrication facilities.
In a fifth step shown in FIG. 8e, structural layer 4 of Nitrogen rich titanium nitride is deposited on the patterned sacrificial layer, preferably using bias sputtering so as to control the properties of the conducting layer 2. Further, deposition may be controlled so as to achieve good electrical contact between the patterned conducting layer 2′ and the structural layer 4′ where these two layers make contact in the completed micromechanical element 10.
In a sixth step shown in FIG. 8f, the structural layer 4 is patterned and etched in a manner similar to that described in the second step. In a seventh step, shown in FIG. 8g, the element 10 is partially released by etching away the patterned sacrificial layer 3′ in a plasma etch system using fluorine-based etch. The plasma system may be of a dual radio frequency system.
The skilled artisan will appreciate that the present invention may be applied for encapsulating movable and non-movable micromechanical elements such as a fuse, switches or other charge transfer elements operable within a cavity.
Having described preferred embodiments of the invention, it is believed that other modifications, variations and changes will be suggested to those skilled in the art in view of the teachings set forth herein. It is therefore to be understood that all such variations, modifications and changes are believed to fall within the scope of the present invention as defined by the appended claims. Although specific terms are employed herein, they are used in a generic and descriptive sense only and not for purposes of limitation.

Claims (30)

What is claimed is:
1. A method of enclosing a micromechanical element formed between a base layer and one or more metallization layers comprising:
forming a first encapsulating layer over at least part of the micromechanical element;
depositing a second encapsulating layer over the first encapsulating layer and providing an encapsulating wall surrounding the micromechanical element to form a lateral sealing wall extending between the base layer and the one or more encapsulating layers;
depositing the one or more metallization layers over the first encapsulating layer;
providing electrical connection between the base layer and the one or more metallization layers formed above the micromechanical element;
etching through the first encapsulating layer and a sacrificial layer disposed therebelow to form an opening through the first encapsulating layer and the sacrificial layer;
introducing an etching agent through the opening; and
removing the sacrificial layer, wherein the micromechanical element is disposed in a cavity that is at least partially bordered by the encapsulating wall.
2. The method according to claim 1, wherein the encapsulating wall comprises a via filled with tungsten.
3. The method according to claim 1, wherein the encapsulating wall comprises a via that is lined with TiN and filled with tungsten.
4. The method according to claim 3, wherein the encapsulating wall provides an electrical connection between the base layer and the one or more metallization layers.
5. The method according to claim 1, wherein the encapsulating wall extends through the base layer and the first and second encapsulating layers.
6. The method according to claim 1, wherein the encapsulating wall is formed from one or more stacked plugs.
7. The method according to claim 6, wherein the one or more stacked plugs provide electrical connection between the base layer and the one or more metallization layers.
8. The method according to claim 7, wherein the one or more stacked plugs comprises a TiN liner and tungsten fill.
9. A method of forming and enclosing a micromechanical element between a base layer and one or more metallization layers, comprising:
applying a first sacrificial layer of an etchable material over at least a portion of the base layer;
patterning the first sacrificial layer to define at least a portion of the shape of the micromechanical element;
applying at least one layer of a micromechanical element material over at least a portion of the first sacrificial layer;
patterning the micromechanical element material to form at least a portion of the micromechanical element;
applying a second sacrificial layer of an etchable material over the micromechanical element;
applying a first encapsulating layer over at least a portion of the second sacrificial layer;
depositing a second encapsulating layer over the first encapsulating layer and providing an encapsulating wall surrounding the micromechanical element to form a lateral sealing wall extending between the base layer and the one or more encapsulating layers;
depositing the one or more metallization layers over the first encapsulating layer;
providing electrical connection between the base layer and the one or more metallization layers;
etching through the first encapsulating layer and the second sacrificial layer to form an opening through the first encapsulating layers and the second sacrificial layer;
introducing an etching agent through the opening; and
removing at least part of the first and second sacrificial layers to at least partly free the micromechanical element, wherein the micromechanical element is disposed in a cavity that is at least partially bordered by the encapsulating wall.
10. The method according to claim 9, wherein the first and second sacrificial layers comprise an etchable silicon-based material.
11. The method according to claim 9, wherein the first and second sacrificial layers comprise an etchable polymer-based material.
12. The method according to claim 9, wherein the first or second sacrificial layers comprise an etchable silicon-based material.
13. The method according to claim 9, wherein the first or second sacrificial layers comprise an etchable polymer-based material.
14. The method according to claim 9, further comprising planarizing the first encapsulating layer.
15. The method according to claim 14, wherein the planarizing comprises chemical-mechanical polishing.
16. The method according to claim 9, wherein the encapsulating wall comprises a via filled with tungsten.
17. The method according to claim 9, wherein the encapsulating wall comprises a via that is lined with TiN and filled with tungsten.
18. The method according to claim 9, wherein the encapsulating wall extends through the base layer and the one or more encapsulating layers.
19. The method according to claim 9, wherein the encapsulating wall provides an electrical connection between the base layer and the one or more metallization layers.
20. The method according to claim 9, wherein the encapsulating wall is formed from one or more stacked plugs.
21. The method according to claim 20, wherein the one or more stacked plugs provide electrical connection between the base layer and the one or more metallization layers.
22. The method according to claim 21, wherein the one or more stacked plugs comprises a TiN liner and tungsten fill.
23. A method of enclosing a micromechanical element, comprising:
forming a first encapsulating layer over at least part of the micromechanical element;
depositing a second encapsulating layer over the first encapsulating layer and providing an encapsulating wall surrounding the micromechanical element to form a lateral sealing wall extending between the base layer and the one or more encapsulating layers;
depositing one or more metallization layers over the first encapsulating layer to provide an electrical connection between the base layer and the one or more metallization layers formed above the micromechanical element; and
freeing the micromechanical element disposed between the one or more metallization layers and the base layer, the freeing comprising:
etching through the first encapsulating layer and a sacrificial layer disposed therebelow to form an opening through the first encapsulating layer and the sacrificial layer;
introducing an etching agent through the opening; and
removing the sacrificial layer, wherein the micromechanical element is disposed in a cavity that is at least partially bordered by the encapsulating wall.
24. The method according to claim 23, wherein the encapsulating wall comprises tungsten.
25. The method according to claim 23, wherein the encapsulating wall comprises titanium nitride.
26. The method according to claim 25, wherein providing the encapsulating wall comprises forming the encapsulating wall between the base layer and the one or more metallization layers to provide an electrical connection therebetween.
27. The method according to claim 23, wherein providing the encapsulating wall comprises forming the encapsulating wall to extend through the base layer and the first and second encapsulating layers.
28. The method according to claim 23, wherein providing the encapsulating wall comprises forming one or more stacked plugs.
29. The method according to claim 28, wherein forming the one or more stacked plugs comprises forming the one or more stacked plugs to provide an electrical connection between the base layer and the one or more metallization layers.
30. The method according to claim 29, wherein forming the one or more stacked plugs comprises forming a titanium nitride liner and a tungsten fill.
US13/191,865 2003-12-24 2011-07-27 Method for containing a device and a corresponding device Active USRE44246E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/191,865 USRE44246E1 (en) 2003-12-24 2011-07-27 Method for containing a device and a corresponding device

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
GB0330010.0 2003-12-24
GBGB0330010.0A GB0330010D0 (en) 2003-12-24 2003-12-24 Method for containing a device and a corresponding device
PCT/GB2004/005122 WO2005061376A1 (en) 2003-12-24 2004-12-06 Method for containing a device and a corresponding device
US11/474,490 US7615395B2 (en) 2003-12-24 2006-06-26 Method for containing a device and a corresponding device
US13/191,865 USRE44246E1 (en) 2003-12-24 2011-07-27 Method for containing a device and a corresponding device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/474,490 Reissue US7615395B2 (en) 2003-12-24 2006-06-26 Method for containing a device and a corresponding device

Publications (1)

Publication Number Publication Date
USRE44246E1 true USRE44246E1 (en) 2013-05-28

Family

ID=30776515

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/474,490 Ceased US7615395B2 (en) 2003-12-24 2006-06-26 Method for containing a device and a corresponding device
US13/191,865 Active USRE44246E1 (en) 2003-12-24 2011-07-27 Method for containing a device and a corresponding device

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/474,490 Ceased US7615395B2 (en) 2003-12-24 2006-06-26 Method for containing a device and a corresponding device

Country Status (6)

Country Link
US (2) US7615395B2 (en)
EP (1) EP1697255B1 (en)
JP (1) JP4658966B2 (en)
CN (2) CN102161470B (en)
GB (1) GB0330010D0 (en)
WO (1) WO2005061376A1 (en)

Families Citing this family (49)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB0330010D0 (en) 2003-12-24 2004-01-28 Cavendish Kinetics Ltd Method for containing a device and a corresponding device
US7553684B2 (en) * 2004-09-27 2009-06-30 Idc, Llc Method of fabricating interferometric devices using lift-off processing techniques
JP4544140B2 (en) * 2005-02-16 2010-09-15 セイコーエプソン株式会社 MEMS element
JP4724488B2 (en) * 2005-02-25 2011-07-13 日立オートモティブシステムズ株式会社 Integrated microelectromechanical system
GB0516148D0 (en) * 2005-08-05 2005-09-14 Cavendish Kinetics Ltd Method of integrating an element
US7541209B2 (en) * 2005-10-14 2009-06-02 Hewlett-Packard Development Company, L.P. Method of forming a device package having edge interconnect pad
GB0522471D0 (en) * 2005-11-03 2005-12-14 Cavendish Kinetics Ltd Memory element fabricated using atomic layer deposition
GB0523713D0 (en) * 2005-11-22 2005-12-28 Cavendish Kinetics Ltd Enclosure method
JP2007222956A (en) * 2006-02-21 2007-09-06 Seiko Epson Corp Mems device and manufacturing method of mems device
JP2008114354A (en) 2006-11-08 2008-05-22 Seiko Epson Corp Electronic device and its manufacturing method
US7706042B2 (en) * 2006-12-20 2010-04-27 Qualcomm Mems Technologies, Inc. MEMS device and interconnects for same
KR101548384B1 (en) 2006-12-21 2015-08-28 콘티넨탈 테베스 아게 운트 코. 오하게 Encapsulation module method for production and use thereof
US7736929B1 (en) 2007-03-09 2010-06-15 Silicon Clocks, Inc. Thin film microshells incorporating a getter layer
US7659150B1 (en) 2007-03-09 2010-02-09 Silicon Clocks, Inc. Microshells for multi-level vacuum cavities
US7595209B1 (en) 2007-03-09 2009-09-29 Silicon Clocks, Inc. Low stress thin film microshells
US7923790B1 (en) 2007-03-09 2011-04-12 Silicon Laboratories Inc. Planar microshells for vacuum encapsulated devices and damascene method of manufacture
US9019756B2 (en) * 2008-02-14 2015-04-28 Cavendish Kinetics, Ltd Architecture for device having cantilever electrode
US7989262B2 (en) 2008-02-22 2011-08-02 Cavendish Kinetics, Ltd. Method of sealing a cavity
US7993950B2 (en) * 2008-04-30 2011-08-09 Cavendish Kinetics, Ltd. System and method of encapsulation
US8349635B1 (en) 2008-05-20 2013-01-08 Silicon Laboratories Inc. Encapsulated MEMS device and method to form the same
JP5374077B2 (en) * 2008-06-16 2013-12-25 ローム株式会社 MEMS sensor
US8063454B2 (en) * 2008-08-13 2011-11-22 Micron Technology, Inc. Semiconductor structures including a movable switching element and systems including same
JP2010098518A (en) * 2008-10-16 2010-04-30 Rohm Co Ltd Method of manufacturing mems sensor, and mems sensor
CN102256893B (en) * 2008-11-07 2015-04-29 卡文迪什动力有限公司 Method of using a plurality of smaller mems devices to replace a larger mems device
US8957485B2 (en) 2009-01-21 2015-02-17 Cavendish Kinetics, Ltd. Fabrication of MEMS based cantilever switches by employing a split layer cantilever deposition scheme
US8877648B2 (en) * 2009-03-26 2014-11-04 Semprius, Inc. Methods of forming printable integrated circuit devices by selective etching to suspend the devices from a handling substrate and devices formed thereby
US8247253B2 (en) 2009-08-11 2012-08-21 Pixart Imaging Inc. MEMS package structure and method for fabricating the same
US8158200B2 (en) * 2009-08-18 2012-04-17 University Of North Texas Methods of forming graphene/(multilayer) boron nitride for electronic device applications
CN102001613B (en) * 2009-09-02 2014-10-22 原相科技股份有限公司 Microelectronic device and manufacturing method thereof, and micro electromechanical packaging structure and packaging method thereof
US8030112B2 (en) * 2010-01-22 2011-10-04 Solid State System Co., Ltd. Method for fabricating MEMS device
EP2542499B1 (en) * 2010-03-01 2017-03-22 Cavendish Kinetics Inc. Cmp process flow for mems
US8530985B2 (en) * 2010-03-18 2013-09-10 Chia-Ming Cheng Chip package and method for forming the same
CN103155069B (en) 2010-09-21 2015-10-21 卡文迪什动力有限公司 Pull-up electrode and waffle-type microstructure
JP2012096316A (en) * 2010-11-02 2012-05-24 Seiko Epson Corp Electronic device and method for manufacturing electronic device
US8877536B1 (en) * 2011-03-30 2014-11-04 Silicon Laboratories Inc. Technique for forming a MEMS device using island structures
US8852984B1 (en) 2011-03-30 2014-10-07 Silicon Laboratories Technique for forming a MEMS device
US9455353B2 (en) 2012-07-31 2016-09-27 Robert Bosch Gmbh Substrate with multiple encapsulated devices
JP2014086447A (en) * 2012-10-19 2014-05-12 Seiko Epson Corp Electronic apparatus and manufacturing method of the same
US20140147955A1 (en) * 2012-11-29 2014-05-29 Agency For Science, Technology And Research Method of encapsulating a micro-electromechanical (mems) device
US9018715B2 (en) 2012-11-30 2015-04-28 Silicon Laboratories Inc. Gas-diffusion barriers for MEMS encapsulation
US20150048514A1 (en) * 2013-08-14 2015-02-19 Qualcomm Mems Technologies, Inc. Stacked via structures and methods of fabrication
US9466554B2 (en) * 2014-02-13 2016-10-11 Qualcomm Incorporated Integrated device comprising via with side barrier layer traversing encapsulation layer
US9637371B2 (en) 2014-07-25 2017-05-02 Semiconductor Manufacturing International (Shanghai) Corporation Membrane transducer structures and methods of manufacturing same using thin-film encapsulation
US10065855B2 (en) 2015-04-21 2018-09-04 Univeristat Politecnica De Catalunya Integrated circuit comprising multi-layer micromechanical structures with improved mass and reliability by using modified vias and method for forming the same
CN107445135B (en) * 2016-05-31 2020-07-31 上海丽恒光微电子科技有限公司 Semiconductor device and packaging method thereof
DE102017218883A1 (en) * 2017-10-23 2019-04-25 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Microelectromechanical component and a method for its production
US10793422B2 (en) 2018-12-17 2020-10-06 Vanguard International Semiconductor Singapore Pte. Ltd. Microelectromechanical systems packages and methods for packaging a microelectromechanical systems device
US11884536B2 (en) * 2020-10-23 2024-01-30 AAC Technologies Pte. Ltd. Electrical interconnection structure, electronic apparatus and manufacturing methods for the same
CN116199183B (en) * 2023-04-28 2023-07-14 润芯感知科技(南昌)有限公司 Semiconductor device and manufacturing method thereof

Citations (64)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63198378A (en) 1987-02-13 1988-08-17 Nissan Motor Co Ltd Manufacture of vibration sensor
JPS63307758A (en) 1987-06-09 1988-12-15 Nec Corp Integrated circuit device
JPH05297413A (en) 1991-12-19 1993-11-12 Sony Corp Liquid crystal display device
US5504026A (en) 1995-04-14 1996-04-02 Analog Devices, Inc. Methods for planarization and encapsulation of micromechanical devices in semiconductor processes
EP0751546A2 (en) 1995-06-22 1997-01-02 Rockwell International Corporation Micro electromechanical RF switch
WO1997007517A2 (en) 1995-08-21 1997-02-27 Honeywell, Inc. Electrostatically operated, micromechanical capacitor
EP0783182A2 (en) 1996-01-08 1997-07-09 Siemens Aktiengesellschaft Fuse in a semiconductor integrated circuit
JPH09257618A (en) 1996-03-26 1997-10-03 Toyota Central Res & Dev Lab Inc Electro-static capacity type pressure sensor and production thereof
US5861344A (en) 1996-01-31 1999-01-19 Micron Technology, Inc. Facet etch for improved step coverage of integrated circuit contacts
JPH11177067A (en) 1997-12-09 1999-07-02 Sony Corp Memory element and memory array
US5919548A (en) 1996-10-11 1999-07-06 Sandia Corporation Chemical-mechanical polishing of recessed microelectromechanical devices
US6012336A (en) 1995-09-06 2000-01-11 Sandia Corporation Capacitance pressure sensor
WO2000024021A1 (en) 1998-10-22 2000-04-27 Northeastern University Micromechanical switching devices
WO2000033089A2 (en) 1998-12-02 2000-06-08 Formfactor, Inc. Lithographic contact elements
JP2000186931A (en) 1998-12-21 2000-07-04 Murata Mfg Co Ltd Small-sized electronic component and its manufacture, and via hole forming method for the small-sized electronic component
EP1041629A1 (en) 1999-03-31 2000-10-04 International Business Machines Corporation Manufacturing of cavity fuses on gate conductor level
US6174820B1 (en) 1999-02-16 2001-01-16 Sandia Corporation Use of silicon oxynitride as a sacrificial material for microelectromechanical devices
US6174850B1 (en) 1998-07-24 2001-01-16 Atofina Cleaning or drying compositions based on 1,1,1,2,3,4,4,5,5,5-decafluoropentane
WO2001031664A1 (en) 1999-10-28 2001-05-03 Hrl Laboratories, Llc. Optically controlled mem switches
JP2001133703A (en) 1999-11-04 2001-05-18 Seiko Epson Corp Method and apparatus for manufacturing device having structure on semiconductor substrate
WO2001056066A1 (en) 2000-01-28 2001-08-02 Reflectivity, Inc. A method for forming a micromechanical device
US20010023991A1 (en) 1997-02-27 2001-09-27 Yumi Kakuhara Semiconductor device and method of its fabrication
WO2001083363A1 (en) 2000-05-04 2001-11-08 Silverbrook Research Pty Ltd Improved thermal bend actuator
WO2001092842A2 (en) 2000-05-30 2001-12-06 Ic Mechanics, Inc. Manufacture of mems structures in sealed cavity using dry-release mems device encapsulation
US20020011645A1 (en) 1999-04-30 2002-01-31 Claude L. Bertin Electronic fuse structure and method of manufacturing
WO2002016150A1 (en) 2000-08-23 2002-02-28 Reflectivity, Inc. Transition metal dielectric alloy materials for mems
DE10056716A1 (en) 2000-11-15 2002-05-23 Bosch Gmbh Robert Microstructured component used as a micromechanical sensor element comprises a microstructure with a layer system consisting of a hermetically sealed layer and a polymer layer
US20020064906A1 (en) 2000-03-22 2002-05-30 Ziptronix Three dimensional device integration method and integrated device
WO2002063657A2 (en) 2000-11-07 2002-08-15 Sarnoff Corporation Microelectronic mechanical system (mems) switch and method of fabrication
JP2002280470A (en) 2001-03-22 2002-09-27 Aisin Seiki Co Ltd Semiconductor device and its manufacturing method
US20020193037A1 (en) 1997-05-14 2002-12-19 Hofmann James J. Anodically bonded elements for flat-panel display
US20030001221A1 (en) 2001-02-03 2003-01-02 Frank Fischer Micromechanical component as well as a method for producing a micromechanical component
JP2003035874A (en) 2001-07-23 2003-02-07 Nikon Corp Thin-film slide connecting mechanism and its manufacturing method, and mirror device and optical switch using the same
JP2003506871A (en) 1999-08-02 2003-02-18 ハネウエル・インコーポレーテッド Dual wafer attachment method
WO2003028059A1 (en) 2001-09-21 2003-04-03 Hrl Laboratories, Llc Mems switches and methods of making same
US20030148550A1 (en) 2001-11-07 2003-08-07 International Business Machines Corporation Method of fabricating micro-electromechanical switches on cmos compatible substrates
US20030153116A1 (en) 2000-05-30 2003-08-14 Carley L. Richard Encapsulation of MEMS devices using pillar-supported caps
WO2003069645A1 (en) 2002-02-11 2003-08-21 Memscap Method for the production of a microswitch-type micro component
WO2003085719A2 (en) 2002-04-02 2003-10-16 Dow Global Technologies Inc. Process for making air gap containing semiconducting devices and resulting semiconducting device
US6635509B1 (en) 2002-04-12 2003-10-21 Dalsa Semiconductor Inc. Wafer-level MEMS packaging
US20040020782A1 (en) 2002-05-07 2004-02-05 Memgen Corporation Electrochemically fabricated hermetically sealed microstructures and methods of and apparatus for producing such structures
EP1433740A1 (en) 2002-12-24 2004-06-30 Interuniversitair Microelektronica Centrum Vzw Method for the closure of openings in a film
US20040127008A1 (en) * 2002-07-04 2004-07-01 Wilhelm Frey Method for producing integrated microsystems
US20040157426A1 (en) 2003-02-07 2004-08-12 Luc Ouellet Fabrication of advanced silicon-based MEMS devices
US20040159532A1 (en) 2002-07-18 2004-08-19 Svetlana Tatic-Lucic Recessed electrode for electrostatically actuated structures
EP1450406A1 (en) 2003-02-19 2004-08-25 Cavendish Kinetics Limited Micro fuse
US20040166603A1 (en) 2003-02-25 2004-08-26 Carley L. Richard Micromachined assembly with a multi-layer cap defining a cavity
US20040188785A1 (en) 2001-11-09 2004-09-30 Cunningham Shawn Jay Trilayered beam MEMS device and related methods
WO2004096696A1 (en) 2003-04-25 2004-11-11 Cavendish Kinetics Ltd Method of manufacturing a micro-mechanical element
US20040245588A1 (en) 2003-06-03 2004-12-09 Nikkel Eric L. MEMS device and method of forming MEMS device
US20050037608A1 (en) 2003-08-13 2005-02-17 Ibm Deep filled vias
US6861277B1 (en) 2003-10-02 2005-03-01 Hewlett-Packard Development Company, L.P. Method of forming MEMS device
WO2005060002A1 (en) 2003-12-18 2005-06-30 Canon Kabushiki Kaisha Semiconductor integrated circuit, operating method thereof, and ic card including the circuit
WO2005061376A1 (en) 2003-12-24 2005-07-07 Cavendish Kinetics Limited Method for containing a device and a corresponding device
US20050164127A1 (en) 2001-06-15 2005-07-28 Reid Jason S. Method for removing a sacrificial material with a compressed fluid
US6936494B2 (en) 2002-10-23 2005-08-30 Rutgers, The State University Of New Jersey Processes for hermetically packaging wafer level microscopic structures
US20060134825A1 (en) 2004-12-20 2006-06-22 Dcamp Jon B Injection-molded package for MEMS inertial sensor
US20060220173A1 (en) 2005-04-01 2006-10-05 Skyworks Solutions, Inc. Wafer level package including a device wafer integrated with a passive component
WO2007015097A1 (en) 2005-08-03 2007-02-08 Cavendish Kinetics Ltd Memory bitcell and method of using the same
WO2007017672A1 (en) 2005-08-05 2007-02-15 Cavendish Kinetics Ltd Method of integrating an element
WO2007060414A1 (en) 2005-11-22 2007-05-31 Cavendish Kinetics Limited Method of enclosing a micro-electromechanical element
WO2007060416A1 (en) 2005-11-22 2007-05-31 Cavendish Kinetics Limited A micro-electromechanical device and method of making the same
US20070235501A1 (en) 2006-03-29 2007-10-11 John Heck Self-packaging MEMS device
US20090108381A1 (en) * 2001-12-10 2009-04-30 International Business Machines Corporation Low temperature bi-CMOS compatible process for MEMS RF resonators and filters

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH09148467A (en) * 1995-11-24 1997-06-06 Murata Mfg Co Ltd Structure for vacuum-sealing working element and its manufacture
JP3292286B2 (en) * 1996-08-26 2002-06-17 横河電機株式会社 Vibration transducer and manufacturing method thereof
JP3314631B2 (en) * 1996-10-09 2002-08-12 横河電機株式会社 Vibration transducer and manufacturing method thereof
JPH10281862A (en) * 1997-04-08 1998-10-23 Yokogawa Electric Corp Vibration type infrared sensor and its manufacture
US6498399B2 (en) * 1999-09-08 2002-12-24 Alliedsignal Inc. Low dielectric-constant dielectric for etchstop in dual damascene backend of integrated circuits
WO2001029891A1 (en) * 1999-10-15 2001-04-26 Asm America, Inc. Conformal lining layers for damascene metallization
US6482733B2 (en) * 2000-05-15 2002-11-19 Asm Microchemistry Oy Protective layers prior to alternating layer deposition
US6583047B2 (en) * 2000-12-26 2003-06-24 Honeywell International, Inc. Method for eliminating reaction between photoresist and OSG
US6566242B1 (en) * 2001-03-23 2003-05-20 International Business Machines Corporation Dual damascene copper interconnect to a damascene tungsten wiring level
US6638861B1 (en) * 2001-11-08 2003-10-28 Advanced Micro Devices, Inc. Method of eliminating voids in W plugs

Patent Citations (65)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63198378A (en) 1987-02-13 1988-08-17 Nissan Motor Co Ltd Manufacture of vibration sensor
JPS63307758A (en) 1987-06-09 1988-12-15 Nec Corp Integrated circuit device
JPH05297413A (en) 1991-12-19 1993-11-12 Sony Corp Liquid crystal display device
US5504026A (en) 1995-04-14 1996-04-02 Analog Devices, Inc. Methods for planarization and encapsulation of micromechanical devices in semiconductor processes
EP0751546A2 (en) 1995-06-22 1997-01-02 Rockwell International Corporation Micro electromechanical RF switch
WO1997007517A2 (en) 1995-08-21 1997-02-27 Honeywell, Inc. Electrostatically operated, micromechanical capacitor
US6012336A (en) 1995-09-06 2000-01-11 Sandia Corporation Capacitance pressure sensor
EP0783182A2 (en) 1996-01-08 1997-07-09 Siemens Aktiengesellschaft Fuse in a semiconductor integrated circuit
US5861344A (en) 1996-01-31 1999-01-19 Micron Technology, Inc. Facet etch for improved step coverage of integrated circuit contacts
JPH09257618A (en) 1996-03-26 1997-10-03 Toyota Central Res & Dev Lab Inc Electro-static capacity type pressure sensor and production thereof
US5919548A (en) 1996-10-11 1999-07-06 Sandia Corporation Chemical-mechanical polishing of recessed microelectromechanical devices
US20010023991A1 (en) 1997-02-27 2001-09-27 Yumi Kakuhara Semiconductor device and method of its fabrication
US20020193037A1 (en) 1997-05-14 2002-12-19 Hofmann James J. Anodically bonded elements for flat-panel display
JPH11177067A (en) 1997-12-09 1999-07-02 Sony Corp Memory element and memory array
US6174850B1 (en) 1998-07-24 2001-01-16 Atofina Cleaning or drying compositions based on 1,1,1,2,3,4,4,5,5,5-decafluoropentane
WO2000024021A1 (en) 1998-10-22 2000-04-27 Northeastern University Micromechanical switching devices
WO2000033089A2 (en) 1998-12-02 2000-06-08 Formfactor, Inc. Lithographic contact elements
JP2000186931A (en) 1998-12-21 2000-07-04 Murata Mfg Co Ltd Small-sized electronic component and its manufacture, and via hole forming method for the small-sized electronic component
US6174820B1 (en) 1999-02-16 2001-01-16 Sandia Corporation Use of silicon oxynitride as a sacrificial material for microelectromechanical devices
EP1041629A1 (en) 1999-03-31 2000-10-04 International Business Machines Corporation Manufacturing of cavity fuses on gate conductor level
US20020011645A1 (en) 1999-04-30 2002-01-31 Claude L. Bertin Electronic fuse structure and method of manufacturing
JP2003506871A (en) 1999-08-02 2003-02-18 ハネウエル・インコーポレーテッド Dual wafer attachment method
WO2001031664A1 (en) 1999-10-28 2001-05-03 Hrl Laboratories, Llc. Optically controlled mem switches
JP2001133703A (en) 1999-11-04 2001-05-18 Seiko Epson Corp Method and apparatus for manufacturing device having structure on semiconductor substrate
WO2001056066A1 (en) 2000-01-28 2001-08-02 Reflectivity, Inc. A method for forming a micromechanical device
US20020064906A1 (en) 2000-03-22 2002-05-30 Ziptronix Three dimensional device integration method and integrated device
WO2001083363A1 (en) 2000-05-04 2001-11-08 Silverbrook Research Pty Ltd Improved thermal bend actuator
WO2001092842A2 (en) 2000-05-30 2001-12-06 Ic Mechanics, Inc. Manufacture of mems structures in sealed cavity using dry-release mems device encapsulation
US20030153116A1 (en) 2000-05-30 2003-08-14 Carley L. Richard Encapsulation of MEMS devices using pillar-supported caps
US7008812B1 (en) 2000-05-30 2006-03-07 Ic Mechanics, Inc. Manufacture of MEMS structures in sealed cavity using dry-release MEMS device encapsulation
WO2002016150A1 (en) 2000-08-23 2002-02-28 Reflectivity, Inc. Transition metal dielectric alloy materials for mems
WO2002063657A2 (en) 2000-11-07 2002-08-15 Sarnoff Corporation Microelectronic mechanical system (mems) switch and method of fabrication
DE10056716A1 (en) 2000-11-15 2002-05-23 Bosch Gmbh Robert Microstructured component used as a micromechanical sensor element comprises a microstructure with a layer system consisting of a hermetically sealed layer and a polymer layer
US20030001221A1 (en) 2001-02-03 2003-01-02 Frank Fischer Micromechanical component as well as a method for producing a micromechanical component
JP2002280470A (en) 2001-03-22 2002-09-27 Aisin Seiki Co Ltd Semiconductor device and its manufacturing method
US20050164127A1 (en) 2001-06-15 2005-07-28 Reid Jason S. Method for removing a sacrificial material with a compressed fluid
JP2003035874A (en) 2001-07-23 2003-02-07 Nikon Corp Thin-film slide connecting mechanism and its manufacturing method, and mirror device and optical switch using the same
WO2003028059A1 (en) 2001-09-21 2003-04-03 Hrl Laboratories, Llc Mems switches and methods of making same
US20030148550A1 (en) 2001-11-07 2003-08-07 International Business Machines Corporation Method of fabricating micro-electromechanical switches on cmos compatible substrates
US20040188785A1 (en) 2001-11-09 2004-09-30 Cunningham Shawn Jay Trilayered beam MEMS device and related methods
US20090108381A1 (en) * 2001-12-10 2009-04-30 International Business Machines Corporation Low temperature bi-CMOS compatible process for MEMS RF resonators and filters
WO2003069645A1 (en) 2002-02-11 2003-08-21 Memscap Method for the production of a microswitch-type micro component
WO2003085719A2 (en) 2002-04-02 2003-10-16 Dow Global Technologies Inc. Process for making air gap containing semiconducting devices and resulting semiconducting device
US6635509B1 (en) 2002-04-12 2003-10-21 Dalsa Semiconductor Inc. Wafer-level MEMS packaging
US20040020782A1 (en) 2002-05-07 2004-02-05 Memgen Corporation Electrochemically fabricated hermetically sealed microstructures and methods of and apparatus for producing such structures
US20040127008A1 (en) * 2002-07-04 2004-07-01 Wilhelm Frey Method for producing integrated microsystems
US20040159532A1 (en) 2002-07-18 2004-08-19 Svetlana Tatic-Lucic Recessed electrode for electrostatically actuated structures
US6936494B2 (en) 2002-10-23 2005-08-30 Rutgers, The State University Of New Jersey Processes for hermetically packaging wafer level microscopic structures
EP1433740A1 (en) 2002-12-24 2004-06-30 Interuniversitair Microelektronica Centrum Vzw Method for the closure of openings in a film
US20040157426A1 (en) 2003-02-07 2004-08-12 Luc Ouellet Fabrication of advanced silicon-based MEMS devices
EP1450406A1 (en) 2003-02-19 2004-08-25 Cavendish Kinetics Limited Micro fuse
US20040166603A1 (en) 2003-02-25 2004-08-26 Carley L. Richard Micromachined assembly with a multi-layer cap defining a cavity
WO2004096696A1 (en) 2003-04-25 2004-11-11 Cavendish Kinetics Ltd Method of manufacturing a micro-mechanical element
US20040245588A1 (en) 2003-06-03 2004-12-09 Nikkel Eric L. MEMS device and method of forming MEMS device
US20050037608A1 (en) 2003-08-13 2005-02-17 Ibm Deep filled vias
US6861277B1 (en) 2003-10-02 2005-03-01 Hewlett-Packard Development Company, L.P. Method of forming MEMS device
WO2005060002A1 (en) 2003-12-18 2005-06-30 Canon Kabushiki Kaisha Semiconductor integrated circuit, operating method thereof, and ic card including the circuit
WO2005061376A1 (en) 2003-12-24 2005-07-07 Cavendish Kinetics Limited Method for containing a device and a corresponding device
US20060134825A1 (en) 2004-12-20 2006-06-22 Dcamp Jon B Injection-molded package for MEMS inertial sensor
US20060220173A1 (en) 2005-04-01 2006-10-05 Skyworks Solutions, Inc. Wafer level package including a device wafer integrated with a passive component
WO2007015097A1 (en) 2005-08-03 2007-02-08 Cavendish Kinetics Ltd Memory bitcell and method of using the same
WO2007017672A1 (en) 2005-08-05 2007-02-15 Cavendish Kinetics Ltd Method of integrating an element
WO2007060414A1 (en) 2005-11-22 2007-05-31 Cavendish Kinetics Limited Method of enclosing a micro-electromechanical element
WO2007060416A1 (en) 2005-11-22 2007-05-31 Cavendish Kinetics Limited A micro-electromechanical device and method of making the same
US20070235501A1 (en) 2006-03-29 2007-10-11 John Heck Self-packaging MEMS device

Non-Patent Citations (30)

* Cited by examiner, † Cited by third party
Title
Chan, et al. "Comprehensive Static Characterization of Vertical Electrostatically Actuated Polysilicon Beams" vol. 16, No. 4, dated Oct. 1999, pp. 58-65.
Chan, et al., "Comprehensive Static Characterization of Vertical Electrostatically Actuated Polysilicon Beams", vol. 16, No. 4, Oct. 1999, pp. 58-65.
Chinese office action dated Feb. 25, 2010 for Chinese Patent Application No. 200480039028.0 (CK004CN).
Chinese Office Action dated Jul. 21, 2010 for Chinese Patent Application No. 200480039028.0 (CK004CN).
H. Stahl, et al., "Thin Film Encapsulation of Acceleration Sensors Using Polysilicon Sacrificial Layers," IEEE, pp. 1899-1902.
International Preliminary Report and Written Opinion for International Application No. PCT/GB2006/002959 dated Feb. 5, 2008.
International Preliminary Report and Written Opinion for International Application No. PCT/GB2006/004350 dated May 27, 2008.
International Preliminary Report and Written Opinion for International Application No. PCT/GB2006/004354 dated May 27, 2008.
International Preliminary Report and Written Opinion for International Application No. PCT/GB2006/2959 dated Feb. 5, 2008.
International Preliminary Report on Patentability for International Application No. PCT/GB2004/001773 dated Jun. 22, 2008.
International Preliminary Report on Patentability for International Application No. PCT/GB2004/005122 dated Nov. 16, 2005.
International Search Report for International Application No. PCT/GB2004/001773 dated Sep. 6, 2004.
International Search Report for International Application No. PCT/GB2004/005122 dated Mar 2, 2005.
International Search Report for International Application No. PCT/GB2004/005122 dated Mar. 2, 2005.
International Search Report for International Application No. PCT/GB2006/002959 dated Oct. 25, 2006.
International Search Report for International Application No. PCT/GB2006/004350 dated Mar. 12, 2007.
International Search Report for International Application No. PCT/GB2006/004354 dated Mar. 12, 2007.
Japanese office action dated Feb. 23, 2010 for Japanese Patent Application No. 2006-546296 (CK004JP).
Mercado et al., "A mechanical approach to overcome RF MEMS switch stiction problem", vol. conf. 53, dated May 27, 2003, pp. 377-384.
Mercado, et al. "A mechanical approach to overcome RF MEMS switch stiction problem" vol. conf. 53, dated May 27, 2003, pp. 377-384.
Notification of Reasons for Rejection dated Feb. 17, 2009 for Japanese Patent Application No. 2006-546296 (CK004JP) and English translation thereof.
Notification of the First Office Action for Chinese Patent Application No. 200480039028.0 (CK004-China) dated Feb. 27, 2009.
Office Action for European Patent Application No. 04805944.8 dated Jun. 22, 2009 (CK004EP).
Search report and written opinion for PCT/US2009/033927 (CK051PCT) dated Jan. 7, 2010.
Stahl, et al. "Thin film encapsulation of acceleration sensors using polysilicon sacrificial layers" vol. 22, dated Jun. 9, 2003, pp. 1899-1902.
Written Opinion for International Application No. PCT/GB2004/001773 dated Sep. 6, 2004.
Written Opinion for International Application No. PCT/GB2004/005122 dated Feb. 28, 2005.
Written Opinion of the International Searching Authority for International Application No. PCT/GB2004/005122 dated Feb. 28, 2005.
Zavracky et al., "Micromechanical Switches Fabricated Using Mickel Surface Micromachining", Journal of Microelectromechanical Systems, IEEE Service Center, Piscataway, NJ, US, vol. 6, No. 1, dated Mar. 1997.
Zavracky, et al. "Micromechanical Switches Fabricated Using Nickel Surface Micromachining" Journal of Microelectromechanical Systems, IEEE Service Center, Piscataway, NJ, US, vol. 6, No. 1, dated Mar. 1997.

Also Published As

Publication number Publication date
JP2007516848A (en) 2007-06-28
EP1697255A1 (en) 2006-09-06
US7615395B2 (en) 2009-11-10
CN1898150A (en) 2007-01-17
WO2005061376A1 (en) 2005-07-07
GB0330010D0 (en) 2004-01-28
JP4658966B2 (en) 2011-03-23
US20070004096A1 (en) 2007-01-04
CN102161470B (en) 2017-03-01
CN1898150B (en) 2011-04-27
CN102161470A (en) 2011-08-24
EP1697255B1 (en) 2020-01-22

Similar Documents

Publication Publication Date Title
USRE44246E1 (en) Method for containing a device and a corresponding device
US7993950B2 (en) System and method of encapsulation
US5614765A (en) Self aligned via dual damascene
US6342430B1 (en) Trench isolation for micromechanical devices
US5656543A (en) Fabrication of integrated circuits with borderless vias
EP1064674B1 (en) A method of manufacturing an electronic device comprising two layers of organic-containing material
US7719079B2 (en) Chip carrier substrate capacitor and method for fabrication thereof
US6309955B1 (en) Method for using a CVD organic barc as a hard mask during via etch
US20080173976A1 (en) Air gap under on-chip passive device
EP1734001B1 (en) Method of packaging MEMS at wafer level
US20140300249A1 (en) Mems device anchoring
WO1999034442A1 (en) A novel passivation structure and its method of fabrication
JP2000040746A (en) Fuse forming method of semiconductor integrated circuit and semiconductor integrated circuit
US20030064582A1 (en) Mask layer and interconnect structure for dual damascene semiconductor manufacturing
JP2000091426A (en) Semiconductor device and its manufacture
KR20010098572A (en) Semiconductor device and manufacturing method therefor
WO2004003980A2 (en) Interconnect structure and method for forming
EP2584598B1 (en) Method of producing a semiconductor device comprising a through-substrate via and a capping layer and corresponding semiconductor device
CN111527043A (en) Microelectromechanical component and method for producing the same
US6458706B1 (en) Method of forming contact using non-conformal dielectric liner
KR100607815B1 (en) Method for Forming Metal Line of Semiconductor Device
EP0996978A2 (en) A method for manufacturing an electronic device comprising an organic-containing material

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12

AS Assignment

Owner name: CAVENDISH KINETICS LIMITED, UNITED KINGDOM

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HEUVELMAN, WILLEM MATTHIJS;REEL/FRAME:058927/0643

Effective date: 20060710

AS Assignment

Owner name: QORVO US, INC., NORTH CAROLINA

Free format text: INTANGIBLE PROPERTY PURCHASE AGREEMENT;ASSIGNOR:CAVENDISH KINETICS LIMITED;REEL/FRAME:058983/0599

Effective date: 20200622