USRE46550E1 - 16k mode interleaver in a digital video broadcasting (DVB) standard - Google Patents

16k mode interleaver in a digital video broadcasting (DVB) standard Download PDF

Info

Publication number
USRE46550E1
USRE46550E1 US14/614,197 US201514614197A USRE46550E US RE46550 E1 USRE46550 E1 US RE46550E1 US 201514614197 A US201514614197 A US 201514614197A US RE46550 E USRE46550 E US RE46550E
Authority
US
United States
Prior art keywords
address
sub
symbols
bit
ofdm
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US14/614,197
Inventor
Matthew Paul Athol Taylor
Samuel Asangbeng Atungsiri
John Nicholas Wilson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Saturn Licensing LLC
Original Assignee
Saturn Licensing LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from GB0721269.9A external-priority patent/GB2454193B/en
Priority claimed from GB0721271A external-priority patent/GB2454195A/en
Application filed by Saturn Licensing LLC filed Critical Saturn Licensing LLC
Priority to US14/614,197 priority Critical patent/USRE46550E1/en
Assigned to SATURN LICENSING LLC reassignment SATURN LICENSING LLC ASSIGNMENT OF THE ENTIRE INTEREST SUBJECT TO AN AGREEMENT RECITED IN THE DOCUMENT Assignors: SONY CORPORATION
Priority to US15/700,710 priority patent/USRE48147E1/en
Application granted granted Critical
Publication of USRE46550E1 publication Critical patent/USRE46550E1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L5/00Arrangements affording multiple use of the transmission path
    • H04L5/003Arrangements for allocating sub-channels of the transmission path
    • H04L5/0044Arrangements for allocating sub-channels of the transmission path allocation of payload
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/27Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/27Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques
    • H03M13/2739Permutation polynomial interleaver, e.g. quadratic permutation polynomial [QPP] interleaver and quadratic congruence interleaver
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/27Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques
    • H03M13/276Interleaving address generation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/27Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques
    • H03M13/2782Interleaver implementations, which reduce the amount of required interleaving memory
    • H03M13/2785Interleaver using in-place interleaving, i.e. writing to and reading from the memory is performed at the same memory location
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/65Purpose and implementation aspects
    • H03M13/6522Intended application, e.g. transmission or communication standard
    • H03M13/6552DVB-T2
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04HBROADCAST COMMUNICATION
    • H04H40/00Arrangements specially adapted for receiving broadcast information
    • H04H40/18Arrangements characterised by circuits or components specially adapted for receiving
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0056Systems characterized by the type of code used
    • H04L1/0057Block codes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0056Systems characterized by the type of code used
    • H04L1/0071Use of interleaving
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2626Arrangements specific to the transmitter only
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2647Arrangements specific to the receiver only
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2647Arrangements specific to the receiver only
    • H04L27/2649Demodulators
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/58Random or pseudo-random number generators
    • G06F7/582Pseudo-random number generators
    • G06F7/584Pseudo-random number generators using finite field arithmetic, e.g. using a linear feedback shift register
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/24Systems for the transmission of television signals using pulse code modulation

Definitions

  • the present invention relates to data processing apparatus operable to map input symbols onto sub-carrier signals of Orthogonal Frequency Division Multiplexed (OFDM) symbols.
  • OFDM Orthogonal Frequency Division Multiplexed
  • the present invention also relates to data processing apparatus operable to map symbols received from a predetermined number of sub-carrier signals of OFDM symbols into an output symbol stream.
  • Embodiments of the present invention can provide an OFDM transmitter/receiver.
  • the Digital Video Broadcasting-Terrestrial standard (DVB-T) utilises Orthogonal Frequency Division Multiplexing (OFDM) to communicate data representing video images and sound to receivers via a broadcast radio communications signal.
  • OFDM Orthogonal Frequency Division Multiplexing
  • the 2k mode provides 2048 sub-carriers whereas the 8k mode provides 8192 sub-carriers.
  • DVD-H Digital Video Broadcasting-Handheld standard
  • a 4k mode has been provided, in which the number of sub-carriers is 4096.
  • a symbol interleaver in order to interleave input data symbols as these symbols are mapped onto the sub-carrier signals of an OFDM symbol.
  • Such a symbol interleaver comprises an interleaver memory in combination with an address generator.
  • the address generator generates an address for each of the input symbols, each address indicating one of the sub-carrier signals of the OFDM symbol onto which the data symbol is to be mapped.
  • the address generator comprises a linear feed back shift register which is operable to generate a pseudo random bit sequence and a permutation circuit.
  • the permutation circuit permutes the order of the content of the linear feed back shift register in order to generate an address.
  • the address provides an indication of one of the OFDM sub-carriers for carrying an input data symbol stored in the interleaver memory, in order to map the input symbols onto the sub-carrier signals of the OFDM symbol.
  • an address generator in the receiver is arranged to generate addresses of the interleaver memory for storing the data symbols received from the sub-carriers of OFDM symbols to read out the data symbols to form an output data stream.
  • DVB-T2 Digital Video Broadcasting-Terrestrial broadcasting standard
  • a data processing apparatus operable to map input symbols to be communicated onto a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol.
  • the data processing apparatus comprises an interleaver operable to read-into a memory the predetermined number of data symbols for mapping onto the OFDM sub-carrier signals, and to read-out of the memory the data symbols for the OFDM sub-carriers to effect the mapping.
  • the read-out is in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on the sub-carrier signals.
  • the set of addresses is determined by an address generator, an address being generated for each of the input symbols to indicate one of the sub-carrier signals onto which the data symbol is to be mapped.
  • the address generator comprises a linear feedback shift register including a predetermined number of register stages and is operable to generate a pseudo-random bit sequence in accordance with a generator polynomial, and a permutation circuit and a control unit.
  • the permutation circuit is operable to receive the content of the shift register stages and to permute the bits present in the register stages in accordance with a permutation order to form an address of one of the OFDM sub-carriers.
  • the control unit is operable in combination with an address check circuit to regenerate an address when a generated address exceeds a predetermined maximum valid address.
  • the DVB-T standard provides the 2k mode and the 8k mode
  • the DVB-H standard provides a 4k mode
  • the 2k mode is known to provide an advantage in mobile applications. This is because the 2k symbol period is only one quarter of the 8k symbol period, allowing the channel estimation to be more frequently updated allowing the receiver to track the time variation of the channel due to doppler and other effects more accurately.
  • the 2k mode is therefore advantageous for mobile applications.
  • a symbol interleaver To implement the 16k mode, a symbol interleaver must be provided for mapping the input data symbols onto the sub-carrier signals of the OFDM symbol.
  • Embodiments of the present invention can provide a data processing apparatus operable as a symbol interleaver for mapping data symbols to be communicated on an OFDM symbol, having substantially sixteen thousand sub-carrier signals.
  • the number of sub-carrier signals maybe a value substantially between twelve thousand and sixteen thousand three hundred and eighty four, such as for example twelve thousand and ninety six.
  • the OFDM symbol may include pilot sub-carriers, which are arranged to carry known symbols, and the predetermined maximum valid address depends on a number of the pilot sub-carrier symbols present in the OFDM symbol.
  • the 16k mode can be provided for example for a DVB standard, such as DVB-T2, DVB-T or DVB-H.
  • mapping data symbols to be transmitted onto the subcarrier signals of an OFDM symbol represents a technical problem requiring simulation analysis and testing to establish an appropriate generator polynomial for the linear feedback shift register and the permutation order. This is because the mapping requires that the symbols are interleaved onto the sub-carrier signals with the effect that successive symbols from the input data stream are separated in frequency by a greatest possible amount in order to optimise the performance of error correction coding schemes.
  • Error correction coding schemes such as LDPC/BCH coding, which has been proposed for DVB-T2 perform better when noise and degradation of the symbol values resulting from communication is un-correlated.
  • Terrestrial broadcast channels may suffer from correlated fading in both the time and the frequency domains. As such by separating encoded symbols on to different sub-carrier signals of the OFDM symbol by as much as possible, the performance of error correction coding schemes can be increased.
  • the generator polynomial for the linear feed back shift register in combination with the permutation circuit order indicated above, provides a good performance. Furthermore, by providing an arrangement which can implement address generating for each of the 2k mode, the 4k mode and the 8k mode by changing the taps of the generator polynomial for the linear feed back shift register and the permutation order, a cost effective implementation of the symbol interleaver for the 16k mode can be provided. Furthermore, a transmitter and a receiver can be changed between the 2k mode, 4k mode, 8k mode and the 16k mode by changing the generator polynomial and the permutation orders. This can be effected in software (or by the embedded signalling) whereby a flexible implementation is provided.
  • the additional bit which is used to form the address from the content of the linear feedback shift register, may be produced by a toggle circuit, which changes from 1 to 0 for each address, so as to reduce a likelihood that if an address exceeds the predetermined maximum valid address, then the next address will be a valid address.
  • the additional bit is the most significant bit.
  • the above permutation code is used to generate the addresses for performing the interleaving for successive OFDM symbols.
  • the above permutation code is one of a plurality of permutation codes which are changed so as to reduce a possibility that successive or data bits which are close in order in an input data stream are mapped onto the same sub-carrier of an OFDM symbol.
  • a different permutation code is used for performing the interleaving between successive OFDM symbols.
  • the use of different permutation codes for successive OFDM symbols can provide an advantage where the data processing apparatus is operable to interleave the input data symbols onto the sub-carrier signals of each of the OFDM symbols only by reading in the data symbols into the memory in a sequential order and reading out the data symbols from the memory in accordance with the set of addresses generated by the address generator.
  • aspects and features of the present invention are defined in the appended claims. Further aspects of the present invention include a data processing apparatus and method operable to map symbols received from a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol into an output symbol stream, as well as a transmitter and a receiver.
  • OFDM Orthogonal Frequency Division Multiplexed
  • FIG. 1 is a schematic block diagram of a Coded OFDM transmitter which may be used, for example, with the DVB-T2 standard;
  • FIG. 2 is a schematic block diagram of parts of the transmitter shown in FIG. 1 in which a symbol mapper and a frame builder illustrate the operation of an interleaver;
  • FIG. 3 is a schematic block diagram of the symbol interleaver shown in FIG. 2 ;
  • FIG. 4 is a schematic block diagram of an interleaver memory shown in FIG. 3 and the corresponding symbol de-interleaver in the receiver;
  • FIG. 5 is a schematic block diagram of an address generator shown in FIG. 3 for the 16k mode
  • FIG. 6(a) is diagram illustrating results for an interleaver using the address generator shown in FIG. 5 for even symbols and FIG. 6(b) is a diagram illustrating design simulation results for odd symbols, whereas FIG. 6(c) is a diagram illustrating comparative results for an address generator using a different permutation code for even and FIG. 6(d) is a corresponding diagram for odd symbols;
  • FIG. 7 is a schematic block diagram of a Coded OFDM receiver which may be used, for example, with the DVB-T2 standard;
  • FIG. 8 is a schematic block diagram of a symbol de-interleaver which appears in FIG. 7 ;
  • FIG. 9(a) is diagram illustrating results for an interleaver using the address generator shown in FIG. 5 for even OFDM symbols and FIG. 9(b) is a diagram illustrating results for odd OFDM symbols.
  • FIGS. 9(a) and 9(b) show plots of the distance at the interleaver output of sub-carriers that were adjacent at the interleaver input;
  • FIG. 10 provides a schematic block diagram of the symbol interleaver shown in FIG. 3 , illustrating an operating mode in which interleaving is performed in accordance with an odd interleaving mode only;
  • FIG. 11 provides a schematic block diagram of the symbol de-interleaver shown in FIG. 8 , illustrating the operating mode in which interleaving is performed in accordance with the odd interleaving mode only.
  • FIG. 1 provides an example block diagram of a Coded OFDM transmitter which may be used for example to transmit video images and audio signals in accordance with the DVB-T2 standard.
  • a program source generates data to be transmitted by the Coded Orthogonal Frequency Division Multiplexing (COFDM) transmitter.
  • COFDM Coded Orthogonal Frequency Division Multiplexing
  • a video coder 2 , and audio coder 4 and a data coder 6 generate video, audio and other data to he transmitted which are fed to a program multiplexer 10 .
  • the output of the program multiplexer 10 forms a multiplexed stream with other information required to communicate the video, audio and other data.
  • the multiplexer 10 provides a stream on a connecting channel 12 . There may be many such multiplexed streams which are fed into different branches A, B etc. For simplicity, only branch A will be described.
  • a Coded Orthogonal Frequency Division Multiplexing transmitter receives the stream at a multiplexer adaptation and energy dispersal block 22 .
  • the multiplexer adaptation and energy dispersal block 22 randomizes the data and feeds the appropriate data to a forward error correction encoder 24 which performs error correction encoding of the stream.
  • a bit interleaver 26 is provided to interleave the encoded data bits which for the example of DVB-T2 is the Low-Density Parity Check/Bose-Chaudhuri-Hocquengham (LDCP/BCH) encoder output.
  • LDCP/BCH Low-Density Parity Check/Bose-Chaudhuri-Hocquengham
  • the output from the bit interleaver 26 is fed to a bit into constellation mapper 28 , which maps groups of bits onto a constellation point, which is to be used for conveying the encoded data bits.
  • the outputs from the hit into constellation mapper 28 are constellation point labels that represent real and imaginary components.
  • the constellation point labels represent data symbols formed from two or more bits depending on the modulation scheme used. These will be referred to as data cells. These data cells are passed through a time-interleaver 30 whose effect is to interleaver data cells resulting from multiple LDPC code words.
  • the data cells are received by a frame builder 32 , with data cells produced by branch B etc in FIG. 1 , via other channels 31 .
  • the frame builder 32 then forms many data cells into sequences to be conveyed on COFDM symbols, where a COFDM symbol comprises a number of data cells, each data cell being mapped onto one of the sub-carriers.
  • the number of sub-carriers will depend on the mode of operation of the system, which may include one of 1k, 2k, 4k, 8k, 16k or 32k, each of which provides a different number of sub-carriers according, for example to the following table:
  • Sub-carriers 1k 756 2k 1512 4k 3024 8k 6048 16k 12096 32k 24192
  • the number of sub-carriers for the 16k mode is twelve thousand and ninety six.
  • the number of sub-carriers per OFDM symbol can vary depending upon the number of pilot and other reserved carriers.
  • the number of sub-carriers for carrying data is not fixed. Broadcasters can select one of the operating modes from 1k, 2k, 4k, 8k, 16k, 32k each providing a range of sub-carriers for data per OFDM symbol, the maximum available for each of these modes being 1024, 2048, 4096, 8192, 16384, 32768 respectively.
  • a physical layer frame is composed of many OFDM symbols.
  • the frame starts with one or more pre-amble or P2 OFDM symbols, which are then followed by a number payload carrying OFDM symbols.
  • the end of the physical layer frame is marked by a frame closing symbols.
  • the number of sub-carriers may be different for each type of symbol. Furthermore, this may vary for each according to whether bandwidth extension is selected, whether tone reservation is enabled and according to which pilot sub-carrier pattern has been selected. As such a generalisation to a specific number of sub-carriers per OFDM symbol is difficult.
  • the frequency interleaver for each mode can interleave any symbol whose number of sub-carriers is smaller than or the same as the maximum available number of sub-carriers for the given mode.
  • the interleaver would work for symbols with the number of sub-carriers being less than or equal to 1024 and for 16k mode, with the number of sub-carriers being less than or equal to 16384.
  • the sequence of data cells to be carried in each COFDM symbol is then passed to the symbol interleaver 33 .
  • the COFDM symbol is then generated by a COFDM symbol builder block 37 which introduces pilot and synchronising signals fed from a pilot and embedded signal former 36 .
  • An OFDM modulator 38 then forms the OFDM symbol in the time domain which is fed to a guard insertion processor 40 for generating a guard interval between symbols, and then to a digital to analogue convertor 42 and finally to an RF amplifier within an RF frontend 44 for eventual broadcast by the COFDM transmitter from an antenna 46 .
  • 16k symbol interleaver 33 To create a new 16k mode, several elements are to be defined, one of which is the 16k symbol interleaver 33 .
  • the bit to constellation mapper 28 , symbol interleaver 33 and the frame builder 32 are shown in more detail in FIG. 2 .
  • the present invention provides a facility for providing a quasi-optimal mapping of the data symbols onto the OFDM sub-carrier signals.
  • the symbol interleaver is provided to effect the optimal mapping of input data symbols onto COFDM sub-carrier signals in accordance with a permutation code and generator polynomial, which has been verified by simulation analysis.
  • bit to symbol constellation mapper 28 and the frame builder 32 is provided to illustrate an example embodiment of the present technique.
  • Data bits received from the bit interleaver 26 via a channel 62 are grouped into sets of bits to be mapped onto a data cell, in accordance with a number of bits per symbol provided by the modulation scheme.
  • the groups of bits, which forms a data word are fed in parallel via data channels 64 the a mapping processor 66 .
  • the mapping processor 66 selects one of the data symbols, in accordance with a pre-assigned mapping.
  • the constellation point is represented by a real and an imaginary component that is provided to the output channel 29 as one of a set of inputs to the frame builder 32 .
  • the frame builder 32 receives the data cells from the bit to constellation mapper 28 through channel 29 , together with data cells from the other channels 31 .
  • the cells of each COFDM symbol are then written into an interleaver memory 100 and read out of the interleaver memory 100 in accordance with write addresses and read addresses generated by an address generator 102 .
  • an address generator 102 According to the write-in and read-out order, interleaving of the data cells is achieved, by generating appropriate addresses.
  • the operation of the address generator 102 and the interleaver memory 100 will be described in more detail shortly with reference to FIGS. 3, 4 and 5 .
  • the interleaved data cells are then combined with pilot and synchronisation symbols received from the pilot and embedded signalling former 36 into an OFDM symbol builder 37 , to form the COFDM symbol, which is fed to the OFDM modulator 38 as explained above.
  • FIG. 3 provides an example of parts of the symbol interleaver 33 , which illustrates the present technique for interleaving symbols.
  • the input data cells from the frame builder 32 are written into the interleaver memory 100 .
  • the data cells are written into the interleaver memory 100 according to a write address fed from the address generator 102 on channel 104 , and read out from the interleaver memory 100 according to a read address fed from the address generator 102 on a channel 106 .
  • the address generator 102 generates the write address and the read address as explained below, depending on whether the COFDM symbol is odd or even, which is identified from a signal fed from a channel 108 , and depending on a selected mode, which is identified from a signal fed from a channel 110 .
  • the mode can be one of a 1k mode, 2k mode, 4k mode, 8k mode, 16k mode or a 32k mode.
  • the write address and the read address are generated differently for odd and even symbols as explained with reference to FIG. 4 , which provides an example implementation of the interleaver memory 100 .
  • the interleaver memory is shown to comprise an upper part 100 illustrating the operation of the interleaver memory in the transmitter and a lower part 340 , which illustrates the operation of the de-interleaver memory in the receiver.
  • the interleaver 100 and the de-interleaver 340 are shown together in FIG. 4 in order to facilitate understanding of their operation.
  • a representation of the communication between the interleaver 100 and the de-interleaver 340 via other devices and via a transmission channel has been simplified and represented as a section 140 between the interleaver 100 and the de-interleaver 340 .
  • the operation of the interleaver 100 is described in the following paragraphs:
  • FIG. 4 provides an illustration of only four input data cells onto an example of four sub-carrier signals of a COFDM symbol, it will be appreciated that the technique illustrated in FIG. 4 can be extended to a larger number of sub-carriers such as 756 for the 1k mode 1512 for the 2k mode, 3024 for the 4k mode and 6048 for the 8k mode, 12096 for the 16k mode and 24192 for the 32k mode.
  • the input and output addressing of the interleaver memory 100 shown in FIG. 4 is shown for odd and even symbols.
  • the data cells are taken from the input channel and written into the interleaver memory 124 . 1 in accordance with a sequence of addresses 120 generated for each COFDM symbol by the address generator 102 .
  • the same interleaver memory 124 . 2 is used. However, as shown in FIG. 4 for the odd symbol the write-in order 132 is in the same address sequence used to read out the previous even symbol 126 .
  • This feature allows the odd and even symbol interleaver implementations to only use one interleaver memory 100 provided the read-out operation for a given address is performed before the write-in operation.
  • the data cells written into the interleaver memory 124 . 2 during odd symbols are then read out in a sequence 134 generated by the address generator 102 for the next even COFDM symbol and so on. Thus only one address is generated per symbol, with the read-in and write-out for the odd/even COFDM symbol being performed contemporaneously.
  • the de-interleaver 340 operates to reverse the interleaving applied by the interleaver 100 , by applying the same set of addresses as generated by an equivalent address generator, but applying the write-in and read-out addresses in reverse.
  • the write-in addresses 342 are in sequential order, whereas the read out address 344 are provided by the address generator.
  • the write-in order 346 is determined from the set of addresses generated by the address generator, whereas read out 348 is in sequential order.
  • FIG. 5 A schematic block diagram of the algorithm used to generate the permutation function H(q) is represented in FIG. 5 for the 16k mode.
  • FIG. 5 An implementation of the address generator 102 for the 16k mode is shown in FIG. 5 .
  • a linear feed back shift register is formed by thirteen register stages 200 and a xor-gate 202 which is connected to the stages of the shift register 200 in accordance with a generator polynomial.
  • a next bit of the shift register is provided from the output of the xor-gate 202 by xoring the content of shift registers R[ 0 ], R[ 1 ], R[ 4 ], R[ 5 ], R[ 9 ], R[ 11 ] according to the generator polynomial:
  • R i ′[12] R i ⁇ 1 ′[0] ⁇ R i ⁇ 1 ′[ 1 ] ⁇ R i ⁇ 1 ′[ 4 ] ⁇ R i ⁇ 1 ′[ 5 ] ⁇ R i 1 ′[9] ⁇ R i ⁇ 1 ′[11]
  • a pseudo random bit sequence is generated from the content of the shift register 200 .
  • a permutation circuit 210 is provided which effectively permutes the order of the bits within the shift register 200 from an order
  • R′ i [n] to an order R i [n] at the output of the permutation circuit 210 .
  • Thirteen bits from the output of the permutation circuit 210 are then fed on a connecting channel 212 to which is added a most significant bit via a channel 214 which is provided by a toggle circuit 218 .
  • a fourteen bit address is therefore generated on channel 212 .
  • an address check circuit 216 analyses the generated address to determine whether it exceeds a predetermined maximum value.
  • the predetermined maximum value may correspond to the maximum number of sub-carrier signals, which are available for data symbols within the COFDM symbol, available for the mode which is being used.
  • the interleaver for the 16k mode may also be used for other modes, so that the address to generator 102 may also be used for the 2k mode, 4k mode, 8k mode, 16k mode and the 32k mode, by adjusting accordingly the number of the maximum valid address.
  • a control signal is generated by the address check unit 216 and fed via a connecting channel 220 to a control unit 224 . If the generated address exceeds the predetermined maximum value then this address is rejected and a new address regenerated for the particular symbol.
  • R′ i Once one R′ i, word has been generated, the R′ i, word goes through a permutation to produce another (N r ⁇ 1) bit word called R i .
  • R i is derived from R′ i by the bit permutations given as follows:
  • the role of the toggle block is to make sure that we do not generate an address exceeding N max twice in a row. In effect, if an exceeding value was generated, this means that the MSB (i.e. the toggle bit) of the address H(q) was one. So the next value generated will have a MSB set to zero, insuring to produce a valid address.
  • the above mentioned permutation code is used for generating addresses for all OFDM symbols.
  • the permutation codes may be changed between symbols, with the effect that a set of permutation codes are cycled through for successive OFMD symbols.
  • the control lines 108 , 110 providing an indication as to whether the OFDM symbol is odd or even and the current mode are used to select the permutation code.
  • This example mode in which a plurality of permutation codes are cycled through is particularly appropriate for the example in which the odd interleaver only is used, which will be explained later.
  • a signal indicating that a different permutation code should be used is provided via a control channel 111 .
  • the possible permutation codes are pre-stored in the permutation code circuit 210 .
  • the control unit 224 supplies the new permutation code to be used for an OFDM symbol.
  • the selection of the polynomial generator and the permutation code explained above for the address generator 102 for the 16k mode has been identified following simulation analysis of the relative performance of the interleaver.
  • the relative performance of the interleaver has been evaluated using a relative ability of the interleaver to separate successive symbols or an “interleaving quality”. As mentioned above, effectively the interleaving must perform for both odd and even symbols, in order to use a single interleaver memory.
  • the relative measure of the interleaver quality is determined by defining a distance D (in number of sub-carriers).
  • a criterion C is chosen to identify a number of sub-carriers that are at distance ⁇ D at the output of the interleaver that were at distance ⁇ D at the input of the interleaver, the number of sub-carriers for each distance D then being weighted with respect to the relative distance.
  • the criterion C is evaluated for both odd and even COFDM symbols. Minimising C produces a superior quality interleaver.
  • N even (d) and N odd (d) are number of sub-carriers in an even and odd symbol respectively at the output of the interleaver that remain within d sub-carrier spacing of each other.
  • FIG. 6(c) A corresponding analysis is provided for an alternative permutation code for even COFDM symbols in FIG. 6(c) for odd COFDM symbols in FIG. 6(d) .
  • FIG. 7 provides an example illustration of a receiver which may be used with the present technique.
  • a COFDM signal is received by an antenna 300 and detected by a tuner 302 and converted into a digital form by an analogue-to-digital converter 304 .
  • a guard interval removal processor 306 removes the guard interval from a received COFDM symbol, before the data is recovered from the COFDM symbol using a Fast Fourier Transform (FFT) processor 308 in combination with a channel estimator and correction 310 in co-operation with a embedded-signalling decoding unit 311 , in accordance with known techniques.
  • FFT Fast Fourier Transform
  • the demodulated data is recovered from a mapper 312 and fed to a symbol de-interleaver 314 , which operates to effect the reverse mapping of the received data symbol to regenerate an output data stream with the data de-interleaved.
  • the symbol de-interleaver 314 is formed from a data processing apparatus as shown in FIG. 8 with an interleaver memory 540 and an address generator 542 .
  • the interleaver memory is as shown in FIG. 4 and operates as already explained above to effect de-interleaving by utilising sets of addresses generated by the address generator 542 .
  • the address generator 542 is formed as shown in FIG. 8 and is arranged to generate corresponding addresses to map the data symbols recovered from each COFDM sub-carrier signals into an output data stream.
  • the remaining parts of the COFDM receiver shown in FIG. 7 including the Bit De-Interleaver 316 , are provided to effect error correction decoding 318 to correct errors and recover an estimate of the source data.
  • the address generator 542 shown in FIG. 8 includes an input 544 , providing an indication of the mode as well as an input 546 indicating whether there are odd/even COFDM symbols.
  • a flexible implementation is thereby provided because a symbol interleaver and de-interleaver can be formed as shown in FIGS. 3 and 8 , with an address generator as illustrated in either of FIG. 5 .
  • the address generator can therefore be adapted to the different modes by changing to the generator polynomials and the permutation orders indicated for each of the modes. For example, this can be effected using a software change.
  • an embedded signal indicating the mode of the DVB-T2 transmission can be detected in the receiver in the embedded-signalling processing unit 311 and used to configure automatically the symbol de-interleaver in accordance with the detected mode.
  • two symbol interleaving processes one for even COFDM symbols and one for odd COFDM symbols allows the amount of memory used during interleaving to be reduced.
  • the write in order for the odd symbol is the same as the read out order for the even symbol therefore, while an odd symbol is being read from the memory, an even symbol can be written to the location just read from; subsequently, when that even symbol is read from the memory, the following odd symbol can be written to the location just read from.
  • FIG. 9(a) and FIG. 9(b) show results for odd symbols than even symbols.
  • FIGS. 9(a) and 9(b) show results for odd symbols.
  • FIG. 9(a) which shows results for an interleaver for even symbols
  • FIG. 6(b) illustrating results for odd symbols: it can be seen that the average distance at the interleaver output of sub-carriers that were adjacent at the interleaver input is greater for an interleaver for odd symbols than an interleaver for even symbols.
  • the amount of interleaver memory required to implement a symbol interleaver is dependent on the number of data symbols to be mapped onto the COFDM carrier symbols.
  • a 16k mode symbol interleaver requires half the memory required to implement a 32k mode symbol interleaver and similarly, the amount of memory required to implement an 8k symbol interleaver is half that required to implement a 16k interleaver.
  • a transmitter or receiver which is arranged to implement a symbol interleaver of a mode, which sets the maximum number of data symbols which can be carried per OFDM symbol, then that receiver or transmitter will include sufficient memory to implement two odd interleaving processes for any other mode, which provides half or smaller than half the number of sub-carriers per OFDM symbol in that given maximum mode.
  • a receiver or transmitter including a 32k interleaver will have enough memory to accommodate two 16k odd interleaving processes each with their own 16k memory.
  • a symbol interleaver capable of accommodating multiple modulation modes can be arranged so that only an odd symbol interleaving process is used if in a mode which comprises half or less than half of the number of sub-carriers in a maximum mode, which represents the maximum number of sub-carriers per OFDM symbol.
  • This maximum mode therefore sets the maximum memory size. For example, in a transmitter/receiver capable of the 32k mode, when operating in a mode with fewer carriers (i.e. 16k, 8k, 4k or 1k) then rather than employing separate odd and even symbol interleaving processes, two odd interleavers would be used.
  • FIG. 10 An illustration of an adaptation of the symbol interleaver 33 which is shown in FIG. 3 when interleaving input data symbols onto the sub-carriers of OFDM symbols in the odd interleaving mode only is shown in FIG. 10 .
  • the symbol interleaver 33 . 1 corresponds exactly to the symbol interleaver 33 as shown in FIG. 3 , except that the address generator 102 is adapted to perform the odd interleaving process only.
  • the symbol interleaver 33 . 1 is operating in a mode where the number of data symbols which can be carried per OFDM symbol is less than half of the maximum number which can be carried by an OFDM symbol in an operating mode with the largest number of sub-carriers per OFDM symbol.
  • the symbol interleaver 33 . 1 has been arranged to partition the interleaver memory 100 .
  • the interleaver memory then 100 is divided into two parts 401 , 402 .
  • FIG. 10 provides an expanded view of each half of the interleaver memory 401 , 402 .
  • the expanded provides an illustration of the odd interleaving mode as represented for the transmitter side for four symbols A, B, C, D reproduced from FIG. 4 .
  • FIG. 10 provides an illustration of the odd interleaving mode as represented for the transmitter side for four symbols A, B, C, D reproduced from FIG. 4 .
  • the data symbols are written into the interleaver memory 401 , 402 in a sequential order and read out in accordance with addresses generated by the address generator 102 in a permuted order in accordance with the addresses generated by the address generator as previously explained.
  • the interleaver memory since an odd interleaving process is being performed for successive sets of first and second sets of data symbols, the interleaver memory must be partitioned into two parts.
  • Symbols from a first set of data symbols are written into a first half of the interleaver memory 401 , and symbols from a second set of data symbols are written into a second part of the interleaver memory 402 , because the symbol interleaver is no longer able to reuse the same parts of the symbol interleaver memory as can be accommodated when operating in an odd and even mode of interleaving.
  • FIG. 11 A corresponding example of the interleaver in the receiver, which appears in FIG. 8 but adapted to operate with an odd interleaving process only is shown in FIG. 11 .
  • the interleaver memory 540 is divided into two halves 410 , 412 and the address generator 542 is adapted to write data symbols into the interleaver memory and read data symbols from the interleaver memory into respective parts of the memory 410 , 412 for successive sets of data symbols to implement an odd interleaving process only. Therefore, in correspondence with representation shown in FIG. 10 , FIG. 11 shows the mapping of the interleaving process which is performed at the receiver and illustrated in FIG.
  • a first set of data symbols are written into a first part of the interleaver memory 410 in a permuted order defined in accordance with the addresses generated by the address generator 542 as illustrated by the order of writing in the data symbols which provides a write sequence of 1, 3, 0, 2.
  • the data symbols are then read out of the first part of the interleaver memory 410 in a sequential order thus recovering the original sequence A, B, C, D.
  • a second subsequent set of data symbols which are recovered from a successive OFDM symbol are written into the second half of the interleaver memory 412 in accordance with the addresses generated by the address generator 542 in a permuted order and read out into the output data stream in a sequential order.
  • the addresses generated for a first set of data symbols to write into the first half of the interleaver memory 410 can be reused to write a second subsequent set of data symbols into the interleaver memory 412 .
  • the transmitter may also reuse addresses generated for one half of the interleaver for a first set of data symbols for reading out a second set of data symbols which have been written into the second half of the memory in sequential order.
  • an interleaver which uses two odd interleavers could be further improved by using a sequence of odd only interleavers rather than a single odd only interleaver, so that any bit of data input to the interleave does not always modulate the same carrier in the OFDM symbol.
  • a sequence of odd only interleavers could be realised by either:
  • the address generator could optionally include an offset generator, which generates an offset in an address generated by the address generator on the output channel H(q).
  • this offset would change each symbol.
  • this offset could provide be a cyclic sequence.
  • This cyclic sequence could be, for example, of length 4 and could consist of, for example, prime numbers.
  • such a sequence could be:
  • the offset may be a random sequence, which may be generated by another address generator from a similar OFDM symbol interleaver or may be generated by some other means.
  • a control line 111 extends from the control unit of the address generator to the permutation circuit.
  • the address generator can apply a different permutation code from a set of permutation codes for successive OFDM symbols. Using a sequence of permutations in the interleaver address generator reduces a likelihood that any bit of data input to the interleaver does not always modulate the same sub-carrier in the OFDM symbol.
  • this could be a cyclic sequence, so that a different permutation code in a set of permutation codes in a sequence is used for successive OFDM symbols and then repeated.
  • This cyclic sequence could be, for example, of length two or four.
  • a sequence of two permutation codes which are cycled through per OFDM symbol could be for example:
  • the switching of one permutation code to another could be effected in response to a change in the Odd/Even signal indicated on the control channel 108 .
  • the control unit 224 changes the permutation code in the permutation code circuit 210 via the control line 111 .
  • two permutation codes could be:
  • 2k, 4k and 8k carrier modes may be possible for 2k, 4k and 8k carrier modes or indeed 0.5k carrier mode.
  • the following permutation codes for each of the 0.5k, 2k, 4k and 8k provide good de-correlation of symbols and can be used cyclically to generate the offset to the address generated by an address generator for each of the respective modes:
  • the transmitter and receiver shown in FIGS. 1 and 7 respectively are provided as illustrations only and are not intended to be limiting.
  • the position of the symbol interleaver and the de-interleaver with respect, for example to the bit interleaver and the mapper can be changed.
  • the effect of the interleaver and de-interleaver is un-changed by its relative position, although the interleaver may be interleaving I/Q symbols instead of v-bit vectors. A corresponding change may be made in the receiver.
  • the interleaver and de-interleaver may be operating on different data types, and may be positioned differently to the position described in the example embodiments.
  • embodiments of the present invention find application with DVB standards such as DVB-T, DVB-T2 (published as EN 302 755) and DVB-H (published as ETSI EN 302 304 V 1.1.1 (November 2004)), which are incorporated herein by reference.
  • DVB-T DVB-T2
  • DVB-H published as ETSI EN 302 304 V 1.1.1 (November 2004)
  • embodiments of the present invention may be used in a transmitter or receiver operating in accordance with the DVB-H standard, in hand-held mobile terminals.
  • the mobile terminals may be integrated with mobile telephones (whether second, third or higher generation) or Personal Digital Assistants or Tablet PCs for example.
  • Such mobile terminals may be capable of receiving DVB-H or DVB-T compatible signals inside buildings or on the move in for example cars or trains, even at high speeds.
  • the mobile terminals may be, for example, powered by batteries, mains electricity or low voltage DC supply or powered from a car battery.
  • Services that may be provided by DVB-H may include voice, messaging, internet browsing, radio, still and/or moving video images, television services, interactive services, video or near-video on demand and option. The services might operate in combination with one another.
  • DVB-T2 as specified in accordance with ETSI standard EN 302 755.
  • DVB-C2 cable transmission standard
  • the present invention is not limited to application with DVB and may be extended to other standards for transmission or reception, both fixed and mobile.

Abstract

A data processing apparatus maps input symbols to be communicated onto a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol. The data processor includes an interleaver memory which reads-in the predetermined number of data symbols for mapping onto the OFDM sub-carrier signals. The interleaver memory reads-out the data symbols on to the OFDM sub-carriers to effect the mapping, the read-out being in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on to the sub-carrier signals. The set of addresses are generated from an address generator which comprises a linear feedback shift register and a permutation circuit.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
The present reissue application is a reissue application of U.S. application Ser. No. 13/301,260, filed Nov. 21, 2011, now issued as U.S. Pat. No. 8,369,434, on Feb. 5, 2013, which is a divisional application of U.S. application Ser. No. 12/249,306, filed Oct. 10, 2008, now issued as U.S. Pat. No. 8,155,178 on Apr. 10, 2012, which claims priority of European Applications Nos. 0721269.9, filed Oct. 30, 2007, 0721271.5, filed Oct. 30, 2007, 0722645.9, filed Nov. 19, 2007, and 0722728.3, filed Nov. 20, 2007.
The present invention relates to data processing apparatus operable to map input symbols onto sub-carrier signals of Orthogonal Frequency Division Multiplexed (OFDM) symbols.
The present invention also relates to data processing apparatus operable to map symbols received from a predetermined number of sub-carrier signals of OFDM symbols into an output symbol stream.
Embodiments of the present invention can provide an OFDM transmitter/receiver.
BACKGROUND OF THE INVENTION
The Digital Video Broadcasting-Terrestrial standard (DVB-T) utilises Orthogonal Frequency Division Multiplexing (OFDM) to communicate data representing video images and sound to receivers via a broadcast radio communications signal. There are known to be two modes for the DVB-T standard which are known as the 2k and the 8k mode. The 2k mode provides 2048 sub-carriers whereas the 8k mode provides 8192 sub-carriers. Similarly for the Digital Video Broadcasting-Handheld standard (DVB-H) a 4k mode has been provided, in which the number of sub-carriers is 4096.
In order to improve the integrity of data communicated using DVB-T or DVB-H a symbol interleaver is provided in order to interleave input data symbols as these symbols are mapped onto the sub-carrier signals of an OFDM symbol. Such a symbol interleaver comprises an interleaver memory in combination with an address generator. The address generator generates an address for each of the input symbols, each address indicating one of the sub-carrier signals of the OFDM symbol onto which the data symbol is to be mapped. For the 2k mode and the 8k mode an arrangement has been disclosed in the DVB-T standard for generating the addresses for the mapping. Likewise for the 4k mode of DVB-H standard, an arrangement for generating addresses for the mapping has been provided and an address generator for implementing this mapping is disclosed in European Patent application 04251667.4. The address generator comprises a linear feed back shift register which is operable to generate a pseudo random bit sequence and a permutation circuit. The permutation circuit permutes the order of the content of the linear feed back shift register in order to generate an address. The address provides an indication of one of the OFDM sub-carriers for carrying an input data symbol stored in the interleaver memory, in order to map the input symbols onto the sub-carrier signals of the OFDM symbol. Similarly, an address generator in the receiver is arranged to generate addresses of the interleaver memory for storing the data symbols received from the sub-carriers of OFDM symbols to read out the data symbols to form an output data stream.
In accordance with a further development of the Digital Video Broadcasting-Terrestrial broadcasting standard, known as DVB-T2 there has been proposed that further modes for communicating data be provided.
SUMMARY OF INVENTION
According to an aspect of the present invention there is provided a data processing apparatus operable to map input symbols to be communicated onto a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol. The data processing apparatus comprises an interleaver operable to read-into a memory the predetermined number of data symbols for mapping onto the OFDM sub-carrier signals, and to read-out of the memory the data symbols for the OFDM sub-carriers to effect the mapping. The read-out is in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on the sub-carrier signals. The set of addresses is determined by an address generator, an address being generated for each of the input symbols to indicate one of the sub-carrier signals onto which the data symbol is to be mapped.
The address generator comprises a linear feedback shift register including a predetermined number of register stages and is operable to generate a pseudo-random bit sequence in accordance with a generator polynomial, and a permutation circuit and a control unit. The permutation circuit is operable to receive the content of the shift register stages and to permute the bits present in the register stages in accordance with a permutation order to form an address of one of the OFDM sub-carriers.
The control unit is operable in combination with an address check circuit to regenerate an address when a generated address exceeds a predetermined maximum valid address. The data processing apparatus is characterised in that the predetermined maximum valid address is approximately sixteen thousand, the linear feedback shift register has thirteen register stages with a generator polynomial for the linear feedback shift register of Ri′[12]=Ri−1′[0]⊕ Ri−1′[1]⊕ Ri−1′[4]⊕ Ri−1′[5]⊕ Ri−1′[9]⊕ Ri−1′[11], and the permutation order forms, with an additional bit, a fourteen bit address Ri[n] for the i-th data symbol from the bit present in the n-th register stage Ri′[n] in accordance with the table:
R′i bit positions
12 11 10 9 8 7 6 5 4 3 2 1 0
Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9
positions
Although it is known within the DVB-T standard to provide the 2k mode and the 8k mode, and the DVB-H standard provides a 4k mode, there has been proposed to provide a 16k mode for DVB-T2. Whilst the 8k mode provides an arrangement for establishing a single frequency network with sufficient guard periods to accommodate larger propagation delays between DVB transmitters, the 2k mode is known to provide an advantage in mobile applications. This is because the 2k symbol period is only one quarter of the 8k symbol period, allowing the channel estimation to be more frequently updated allowing the receiver to track the time variation of the channel due to doppler and other effects more accurately. The 2k mode is therefore advantageous for mobile applications.
In order to provide an even sparser deployment of DVB transmitters within a single frequency network, it has been proposed to provide the 16k mode. To implement the 16k mode, a symbol interleaver must be provided for mapping the input data symbols onto the sub-carrier signals of the OFDM symbol.
Embodiments of the present invention can provide a data processing apparatus operable as a symbol interleaver for mapping data symbols to be communicated on an OFDM symbol, having substantially sixteen thousand sub-carrier signals. In one embodiment the number of sub-carrier signals maybe a value substantially between twelve thousand and sixteen thousand three hundred and eighty four, such as for example twelve thousand and ninety six. Furthermore, the OFDM symbol may include pilot sub-carriers, which are arranged to carry known symbols, and the predetermined maximum valid address depends on a number of the pilot sub-carrier symbols present in the OFDM symbol. As such the 16k mode can be provided for example for a DVB standard, such as DVB-T2, DVB-T or DVB-H.
Mapping data symbols to be transmitted onto the subcarrier signals of an OFDM symbol, where the number of sub-carrier signals is approximately sixteen thousand, represents a technical problem requiring simulation analysis and testing to establish an appropriate generator polynomial for the linear feedback shift register and the permutation order. This is because the mapping requires that the symbols are interleaved onto the sub-carrier signals with the effect that successive symbols from the input data stream are separated in frequency by a greatest possible amount in order to optimise the performance of error correction coding schemes.
Error correction coding schemes such as LDPC/BCH coding, which has been proposed for DVB-T2 perform better when noise and degradation of the symbol values resulting from communication is un-correlated. Terrestrial broadcast channels may suffer from correlated fading in both the time and the frequency domains. As such by separating encoded symbols on to different sub-carrier signals of the OFDM symbol by as much as possible, the performance of error correction coding schemes can be increased.
As will be explained, it has been discovered from simulation performance analysis that the generator polynomial for the linear feed back shift register in combination with the permutation circuit order indicated above, provides a good performance. Furthermore, by providing an arrangement which can implement address generating for each of the 2k mode, the 4k mode and the 8k mode by changing the taps of the generator polynomial for the linear feed back shift register and the permutation order, a cost effective implementation of the symbol interleaver for the 16k mode can be provided. Furthermore, a transmitter and a receiver can be changed between the 2k mode, 4k mode, 8k mode and the 16k mode by changing the generator polynomial and the permutation orders. This can be effected in software (or by the embedded signalling) whereby a flexible implementation is provided.
The additional bit, which is used to form the address from the content of the linear feedback shift register, may be produced by a toggle circuit, which changes from 1 to 0 for each address, so as to reduce a likelihood that if an address exceeds the predetermined maximum valid address, then the next address will be a valid address. In one example the additional bit is the most significant bit.
In one example the above permutation code is used to generate the addresses for performing the interleaving for successive OFDM symbols. In other examples, the above permutation code is one of a plurality of permutation codes which are changed so as to reduce a possibility that successive or data bits which are close in order in an input data stream are mapped onto the same sub-carrier of an OFDM symbol. In one example, a different permutation code is used for performing the interleaving between successive OFDM symbols. The use of different permutation codes for successive OFDM symbols can provide an advantage where the data processing apparatus is operable to interleave the input data symbols onto the sub-carrier signals of each of the OFDM symbols only by reading in the data symbols into the memory in a sequential order and reading out the data symbols from the memory in accordance with the set of addresses generated by the address generator.
Various aspects and features of the present invention are defined in the appended claims. Further aspects of the present invention include a data processing apparatus and method operable to map symbols received from a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol into an output symbol stream, as well as a transmitter and a receiver.
BRIEF DESCRIPTION OF DRAWINGS
Embodiments of the present invention will now be described by way of example only with reference to the accompanying drawings, wherein like parts are provided with corresponding reference numerals, and in which:
FIG. 1 is a schematic block diagram of a Coded OFDM transmitter which may be used, for example, with the DVB-T2 standard;
FIG. 2 is a schematic block diagram of parts of the transmitter shown in FIG. 1 in which a symbol mapper and a frame builder illustrate the operation of an interleaver;
FIG. 3 is a schematic block diagram of the symbol interleaver shown in FIG. 2;
FIG. 4 is a schematic block diagram of an interleaver memory shown in FIG. 3 and the corresponding symbol de-interleaver in the receiver;
FIG. 5 is a schematic block diagram of an address generator shown in FIG. 3 for the 16k mode;
FIG. 6(a) is diagram illustrating results for an interleaver using the address generator shown in FIG. 5 for even symbols and FIG. 6(b) is a diagram illustrating design simulation results for odd symbols, whereas FIG. 6(c) is a diagram illustrating comparative results for an address generator using a different permutation code for even and FIG. 6(d) is a corresponding diagram for odd symbols;
FIG. 7 is a schematic block diagram of a Coded OFDM receiver which may be used, for example, with the DVB-T2 standard;
FIG. 8 is a schematic block diagram of a symbol de-interleaver which appears in FIG. 7;
FIG. 9(a) is diagram illustrating results for an interleaver using the address generator shown in FIG. 5 for even OFDM symbols and FIG. 9(b) is a diagram illustrating results for odd OFDM symbols. FIGS. 9(a) and 9(b) show plots of the distance at the interleaver output of sub-carriers that were adjacent at the interleaver input;
FIG. 10 provides a schematic block diagram of the symbol interleaver shown in FIG. 3, illustrating an operating mode in which interleaving is performed in accordance with an odd interleaving mode only; and
FIG. 11 provides a schematic block diagram of the symbol de-interleaver shown in FIG. 8, illustrating the operating mode in which interleaving is performed in accordance with the odd interleaving mode only.
DESCRIPTION OF PREFERRED EMBODIMENTS
It has been proposed that the number of modes, which are available within the DVB-T2 standard should be extended to include a 1k mode, a 16k mode and a 32k mode. The following description is provided to illustrate the operation of a symbol interleaver in accordance with the present technique, although it will be appreciated that the symbol interleaver can be used with other modes and other DVB standards.
FIG. 1 provides an example block diagram of a Coded OFDM transmitter which may be used for example to transmit video images and audio signals in accordance with the DVB-T2 standard. In FIG. 1 a program source generates data to be transmitted by the Coded Orthogonal Frequency Division Multiplexing (COFDM) transmitter. A video coder 2, and audio coder 4 and a data coder 6 generate video, audio and other data to he transmitted which are fed to a program multiplexer 10. The output of the program multiplexer 10 forms a multiplexed stream with other information required to communicate the video, audio and other data. The multiplexer 10 provides a stream on a connecting channel 12. There may be many such multiplexed streams which are fed into different branches A, B etc. For simplicity, only branch A will be described.
As shown in FIG. 1 a Coded Orthogonal Frequency Division Multiplexing transmitter receives the stream at a multiplexer adaptation and energy dispersal block 22. The multiplexer adaptation and energy dispersal block 22 randomizes the data and feeds the appropriate data to a forward error correction encoder 24 which performs error correction encoding of the stream. A bit interleaver 26 is provided to interleave the encoded data bits which for the example of DVB-T2 is the Low-Density Parity Check/Bose-Chaudhuri-Hocquengham (LDCP/BCH) encoder output. The output from the bit interleaver 26 is fed to a bit into constellation mapper 28, which maps groups of bits onto a constellation point, which is to be used for conveying the encoded data bits. The outputs from the hit into constellation mapper 28 are constellation point labels that represent real and imaginary components. The constellation point labels represent data symbols formed from two or more bits depending on the modulation scheme used. These will be referred to as data cells. These data cells are passed through a time-interleaver 30 whose effect is to interleaver data cells resulting from multiple LDPC code words.
The data cells are received by a frame builder 32, with data cells produced by branch B etc in FIG. 1, via other channels 31. The frame builder 32 then forms many data cells into sequences to be conveyed on COFDM symbols, where a COFDM symbol comprises a number of data cells, each data cell being mapped onto one of the sub-carriers. The number of sub-carriers will depend on the mode of operation of the system, which may include one of 1k, 2k, 4k, 8k, 16k or 32k, each of which provides a different number of sub-carriers according, for example to the following table:
Number of Sub-carriers Adapted from DVB-T/H
Mode Sub-carriers
1k 756
2k 1512
4k 3024
8k 6048
16k  12096
32k  24192
Thus in one example, the number of sub-carriers for the 16k mode is twelve thousand and ninety six. For the DVB-T2 system, the number of sub-carriers per OFDM symbol can vary depending upon the number of pilot and other reserved carriers. Thus, in DVB-T2, unlike in DVB-T, the number of sub-carriers for carrying data is not fixed. Broadcasters can select one of the operating modes from 1k, 2k, 4k, 8k, 16k, 32k each providing a range of sub-carriers for data per OFDM symbol, the maximum available for each of these modes being 1024, 2048, 4096, 8192, 16384, 32768 respectively. In DVB-T2 a physical layer frame is composed of many OFDM symbols. Typically the frame starts with one or more pre-amble or P2 OFDM symbols, which are then followed by a number payload carrying OFDM symbols. The end of the physical layer frame is marked by a frame closing symbols. For each operating mode, the number of sub-carriers may be different for each type of symbol. Furthermore, this may vary for each according to whether bandwidth extension is selected, whether tone reservation is enabled and according to which pilot sub-carrier pattern has been selected. As such a generalisation to a specific number of sub-carriers per OFDM symbol is difficult. However, the frequency interleaver for each mode can interleave any symbol whose number of sub-carriers is smaller than or the same as the maximum available number of sub-carriers for the given mode. For example, in the 1k mode, the interleaver would work for symbols with the number of sub-carriers being less than or equal to 1024 and for 16k mode, with the number of sub-carriers being less than or equal to 16384. The sequence of data cells to be carried in each COFDM symbol is then passed to the symbol interleaver 33. The COFDM symbol is then generated by a COFDM symbol builder block 37 which introduces pilot and synchronising signals fed from a pilot and embedded signal former 36. An OFDM modulator 38 then forms the OFDM symbol in the time domain which is fed to a guard insertion processor 40 for generating a guard interval between symbols, and then to a digital to analogue convertor 42 and finally to an RF amplifier within an RF frontend 44 for eventual broadcast by the COFDM transmitter from an antenna 46.
Providing a 16k Mode
To create a new 16k mode, several elements are to be defined, one of which is the 16k symbol interleaver 33. The bit to constellation mapper 28, symbol interleaver 33 and the frame builder 32 are shown in more detail in FIG. 2.
As explained above, the present invention provides a facility for providing a quasi-optimal mapping of the data symbols onto the OFDM sub-carrier signals. According to the example technique the symbol interleaver is provided to effect the optimal mapping of input data symbols onto COFDM sub-carrier signals in accordance with a permutation code and generator polynomial, which has been verified by simulation analysis.
As shown in FIG. 2 a more detailed example illustration of the bit to symbol constellation mapper 28 and the frame builder 32 is provided to illustrate an example embodiment of the present technique. Data bits received from the bit interleaver 26 via a channel 62 are grouped into sets of bits to be mapped onto a data cell, in accordance with a number of bits per symbol provided by the modulation scheme. The groups of bits, which forms a data word, are fed in parallel via data channels 64 the a mapping processor 66. The mapping processor 66 then selects one of the data symbols, in accordance with a pre-assigned mapping. The constellation point, is represented by a real and an imaginary component that is provided to the output channel 29 as one of a set of inputs to the frame builder 32.
The frame builder 32 receives the data cells from the bit to constellation mapper 28 through channel 29, together with data cells from the other channels 31. After building a frame of many COFDM cell sequences, the cells of each COFDM symbol are then written into an interleaver memory 100 and read out of the interleaver memory 100 in accordance with write addresses and read addresses generated by an address generator 102. According to the write-in and read-out order, interleaving of the data cells is achieved, by generating appropriate addresses. The operation of the address generator 102 and the interleaver memory 100 will be described in more detail shortly with reference to FIGS. 3, 4 and 5. The interleaved data cells are then combined with pilot and synchronisation symbols received from the pilot and embedded signalling former 36 into an OFDM symbol builder 37, to form the COFDM symbol, which is fed to the OFDM modulator 38 as explained above.
Interleaver
FIG. 3 provides an example of parts of the symbol interleaver 33, which illustrates the present technique for interleaving symbols. In FIG. 3 the input data cells from the frame builder 32 are written into the interleaver memory 100. The data cells are written into the interleaver memory 100 according to a write address fed from the address generator 102 on channel 104, and read out from the interleaver memory 100 according to a read address fed from the address generator 102 on a channel 106. The address generator 102 generates the write address and the read address as explained below, depending on whether the COFDM symbol is odd or even, which is identified from a signal fed from a channel 108, and depending on a selected mode, which is identified from a signal fed from a channel 110. As explained, the mode can be one of a 1k mode, 2k mode, 4k mode, 8k mode, 16k mode or a 32k mode. As explained below, the write address and the read address are generated differently for odd and even symbols as explained with reference to FIG. 4, which provides an example implementation of the interleaver memory 100.
In the example shown in FIG. 4, the interleaver memory is shown to comprise an upper part 100 illustrating the operation of the interleaver memory in the transmitter and a lower part 340, which illustrates the operation of the de-interleaver memory in the receiver. The interleaver 100 and the de-interleaver 340 are shown together in FIG. 4 in order to facilitate understanding of their operation. As shown in FIG. 4 a representation of the communication between the interleaver 100 and the de-interleaver 340 via other devices and via a transmission channel has been simplified and represented as a section 140 between the interleaver 100 and the de-interleaver 340. The operation of the interleaver 100 is described in the following paragraphs:
Although FIG. 4 provides an illustration of only four input data cells onto an example of four sub-carrier signals of a COFDM symbol, it will be appreciated that the technique illustrated in FIG. 4 can be extended to a larger number of sub-carriers such as 756 for the 1k mode 1512 for the 2k mode, 3024 for the 4k mode and 6048 for the 8k mode, 12096 for the 16k mode and 24192 for the 32k mode.
The input and output addressing of the interleaver memory 100 shown in FIG. 4 is shown for odd and even symbols. For an even COFDM symbol the data cells are taken from the input channel and written into the interleaver memory 124.1 in accordance with a sequence of addresses 120 generated for each COFDM symbol by the address generator 102. The write addresses are applied for the even symbol so that as illustrated interleaving is effected by the shuffling of the write-in addresses. Therefore, for each interleaved symbol y(h(q))=y′(q).
For odd symbols the same interleaver memory 124.2 is used. However, as shown in FIG. 4 for the odd symbol the write-in order 132 is in the same address sequence used to read out the previous even symbol 126. This feature allows the odd and even symbol interleaver implementations to only use one interleaver memory 100 provided the read-out operation for a given address is performed before the write-in operation. The data cells written into the interleaver memory 124.2 during odd symbols are then read out in a sequence 134 generated by the address generator 102 for the next even COFDM symbol and so on. Thus only one address is generated per symbol, with the read-in and write-out for the odd/even COFDM symbol being performed contemporaneously.
In summary, as represented in FIG. 4, once the set of addresses H(q) has been calculated for all active sub-carriers, the input vector Y′=(y′, y′1, y′2, . . . y′Nmax−1) is processed to produce the interleaved vector Y=(y0, y1, y2, . . . yNmax−1) defined by:
yH(q)=y′q for even symbols for q=0, . . . ,Nmax−1
yq=y′H(q) for odd symbols for q=0, . . . ,Nmax−1
In other words, for even OFDM symbols the input words are written in a permutated way into a memory and read back in a sequential way, whereas for odd symbols, they are written sequentially and read back permutated. In the above case, the permutation H(q) is defined by the following table:
TABLE 1
permutation for simple case where Nmax = 4
q 0 1 2 3
H(q) 1 3 0 2
As shown in FIG. 4, the de-interleaver 340 operates to reverse the interleaving applied by the interleaver 100, by applying the same set of addresses as generated by an equivalent address generator, but applying the write-in and read-out addresses in reverse. As such, for even symbols, the write-in addresses 342 are in sequential order, whereas the read out address 344 are provided by the address generator. Correspondingly, for the odd symbols, the write-in order 346 is determined from the set of addresses generated by the address generator, whereas read out 348 is in sequential order.
Address Generation for the 16k Mode
A schematic block diagram of the algorithm used to generate the permutation function H(q) is represented in FIG. 5 for the 16k mode.
An implementation of the address generator 102 for the 16k mode is shown in FIG. 5. In FIG. 5 a linear feed back shift register is formed by thirteen register stages 200 and a xor-gate 202 which is connected to the stages of the shift register 200 in accordance with a generator polynomial. Therefore, in accordance with the content of the shift register 200 a next bit of the shift register is provided from the output of the xor-gate 202 by xoring the content of shift registers R[0], R[1], R[4], R[5], R[9], R[11] according to the generator polynomial:
Ri′[12]=Ri−1′[0]⊕ Ri−1′[1]⊕ Ri−1′[4]⊕ Ri−1′[5]⊕ Ri 1′[9]⊕ Ri−1′[11]
According to the generator polynomial a pseudo random bit sequence is generated from the content of the shift register 200. However, in order to generate an address for the 16k mode as illustrated, a permutation circuit 210 is provided which effectively permutes the order of the bits within the shift register 200 from an order
R′i[n] to an order Ri[n] at the output of the permutation circuit 210. Thirteen bits from the output of the permutation circuit 210 are then fed on a connecting channel 212 to which is added a most significant bit via a channel 214 which is provided by a toggle circuit 218. A fourteen bit address is therefore generated on channel 212. However, in order to ensure the authenticity of an address, an address check circuit 216 analyses the generated address to determine whether it exceeds a predetermined maximum value. The predetermined maximum value may correspond to the maximum number of sub-carrier signals, which are available for data symbols within the COFDM symbol, available for the mode which is being used. However, the interleaver for the 16k mode may also be used for other modes, so that the address to generator 102 may also be used for the 2k mode, 4k mode, 8k mode, 16k mode and the 32k mode, by adjusting accordingly the number of the maximum valid address.
If the generated address exceeds the predetermined maximum value then a control signal is generated by the address check unit 216 and fed via a connecting channel 220 to a control unit 224. If the generated address exceeds the predetermined maximum value then this address is rejected and a new address regenerated for the particular symbol.
For the 16k mode, an (Nr−1) bit word R′i is defined, with Nr=log2 Mmax, where Mmax=16384 using a LFSR (Linear Feedback Shift Register). The polynomials used to generate this sequence is:
16K mode: Ri′[12]=Ri−1′[0]⊕ Ri−1′[1]⊕ Ri−1′[4]⊕Ri−1′[5]⊕Ri−1′[9]Ri−1′[11]
where i varies from 0 to Mmax−1
Once one R′i, word has been generated, the R′i, word goes through a permutation to produce another (Nr−1) bit word called Ri. Ri is derived from R′i by the bit permutations given as follows:
R′i bit positions
12 11 10 9 8 7 6 5 4 3 2 1 0
Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9
positions
Bit permutation for the 16k mode
As an example, this means that for the mode 16k, the bit number 12 of R′i is sent in bit position number 8 of Ri.
The address H(q) is then derived from R, through the following equation:
H ( q ) = ( imod2 ) · 2 N r - 1 + N r - 2 j = 0 R i ( j ) · 2 j
The (i mod2)·2N r −1 part of the above equation is represented in FIG. 5 by the toggle block T 218.
An address check is then performed on H(q) to verify that the generated address is within the range of acceptable addresses: if (H(q)<Nmax), where Nmax=12096 for example in the 16k mode, then the address is valid. If the address is not valid, the control unit is informed and it will try to generate a new H(q) by incrementing the index i.
The role of the toggle block is to make sure that we do not generate an address exceeding Nmax twice in a row. In effect, if an exceeding value was generated, this means that the MSB (i.e. the toggle bit) of the address H(q) was one. So the next value generated will have a MSB set to zero, insuring to produce a valid address.
The following equations sum up the overall behaviour and help to understand the loop structure of this algorithm:
q = 0;
for (i = 0; i < Mmax; i = i + 1)
{ H ( q ) - ( imod2 ) · 2 N r - 1 + N r - 2 j = 0 R i ( j ) · 2 j ;
  if (H(q) < Nmax) q = q + 1;}
As will be explained shortly, in one example of the address generator, the above mentioned permutation code is used for generating addresses for all OFDM symbols. In another example, the permutation codes may be changed between symbols, with the effect that a set of permutation codes are cycled through for successive OFMD symbols. To this end, the control lines 108, 110 providing an indication as to whether the OFDM symbol is odd or even and the current mode are used to select the permutation code. This example mode in which a plurality of permutation codes are cycled through is particularly appropriate for the example in which the odd interleaver only is used, which will be explained later. A signal indicating that a different permutation code should be used is provided via a control channel 111. In one example the possible permutation codes are pre-stored in the permutation code circuit 210. In another example, the control unit 224 supplies the new permutation code to be used for an OFDM symbol.
Analysis Supporting the Address Generator for the 16k Mode
The selection of the polynomial generator and the permutation code explained above for the address generator 102 for the 16k mode has been identified following simulation analysis of the relative performance of the interleaver. The relative performance of the interleaver has been evaluated using a relative ability of the interleaver to separate successive symbols or an “interleaving quality”. As mentioned above, effectively the interleaving must perform for both odd and even symbols, in order to use a single interleaver memory. The relative measure of the interleaver quality is determined by defining a distance D (in number of sub-carriers). A criterion C is chosen to identify a number of sub-carriers that are at distance≦D at the output of the interleaver that were at distance≦D at the input of the interleaver, the number of sub-carriers for each distance D then being weighted with respect to the relative distance. The criterion C is evaluated for both odd and even COFDM symbols. Minimising C produces a superior quality interleaver.
C = d = D 1 N even ( d ) / d + d = D 1 N odd ( d ) / d
where: Neven(d) and Nodd(d) are number of sub-carriers in an even and odd symbol respectively at the output of the interleaver that remain within d sub-carrier spacing of each other.
Analysis of the interleaver identified above for the 16k mode for a value of D=5 is shown in FIG. 6(a) for the even COFDM symbols and in FIG. 6(b) for the odd COFDM symbol. According to the above analysis, the value of C for the permutation code identified above for the 16k mode produced a value of C=22.43, that the weighted number of sub-carriers with symbols which are separated by five or less in the output according to the above equation was 22.43.
A corresponding analysis is provided for an alternative permutation code for even COFDM symbols in FIG. 6(c) for odd COFDM symbols in FIG. 6(d). As can be seen in comparison to the results illustrated in FIGS. 6(a) and 6(b), there are more components present which represent symbols separated by small distances such as D=1, and D=2, when compared with the results shown in FIGS. 6(a) and 6(b), illustrating that the permutation code identified above for the 16k mode symbol interleaver produces a superior quality interleaver.
Alternative Permutation Codes
The following nine alternative possible codes ([a]Ri bit positions, where n=1 to 9) have been found to provide a symbol interleaver with a good quality as determined by the criterion C identified above.
R′i bit positions
12 11 10 9 8 7 6 5 4 3 2 1 0
[1]Ri bit 7 12 5 8 9 1 2 3 4 10 6 11 0
positions
[2]Ri bit 8 5 4 9 2 3 0 1 6 11 7 12 10
positions
[3]Ri bit 7 5 6 9 11 2 3 0 8 4 1 12 10
positions
[4]Ri bit 11 5 10 4 2 1 0 7 12 8 9 6 3
positions
[5]Ri bit 3 9 4 10 0 6 1 5 8 11 7 2 12
positions
[6]Ri bit 4 6 3 2 0 7 1 5 8 10 12 9 11
positions
[7]Ri bit 10 4 3 2 1 8 0 6 7 9 11 5 12
positions
[8]Ri bit 10 4 11 3 7 1 5 0 2 12 8 6 9
positions
[9]Ri bit 2 4 11 9 0 10 1 7 8 6 12 3 5
positions
Bit permutation for the 16k mode
Receiver
FIG. 7 provides an example illustration of a receiver which may be used with the present technique. As shown in FIG. 7, a COFDM signal is received by an antenna 300 and detected by a tuner 302 and converted into a digital form by an analogue-to-digital converter 304. A guard interval removal processor 306 removes the guard interval from a received COFDM symbol, before the data is recovered from the COFDM symbol using a Fast Fourier Transform (FFT) processor 308 in combination with a channel estimator and correction 310 in co-operation with a embedded-signalling decoding unit 311, in accordance with known techniques. The demodulated data is recovered from a mapper 312 and fed to a symbol de-interleaver 314, which operates to effect the reverse mapping of the received data symbol to regenerate an output data stream with the data de-interleaved.
The symbol de-interleaver 314 is formed from a data processing apparatus as shown in FIG. 8 with an interleaver memory 540 and an address generator 542. The interleaver memory is as shown in FIG. 4 and operates as already explained above to effect de-interleaving by utilising sets of addresses generated by the address generator 542. The address generator 542 is formed as shown in FIG. 8 and is arranged to generate corresponding addresses to map the data symbols recovered from each COFDM sub-carrier signals into an output data stream.
The remaining parts of the COFDM receiver shown in FIG. 7, including the Bit De-Interleaver 316, are provided to effect error correction decoding 318 to correct errors and recover an estimate of the source data.
One advantage provided by the present technique for both the receiver and the transmitter is that a symbol interleaver and a symbol de-interleaver operating in the receivers and transmitters can be switched between the 1k, 2k, 4k, 8k, 16k and the 32k mode by changing the generator polynomials and the permutation order. Hence the address generator 542 shown in FIG. 8 includes an input 544, providing an indication of the mode as well as an input 546 indicating whether there are odd/even COFDM symbols. A flexible implementation is thereby provided because a symbol interleaver and de-interleaver can be formed as shown in FIGS. 3 and 8, with an address generator as illustrated in either of FIG. 5. The address generator can therefore be adapted to the different modes by changing to the generator polynomials and the permutation orders indicated for each of the modes. For example, this can be effected using a software change. Alternatively, in other embodiments, an embedded signal indicating the mode of the DVB-T2 transmission can be detected in the receiver in the embedded-signalling processing unit 311 and used to configure automatically the symbol de-interleaver in accordance with the detected mode.
Optimal Use of Odd Interleavers
As shown in FIG. 4, two symbol interleaving processes, one for even COFDM symbols and one for odd COFDM symbols allows the amount of memory used during interleaving to be reduced. In the example shown in FIG. 4, the write in order for the odd symbol is the same as the read out order for the even symbol therefore, while an odd symbol is being read from the memory, an even symbol can be written to the location just read from; subsequently, when that even symbol is read from the memory, the following odd symbol can be written to the location just read from.
As mentioned above, during an experimental analysis of the performance of the interleavers (using criterion C as defined above) and for example shown in FIG. 9(a) and FIG. 9(b) it has been discovered that the interleaving schemes designed for the 2k and 8k symbol interleavers for DVB-T and the 4k symbol interleaver for DVB-H work better for odd symbols than even symbols. Thus from performance evaluation results of the interleavers, for example, as illustrated by FIGS. 9(a) and 9(b) have revealed that the odd interleavers work better than the even interleavers. This can be seen by comparing FIG. 9(a) which shows results for an interleaver for even symbols and FIG. 6(b) illustrating results for odd symbols: it can be seen that the average distance at the interleaver output of sub-carriers that were adjacent at the interleaver input is greater for an interleaver for odd symbols than an interleaver for even symbols.
As will be understood, the amount of interleaver memory required to implement a symbol interleaver is dependent on the number of data symbols to be mapped onto the COFDM carrier symbols. Thus a 16k mode symbol interleaver requires half the memory required to implement a 32k mode symbol interleaver and similarly, the amount of memory required to implement an 8k symbol interleaver is half that required to implement a 16k interleaver. Therefore a transmitter or receiver which is arranged to implement a symbol interleaver of a mode, which sets the maximum number of data symbols which can be carried per OFDM symbol, then that receiver or transmitter will include sufficient memory to implement two odd interleaving processes for any other mode, which provides half or smaller than half the number of sub-carriers per OFDM symbol in that given maximum mode. For example a receiver or transmitter including a 32k interleaver will have enough memory to accommodate two 16k odd interleaving processes each with their own 16k memory.
Therefore, in order to exploit the better performance of the odd interleaving processes, a symbol interleaver capable of accommodating multiple modulation modes can be arranged so that only an odd symbol interleaving process is used if in a mode which comprises half or less than half of the number of sub-carriers in a maximum mode, which represents the maximum number of sub-carriers per OFDM symbol. This maximum mode therefore sets the maximum memory size. For example, in a transmitter/receiver capable of the 32k mode, when operating in a mode with fewer carriers (i.e. 16k, 8k, 4k or 1k) then rather than employing separate odd and even symbol interleaving processes, two odd interleavers would be used.
An illustration of an adaptation of the symbol interleaver 33 which is shown in FIG. 3 when interleaving input data symbols onto the sub-carriers of OFDM symbols in the odd interleaving mode only is shown in FIG. 10. The symbol interleaver 33.1 corresponds exactly to the symbol interleaver 33 as shown in FIG. 3, except that the address generator 102 is adapted to perform the odd interleaving process only. For the example shown in FIG. 10, the symbol interleaver 33.1 is operating in a mode where the number of data symbols which can be carried per OFDM symbol is less than half of the maximum number which can be carried by an OFDM symbol in an operating mode with the largest number of sub-carriers per OFDM symbol. As such, the symbol interleaver 33.1 has been arranged to partition the interleaver memory 100. For the present illustration shown in FIG. 10 the interleaver memory then 100 is divided into two parts 401, 402. As an illustration of the symbol interleaver 33.1 operating in a mode in which data symbols are mapped onto the OFDM symbols using the odd interleaving process, FIG. 10 provides an expanded view of each half of the interleaver memory 401, 402. The expanded provides an illustration of the odd interleaving mode as represented for the transmitter side for four symbols A, B, C, D reproduced from FIG. 4. Thus as shown in FIG. 10, for successive sets of first and second data symbols, the data symbols are written into the interleaver memory 401, 402 in a sequential order and read out in accordance with addresses generated by the address generator 102 in a permuted order in accordance with the addresses generated by the address generator as previously explained. Thus as illustrated in FIG. 10, since an odd interleaving process is being performed for successive sets of first and second sets of data symbols, the interleaver memory must be partitioned into two parts. Symbols from a first set of data symbols are written into a first half of the interleaver memory 401, and symbols from a second set of data symbols are written into a second part of the interleaver memory 402, because the symbol interleaver is no longer able to reuse the same parts of the symbol interleaver memory as can be accommodated when operating in an odd and even mode of interleaving.
A corresponding example of the interleaver in the receiver, which appears in FIG. 8 but adapted to operate with an odd interleaving process only is shown in FIG. 11. As shown in FIG. 11 the interleaver memory 540 is divided into two halves 410, 412 and the address generator 542 is adapted to write data symbols into the interleaver memory and read data symbols from the interleaver memory into respective parts of the memory 410, 412 for successive sets of data symbols to implement an odd interleaving process only. Therefore, in correspondence with representation shown in FIG. 10, FIG. 11 shows the mapping of the interleaving process which is performed at the receiver and illustrated in FIG. 4 as an expanded view operating for both the first and second halves of the interleaving memory 410, 412. Thus a first set of data symbols are written into a first part of the interleaver memory 410 in a permuted order defined in accordance with the addresses generated by the address generator 542 as illustrated by the order of writing in the data symbols which provides a write sequence of 1, 3, 0, 2. As illustrated the data symbols are then read out of the first part of the interleaver memory 410 in a sequential order thus recovering the original sequence A, B, C, D.
Correspondingly, a second subsequent set of data symbols which are recovered from a successive OFDM symbol are written into the second half of the interleaver memory 412 in accordance with the addresses generated by the address generator 542 in a permuted order and read out into the output data stream in a sequential order.
In one example the addresses generated for a first set of data symbols to write into the first half of the interleaver memory 410 can be reused to write a second subsequent set of data symbols into the interleaver memory 412. Correspondingly, the transmitter may also reuse addresses generated for one half of the interleaver for a first set of data symbols for reading out a second set of data symbols which have been written into the second half of the memory in sequential order.
Odd Interleaver with Offset
The performance of an interleaver, which uses two odd interleavers could be further improved by using a sequence of odd only interleavers rather than a single odd only interleaver, so that any bit of data input to the interleave does not always modulate the same carrier in the OFDM symbol.
A sequence of odd only interleavers could be realised by either:
    • adding an offset to the interleaver address modulo the number of data carriers, or
    • using a sequence of permutations in the interleaver
      Adding an Offset
Adding an offset to the interleaver address modulo the number of data carriers effectively shifts and wraps-round the OFDM symbol so that any bit of data input to the interleaver does not always modulate the same carrier in the OFDM symbol. Thus the address generator, could optionally include an offset generator, which generates an offset in an address generated by the address generator on the output channel H(q).
The offset would change each symbol. For example, this offset could provide be a cyclic sequence. This cyclic sequence could be, for example, of length 4 and could consist of, for example, prime numbers. For example, such a sequence could be:
0, 41, 97, 157
Furthermore, the offset may be a random sequence, which may be generated by another address generator from a similar OFDM symbol interleaver or may be generated by some other means.
Using a Sequence of Permutations
As shown in FIG. 5, a control line 111 extends from the control unit of the address generator to the permutation circuit. As mentioned above, in one example the address generator can apply a different permutation code from a set of permutation codes for successive OFDM symbols. Using a sequence of permutations in the interleaver address generator reduces a likelihood that any bit of data input to the interleaver does not always modulate the same sub-carrier in the OFDM symbol.
For example, this could be a cyclic sequence, so that a different permutation code in a set of permutation codes in a sequence is used for successive OFDM symbols and then repeated. This cyclic sequence could be, for example, of length two or four. For the example of the 16k symbol interleaver a sequence of two permutation codes which are cycled through per OFDM symbol could be for example:
8 4 3 2 0 11 1 5 12 10 6 7 9
7 9 5 3 11 1 4 0 2 12 10 8 6
whereas a sequence of four permutation codes could be:
8 4 3 2 0 11 1 5 12 10 6 7 9
7 9 5 3 11 1 4 0 2 12 10 8 6
6 11 7 5 2 3 0 1 10 8 12 9 4
5 12 9 0 3 10 2 4 6 7 8 11 1
The switching of one permutation code to another could be effected in response to a change in the Odd/Even signal indicated on the control channel 108. In response the control unit 224 changes the permutation code in the permutation code circuit 210 via the control line 111.
For the example of a 1k symbol interleaver, two permutation codes could be:
4 3 2 1 0 5 6 7 8
3 2 5 0 1 4 7 8 6
whereas four permutation codes could be:
4 3 2 1 0 5 6 7 8
3 2 5 0 1 4 7 8 6
7 5 3 8 2 6 1 4 0
1 6 8 2 5 3 4 0 7
Other combinations of sequences may be possible for 2k, 4k and 8k carrier modes or indeed 0.5k carrier mode. For example, the following permutation codes for each of the 0.5k, 2k, 4k and 8k provide good de-correlation of symbols and can be used cyclically to generate the offset to the address generated by an address generator for each of the respective modes:
2k Mode:
0 7 5 1 8 2 6 9 3 4*
4 8 3 2 9 0 1 5 6 7
8 3 9 0 2 1 5 7 4 6
7 0 4 8 3 6 9 1 5 2
4k Mode:
7 10 5 8 1 2 4 9 0 3 6**
6 2 7 10 8 0 3 4 1 9 5
9 5 4 2 3 10 1 0 6 8 7
1 4 10 3 9 7 2 6 5 0 8
8k Mode:
5 11 3 0 10 8 6 9 2 4 1 7*
10 8 5 4 2 9 1 0 6 7 3 11
11 6 9 8 4 7 2 1 0 10 5 3
8 3 11 7 9 1 5 6 4 0 2 10
For the permutation codes indicated above, the first two could be used in a two sequence cycle, whereas all four could be used for a four sequence cycle. In addition, some further sequences of four permutation codes, which are cycled through to provide the offset in an address generator to produce a good de-correlation in the interleaved symbols (some are common to the above) are provided below:
0.5k Mode:
3 7 4 6 1 2 0 5
4 2 5 7 3 0 1 6
5 3 6 0 4 1 2 7
6 1 0 5 2 7 4 3
2k Mode:
0 7 5 1 8 2 6 9 3 4*
3 2 7 0 1 5 8 4 9 6
4 8 3 2 9 0 1 5 6 7
7 3 9 5 2 1 0 6 4 8
4k Mode:
7 10 5 8 1 2 4 9 0 3 6**
6 2 7 10 8 0 3 4 1 9 5
10 3 4 1 2 7 0 6 8 5 9
0 8 9 5 10 4 6 3 2 1 7
8k Mode:
5 11 3 0 10 8 6 9 2 4 1 7*
8 10 7 6 0 5 2 1 3 9 4 11
11 3 6 9 2 7 4 10 5 1 0 8
10 8 1 7 5 6 0 11 4 2 9 3
* these are the permutations in the DVB-T standard
** these are the permutations in the DVB-H standard
Examples of address generators, and corresponding interleavers, for the 2k, 4k and 8k modes are disclosed in European patent application number 04251667.4, which corresponds to U.S. Patent Application Publication No. 2008/298487, the contents of which are incorporated herein by reference. An address generator for the 0.5k mode are disclosed in our co-pending UK patent application number 0722553.5. Various modifications may be made to the embodiments described above without departing from the scope of the present invention. In particular, the example representation of the generator polynomial and the permutation order which have been used to represent aspects of the invention are not intended to be limiting and extend to equivalent forms of the generator polynomial and the permutation order.
As will be appreciated the transmitter and receiver shown in FIGS. 1 and 7 respectively are provided as illustrations only and are not intended to be limiting. For example, it will be appreciated that the position of the symbol interleaver and the de-interleaver with respect, for example to the bit interleaver and the mapper can be changed. As will be appreciated the effect of the interleaver and de-interleaver is un-changed by its relative position, although the interleaver may be interleaving I/Q symbols instead of v-bit vectors. A corresponding change may be made in the receiver. Accordingly the interleaver and de-interleaver may be operating on different data types, and may be positioned differently to the position described in the example embodiments.
As explained above the permutation codes and generator polynomial of the interleaver, which has been described with reference to an implementation of a particular mode, can equally be applied to other modes, by changing the predetermined maximum allowed address in accordance with the number of sub-carriers for that mode.
As mentioned above, embodiments of the present invention find application with DVB standards such as DVB-T, DVB-T2 (published as EN 302 755) and DVB-H (published as ETSI EN 302 304 V 1.1.1 (November 2004)), which are incorporated herein by reference. For example embodiments of the present invention may be used in a transmitter or receiver operating in accordance with the DVB-H standard, in hand-held mobile terminals. The mobile terminals may be integrated with mobile telephones (whether second, third or higher generation) or Personal Digital Assistants or Tablet PCs for example. Such mobile terminals may be capable of receiving DVB-H or DVB-T compatible signals inside buildings or on the move in for example cars or trains, even at high speeds. The mobile terminals may be, for example, powered by batteries, mains electricity or low voltage DC supply or powered from a car battery. Services that may be provided by DVB-H may include voice, messaging, internet browsing, radio, still and/or moving video images, television services, interactive services, video or near-video on demand and option. The services might operate in combination with one another. In other examples embodiments of the present invention finds application with the DVB-T2 standard as specified in accordance with ETSI standard EN 302 755. In other examples embodiments of the present invention find application with the cable transmission standard known as DVB-C2. However, it will be appreciated that the present invention is not limited to application with DVB and may be extended to other standards for transmission or reception, both fixed and mobile.

Claims (67)

The invention claimed is:
1. A data processing apparatus configured to map input symbols to be communicated onto a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol, the data processing apparatus comprising:
an interleaver configured to read-into a memory the predetermined number of data symbols for mapping onto the OFDM sub-carrier signals, and to read-out of the memory the data symbols for the OFDM sub-carriers to effect the mapping, the read-out being in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on the sub-carrier signals, and
an address generator configured to generate the set of addresses, an address being generated for each of the input symbols to indicate one of the sub-carrier signals onto which the data symbol is to be mapped, the address generator comprising:
a linear feedback shift register including a predetermined number of register stages and being configured to generate a pseudo-random bit sequence in accordance with a generator polynomial,
a permutation circuit configured to receive the content of the shift register stages and to permute the bits present in the register stages in accordance with a permutation order to form an address of one of the OFDM subcarriers, and
a control unit configured in combination with an address check circuit to re-generate an address when a generated address exceeds a predetermined maximum valid address, wherein
the predetermined maximum valid address is approximately sixteen thousand,
the linear feedback shift register has thirteen register stages with a generator polynomial for the linear feedback shift register of Ri′[12]=Ri−1′[0]⊕ Ri−1′[1]⊕ Ri−1′[4]⊕ Ri−1′[5]⊕ Ri−1′[9]⊕ Ri−1′[11], and the permutation order forms, with an additional bit, a fourteen bit address Ri[n] for the i-th data symbol from the bit present in the n-th register stage Ri′[n] in accordance with a code defined by the table:
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9 positions.
2. The data processing apparatus as claimed in claim 1, wherein the predetermined maximum valid address is a value substantially between twelve thousand and sixteen thousand three hundred and eighty four.
3. The data processing apparatus as claimed in claim 1, wherein the OFDM symbol includes pilot sub-carriers, which are arranged to carry known symbols, and the predetermined maximum valid address depends on a number of the pilot sub-carrier symbols present in the OFDM symbol.
4. The data processing apparatus as claimed in claim 1, wherein the interleaver memory is configured to effect the mapping of the input data symbols onto the sub-carrier signals for even OFDM symbols by reading in the data symbols according to the set of addresses generated by the address generator and reading out in a sequential order, and for odd OFDM symbols by reading in the symbols into the memory in a sequential order and reading out the data symbols from the memory in accordance with the set of addresses generated by the address generator.
5. The data processing apparatus as claimed claim 1, wherein the permutation circuit is configured to change the permutation code, which permutes the order of the bits of the register stages to form the addresses from one OFDM symbol to another.
6. The data processing apparatus as claimed in claim 5, wherein the permutation circuit is configured to cycle through a sequence of different permutation codes for successive OFDM symbols.
7. The data processing apparatus as claimed in claim 6, wherein the sequence of permutation codes comprises two permutation codes, which are
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9 positions
and
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 7 9 5 3 11 1 4 0 2 12 10 8 6 positions.
8. The data processing apparatus as claimed in claim 5, wherein for both odd OFDM symbols and even OFDM symbols the interleaver is configured to read-into the memory the predetermined number of data symbols for mapping onto the OFDM sub-carrier signals in a sequential order, and to read-out of the memory the data symbols for the OFDM sub-carriers to effect the mapping according to the set of addresses generated by the address generator.
9. A transmitter for transmitting data using Orthogonal Frequency Division Multiplexing (OFDM), the transmitter including the data processing apparatus according to claim 1.
10. The transmitter as claimed in claim 9, wherein the transmitter is configured to transmit data in accordance with a Digital Video Broadcasting standard such as including the Digital Video Broadcasting-Terrestrial standard, the Digital Video Broadcasting-Handheld standard, or the Digital Video Broadcasting-Terrestrial2 standard.
11. A method of mapping input symbols to be communicated onto a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol, the method comprising;
reading-into a memory the predetermined number of data symbols for mapping onto the OFDM sub-carrier signals,
reading-out of the memory the data symbols for the OFDM sub-carriers to effect the mapping, the read-out being in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on the sub-carrier signals, and
generating the set of addresses, an address being generated for each of the input symbols to indicate one of the sub-carrier signals onto which the data symbol is to be mapped, the generating the set of addresses comprising:
using a linear feedback shift register including a predetermined number of register stages to generate a pseudo-random bit sequence in accordance with a generator polynomial,
using a permutation circuit configured to receive the content of the shift register stages to permute the bits present in the register stages in accordance with a permutation order to form an address, and
re-generating an address when a generated address exceeds a predetermined maximum valid address, wherein
the predetermined maximum valid address is approximately sixteen thousand,
the linear feedback shift register has thirteen register stages with a generator polynomial for the linear feedback shift register of Ri′[12]=Ri−1′[0]⊕ Ri−1′[1]⊕ Ri−1′[4]⊕ Ri−1′[5]⊕ Ri−1′[9]⊕ Ri−1′[11], and the permutation order forms, with an additional bit, a fourteen bit address Ri[n] for the i-th data symbol from the bit present in the n-th register stage Ri′[n] in accordance with a code defined by the table:
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9 positions.
12. The method as claimed in claim 11, wherein the predetermined maximum valid address is a value substantially between twelve thousand and sixteen thousand three hundred and eighty four.
13. The method as claimed in claim 11, wherein the OFDM symbol includes pilot sub-carriers, which are arranged to carry known symbols, and the predetermined maximum valid address depends on a number of the pilot sub-carrier symbols present in the OFDM symbol.
14. The method as claimed in claim 11, wherein the using a permutation circuit to receive the content of the shift register stages and permuting the bits present in the register stages in accordance with a permutation code to form an address, includes changing the permutation code, which permutes the order of the bits of the register stages to form the addresses, from one OFDM symbol to another.
15. The method as claimed in claim 14, wherein the changing the permutation code, which permutes the order of the bits of the register stages to form the addresses, from one OFDM symbol to another includes cycling through a sequence of different permutation codes for successive OFDM symbols.
16. The method as claimed in claim 15, wherein the sequence of permutation codes comprises two permutation codes, which are
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9 positions
and
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 7 9 5 3 11 1 4 0 2 12 10 8 6 positions.
17. The method as claimed in claim 14, wherein the reading-into the memory the predetermined number of data symbols from the OFDM sub-carrier signals, includes for both odd OFDM symbols and even OFDM symbols reading in the data symbols into the memory the predetermined number of data symbols for mapping onto the OFDM sub-carrier signals in a sequential order, and the reading-out of the memory the data symbols for the OFDM sub-carriers, includes for both odd OFDM symbols and even OFDM symbols reading-out of the memory the data symbols for the OFDM sub-carriers to effect the mapping according to addresses generated by the address generator.
18. A method of transmitting data symbols via a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol, the method comprising;
receiving a predetermined number of data symbols for mapping onto the predetermined number of sub-carrier signals,
reading-into a memory the predetermined number of data symbols for mapping onto the OFDM sub-carrier signals,
reading-out of the memory the data symbols for the OFDM sub-carriers to effect the mapping, the read-out being in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on the sub-carrier signals, and
generating the set of addresses, an address being generated for each of the input symbols to indicate one of the sub-carrier signals onto which the data symbol is to be mapped, the generating the set of addresses comprising:
using a linear feedback shift register including a predetermined number of register stages to generate a pseudo-random bit sequence in accordance with a generator polynomial,
using a permutation circuit configured to receive the content of the shift register stages to permute the bits present in the register stages in accordance with a permutation order to form an address, and
re-generating an address when a generated address exceeds a predetermined maximum valid address, wherein
the predetermined maximum valid address is approximately sixteen thousand,
the linear feedback shift register has thirteen register stages with a generator polynomial for the linear feedback shift register of Ri′[12]=Ri−1′[0]⊕ Ri−1′[1]⊕ Ri−1′[4]⊕ Ri−1′[5]⊕ Ri−1′[9]⊕ Ri−1′[11], and the permutation order forms, with an additional bit, a fourteen hit address Ri[n] for the i-th data symbol from the bit present in the n-th register stage Ri′[n] in accordance with a code defined by the table:
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9 positions.
19. An address generator for use with transmission of data symbols interleaved onto sub-carriers of an Orthogonal Frequency Division Multiplexed symbol, the address generator being configured to generate a set of addresses, each address being generated for each of the data symbols to indicate one of the sub-carrier signals onto which the data symbol is to be mapped, the address generator comprising:
a linear feedback shift register including a predetermined number of register stages and being configured to generate a pseudo-random bit sequence in accordance with a generator polynomial,
a permutation circuit configured to receive the content of the shift register stages and to permute the bits present in the register stages in accordance with a permutation order to form an address, and
a control unit configured in combination with an address check circuit to re-generate an address when a generated address exceeds a predetermined maximum valid address, wherein
the predetermined maximum valid address is approximately sixteen thousand,
the linear feedback shift register has thirteen register stages with a generator polynomial for the linear feedback shift register of Ri′[12]=Ri−1′[0]⊕ Ri−1′[1]⊕ Ri−1′[4]⊕ Ri−1′[5]⊕ Ri−1′[9]⊕ Ri−1′[11], and the permutation order forms, with an additional bit, a fourteen bit address Ri[n] for the i-th data symbol from the bit present in the n-th register stage Ri′[n] in accordance with the table:
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9 positions.
20. A data processing apparatus configured to map input symbols to be communicated onto a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol, the data processing apparatus comprising:
an interleaver configured to read-into a memory a predetermined number of data symbols for mapping onto the OFDM sub-carrier signals, and to read-out of the memory the data symbols for the OFDM sub-carriers to effect the mapping, the read-out being in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on the sub-carrier signals, and
an address generator configured to generate the set of addresses, an address being generated for each of the input symbols to indicate one of the sub-carrier signals onto which the data symbol is to be mapped, the address generator comprising:
a linear feedback shift register including a predetermined number of register stages and being configured to generate a pseudo-random bit sequence in accordance with a generator polynomial, and
an address check circuit configured to re-generate an address when a generated address exceeds a predetermined maximum valid address, wherein
the predetermined maximum valid address is approximately sixteen thousand,
the linear feedback shift register has thirteen register stages with a generator polynomial for the linear feedback shift register of R′i[12]=R′i−1[0]⊕ R′i−1[1]⊕ R′i−1[4]⊕ R′i−1[5]⊕ Ri−1[9]⊕ R′i−1[11], that is configured to form, with an additional bit, a fourteen bit address Ri[n] for the i-th data symbol from the bit present in the n-th register stage R′i[n] and wherein the address generator comprises an offset generator configured to add an offset to the formed 14 bit address.
21. The data processing apparatus as claimed in claim 20, wherein the offset generator is configured to add the offset to the formed fourteen bit address modulo the predetermined number of sub-carrier symbols.
22. The data processing apparatus as claimed in claim 20, wherein the offset generator generates the offset using another address generator.
23. The data processing apparatus a claimed in claim 22, wherein the another address generator forms a 14 bit address using a toggle value.
24. The data processing apparatus as claimed in claim 22, wherein the predetermined number of sub-carrier signals is determined in accordance with one of a plurality of operating modes and the other address generator used by the offset generator to generate the offset is an address generator for one of the plurality of operating modes.
25. The data apparatus as claimed in claim 24, wherein the other address generator is the address generator for the 32k operating mode.
26. The data processing apparatus as claimed in claim 20, wherein the OFDM symbol includes pilot sub-carriers which are arranged to carry known symbols, and the predetermined maximum valid address depends on a number of the sub-carrier pilot symbols present in the OFDM symbol.
27. The data processing apparatus as claimed in claim 20, wherein the predetermined maximum valid address is a value substantially between twelve thousand and sixteen thousand three hundred and eighty four.
28. The data processing apparatus as claimed in claim 20, where the address generator comprises a permutation circuit configured to receive the content of the shift register stages and to permute the bits present in the register stages in accordance with a permutation order to form an address of one of the OFDM sub-carriers.
29. The data processing apparatus as claimed in claim 28, wherein the address generator comprises a control circuit which is configured to re generate an address in combination with the address check circuit.
30. The data processing apparatus according to claim 29, wherein the linear feedback shift register is configured to generate the fourteen bit address in accordance with a code defined by the table:
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9 positions.
31. The data processing apparatus as claimed in claim 29, wherein the offset generator is configured to add the offset to the formed fourteen bit address modulo the predetermined number of sub-carrier symbols.
32. The data processing apparatus as claimed in claim 29, wherein the offset generator generates the offset using another address generator.
33. The data processing apparatus as claimed in claim 32, wherein the predetermined number of sub-carrier signals is determined in accordance with one of a plurality of operating modes and the other address generator used by the offset generator to generate the offset is an address generator for one of the plurality of operating modes.
34. The data processing apparatus as claimed in claim 29, wherein the permutation circuit is arranged to change a permutation code, which permutes the order of the bits of the register stages to form the addresses from one OFDM symbol to another.
35. The data processing apparatus as claimed in claim 32, wherein the another address generator is an address generator configured to generate addresses having a predetermined maximum value of thirty two thousand seven hundred and sixty eight.
36. The data processing apparatus as claimed in claim 33, wherein the other address generator is the address generator for the 32k operating mode.
37. A transmitter for transmitting data using Orthogonal Frequency division Multiplexing (OFDM), the transmitter including the data processing apparatus of claim 20.
38. A method of mapping input symbols to be communicated onto a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol, the method comprising;
reading-into a memory a predetermined number of data symbols for mapping onto the OFDM sub-carrier signals,
reading-out of the memory the data symbols for the OFDM sub-carriers to effect the mapping, the read-out being in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on the sub-carrier signals, and
generating the set of addresses, an address being generated for each of the input symbols to indicate one of the sub-carrier signals onto which the data symbol is to be mapped, the generating the set of addresses comprising:
using a linear feedback shift register including a predetermined number of register stages to generate a pseudo-random bit sequence in accordance with a generator polynomial,
re-generating an address when a generated address exceeds a predetermined maximum valid address, wherein
the predetermined maximum valid address is approximately sixteen thousand, the linear feedback shift register has thirteen register stages with a generator polynomial for the linear feedback shift register of R′i[12]=R′i−1[0]⊕ R′i−1[1]⊕ R′i−1[4]⊕ R′i−1[5]⊕ Ri−1[9]⊕ R′i−1[11], and the permutation order forms, with an additional bit, a fourteen bit address Ri[n] for the i-th data symbol from the bit present in the n-th register stage R′i[n] and adding by offset generator circuitry an offset to the formed 14 bit address.
39. The method as claimed in claim 38, wherein the adding the offset comprises adding the offset to the formed fourteen bit address modulo the predetermined number of sub-carrier symbols.
40. The method as claimed in claim 39, wherein the adding an offset comprises generating addresses using a differently configured linear feedback shift register of an address generator to form, with a toggle value, 14 bit addresses.
41. The method as claimed in claim 39, wherein the predetermined number of sub-carrier signals is determined in accordance with one of a plurality of operating modes and the adding the offset comprises generating an address for another of the plurality of operating modes using a differently configured linear feedback shift register of an address generator.
42. The method as claimed in claim 39, wherein the OFDM symbol includes pilot sub-carriers which are arranged to carry known symbols, and the predetermined maximum valid address depends on a number of the sub-carrier pilot symbols present in the OFDM symbol.
43. The method as claim in claim 39, wherein the predetermined maximum valid address is a value substantially between twelve thousand and sixteen thousand three hundred and eighty four.
44. The method as claimed in claim 41, wherein the another operating mode is the 32k operating mode.
45. The method as claimed in claim 39, comprising using a permutation circuit configured to receive the content of the shift register stages to permute the bits present in the register stages in accordance with a permutation order to form an address.
46. The method according to claim 45, wherein the linear feedback shift register generates the fourteen bit address in accordance with a code defined by the table:
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9 positions.
47. The method as claimed in claim 45, wherein the adding the offset comprises adding the offset to the formed fourteen bit address modulo the predetermined number of sub-carrier symbols.
48. The method as claimed in claim 45, wherein the predetermined number of sub-carrier signals is determined in accordance with one of a plurality of operating modes and the adding the offset comprises generating an address for another of the plurality of operating modes.
49. The method as claimed in claim 45, comprising changing a permutation code, which permutes the order of the bits of the register stages to form the addresses from one OFDM symbol to another.
50. The method as claimed in claim 48, wherein the another operating mode is the 32k operating mode.
51. The method as claimed in claim 48, wherein the another operating mode is the operating mode having a predetermined maximum valid address of thirty two thousand seven hundred and sixty eight.
52. A data processing apparatus configured to map input symbols to be communicated onto a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol, the data processing apparatus comprising:
an interleaver configured to read-into a memory a predetermined number of data symbols for mapping onto the OFDM sub-carrier signals, and to read-out of the memory the data symbols for the OFDM sub-carriers to effect the mapping, the read-out being in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on the sub-carrier signals, and
an address generator configured to generate the set of addresses, the addresses indicating OFDM sub-carrier signals onto which of the data symbols are to be mapped, the address generator comprising:
a linear feedback shift register including a predetermined number of register stages and being configured to generate a pseudo-random bit sequence in accordance with a generator polynomial,
a permutation circuit configured to receive the content of the shift register stages and to permute the bits present in the register stages in accordance with a permutation order to form an address of one of the OFDM sub-carriers, and
a control circuit configured in combination with an address check circuit to re-generate an address when a generated address exceeds a predetermined maximum valid address, wherein
the predetermined maximum valid address is approximately sixteen thousand,
the linear feedback shift register has thirteen register stages with a generator polynomial for the linear feedback shift register of R′i[12]=R′i−1[0]⊕ R′i−1[1]⊕ R′i−1[4]⊕ R′i−1[5]⊕ Ri−1[9]⊕ R′i−1[11], and the permutation order forms, with an additional bit, a fourteen bit address Ri[n] for the i-th data symbol from the bit present in the n-th register stage R′i[n] and wherein the address generator comprises an offset generator configured to add an offset to the formed 14 bit address.
53. A data processing apparatus according to claim 52, wherein the linear feedback shift register is configured to generate the fourteen bit address in accordance with a code defined by the table:
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9 positions.
54. A data processing apparatus as claimed in claim 52, wherein the offset generator is configured to add the offset to the formed fourteen bit address modulo the predetermined number of sub-carrier symbols.
55. A data processing apparatus as claimed in claim 52, wherein the offset generator generates the offset using another address generator.
56. A data processing apparatus as claimed in claim 55, wherein the predetermined number of sub-carrier signals is determined in accordance with one of a plurality of operating modes and the other address generator used by the offset generator to generate the offset is an address generator for one of the plurality of operating modes.
57. A data processing apparatus as claimed in claim 52, wherein the permutation circuit is arranged to change a permutation code, which permutes the order of the bits of the register stages to form the addresses from one OFDM symbol to another.
58. The data processing apparatus as claimed in claim 55, wherein the another address generator is an address generator configured to generate addresses having a predetermined maximum value of thirty two thousand seven hundred and sixty eight.
59. The data processing apparatus as claimed in claim 56, wherein the other address generator is the address generator for the 32k operating mode.
60. A transmitter for transmitting data using Orthogonal Frequency division Multiplexing (OFDM), the transmitter including data processing apparatus of claim 52.
61. A method of mapping input symbols to be communicated onto a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol, the method comprising;
reading-into a memory a predetermined number of data symbols for mapping onto the OFDM sub-carrier signals,
reading-out of the memory the data symbols for the OFDM sub-carriers to effect the mapping, the read-out being in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on the sub-carrier signals, and
generating the set of addresses the addresses indicating sub-carrier signals onto which the data symbols are to be mapped, the generating the set of addresses comprising:
using a linear feedback shift register including a predetermined number of register stages to generate a pseudo-random bit sequence in accordance with a generator polynomial,
using a permutation circuit configured to receive the content of the shift register stages to permute the bits present in the register stages in accordance with a permutation order to form an address, and
re-generating an address when a generated address exceeds a predetermined maximum valid address, wherein
the predetermined maximum valid address is approximately sixteen thousand,
the linear feedback shift register has thirteen register stages with a generator polynomial for the linear feedback shift register of R′i[12]=R′i−1[0]⊕ R′i−1[1]⊕ R′i−1[4]⊕ R′i−1[5]⊕ Ri−1[9]⊕ R′i−1[11], and the permutation order forms, with an additional bit, a fourteen bit address Ri[n] for the i-th data symbol from the bit present in the n-th register stage R′i[n] and adding by offset generator circuitry an offset to the formed 14 bit address.
62. The method according to claim 61, wherein the linear feedback shift register generates the fourteen bit address in accordance with a code defined by the table:
R′i bit positions 12 11 10 9 8 7 6 5 4 3 2 1 0 Ri bit 8 4 3 2 0 11 1 5 12 10 6 7 9 positions.
63. The method as claimed in claim 61, wherein the adding the offset comprises adding the offset to the formed fourteen bit address modulo the predetermined number of sub-carrier symbols.
64. The method as claimed in claim 61, wherein the predetermined number of sub-carrier signals is determined in accordance with one of a plurality of operating modes and the adding the offset comprises generating an address for another of the plurality of operating modes.
65. The method as claimed in claim 64, comprising changing a permutation code, which permutes the order of the bits of the register stages to form the addresses from one OFDM symbol to another.
66. The method as claimed in claim 64, wherein the another operating mode is the 32k operating mode.
67. The method as claimed in claim 64, wherein the another operating mode is the operating mode having a predetermined maximum valid address of thirty two thousand seven hundred and sixty eight.
US14/614,197 2007-10-30 2015-02-04 16k mode interleaver in a digital video broadcasting (DVB) standard Active USRE46550E1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US14/614,197 USRE46550E1 (en) 2007-10-30 2015-02-04 16k mode interleaver in a digital video broadcasting (DVB) standard
US15/700,710 USRE48147E1 (en) 2007-10-30 2017-09-11 16K mode interleaver in a digital video broadcasting (DVB) standard

Applications Claiming Priority (11)

Application Number Priority Date Filing Date Title
GB0721269.9A GB2454193B (en) 2007-10-30 2007-10-30 Data processing apparatus and method
GB0721269.9 2007-10-30
GB0721271.5 2007-10-30
GB0721271A GB2454195A (en) 2007-10-30 2007-10-30 Address generation polynomial and permutation matrix for DVB-T2 16k OFDM sub-carrier mode interleaver
GB0722645A GB2455071A (en) 2007-10-30 2007-11-19 Memory efficient data symbol interleaver which adaptively applies odd only, or odd and even interleaving processes, depending on OFDM mode
GB0722645.9 2007-11-19
GB0722728A GB2454267A (en) 2007-10-30 2007-11-20 DVB interleaver for odd/even symbol streams splits memory for sub-carrier number up to half maximum/has common memory and immediate location reuse otherwise
GB0722728.3 2007-11-20
US12/249,306 US8155178B2 (en) 2007-10-30 2008-10-10 16k mode interleaver in a digital video broadcasting (DVB) standard
US13/301,260 US8369434B2 (en) 2007-10-30 2011-11-21 16k mode interleaver in a digital video broadcasting (DVB) standard
US14/614,197 USRE46550E1 (en) 2007-10-30 2015-02-04 16k mode interleaver in a digital video broadcasting (DVB) standard

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US13/301,260 Reissue US8369434B2 (en) 2007-10-30 2011-11-21 16k mode interleaver in a digital video broadcasting (DVB) standard

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/301,260 Division US8369434B2 (en) 2007-10-30 2011-11-21 16k mode interleaver in a digital video broadcasting (DVB) standard

Publications (1)

Publication Number Publication Date
USRE46550E1 true USRE46550E1 (en) 2017-09-12

Family

ID=40084079

Family Applications (11)

Application Number Title Priority Date Filing Date
US12/249,306 Active 2030-09-20 US8155178B2 (en) 2003-03-25 2008-10-10 16k mode interleaver in a digital video broadcasting (DVB) standard
US12/249,294 Active 2030-08-03 US8179954B2 (en) 2003-03-25 2008-10-10 Odd interleaving only of an odd-even interleaver when half or less data subcarriers are active in a digital video broadcasting (DVB) standard
US13/301,260 Ceased US8369434B2 (en) 2007-10-30 2011-11-21 16k mode interleaver in a digital video broadcasting (DVB) standard
US13/344,906 Active US8374269B2 (en) 2007-10-30 2012-01-06 Odd interleaving only of an odd-even interleaver when half or less data subcarriers are active in a digital video broadcasting (DVB) system
US13/725,211 Active US8737522B2 (en) 2007-10-30 2012-12-21 Data processing apparatus and method for interleaving and deinterleaving data
US14/260,845 Active US8891692B2 (en) 2007-10-30 2014-04-24 Data processing apparatus and method for interleaving and deinterleaving data
US14/538,917 Active US9100251B2 (en) 2007-10-30 2014-11-12 Data processing apparatus and method for interleaving and deinterleaving data
US14/614,197 Active USRE46550E1 (en) 2007-10-30 2015-02-04 16k mode interleaver in a digital video broadcasting (DVB) standard
US14/755,456 Active US9722835B2 (en) 2007-10-30 2015-06-30 Data processing apparatus and method for interleaving and deinterleaving data
US15/664,858 Active US10020970B2 (en) 2007-10-30 2017-07-31 Data processing apparatus and method for interleaving and deinterleaving data
US15/700,710 Active USRE48147E1 (en) 2007-10-30 2017-09-11 16K mode interleaver in a digital video broadcasting (DVB) standard

Family Applications Before (7)

Application Number Title Priority Date Filing Date
US12/249,306 Active 2030-09-20 US8155178B2 (en) 2003-03-25 2008-10-10 16k mode interleaver in a digital video broadcasting (DVB) standard
US12/249,294 Active 2030-08-03 US8179954B2 (en) 2003-03-25 2008-10-10 Odd interleaving only of an odd-even interleaver when half or less data subcarriers are active in a digital video broadcasting (DVB) standard
US13/301,260 Ceased US8369434B2 (en) 2007-10-30 2011-11-21 16k mode interleaver in a digital video broadcasting (DVB) standard
US13/344,906 Active US8374269B2 (en) 2007-10-30 2012-01-06 Odd interleaving only of an odd-even interleaver when half or less data subcarriers are active in a digital video broadcasting (DVB) system
US13/725,211 Active US8737522B2 (en) 2007-10-30 2012-12-21 Data processing apparatus and method for interleaving and deinterleaving data
US14/260,845 Active US8891692B2 (en) 2007-10-30 2014-04-24 Data processing apparatus and method for interleaving and deinterleaving data
US14/538,917 Active US9100251B2 (en) 2007-10-30 2014-11-12 Data processing apparatus and method for interleaving and deinterleaving data

Family Applications After (3)

Application Number Title Priority Date Filing Date
US14/755,456 Active US9722835B2 (en) 2007-10-30 2015-06-30 Data processing apparatus and method for interleaving and deinterleaving data
US15/664,858 Active US10020970B2 (en) 2007-10-30 2017-07-31 Data processing apparatus and method for interleaving and deinterleaving data
US15/700,710 Active USRE48147E1 (en) 2007-10-30 2017-09-11 16K mode interleaver in a digital video broadcasting (DVB) standard

Country Status (14)

Country Link
US (11) US8155178B2 (en)
EP (8) EP2469715B1 (en)
JP (2) JP5252553B2 (en)
KR (4) KR101520965B1 (en)
CN (1) CN103401830B (en)
AT (2) ATE550858T1 (en)
AU (1) AU2008229928B2 (en)
DK (5) DK2056463T3 (en)
EA (1) EA014629B1 (en)
ES (7) ES2427220T3 (en)
GB (3) GB2454308B (en)
PL (6) PL2056463T3 (en)
PT (5) PT2056463E (en)
TW (4) TWI440342B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10886946B2 (en) 2011-05-18 2021-01-05 Panasonic Corporation Parallel bit interleaver

Families Citing this family (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2454193B (en) 2007-10-30 2012-07-18 Sony Corp Data processing apparatus and method
GB2454196B (en) * 2007-10-30 2012-10-10 Sony Corp Data processsing apparatus and method
US8155178B2 (en) 2007-10-30 2012-04-10 Sony Corporation 16k mode interleaver in a digital video broadcasting (DVB) standard
US8885761B2 (en) 2003-03-25 2014-11-11 Sony Corporation Data processing apparatus and method
KR101439384B1 (en) * 2007-06-01 2014-09-17 삼성전자주식회사 OFDM signal transmission apparatus and method
ES2332836T3 (en) 2007-10-30 2010-02-12 Sony Corporation DEVICE AND DATA PROCESSING METHOD.
CN101843023B (en) 2007-10-30 2013-04-17 索尼公司 Data processing apparatus and method
PL2056549T3 (en) 2007-10-30 2013-04-30 Sony Corp Data processing apparatus and method
GB2460459B (en) 2008-05-30 2012-07-11 Sony Corp Data processing apparatus and method
GB0916001D0 (en) * 2009-09-11 2009-10-28 Univ Edinburgh Inter-carrier modulation
CN101923458B (en) * 2010-07-30 2013-09-18 苏州科山微电子科技有限公司 Decimal divider capable of randomly selecting division rate range
KR101388517B1 (en) * 2010-10-19 2014-04-23 전북대학교산학협력단 Communicaiton method and apparatus using symbol interleaving
JP5703839B2 (en) 2011-02-28 2015-04-22 ソニー株式会社 TRANSMISSION DEVICE, INFORMATION PROCESSING METHOD, PROGRAM, AND TRANSMISSION SYSTEM
EP2536030A1 (en) * 2011-06-16 2012-12-19 Panasonic Corporation Bit permutation patterns for BICM with LDPC codes and QAM constellations
EP2536054A1 (en) * 2011-06-16 2012-12-19 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Transmitter and receiver using non-adjacent component interleaving
GB2512392A (en) * 2013-03-28 2014-10-01 Sony Corp Transmitter and method of transmitting
US20140294124A1 (en) 2013-03-28 2014-10-02 Sony Corporation Transmitter and method of transmitting and receiver and method of detecting ofdm signals
EP2958319B1 (en) 2013-05-09 2018-10-31 LG Electronics Inc. Broadcast signal transmission and reception apparatus and methods therefor
CN105340262B (en) * 2013-06-19 2018-07-27 Lg 电子株式会社 The device for transmitting broadcast singal, the device for receiving broadcast singal, the method for transmitting broadcast singal and the method for receiving broadcast singal
GB2515801A (en) 2013-07-04 2015-01-07 Sony Corp Transmitter and receiver and methods of transmitting and receiving
KR20160068888A (en) * 2013-11-11 2016-06-15 엘지전자 주식회사 Apparatus for transmitting broadcast signals, apparatus for receiving broadcast signals, method for transmitting broadcast signals and method for receiving broadcast signals
EP3073660B1 (en) 2013-11-20 2020-06-24 Huawei Technologies Co., Ltd. Polar code processing method and device
US9210022B2 (en) * 2013-11-25 2015-12-08 Lg Electronics Inc. Apparatus for transmitting broadcast signals, apparatus for receiving broadcast, signals, method for transmitting broadcast signals and method for receiving broadcast signals
WO2015163597A1 (en) 2014-04-21 2015-10-29 엘지전자 주식회사 Broadcasting signal transmission apparatus, broadcasting signal reception apparatus, broadcasting signal transmission method, and broadcasting reception method
MX356392B (en) 2014-08-07 2018-05-28 One Media Llc Dynamic configuration of a flexible orthogonal frequency division multiplexing phy transport data frame.
CA2955611C (en) 2014-08-07 2022-03-22 Coherent Logix, Incorporated Multi-partition radio frames
CN104333527B (en) * 2014-11-26 2019-05-21 西安烽火电子科技有限责任公司 A kind of aircraft COFDM modulation-demo-demodulation method
GB2533308A (en) * 2014-12-15 2016-06-22 Sony Corp Transmitter and method of transmitting and receiver and method of receiving
KR102138534B1 (en) * 2015-02-06 2020-08-11 엘지전자 주식회사 Broadcast signal transmission apparatus, broadcast signal reception apparatus, broadcast signal transmission method, and broadcast signal reception method
US10034026B2 (en) 2016-04-22 2018-07-24 Akila Subramaniam Device for and method of enabling the processing of a video stream
WO2018187902A1 (en) 2017-04-10 2018-10-18 Qualcomm Incorporated An efficient interleaver design for polar codes
US11290130B2 (en) * 2018-11-07 2022-03-29 Telefonaktiebolaget Lm Ericsson (Publ) Optimized implementation of (de-)interleaving and rate (de-)matching for 3GPP new radio
WO2021137800A1 (en) * 2019-12-30 2021-07-08 Istanbul Medipol Universitesi A secure communication method

Citations (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10207695A (en) 1997-01-16 1998-08-07 Nec Ic Microcomput Syst Ltd Pseudorandom number generation circuit
US5799033A (en) 1995-02-01 1998-08-25 U.S. Philips Corporation Method of error protected transmission, method of error protected reception of data and transmission system for transmission of data
US6263081B1 (en) 1997-07-17 2001-07-17 Matsushita Electric Industrial Co., Ltd. Elliptic curve calculation apparatus capable of calculating multiples at high speed
US6304985B1 (en) 1998-09-22 2001-10-16 Qualcomm Incorporated Coding system having state machine based interleaver
US6314534B1 (en) 1999-03-31 2001-11-06 Qualcomm Incorporated Generalized address generation for bit reversed random interleaving
US6353900B1 (en) 1998-09-22 2002-03-05 Qualcomm Incorporated Coding system having state machine based interleaver
US20020186797A1 (en) 2001-05-03 2002-12-12 Robinson Adrian Paul Decoders for many-carrier signals, in particular in DVB-T receivers
US6625234B1 (en) 1998-12-10 2003-09-23 Nortel Networks Limited Efficient implementations of proposed turbo code interleavers for third generation code division multiple access
EP1463255A1 (en) 2003-03-25 2004-09-29 Sony United Kingdom Limited Interleaver for mapping symbols on the carriers of an OFDM system
US20040258170A1 (en) * 2003-06-20 2004-12-23 Chun-Yu Lin Apparatus and method for de-interleaving the interleaved data in a coded orthogonal frequency division multiplexing receiver
US20050008084A1 (en) 2003-07-09 2005-01-13 Sergey Zhidkov Apparatus and method for direct measurement of channel state for coded orthogonal frequency division multiplexing receiver
WO2005091509A1 (en) 2004-03-10 2005-09-29 Telefonaktiebolaget L M Ericsson (Publ) Address generator for an interleaver memory and a deinterleaver memory
EP1635473A2 (en) 1995-02-01 2006-03-15 Koninklijke Philips Electronics N.V. Data transmission with interleaving through in-place addressing of RAM memory
US20060062314A1 (en) 2002-08-13 2006-03-23 Nokia Corporation Symbol interleaving
US20060123323A1 (en) 2004-11-10 2006-06-08 Kim Jung H Interleaving apparatus and method for orthogonal frequency division multiplexing transmitter
WO2006069392A1 (en) 2004-12-22 2006-06-29 Qualcomm Incorporated Pruned bit-reversal interleaver
US20060256708A1 (en) 2004-07-29 2006-11-16 Wang Michael M System and method for time diversity
US20060282712A1 (en) 2005-05-18 2006-12-14 Seagate Technology Llc Low complexity pseudo-random interleaver
WO2006136883A1 (en) 2005-06-22 2006-12-28 Adaptive Spectrum And Signal Alignment, Inc. Dynamic minimum-memory interleaving
US20070250742A1 (en) 2006-04-11 2007-10-25 Sharp Laboratories Of America, Inc. Systems and methods for interleaving and deinterleaving data in an OFDMA-based communication system
US20090110098A1 (en) 2007-10-30 2009-04-30 Sony Corporation Data processing apparatus and method
US20090110095A1 (en) 2007-10-30 2009-04-30 Sony Corporation Data processing apparatus and method
US20090110092A1 (en) 2007-10-30 2009-04-30 Sony Corporation Data processing apparatus and method
US20090110091A1 (en) 2007-10-30 2009-04-30 Sony Corporation Data processing apparatus and method
US20090125780A1 (en) 2007-10-30 2009-05-14 Sony Corporation Data processing apparatus and method
US20090296838A1 (en) 2008-05-30 2009-12-03 Sony Corporation Data processing apparatus and method
US20090300300A1 (en) 2008-06-02 2009-12-03 Newport Media, Inc. Memory sharing of time and frequency de-interleaver for isdb-t receivers
US20100296593A1 (en) 2007-10-30 2010-11-25 Sony Corporation Data processing apparatus and method

Family Cites Families (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB722553A (en) 1952-06-09 1955-01-26 Johannes Ditzel Improvements in or relating to feed or delivery devices for strip material
CN1007021B (en) 1985-04-01 1990-02-28 国际商业机器公司 Method of error detection and correction by reconstruction of majority
DE19609909A1 (en) 1996-03-14 1997-09-18 Deutsche Telekom Ag Method and system for OFDM multicarrier transmission of digital radio signals
US6151296A (en) 1997-06-19 2000-11-21 Qualcomm Incorporated Bit interleaving for orthogonal frequency division multiplexing in the transmission of digital signals
US6181338B1 (en) 1998-10-05 2001-01-30 International Business Machines Corporation Apparatus and method for managing windows in graphical user interface environment
JP2001136497A (en) 1999-11-09 2001-05-18 Sharp Corp Digital broadcast transmitter and receiver
US6788349B2 (en) 2000-04-12 2004-09-07 Her Majesty Of Queen In Right Of Canada, As Respresented By The Minister Of Industry Method and system for broadcasting a digital data signal within an analog TV signal using Orthogonal Frequency Division Multiplexing
US7170849B1 (en) 2001-03-19 2007-01-30 Cisco Systems Wireless Networking (Australia) Pty Limited Interleaver, deinterleaver, interleaving method, and deinterleaving method for OFDM data
US7146573B2 (en) 2002-01-28 2006-12-05 International Business Machines Corporation Automatic window representation adjustment
US6975250B2 (en) 2002-05-28 2005-12-13 Broadcom Corporation Methods and systems for data manipulation
RU2292654C2 (en) 2002-08-13 2007-01-27 Нокиа Корпорейшн Symbol interlacing method
EP1570597B1 (en) 2002-12-03 2007-08-15 Koninklijke Philips Electronics N.V. A simplified decoder for a bit interleaved cofdm-mimo system
US8885761B2 (en) 2003-03-25 2014-11-11 Sony Corporation Data processing apparatus and method
US7415584B2 (en) 2003-11-26 2008-08-19 Cygnus Communications Canada Co. Interleaving input sequences to memory
EP1763959B1 (en) * 2004-05-13 2017-05-24 Thomson Licensing Interleaver mode detection in a digital video receiver
US20080317142A1 (en) 2005-07-29 2008-12-25 Qualcomm Incorporated System and method for frequency diversity
TWI241779B (en) 2004-12-24 2005-10-11 Univ Nat Sun Yat Sen Symbol deinterleaver for digital video broadcasting system
TWI274258B (en) 2004-12-24 2007-02-21 Sony Taiwan Ltd Image processing system
US7779338B2 (en) * 2005-07-21 2010-08-17 Realtek Semiconductor Corp. Deinterleaver and dual-viterbi decoder architecture
US9113147B2 (en) 2005-09-27 2015-08-18 Qualcomm Incorporated Scalability techniques based on content information
US8948260B2 (en) 2005-10-17 2015-02-03 Qualcomm Incorporated Adaptive GOP structure in video streaming
US20070206117A1 (en) 2005-10-17 2007-09-06 Qualcomm Incorporated Motion and apparatus for spatio-temporal deinterlacing aided by motion compensation for field-based video
US8654848B2 (en) 2005-10-17 2014-02-18 Qualcomm Incorporated Method and apparatus for shot detection in video streaming
US20070171280A1 (en) 2005-10-24 2007-07-26 Qualcomm Incorporated Inverse telecine algorithm based on state machine
US20070115960A1 (en) * 2005-11-04 2007-05-24 Mediatek Inc. De-interleaver for data decoding
US9131164B2 (en) 2006-04-04 2015-09-08 Qualcomm Incorporated Preprocessor method and apparatus
US7974358B2 (en) * 2006-05-03 2011-07-05 Industrial Technology Research Institute Orthogonal frequency division multiplexing (OFDM) encoding and decoding methods and systems
EP1853018B1 (en) * 2006-05-03 2014-03-05 Industrial Technology Research Institute Encoding and decoding for multicarrier signals.

Patent Citations (57)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1635473A2 (en) 1995-02-01 2006-03-15 Koninklijke Philips Electronics N.V. Data transmission with interleaving through in-place addressing of RAM memory
US5799033A (en) 1995-02-01 1998-08-25 U.S. Philips Corporation Method of error protected transmission, method of error protected reception of data and transmission system for transmission of data
JPH10207695A (en) 1997-01-16 1998-08-07 Nec Ic Microcomput Syst Ltd Pseudorandom number generation circuit
US6263081B1 (en) 1997-07-17 2001-07-17 Matsushita Electric Industrial Co., Ltd. Elliptic curve calculation apparatus capable of calculating multiples at high speed
US6304985B1 (en) 1998-09-22 2001-10-16 Qualcomm Incorporated Coding system having state machine based interleaver
US6353900B1 (en) 1998-09-22 2002-03-05 Qualcomm Incorporated Coding system having state machine based interleaver
US6625234B1 (en) 1998-12-10 2003-09-23 Nortel Networks Limited Efficient implementations of proposed turbo code interleavers for third generation code division multiple access
US6314534B1 (en) 1999-03-31 2001-11-06 Qualcomm Incorporated Generalized address generation for bit reversed random interleaving
US20020186797A1 (en) 2001-05-03 2002-12-12 Robinson Adrian Paul Decoders for many-carrier signals, in particular in DVB-T receivers
US20060062314A1 (en) 2002-08-13 2006-03-23 Nokia Corporation Symbol interleaving
US20120002739A1 (en) 2003-03-25 2012-01-05 Sony Europe Limited Data processing apparatus and method
US7426240B2 (en) 2003-03-25 2008-09-16 Sony United Kingdom Limited Data processing apparatus and method operable to map and de-map symbols and carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol
US20040246888A1 (en) 2003-03-25 2004-12-09 Jean-Luc Peron Data processing apparatus and method
EP1463256A1 (en) 2003-03-25 2004-09-29 Sony United Kingdom Limited Interleaver for mapping symbols on the carriers of an OFDM system
EP1662739A1 (en) 2003-03-25 2006-05-31 Sony United Kingdom Limited Interleaver for mapping symbols on the carriers of an OFDM system
US8130894B2 (en) 2003-03-25 2012-03-06 Sony Europe Limited Data processing apparatus and method for use with a 4K interleaver in a digital video broadcasting (DVB) standard
EP1463255A1 (en) 2003-03-25 2004-09-29 Sony United Kingdom Limited Interleaver for mapping symbols on the carriers of an OFDM system
US8155228B2 (en) 2003-03-25 2012-04-10 Sony Europe Limited Data processing apparatus and method
US20080298487A1 (en) 2003-03-25 2008-12-04 Sony United Kingdom Limited Data processing apparatus and method
US20040258170A1 (en) * 2003-06-20 2004-12-23 Chun-Yu Lin Apparatus and method for de-interleaving the interleaved data in a coded orthogonal frequency division multiplexing receiver
US20050008084A1 (en) 2003-07-09 2005-01-13 Sergey Zhidkov Apparatus and method for direct measurement of channel state for coded orthogonal frequency division multiplexing receiver
WO2005091509A1 (en) 2004-03-10 2005-09-29 Telefonaktiebolaget L M Ericsson (Publ) Address generator for an interleaver memory and a deinterleaver memory
US20070139428A1 (en) 2004-03-10 2007-06-21 Anders Berkeman Address generator for an interleaver memory and a deinterleaver memory
JP2007528169A (en) 2004-03-10 2007-10-04 テレフオンアクチーボラゲット エル エム エリクソン(パブル) Address generator for interleaver memory and deinterleaver memory
US20060256708A1 (en) 2004-07-29 2006-11-16 Wang Michael M System and method for time diversity
US20060123323A1 (en) 2004-11-10 2006-06-08 Kim Jung H Interleaving apparatus and method for orthogonal frequency division multiplexing transmitter
WO2006069392A1 (en) 2004-12-22 2006-06-29 Qualcomm Incorporated Pruned bit-reversal interleaver
US7543197B2 (en) 2004-12-22 2009-06-02 Qualcomm Incorporated Pruned bit-reversal interleaver
US20060282712A1 (en) 2005-05-18 2006-12-14 Seagate Technology Llc Low complexity pseudo-random interleaver
WO2006136883A1 (en) 2005-06-22 2006-12-28 Adaptive Spectrum And Signal Alignment, Inc. Dynamic minimum-memory interleaving
US20070250742A1 (en) 2006-04-11 2007-10-25 Sharp Laboratories Of America, Inc. Systems and methods for interleaving and deinterleaving data in an OFDMA-based communication system
US20090110095A1 (en) 2007-10-30 2009-04-30 Sony Corporation Data processing apparatus and method
US8170090B2 (en) 2007-10-30 2012-05-01 Sony Corporation Data processing apparatus and method using a 32K mode interleaver in a digital video broadcasting (DVB) standard including the DVB-Terrestrial2 (DVB-T2) standard
US20090125780A1 (en) 2007-10-30 2009-05-14 Sony Corporation Data processing apparatus and method
US20090110091A1 (en) 2007-10-30 2009-04-30 Sony Corporation Data processing apparatus and method
US8406339B2 (en) 2007-10-30 2013-03-26 Sony Corporation 2K mode interleaver with odd interleaving only and per OFDM symbol permutation code change in a digital video broadcasting (DVB) standard
US8396104B2 (en) 2007-10-30 2013-03-12 Sony Corporation 4K mode interleaver with odd interleaving only and per OFDM symbol permutation code change in a digital video broadcasting (DVB) standard
US8351528B2 (en) 2007-10-30 2013-01-08 Sony Corporation 8K mode interleaver with odd interleaving only and per OFDM symbol permutation code change in a digital video broadcasting (DVB) standard
US20100296593A1 (en) 2007-10-30 2010-11-25 Sony Corporation Data processing apparatus and method
US20090110097A1 (en) 2007-10-30 2009-04-30 Sony Corporation Data processing apparatus and method
US20090110092A1 (en) 2007-10-30 2009-04-30 Sony Corporation Data processing apparatus and method
US20090110098A1 (en) 2007-10-30 2009-04-30 Sony Corporation Data processing apparatus and method
US8170091B2 (en) 2007-10-30 2012-05-01 Sony Corporation 1K mode interleaver in a digital video broadcasting (DVB) standard
US8351541B2 (en) 2007-10-30 2013-01-08 Sony Corporation Low density parity check (LDPC) coding for a 32k mode interleaver in a digital video broadcasting (DVB) standard
US20090110094A1 (en) 2007-10-30 2009-04-30 Sony Corporation Data processing apparatus and method
US8320484B2 (en) 2007-10-30 2012-11-27 Sony Corporation 1K mode interleaver in a digital video broadcasting (DVB) standard
US8179955B2 (en) 2007-10-30 2012-05-15 Sony Corporation Low density parity check (LDPC) coding for a 32K mode interleaver in a digital video broadcasting (DVB) standard
US8179954B2 (en) 2007-10-30 2012-05-15 Sony Corporation Odd interleaving only of an odd-even interleaver when half or less data subcarriers are active in a digital video broadcasting (DVB) standard
US8199802B2 (en) 2007-10-30 2012-06-12 Sony Corporation 8K mode interleaver with odd interleaving only and per OFDM symbol permutation code change in a digital video broadcasting (DVB) standard
US8208524B2 (en) 2007-10-30 2012-06-26 Sony Corporation 4K mode interleaver with odd interleaving only and per OFDM symbol permutation code change in a digital video broadcasting (DVB) standard
US8208525B2 (en) 2007-10-30 2012-06-26 Sony Corporation 2K mode interleaver with odd interleaving only and per OFDM symbol permutation code change in a digital video broadcasting (DVB) standard
US8306137B2 (en) 2007-10-30 2012-11-06 Sony Corporation Data processing apparatus and method for use in a 0.5K mode interleaver in a digital video broadcasting standard including DVB-Terrestrial2
US8175142B2 (en) 2008-05-30 2012-05-08 Sony Corporation Odd-even interleaving while changing the operating mode in a digital video broadcasting (DVB) standard
US8170092B2 (en) 2008-05-30 2012-05-01 Sony Corporation Odd-even interleaving while changing the operating mode in a digital video broadcasting (DVB) standard
US20090296840A1 (en) 2008-05-30 2009-12-03 Sony Corporation Data processing apparatus and method
US20090296838A1 (en) 2008-05-30 2009-12-03 Sony Corporation Data processing apparatus and method
US20090300300A1 (en) 2008-06-02 2009-12-03 Newport Media, Inc. Memory sharing of time and frequency de-interleaver for isdb-t receivers

Non-Patent Citations (22)

* Cited by examiner, † Cited by third party
Title
"Digital Video Broadcasting (DVB); Frame Structure Channel Coding and Modulation for a Second Generation Digital Terrestrial Television Broadcasting System (DVB-T2)", ETSI EN 302 755 V1.1 .1, Oct. 2008.
"Digital Video Broadcasting (DVB); Framing Structure, Channel Coding and Modulation for Digital Terrestrial Television" ETSI EN 300 744 V1.5. 1, Jun. 2004.
"Digital Video Brodcasting (DVB); Framing structure, channel coding and modulation for digital terrestrial television", ETSI EN 300 744 V1.4.1, Jan. 2001, 4 pages.
Afshari, "A Novel Symbolinterleaver Address Generation Architecture for DVB-T Modulator" International Symposium on Communications and Information technologies, 2006, ISCIT '06, Publication Year: 2006, pp. 989-993.
Dr. Jonathan DeVile, "Reply to examination report' Letter for EP1463256", Aug. 2, 2005,4 pages.
Extended European Search Report issued Jan. 26, 2012, in Patent Application No. 11189831.8.
Extended European Search Report issued Jan. 26, 2012, in Patent Application No. 11189835.9.
HORVATH L., DHAOU I.B., TENHUNEN H., ISOAHO J.: "A novel, high-speed, reconfigurable demapper-symbol deinterleaver architecture for DVB-T", PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS / ISCAS '99, MAY 30 - JUNE 2, 1999, ORLANDO, FLORIDA., IEEE SERVICE CENTER, PISCATAWAY, NJ, vol. 4, 30 May 1999 (1999-05-30) - 2 June 1999 (1999-06-02), Piscataway, NJ, pages 382 - 385, XP010341250, ISBN: 978-0-7803-5471-5, DOI: 10.1109/ISCAS.1999.780022
Imed Ben Dhaou, et al., "Performance analysis and low power VLSI implementation of DVB-T receiver", OFDM and DVB-T presentation, Mar. 4, 1999, 3 Pages.
Laszlo Horvath, et al., "A Novel, High-Speed, Reconfigurable Demapper-Symbol Deinterleaver Architecture for DVB-T", IEEE, Circuits and Systems, vol. 4, XP 10341250, May 30, 1999, pp. 382-385.
Li, "Hardware implementation of DVB-RCTT modulator", ECS of ICT, KTH Feb. 2006 (see http://web,it.kth,se/˜srs/MSc—theses/Zhu—Lei+Shenjiang—Li—MSc-thesis,pdf).
Marc M. Darmon, et al., "A New Pseudo-Random Interleaving for Antijamming Applications", Milcom 89. Bridging the Gap. Interoperability, Survivability, Security. IEEE Military Communications Conference Record, published Oct. 15-18, 1989, IEEE, vol. 1, pp. 6-10.
Office Action mailed Dec. 4, 2012 in Japanese Patent Application No. 2008-277501 (with partial English translation).
U.S. Appl. No. 13/341,532, filed Dec. 30, 2011, Taylor, et al.
U.S. Appl. No. 13/359,928, filed Jan. 27, 2012, Taylor, et al.
U.S. Appl. No. 13/363,467, filed Feb. 1, 2012, Taylor, et al.
U.S. Appl. No. 13/364,640, filed Feb. 2, 2012, Taylor, et al.
U.S. Appl. No. 13/398,506, filed Feb. 16, 2012, Taylor, et al.
U.S. Appl. No. 14/701,160, filed Apr. 30, 2015, Atungsiri, et al.
U.S. Appl. No. 14/755,456, filed Jun. 30, 2015, Taylor, et al.
U.S. Appl. No. 14/788,176, filed Jun. 30, 2015, Peron, et al.
Y. Segal et al.. "OFDM/OFDMA PHY Proposal for TG4 PHY Development", IEEE 802.16 Broadband Wireless Access Working Group, Mar. 4, 2001.

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10886946B2 (en) 2011-05-18 2021-01-05 Panasonic Corporation Parallel bit interleaver
US11362680B2 (en) 2011-05-18 2022-06-14 Panasonic Holdings Corporation Parallel bit interleaver

Also Published As

Publication number Publication date
US20150304143A1 (en) 2015-10-22
PT2421166E (en) 2013-04-26
GB0819086D0 (en) 2008-11-26
TW200935834A (en) 2009-08-16
EP2469715A3 (en) 2014-10-22
GB0818909D0 (en) 2008-11-19
US9722835B2 (en) 2017-08-01
TWI433515B (en) 2014-04-01
US8737522B2 (en) 2014-05-27
GB2454312B (en) 2012-10-17
KR20090045051A (en) 2009-05-07
GB2454308A (en) 2009-05-06
TW200935836A (en) 2009-08-16
GB2454312A (en) 2009-05-06
USRE48147E1 (en) 2020-08-04
PL2056468T3 (en) 2013-09-30
GB2454308B (en) 2009-11-18
EP2469785B1 (en) 2019-09-25
DK2056470T3 (en) 2012-07-02
TW200935757A (en) 2009-08-16
US8369434B2 (en) 2013-02-05
US20090110093A1 (en) 2009-04-30
TW200935833A (en) 2009-08-16
EP2469785A2 (en) 2012-06-27
EP2056470B1 (en) 2012-03-21
US10020970B2 (en) 2018-07-10
US8891692B2 (en) 2014-11-18
ES2441995T3 (en) 2014-02-07
EP2056463A2 (en) 2009-05-06
EP2421163A3 (en) 2012-02-29
PT2056463E (en) 2014-01-10
KR101464760B1 (en) 2014-11-24
JP2009112009A (en) 2009-05-21
EP2056470B9 (en) 2012-08-01
EP2056470A1 (en) 2009-05-06
EP2056469B1 (en) 2012-03-21
US20140233681A1 (en) 2014-08-21
ES2403517T3 (en) 2013-05-20
EA014629B1 (en) 2010-12-30
PT2056468E (en) 2013-08-01
US20130114760A1 (en) 2013-05-09
JP5252552B2 (en) 2013-07-31
PL2056469T3 (en) 2012-08-31
JP5252553B2 (en) 2013-07-31
CN103401830B (en) 2017-12-08
AU2008229928B2 (en) 2012-02-16
US20120106673A1 (en) 2012-05-03
EP2056469A1 (en) 2009-05-06
PL2056463T3 (en) 2014-03-31
TWI440342B (en) 2014-06-01
DK2056463T3 (en) 2014-01-27
EP2421163A2 (en) 2012-02-22
EP2421166A2 (en) 2012-02-22
PT2056470E (en) 2012-06-26
EP2056468A2 (en) 2009-05-06
DK2056468T3 (en) 2013-08-05
ES2427220T3 (en) 2013-10-29
PL2421166T3 (en) 2013-06-28
EP2056468A3 (en) 2009-08-26
EP2469785A3 (en) 2014-10-22
US20150063489A1 (en) 2015-03-05
US9100251B2 (en) 2015-08-04
KR20090045097A (en) 2009-05-07
US20180048504A1 (en) 2018-02-15
US8374269B2 (en) 2013-02-12
ES2383099T3 (en) 2012-06-18
KR101520965B1 (en) 2015-05-15
EP2421166A3 (en) 2012-02-29
US20120069922A1 (en) 2012-03-22
ATE550858T1 (en) 2012-04-15
ES2403516T3 (en) 2013-05-20
AU2008229928A1 (en) 2009-05-14
KR101459154B1 (en) 2014-11-07
DK2056469T3 (en) 2012-06-18
EP2056463B1 (en) 2013-12-04
EP2421166B1 (en) 2013-03-13
DK2421166T3 (en) 2013-05-06
CN103401830A (en) 2013-11-20
US8179954B2 (en) 2012-05-15
PL2421163T3 (en) 2013-06-28
US8155178B2 (en) 2012-04-10
US20090110092A1 (en) 2009-04-30
TWI440341B (en) 2014-06-01
JP2009112008A (en) 2009-05-21
EA200802077A1 (en) 2009-06-30
ES2382914T3 (en) 2012-06-14
GB0819090D0 (en) 2008-11-26
GB2454311B (en) 2012-10-17
GB2454311A (en) 2009-05-06
PT2056469E (en) 2012-06-28
KR20090045098A (en) 2009-05-07
KR101459153B1 (en) 2014-11-07
EP2469715B1 (en) 2019-09-25
EP2056463A3 (en) 2009-08-26
EP2056468B1 (en) 2013-07-03
ATE550833T1 (en) 2012-04-15
TWI469537B (en) 2015-01-11
PL2056470T3 (en) 2012-08-31
EP2421163B1 (en) 2013-03-13
ES2753158T3 (en) 2020-04-07
EP2469715A2 (en) 2012-06-27
KR20090045049A (en) 2009-05-07

Similar Documents

Publication Publication Date Title
USRE48147E1 (en) 16K mode interleaver in a digital video broadcasting (DVB) standard
US10965506B2 (en) Data processing apparatus and method for use in an interleaver suitable for multiple operating modes
US10044540B2 (en) Data processing apparatus and method
US8396104B2 (en) 4K mode interleaver with odd interleaving only and per OFDM symbol permutation code change in a digital video broadcasting (DVB) standard
US8320484B2 (en) 1K mode interleaver in a digital video broadcasting (DVB) standard
US8170090B2 (en) Data processing apparatus and method using a 32K mode interleaver in a digital video broadcasting (DVB) standard including the DVB-Terrestrial2 (DVB-T2) standard

Legal Events

Date Code Title Description
AS Assignment

Owner name: SATURN LICENSING LLC, NEW YORK

Free format text: ASSIGNMENT OF THE ENTIRE INTEREST SUBJECT TO AN AGREEMENT RECITED IN THE DOCUMENT;ASSIGNOR:SONY CORPORATION;REEL/FRAME:041391/0037

Effective date: 20150911

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8