WO1983001132A1 - Apparatus for routing data amoung low order units and a high order host computer system - Google Patents

Apparatus for routing data amoung low order units and a high order host computer system Download PDF

Info

Publication number
WO1983001132A1
WO1983001132A1 PCT/US1982/001305 US8201305W WO8301132A1 WO 1983001132 A1 WO1983001132 A1 WO 1983001132A1 US 8201305 W US8201305 W US 8201305W WO 8301132 A1 WO8301132 A1 WO 8301132A1
Authority
WO
WIPO (PCT)
Prior art keywords
router module
string
information
module
terminal units
Prior art date
Application number
PCT/US1982/001305
Other languages
French (fr)
Inventor
Corporation Ncr
Steven William Schieltz
Original Assignee
Ncr Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ncr Co filed Critical Ncr Co
Priority to DE1982903120 priority Critical patent/DE90016T1/en
Publication of WO1983001132A1 publication Critical patent/WO1983001132A1/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06QINFORMATION AND COMMUNICATION TECHNOLOGY [ICT] SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES; SYSTEMS OR METHODS SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES, NOT OTHERWISE PROVIDED FOR
    • G06Q40/00Finance; Insurance; Tax strategies; Processing of corporate or income taxes
    • G06Q40/02Banking, e.g. interest calculation or account maintenance

Definitions

  • This invention relates to an apparatus for routing data among terminal units and a host computer system.
  • a mini-computer system provides the communications interfaces among the several financial terminals.
  • the mini-computer system is housed in a separate cabinet, requiring its own power supply and has a random access memory (RAM) which has to be programmed. This method necessitates a system analyst at each bank to develop the necessary software which is unique for each bank.
  • RAM random access memory
  • An object of the present invention is to provide an apparatus for routing data which enables terminal units to communicate with each other without the intervention of a complex computer system.
  • an apparatus for routing data among terminal units and a host computer system characterized in that at least first ones of said terminal units are arranged to transmit routing data including a logical origin address (LOA) which indicates the origin of a string of information to be routed and a logical destination address (LDA) which indicates the intended destination of said string of information, and characterized by a router module for receiving a said string of information including said routing data and for routing said string of information to selected ones of said terminal units or to said host system in accordance with said routine data, said router module comprising: first coupling means for coupling said router module with said host system for transferring said string of information to and from said host system; second coupling means for coupling said router module with said plurality of terminal units for transferring said string of information from one of said terminal units to at least another one of said terminal units; and routing logic including a decision table which utilizes said routing data to route said string of information in accordance with said routing data.
  • LOA logical origin address
  • LDA logical destination address
  • Fig. 1 is a block diagram showing an environment in which the router module of this invention may be used
  • Fig. 2 is a diagrammatic view showing a type of protocol which may be used with this invention.
  • Fig. 3 is a block diagram showing how the router module of this invention may be incorporated within the housing of one of the terminals shown in Fig. 1;
  • Fig. 4 is a schematic block diagram showing how several router modules may be coupled to a host system
  • Fig. 5 is a diagrammatic block diagram showing one embodiment of the hardware used to implement the routing logic shown in Fig. 1.
  • Fig. 1 is a block diagram showing the router module of this invention which is shown within a dashed rectangle and is designated generally as 20.
  • the router module 20 is shown in a banking environment although its use may be extended to other environments.
  • the router module 20 (Fig. 1) is coupled to a host computer system 22, which in the embodiment described could be a central computer system for the associated bank.
  • the router module 20 (Fig. 1) is also coupled to a plurality of terminals such as data entry terminals 24, 26, and 28, and a printer module 30 via a bus 32.
  • the data entry terminals 24, 26, and 28 are identical and conventional, and are shown only in partial diagrammatic form; each such terminal includes a micro- processor (MP) 34, a memory system such as a read only memory (ROM) 36, a display unit such as a cathode ray tube (CRT) 38 and a data entry means such as a keyboard (KB) 40.
  • the printer module 30 may be conventional and includes a MP 44, a ROM 46, a display such as the lightemitting diode type (LED) 48 and a printer 50 for printing on record media such as ledger cards, passbooks, and the like.
  • the router module 20 (Fig. 1) is also coupled to a conventional cassette terminal 52 which is used, for example, for data capture, program load, program dump, and re-entry functions.
  • the router module 20 (Fig. 1) includes a Data Link Communications (DLC) low order or primary driver 54 which includes a memory device such as a ROM 56.
  • the primary driver 54 is used to transfer information from the terminals such as 24, 26, 28, etc, to the host system 22 via a high order communications secondary driver 58 and routing logic 60.
  • DLC Data Link Communications
  • the secondary driver 58 (Fig. 1) essentially provides a handshaking function between the host system 22 and the router module 20.
  • the driver 58 may be conventional and can be made in accordance with a number of different protocols, such as International Standards Organization (ISO), binary-synchronous (bi-sync), Data Link Control-Common Carrier (DLC-CC) and Data Link
  • the ISO protocol is not complete in itself and is generally modified by the company using it. For example, there may be a Burroughs ISO, an NCR ISO, etc.
  • the ISO and bi-sync protocols are "character" protocols. The characters in these character protocols generally utilize the ASCII format.
  • the DLC protocol is a bit-oriented system in which data is presented in the form of long strings of binary 1's and 0's as will be described hereinafter in relation to Fig. 2.
  • the router module 20 (Fig. 1) also includes a conventional cassette driver and manager 62 which provides the interface between the router module 20 and the cassette terminal 52.
  • An important feature of this invention is that the router module 20 (Fig. 1) enables the terminals like 24 and 26, for example, to communicate with each other without the intervention of a complex computer system. Another feature is that the router module 20
  • Fig. 1 may be mounted on a substrate 21 and incorporated within one of the terminals like 24 as shown in Fig. 3.
  • the terminal 24 is housed within a conventional cabinet 64 (shown only in dashed outline in Fig. 3), and the router module 20 is housed within the cabinet 64.
  • Each of the terminals like 24 and 26 has its own power supply (PS) 66 associated therewith, and consequently, the router module 20 is designed to utilize the power supply 66 of the terminal like 24 in which it is housed.
  • PS power supply
  • DLC protocol used is a bit oriented system.
  • the information which is sent up from the terminals like 24 and 26 has the format of the data string 66 shown in Fig. 2.
  • the data string 66 is comprised of 8 bit bytes with the entire string 66 being comprised of up to a maximum of 256 such bytes, for example, although this number could be changed to suit different applications.
  • the data string 66 (Fig. 2) are referred to as the DLC header and are embraced by bracket numbered 68.
  • the header 68 is comprised of an 8 bit flag (F) byte, an 8 bit address (A) byte, and an 8 bit command status (C/S) byte.
  • the DNA header which is embraced by a bracket numbered 70 is comprised of an 8 bit packet format (P/F) byte, an 8 bit packet type (P/T) byte, two 8 bit bytes of a logical origin address (LOA), and two 8 bit bytes of a logical destination address (LDA).
  • the data string 66 (Fig. 2) also includes a
  • DLC trailer which is embraced by the bracket 72 and which is comprised of two 8 bit bytes of a cyclic re- dundancy check (CRC) and an 8 bit flag byte (F).
  • CRC cyclic re- dundancy check
  • F 8 bit flag byte
  • the CRC provides a cyclical redundancy check for checking any errors of transmission which generally are due to noise occurring during transmission.
  • the check is effected by a conventional complex algorithm by a hardware integrated circuit associated with a serial interface unit 106 shown in Fig. 5.
  • the binary data 74 which is to be transmitted in the data string 66 lies between the DNA header 70 and the DLC trailer 72 as shown.
  • the DLC header 68 and the DLC trailer 72 of the data string 66 are used to get data from the terminals such as 24 and 26 (Fig. 1) to the DLC communications primary driver 54, to the router module 20, and back to the various terminals like 24 and 26 and the printer module 30 in the example being described.
  • the DLC header 68 and DLC trailer are used to get information from the secondary driver 58 to the host system 22 and vice versa.
  • the amount of binary data 74 (Fig. 2) within a data string 66 may vary.
  • a data string 66 may be up to 256 bytes long with up to 244 bytes being provided for binary data 74.
  • the primary driver 54 (Fig. 1) has a buffer (not shown) to receive up to 256 bytes of information .in the embodiment being described. Because the data string 66 may be varied in length, the driver needs some means for determining how long the binary data 74 is in a particular data string 66. This is accomplished by including a conventional circuit in the primary driver 54 which is triggered to start counting by the flag byte (F) in the DLC header 68.
  • F flag byte
  • the DLC header 68, the DNA header 70, and the DLC trailer 72 are of a fixed length in a data string 66, when the flag byte F in the DLC trailer 72 is received, it is used to trigger a subtraction in the serial interface unit 106 associated with the primary driver 54 which subtracts a fixed num ber of bytes from the count which was initiated by the flag byte in the DLC header 68 to arrive at the information included in bracket 76 in Fig. 2.
  • the DNA header 70 in bracket 76 is used to provide the routing information to the routing logic 60 in Fig. 1 as will be described hereinafter.
  • the flag byte (F) included in the DC trailer 72 also has a designation of 7E in hex code.
  • the routing logic 60 (Fig. 1) always uses the DNA header 70 data to ascertain where to send the associated binary data 74.
  • the routing logic 60 functions as though it were handling a "hot potato", in that upon receiving the information included in bracket 76, the routing logic 60 immediately transfers the information to one of the three drivers 54, 58, or 62 (Fig. 1).
  • Table IB Tables 1A and IB should be read together with Table IB being placed to the right of Table 1A so that Lines lb through 18b of Table IB are aligned with Lines la through 18a, respectively, of Table 1A.
  • Fig. 1 shows only one router module 20 associated with the host system 22, more than one router module may be utilized as shown in Fig. 4.
  • Fig. 4 is a schematic diagram in block form showing how sevexal router modules like 20, already discussed, may be coupled to the host system 22.
  • the router module 20, also marked as #1 in Fig. 4 is coup led to the host system 22 by a conventional common bus 78.
  • a second router module marked as #2 and reference numeral 20-2 and a third router module marked as #3 and reference numeral 20-3 are also coupled to the host system 22 via the bus 78 as shown.
  • Router module 20-2 has terminals 80 and 82 and the cassette terminal 84 associated therewith, and these terminals may be identical to terminals 24, 26, and 52 associated with router module 20.
  • router module 20-3 has terminals 86 and 88 and cassette terminal 90 associated therewith.
  • the router modules 20-2 and 20-3 may also have printer modules (not shown but similar to printer module 30). associated therewith to enable several terminals like 80 and 82 to utilize a printer module in shared relationship as previously described.
  • the identification coding for the modules and terminals shown in Fig. 4 is given in hex coding and is shown within parentheses within the associated block or module.
  • router module 20 is identified by the (001X) coding shown therein.
  • the "X" in the coding represents "don't care" bits.
  • the terminals 24 and 26 are identified by the (0011) and (0012) coding shown, and the printer module 30 is identified by the (0013) coding shown.
  • the cassette terminal 52 is identified by (001F) in hex form.
  • the identification of the various router modules like 20 is effected by the first three characters (in hex form) within the parenthesis when reading from left to right, and the terminals or the printer modules (like module 30) which are associated with a particular router module like 20 are identified by the right-most character within the parenthesis (like numeral 3 given in hex form for module 30).
  • the low-order terminals such as terminals 24 and 26 perform the decision-making logic with regard to what is to be done to a message which originates at that particular terminal. For example, if terminal 24 (Fig. 1) were to send a message to the printer module 30, the message would have the appearance of the data string 66 shown in Fig. 2 in which two 8 bit bytes for a total of 16 bits are provided for the LDA and a similar amount is provided for the LOA. In this instance, the destination address (LDA) is (0013, in hex form), representing printer module 30.
  • LDA destination address
  • the twelve bits S 15 -S 4 represent the identification of the router module itself as already explained in relation to module 20 in Fig. 4, and the last four binary bits (low order) on line 4a (a binary 3) represent the identification of the printer module 30.
  • the twelve bits S 15 -S 4 are the high order bits and they are strapped or fixed to the router module 20; in other words, data from any low order terminal like 24 or 26 will be forwarded directly to another low order terminal like 28 associated with that router module 20 by the module 20.
  • Line 13a in Table 1A in- dicates that data from any low order terminal like 24 in Fig. 1 will be routed to the low order terminal (001C) in hex form or terminal (1100) as written in binary form in Table 1A, with this last-named terminal not being shown in the drawings.
  • a LDA of 1111 indicates that a message from any one of the terminals like 24, for example, which terminals are associated with the router module 20, will be routed to the cassette terminal 52 as shown in Fig. 4.
  • Fig. 5 is a diagrammatic block diagram showing one embodiment of the hardware used to implement the routing logic 60 of the router module 20 whose logical representation is shown in Fig..1.
  • the router module 20 includes a processor such as microprocessor (MP) 92, a plurality of random access memories (RAMs) such as RAMs 94-1 and 94-2, and a plurality of read only memory (ROM) units such as 96-1, 96-2, and 96-3, for example, which are conventionally intercoupled by a system bus 98.
  • MP microprocessor
  • RAMs random access memories
  • ROM read only memory
  • the RAM units 94-1 and 94-2 are shown only as RAM 94 in Fig.
  • the routing logic 60 (Fig. 5) also includes a timer 100 which is selected to provide a plurality of different predetermined times as needed by the particular routing logic 60 rather than use the MP 92 for this function.
  • the routing logic 60 also includes a plurality of switches such as manually-settable switches 102, with one such switch being provided for each router module like 20. In the embodiment described, the switches 102 are used to set the upper twelve bits or S 4 through S 15 shown in Table 1A so as to identify each terminal or module within the system as earlier explained.
  • the terminals must provide the full 16 bits for identification of the LOA, for example; however, the highest 12 bits thereof are the same as those of the associated router module.
  • the full 16 bits for identification of the LOA or portions thereof may be provided from software or keyboards associated with the terminals.
  • the router module 20 also includes a conventional serial interface unit 104 which is used to interconnect the module 20 with the host system 22, and similarly, the module 20 also includes the conventional serial interface unit 106 which is used to interconnect the module 20 with the terminals such as 24, 26, 28, etc. as described in relation to Fig. 1.
  • a conventional parallel interface including unit 108 is used to interconnect the module 20 with the cassette terminal 52 simply to match the type of terminal 52 employed although a serial interface (not shown) could be used with a matching serial type terminal 52.
  • Conventional line receivers 110 are used to receive signals from the host system 22, and similarly, line receivers 112 are used to receive signals from the terminals 24, 26, and 28.
  • the receivers such as 110 and 112 include transformers to receive signals and to provide line isolation, and also include operational amplifiers to provide proper band pass capability for receiving only the desired signals, for eliminating noise, and for shaping the signals into well-shaped digital signals which are fed into the associated serial interface units 104 and 106 which are digital-type devices.
  • Line drivers 114 and 116 are used to strengthen the signals coming from the associated serial interface units 104 and 106, respectively, to modify the signals into signals which are somewhat more analog in nature so as to provide some line-driving capability, and to provide line isolation (via a transformer) as is conventionally done.
  • the parallel interface unit 108 contains 8 data send lines, 8 data receive lines and several associated control lines (not shown) to strobe data between the router module 20 and the cassette terminal 52.
  • the parallel interface unit 108 may be conventional such as integrated circuit #8255 which, for example, is manufactured by Intel Corporation.
  • the router module 20 (Fig. 5) also includes a conventional direct memory access (DMA) unit 118 which is utilized to avoid having the MP 92 directly effect the accessing of memory. This aspect will be discussed hereinafter.
  • DMA direct memory access
  • the software associated with the primary driver 54 lies in ROM 56 (Fig. 1)
  • the software associated with the secondary driver 58 lies in a ROM 120
  • the software associated with the cassette driver and manager 62 lies in a ROM 122.
  • the software associated with the drivers 54, 58, and the manager 62 is conventional and is dependent upon the particular system or protocol used; consequently, it will not be discussed in detail herein.
  • the ROMs 56, 120, and 122 are shown as separate items for ease of illustration; however, they may comprise a portion of the ROMs 96-1, 96-2, and 96-3 shown in Fig. 5.
  • the software associated with the router module 20 lies in portions of the ROMs 96-1, 96-2, and 96-3 shown in Fig. 5. Basically, there are three major subroutines forming the software for the routing logic 60; they are:
  • Subroutine 1 which processes all responses from the terminals such as 24, 26, etc.;
  • Subroutine 2 which services high order output messages going to and coming from the host system 22;
  • Subroutine 3 which performs the routing logic associated with the Decision Table shown in Tables 1A and IB discussed earlier herein. Subroutine 3 is called by Subroutines 1 and 2.
  • Subroutine 1 is part of the primary driver 54 shown in Fig. 1, and it carries out the main functions thereof. Subroutine 1 performs the usual handshaking and protocol associated with the data link communications (DLC) mentioned earlier herein. For example, if one of the terminals like 24 in Fig. 1 wishes to send a data message to either the host system 22 or one of the other terminals, such as 26, the primary driver 54 checks the data string 66 (Fig. 2) to make sure that a proper format exists. After the usual handshaking procedures, a point is reached in the processing by the primary driver at which it determines, after protocol error checking, that the data string 66 is in the proper format and is correct. At this point, the primary driver 54 calls the router module 20 to pass that portion of the data string 66 shown in bracket 76 in Fig. 2 thereto. The DLC header 68 and the DLC trailer 72 are used for protocol purposes.
  • DLC data link communications
  • Subroutine 2 is part of the secondary driver 58 shown in Fig. 1, and it carries out the main functions thereof. Essentially, subroutine 2 is a high order communications driver and it calls upon sub routines of a smaller nature in order to effect that function. Because this subroutine may be conventional and is dependent upon the particular protocol used as mentioned earlier herein, it need not be described in any further detail. Eventually a point will be reached at which the driver 58 will decide that the data coming from the host system 22 is in the proper format and is correct. At this point, the secondary driver 58 calls the router module 20 to pass the data thereto.
  • Subroutine 3 is used to perform the routing logic; essentially, it interprets the Decision Table shown in Tables 1A and 1B.
  • the routing logic 60 for the router module 20 is shown in Table 2 which is listed hereinafter. Table 2
  • Router Module 20 essentially contains the routing logic for messages, based on a logical destination address.
  • PPTDX execute in-link Ping Pong Test.
  • DCMESG process digital cassette terminal 52 message.
  • the routing logic 60 is shown in pseudo structured code beginning at A in Table 2. A description of each of the various code words used therein is listed at the end of Table 2. The routing logic 60 is presented in a series of "IF” statements followed by "THEN” statements which define what the routing logic 60 will do under given situations or conditions. A general discussion of Table 2 will follow.
  • line 1 thereof states that if a message is to be transferred to a low order terminal like 26, for example, two flags are set.
  • the embodiment described sets a low order write flag (LOWRTF) equal to a binary one and a high order write flag (HIWRTF) equal to a binary zero.
  • the binary one flag indicates to the primary driver 54 that it may use the data which is in a buffer located in the RAM 94-1 (Fig. 5) and the binary zero flag indicates to the secondary driver 58 that it may not use this data.
  • These flags LOWRTF and HIWRTF are not those flags which are associated with the DLC header 68 and DLC trailer 72 as shown in Fig.
  • the router module 20, the primary driver 54, and the secondary driver 58 can all work asynchronously, and can communicate with one another by the use of the flags LOWRTF and HIWRTF.
  • line 2 thereof states that if a message is to be routed to the host system 22, then certain counters such as Nr counters are incremented to take care of certain housekeeping functions; this is effected by a call to a subroutine which is identified as UPDTNR.
  • the Nr counters (not shown) are utilized to indicate to the primary driver 54 that a message has been received correctly and has been processed (relayed at a later time to the host system 22).
  • the Nr counters are "scratch-pad" counters which are associated with the MP 92 (Fig. 1), and the term “Nr” stands for "number received" count. In the embodiment described, three bits are reserved for this count and they appear in the command status (C/S) word of the DLC header 68 shown in Fig. 2.
  • the message Before the message can be relayed to the host system 22, it is necessary first to determine whether or not certain high order buffers in RAM 94-1, for example, are available to store the message until the host system 22 requests it. If there are no available buffers, or if the high order line 122 (Fig. 5) is active as indicated on line 2b), then the message is disposed of and the terminal which initiated the message must try again at a later time to send the message. If a high order buffer in RAM 94-1, for example, is available, then the message is transferred thereto, and a flag is set in RAM 94-1 to indicate that this buffer is full. The HIWRTF flag is then set to a binary one indicating that the communication with the high order driver 58 (Fig. 1) is desired.
  • line 3 thereof indi- cates a check on an incoming message to determine whether or not it represents a request for a Ping Pong test.
  • this test is simply a diagnostic test to check on the hardware shown in Fig. 5 to determine whether or not it is operating properly and to enable a serviceman to repair the router module 20 if it is not.
  • Line 3a of Table 2 is identical to line 2a thereof already described.
  • Line 3b indicates a call to a subroutine PPTDX which contains all the necessary steps to effect the diagnostic test. Because this aspect is not important to this invention, it need not be described in any further detail.
  • line 4 thereof indicates a check to determine whether or not a message is to be broadcast.
  • broadcast means the ability of the router module 20 to transmit a message simultaneously to all the associated terminals like 24, 26, 28, and 30 shown in Fig. 1.
  • Messages are broadcasted in the following situations: 1. If a broadcast program load is requested, the appropriate or selected data records from the cassette terminal 52 (Fig. 1) will be broadcasted to the terminals like 24 associated with a router module like 20. 2. If a message is received from the host system 22 and its logical destination address (LDA) is not equal to the address of any one of the terminals like 24, 26, 28, or 30 associated with a router module like 20, it will be broadcasted to all of the terminals associated with that router module.
  • LDA logical destination address
  • a router module like 20 If a message is received by a router module like 20 from an associated low order terminal like 24, 26, for example, and the message has a logical origin address (LOA) which is not equal to the address of any one of these terminals, it will be broadcasted to all the associated terminals.
  • LOA logical origin address
  • the host system 22 broadcasting messages to terminals associated with a particular router module like 20, for example, the following comments apply.
  • Each router module like 20, 20-2, and 20-3 shown in Fig. 4 has its own slightly different protocol associated therewith; this feature enables the host system 22 to select the particular router module like 20, 20-2, or 20-3 with which it is to communicate.
  • the host system 22 when the host system 22 wishes to communicate with a particular terminal like 24 associated with a router module like 20, it first selects router module 20 (via the protocol mentioned), and thereafter the data string like 66 in Fig. 2, which has the appropriate LDA therein, is used by the router module 20 to route the message to the appropriate terminal. If the LDA in the data string 66 is not equal to one of the terminals associated with a router module like 20, then the message is broadcasted to all the terminals associated with that router module.
  • Table 3 indicates how a message from a terminal like 24 in Fig. 4 is routed in a broadcast mode to the other terminals like 26 and 30 associated with the router module 20.
  • Line 1 in Table 3 represents a selective transference; it indicates that a data message originating at terminal 24, also having an LOA marked (0011) in Fig. 4 will be routed to the printer 30, having the LDA of (0013).
  • Line 1 in Table 3 is similar to the function of Tables 1A and IB which handle all messages except the broadcast messages.
  • Line 2 in Table 3 shows how a terminal like 24 in Fig. 4 can initiate a broadcast message to the other terminals like 26 and 30 associated with the router module 20.
  • a broadcast message is to be initiated at the terminal 24
  • its LOA is purposely changed (via a keyboard entry, for example) from the usual (0011) to an LOA of (1111) as seen in line 2 of Table 3.
  • the router module 20 recognizes this as a request to broadcast the message, and the router module 20 will then switch the LOA and LDA fields as shown in Line 3 of Table 3.
  • Line 3 of Table 3 effects the broadcasting mode to the other terminals like 26 and 30 associated with router module 20.
  • the address marked A located in the DLC header 68 of the data string 66 is utilized by a router module like 20 to broadcast a message to its associated terminals, like 24, 26, etc.
  • the address A in the DLC header 68. is an 8 bit address, in the embodiment described, and is referred to as the link address in Table IB.
  • the first four bits on a line like 13b in Table IB represent the upper four bits of the link address.
  • the lower four bits of the 8 bit address A are all identical; consequently, they are not shown in Table IB.
  • the hex designation therefor is (001X) as previously described.
  • Line 4 having a hex designation of (0012) is represented by line 3b in Table 1B.
  • line 4a of Table 2 is identical to line 2a already described.
  • Line 4b describes the function of switching the LDA and LOA fields in the DLC header 68 of the data string 66 so that the message will be in the proper format to be transmitted down the line drivers 116 associated with the primary driver 54.
  • Line 4c describes the DLC protocol requirements associated with the primary driver 54 to broadcast a message.
  • Line 4d refers to calling a subroutine which is part of the primary driver 54; this subroutine transmits the message down the communications link including the line drivers 116 shown in Fig. 5.
  • line 5 thereof refers to certain messages which are initiated, by the terminals like 24, and are used to activate the router modules like 20 to perform certain test or diagnostic routines. These certain messages are recognized by the router modules, like 20, by the logical destination address (LDA) shown in Table 1A.
  • LDA logical destination address
  • a user of a terminal like 24 may want to initiate a test routine on its associated router module 20.
  • the LDA of the associated router module 20 is supplied by the terminal 24, for example, and is located in the DNA header 70 shown in Fig. 2.
  • the upper twelve digits S 15 -S 4 entered are the same as the digits which are strapped to the router module. 20; these digits are manually entered upon the switches (shown generically as 102 in Fig. 5) associated with the router module 20.
  • the lower four digits S 3 S 0 are all zeroes as shown on line 1a of Table 1A.
  • the 16 digits mentioned, S 15 -S 0 indicate to the router module 20 that a test or diagnostic routine is requested, and the test routine requested is entered as part of the data string 66 (Fig. 2) entered upon the terminal 24 in the example being described.
  • Step 5a is identical to step 2a already described.
  • steps 5b, 5c, and 5d a subroutine associated with the router module 20 and stored in a ROM like 96-1, for example, is called upon for the execution of the test routine requested.
  • the subroutine mentioned will save the return address (step 5b) and then calculate (step 5c) the address (in a lookup table) as to where the requested test routine is located (step 5c).
  • the router module 20 executes (step 5d) the test routine first accessed. When the test routine is completed, control is returned to the router module for continued processing.
  • line 6 indicates a check to determine whether or not a message destination is for the cassette terminal 52.
  • the message destination (from line 16b of Table IB) is the cassette terminal 52.
  • Step 6a is identical to step 2a, already described, and step 6b relates to processing the message by calling a subroutine DCMESG which provides the necessary steps to effect the transfer of the message to the cassette unit or terminal 52.
  • Paragraph B of Table 2 simply relates to an entry point for calling the router module 20.
  • Paragraph C'of Table 2 indicates that no special requirements are necessary to exit from the routines discussed in relation to the router module 20.
  • Paragraph D of Table 2 lists the externally defined subroutines which are used with the router module 20.
  • Paragraph E of Table 2 states other considerations associated with the router module 20; these considerations have been discussed earlier herein in connection with Table 2.
  • CRC error check is made of the data within the data string 66 to make sure that errors are detected.
  • the interface unit 106 will interrupt the MP 92, informing it that the unit 106 has a message which it can dispose of.
  • the MP 92 will enable the primary driver 54 (Fig. 1) to execute an associated program which is a part thereof, and which program establishes communication or transfer protocol.
  • the message or data string 66 is left in the RAM 94-1 at a particular address therein.
  • the program associated with the primary driver 54 will then call the routing logic 60 which will determine the destination of the message.
  • the program associated with the routing logic 60 is stored in a portion, of ROM 96-1, for example, and the MP 92 in conjunction with this program and the Decision Table shown in Tables 1A and IB will ascertain where the message is to be sent.
  • the LDA of the header 70 (Fig. 2) of the data string 66 may indicate that the message is to go to the printer module 30 (Fig. 1). This means that the primary driver 54 is called, and it is given the starting address of the data string 66 which was stored in the ROM 94-1.
  • the driver 54 then gives the appropriate command to the DMA unit 118 to effect the transfer of the data string 66 from the ROM 94-1 to the interface unit 106, which in turn will transfer the data string 66 to the line drivers 116 which in turn transfer the data string 66 to the printer module 30 in the example being described. While the message transferred is described as being the entire data string 66, there are many messages which are transferred, for example, between the terminals like 24, 30 and the MP 92 which messages have only the DLC header 68 and the DLC trailer 72 (Fig. 2) forming the entire message data string like 66.
  • shortened messages are simply protocol control messages which may be going on all the time asynchronous to the fact that the MP 92 in association with the routing logic 60 is also concurrently executing the program represented by the routing logic 60.
  • a message such as that represented by data string 66 is to be transferred from a terminal, like 24, to the host system 22 (Fig. 1)
  • the following procedure is used.
  • the destination or LDA of the data string 66 is entered on a terminal like 24 or initiated thereby, and that data string is routed up the line receivers 112 (Fig. 5) to the interface unit 106.
  • the data string 66 is transferred to the RAM 94-1, for example, by the DMA unit 118 as previously described.
  • the MP 92 After error detection and correction have been performed with regard to the CRC bytes in the trailer 72 (Fig. 2), the MP 92 will be interrupted and the MP 92 will start execution of the software portion of the primary driver 54 which examines the LDA and C/S fields of the data string 66. After examination, the data string 66 is passed to the routing logic 60 with a software call. This call is referred to in section B of Table 2. The software associated with the routing logic 60 will ascertain from the LDA of the data string 66 that the message is to be transferred to the host system 22. In this regard, the routing logic 60 will call the secondary driver 58 so that the message can be transferred to the host system 22.
  • the address at which the message or data string 66 is stored in RAM 94-1 is then passed to the secondary driver 58 which includes a program which is stored in the ROM 120.
  • the secondary then waits for a poll or call from the host system 22 to effect the transfer of data thereto.
  • the interface unit 104 transfers one character at a time to the host system 22, and while this is being done, the MP 92 then pulls the next character from the data string 66 st e i the RAM 94-1 through the accumulator of the MP 92 and transfers it to the interface unit 104. From the interface unit 104, the characters are sent via the line drivers 114 to the host system 22.
  • the characters are transmitted serially out of the interface unit 104 at a maximum rate of 4800 Baud.
  • the MP 92 can suspend the secondary driver 58, permitting the MP 92 to process other procedures such as the polling of low order terminals such as 24 and 26 and transmitting other messages throughout the system.
  • the interface unit 104 is conventional and may be a #8251 integrated circuit chip which is manufactured by Intel Corporation, for example.
  • the MP 92 selects two eight bit bytes or two characters from the data string 66 and transfers them to the interface unit 104. While the first of these two bytes is being transmitted, the second byte is located at a ready station or a buffer (not shown) included in the interface unit 104.
  • an interrupt signal is sent to the MP 92 to interrupt it to obtain the third character or byte as the interface unit 104 transfers the second byte or character from its buffer to start the transmission of the second byte over the drivers 114.
  • a message such as data string 66 (Fig. 2) is to be transferred from the host system 22 to one of the terminals like 24 or 26 (Fig. 1), for example, the following procedure is used.
  • the secondary driver 58 will issue a call to the router module 20; this will cause the MP 92 to execute the routing logic 60.
  • the LDA of the data string 66 will indicate (via Tables 1A and IB) that the message is to go to terminal 24, in the example being described, and the data string 66 will be stored in the RAM 94-1 (Fig. 5).
  • the routing logic 60 will then call the primary driver 54 (Fig. 1) to effect the transfer.
  • the primary driver 54 will initiate the appropriate input and output (I/O) commands required for the serial interface unit 106 (Fig. 5) to set up the DMA unit 118 previously described.
  • the message will then be sent serially over the line drivers 116 to the terminal 24.
  • the terminal 24 responds by sending a supervisory frame to the router module 20 as part of the protocol associated with the primary driver 58.

Abstract

The cost of routing data in small systems, such as banking systems, is relatively high because of the failure to use up-to-date procedures, such as time sharing and modularity. Such costs are reduced by the present system by using a router logic module (20) to control interfaces for low order data terminals (24, 26, 28), high order host computer system (22) and a permanent store (52) through the use of a decision table incorporated into the router logic module. The router module (20) may be located on a substrate which permits the mounting thereof into one of the data terminals (24, 26, 28) so as to utilize the power supply of such data terminal rather than requiring a power supply of its own. Included in the low order data terminals is a printer module (30) which is permitted by the router logic module (20) to be utilized by several of the low order data terminals, the router logic module also permitting the low order data terminals (24, 26, 28) to communicate with each other without the intervention of the host computer system (22).

Description

APPARATUS FORROUTINGDATAAMONGLOWORDERUNITS ANDHIGH ORDERHOSTCOMPUTERSYSTEM
Technical Field
This invention relates to an apparatus for routing data among terminal units and a host computer system.
Background Art
In certain environments such as banking or retailing, for example, it is desirable to share certain peripherals with a group of terminals. For example, in an effort to reduce the cost of small banking systems, it is desirable to provide one printing peripheral or module for several financial terminals. This is especially true for small bank branches. In a known method of providing one printer for several financial terminals a mini-computer system provides the communications interfaces among the several financial terminals. The mini-computer system is housed in a separate cabinet, requiring its own power supply and has a random access memory (RAM) which has to be programmed. This method necessitates a system analyst at each bank to develop the necessary software which is unique for each bank.
Disclosure of the Invention
An object of the present invention is to provide an apparatus for routing data which enables terminal units to communicate with each other without the intervention of a complex computer system.
According to the invention there is provided an apparatus for routing data among terminal units and a host computer system, characterized in that at least first ones of said terminal units are arranged to transmit routing data including a logical origin address (LOA) which indicates the origin of a string of information to be routed and a logical destination address (LDA) which indicates the intended destination of said string of information, and characterized by a router module for receiving a said string of information including said routing data and for routing said string of information to selected ones of said terminal units or to said host system in accordance with said routine data, said router module comprising: first coupling means for coupling said router module with said host system for transferring said string of information to and from said host system; second coupling means for coupling said router module with said plurality of terminal units for transferring said string of information from one of said terminal units to at least another one of said terminal units; and routing logic including a decision table which utilizes said routing data to route said string of information in accordance with said routing data. Some of the advantages of the router module of an apparatus in accordance with the invention are that:
1. it provides a low-cost concentrator in environments in which the number of terminals or peripheral devices is approximately 12 or less; 2. it has the capability of being attached to a variety of communications protocols;
3. it provides message routing capabilities within the low order link to enable several terminals to share a peripheral device such as a printer; and 4. it provides an interface to enable a data recorder such as a digital cassette recorder to be attached at a concentration point within the system for data capture, program load, program dump, and data reentry.
Brief Description of the Drawings
One embodiment of the present invention will now be described by way of example with reference to the accompanying drawings, in which:
Fig. 1 is a block diagram showing an environment in which the router module of this invention may be used;
Fig. 2 is a diagrammatic view showing a type of protocol which may be used with this invention;
Fig. 3 is a block diagram showing how the router module of this invention may be incorporated within the housing of one of the terminals shown in Fig. 1;
Fig. 4 is a schematic block diagram showing how several router modules may be coupled to a host system; and Fig. 5 is a diagrammatic block diagram showing one embodiment of the hardware used to implement the routing logic shown in Fig. 1.
Best Mode for Carrying Out the Invention
Fig. 1 is a block diagram showing the router module of this invention which is shown within a dashed rectangle and is designated generally as 20. To illustrate the invention, the router module 20 is shown in a banking environment although its use may be extended to other environments. In the banking environment shown, the router module 20 (Fig. 1) is coupled to a host computer system 22, which in the embodiment described could be a central computer system for the associated bank.
The router module 20 (Fig. 1) is also coupled to a plurality of terminals such as data entry terminals 24, 26, and 28, and a printer module 30 via a bus 32. The data entry terminals 24, 26, and 28 are identical and conventional, and are shown only in partial diagrammatic form; each such terminal includes a micro- processor (MP) 34, a memory system such as a read only memory (ROM) 36, a display unit such as a cathode ray tube (CRT) 38 and a data entry means such as a keyboard (KB) 40. The printer module 30 may be conventional and includes a MP 44, a ROM 46, a display such as the lightemitting diode type (LED) 48 and a printer 50 for printing on record media such as ledger cards, passbooks, and the like.
The router module 20 (Fig. 1) is also coupled to a conventional cassette terminal 52 which is used, for example, for data capture, program load, program dump, and re-entry functions.
The router module 20 (Fig. 1) includes a Data Link Communications (DLC) low order or primary driver 54 which includes a memory device such as a ROM 56. The primary driver 54 is used to transfer information from the terminals such as 24, 26, 28, etc, to the host system 22 via a high order communications secondary driver 58 and routing logic 60.
The secondary driver 58 (Fig. 1) essentially provides a handshaking function between the host system 22 and the router module 20. The driver 58 may be conventional and can be made in accordance with a number of different protocols, such as International Standards Organization (ISO), binary-synchronous (bi-sync), Data Link Control-Common Carrier (DLC-CC) and Data Link
Communication (DLC). The ISO protocol is not complete in itself and is generally modified by the company using it. For example, there may be a Burroughs ISO, an NCR ISO, etc. The ISO and bi-sync protocols are "character" protocols. The characters in these character protocols generally utilize the ASCII format. The DLC protocol is a bit-oriented system in which data is presented in the form of long strings of binary 1's and 0's as will be described hereinafter in relation to Fig. 2. The router module 20 (Fig. 1) also includes a conventional cassette driver and manager 62 which provides the interface between the router module 20 and the cassette terminal 52. An important feature of this invention is that the router module 20 (Fig. 1) enables the terminals like 24 and 26, for example, to communicate with each other without the intervention of a complex computer system. Another feature is that the router module 20
(Fig. 1) may be mounted on a substrate 21 and incorporated within one of the terminals like 24 as shown in Fig. 3. The terminal 24 is housed within a conventional cabinet 64 (shown only in dashed outline in Fig. 3), and the router module 20 is housed within the cabinet 64. Each of the terminals like 24 and 26 has its own power supply (PS) 66 associated therewith, and consequently, the router module 20 is designed to utilize the power supply 66 of the terminal like 24 in which it is housed.
Earlier herein it was stated that DLC protocol used is a bit oriented system. In the embodiment described, the information which is sent up from the terminals like 24 and 26 has the format of the data string 66 shown in Fig. 2. The data string 66 is comprised of 8 bit bytes with the entire string 66 being comprised of up to a maximum of 256 such bytes, for example, although this number could be changed to suit different applications. The first three bytes of the data string 66
(Fig. 2) are referred to as the DLC header and are embraced by bracket numbered 68. The header 68 is comprised of an 8 bit flag (F) byte, an 8 bit address (A) byte, and an 8 bit command status (C/S) byte. The DNA header which is embraced by a bracket numbered 70 is comprised of an 8 bit packet format (P/F) byte, an 8 bit packet type (P/T) byte, two 8 bit bytes of a logical origin address (LOA), and two 8 bit bytes of a logical destination address (LDA). The data string 66 (Fig. 2) also includes a
DLC trailer which is embraced by the bracket 72 and which is comprised of two 8 bit bytes of a cyclic re- dundancy check (CRC) and an 8 bit flag byte (F). The CRC provides a cyclical redundancy check for checking any errors of transmission which generally are due to noise occurring during transmission. The check is effected by a conventional complex algorithm by a hardware integrated circuit associated with a serial interface unit 106 shown in Fig. 5. The binary data 74 which is to be transmitted in the data string 66 lies between the DNA header 70 and the DLC trailer 72 as shown.
The DLC header 68 and the DLC trailer 72 of the data string 66 (Fig. 2) are used to get data from the terminals such as 24 and 26 (Fig. 1) to the DLC communications primary driver 54, to the router module 20, and back to the various terminals like 24 and 26 and the printer module 30 in the example being described. For communication with regard to the host system 22, the DLC header 68 and DLC trailer are used to get information from the secondary driver 58 to the host system 22 and vice versa.
As stated earlier herein, the amount of binary data 74 (Fig. 2) within a data string 66 may vary. In the embodiment described, a data string 66 may be up to 256 bytes long with up to 244 bytes being provided for binary data 74. The primary driver 54 (Fig. 1) has a buffer (not shown) to receive up to 256 bytes of information .in the embodiment being described. Because the data string 66 may be varied in length, the driver needs some means for determining how long the binary data 74 is in a particular data string 66. This is accomplished by including a conventional circuit in the primary driver 54 which is triggered to start counting by the flag byte (F) in the DLC header 68. A count of 7E (in hex code) for example, can be used in the flag byte (F) to initiate the counting. Because the DLC header 68, the DNA header 70, and the DLC trailer 72 are of a fixed length in a data string 66, when the flag byte F in the DLC trailer 72 is received, it is used to trigger a subtraction in the serial interface unit 106 associated with the primary driver 54 which subtracts a fixed num ber of bytes from the count which was initiated by the flag byte in the DLC header 68 to arrive at the information included in bracket 76 in Fig. 2. The DNA header 70 in bracket 76 is used to provide the routing information to the routing logic 60 in Fig. 1 as will be described hereinafter. The flag byte (F) included in the DC trailer 72 also has a designation of 7E in hex code.
The routing logic 60 (Fig. 1) always uses the DNA header 70 data to ascertain where to send the associated binary data 74. The routing logic 60 functions as though it were handling a "hot potato", in that upon receiving the information included in bracket 76, the routing logic 60 immediately transfers the information to one of the three drivers 54, 58, or 62 (Fig. 1).
The method by which the information is transferred or routed via the routing logic 60 is handled by the Decision Table shown hereinafter in Table 1A and
Table IB. Tables 1A and IB should be read together with Table IB being placed to the right of Table 1A so that Lines lb through 18b of Table IB are aligned with Lines la through 18a, respectively, of Table 1A.
Figure imgf000009_0001
Figure imgf000010_0001
Table IB Continued
17b LOW ORDER PRIMARY DLC DRIVER (PING PONG
TEST REQUEST) 18b HIGH ORDER LINK
Before discussing the contents of the Decision
Table shown in Tables 1A and IB, it appears appropriate to discuss the coding involved therein. While Fig. 1 shows only one router module 20 associated with the host system 22, more than one router module may be utilized as shown in Fig. 4.
Fig. 4 is a schematic diagram in block form showing how sevexal router modules like 20, already discussed, may be coupled to the host system 22. The router module 20, also marked as #1 in Fig. 4, is coup led to the host system 22 by a conventional common bus 78. A second router module marked as #2 and reference numeral 20-2 and a third router module marked as #3 and reference numeral 20-3 are also coupled to the host system 22 via the bus 78 as shown. Router module 20-2 has terminals 80 and 82 and the cassette terminal 84 associated therewith, and these terminals may be identical to terminals 24, 26, and 52 associated with router module 20. Similarly, router module 20-3 has terminals 86 and 88 and cassette terminal 90 associated therewith. The router modules 20-2 and 20-3 may also have printer modules (not shown but similar to printer module 30). associated therewith to enable several terminals like 80 and 82 to utilize a printer module in shared relationship as previously described. In the embodiment described, the identification coding for the modules and terminals shown in Fig. 4 is given in hex coding and is shown within parentheses within the associated block or module. For example, router module 20 is identified by the (001X) coding shown therein. The "X" in the coding represents "don't care" bits. The terminals 24 and 26 are identified by the (0011) and (0012) coding shown, and the printer module 30 is identified by the (0013) coding shown. The cassette terminal 52 is identified by (001F) in hex form. To summarize, the identification of the various router modules like 20, is effected by the first three characters (in hex form) within the parenthesis when reading from left to right, and the terminals or the printer modules (like module 30) which are associated with a particular router module like 20 are identified by the right-most character within the parenthesis (like numeral 3 given in hex form for module 30).
While referring to the Tables 1A and IB and Fig. 4, the following discussion will further explain the functioning of the router module 20. A feature of this invention is that the low-order terminals such as terminals 24 and 26 perform the decision-making logic with regard to what is to be done to a message which originates at that particular terminal. For example, if terminal 24 (Fig. 1) were to send a message to the printer module 30, the message would have the appearance of the data string 66 shown in Fig. 2 in which two 8 bit bytes for a total of 16 bits are provided for the LDA and a similar amount is provided for the LOA. In this instance, the destination address (LDA) is (0013, in hex form), representing printer module 30. Looking at line 4a in Table 1A, the twelve bits S15-S4 (high order) represent the identification of the router module itself as already explained in relation to module 20 in Fig. 4, and the last four binary bits (low order) on line 4a (a binary 3) represent the identification of the printer module 30. The twelve bits S15-S4 are the high order bits and they are strapped or fixed to the router module 20; in other words, data from any low order terminal like 24 or 26 will be forwarded directly to another low order terminal like 28 associated with that router module 20 by the module 20. Line 13a in Table 1A in- dicates that data from any low order terminal like 24 in Fig. 1 will be routed to the low order terminal (001C) in hex form or terminal (1100) as written in binary form in Table 1A, with this last-named terminal not being shown in the drawings.
From line 16a in Table 1A, a LDA of 1111 (in binary form) indicates that a message from any one of the terminals like 24, for example, which terminals are associated with the router module 20, will be routed to the cassette terminal 52 as shown in Fig. 4.
Before discussing how data or information is transferred to and from the various elements shown in Fig. 1, it seems. suitable to discuss generally, the hardware which is associated with the various logical functions or representations shown in Fig. 4.
Fig. 5 is a diagrammatic block diagram showing one embodiment of the hardware used to implement the routing logic 60 of the router module 20 whose logical representation is shown in Fig..1. The router module 20 includes a processor such as microprocessor (MP) 92, a plurality of random access memories (RAMs) such as RAMs 94-1 and 94-2, and a plurality of read only memory (ROM) units such as 96-1, 96-2, and 96-3, for example, which are conventionally intercoupled by a system bus 98. Naturally, the number of RAM units and ROM units used is dependent upon the needs of a particular system. The RAM units 94-1 and 94-2 are shown only as RAM 94 in Fig. 1, and similarly, ROM units 96-1, 96-2, and 96-3 are shown only as ROM 96 in Fig. 1. The routing logic 60 (Fig. 5) also includes a timer 100 which is selected to provide a plurality of different predetermined times as needed by the particular routing logic 60 rather than use the MP 92 for this function. The routing logic 60 also includes a plurality of switches such as manually-settable switches 102, with one such switch being provided for each router module like 20. In the embodiment described, the switches 102 are used to set the upper twelve bits or S4 through S15 shown in Table 1A so as to identify each terminal or module within the system as earlier explained. The terminals, like 24, must provide the full 16 bits for identification of the LOA, for example; however, the highest 12 bits thereof are the same as those of the associated router module. The full 16 bits for identification of the LOA or portions thereof may be provided from software or keyboards associated with the terminals.
The router module 20 (Fig. 5) also includes a conventional serial interface unit 104 which is used to interconnect the module 20 with the host system 22, and similarly, the module 20 also includes the conventional serial interface unit 106 which is used to interconnect the module 20 with the terminals such as 24, 26, 28, etc. as described in relation to Fig. 1. A conventional parallel interface including unit 108 is used to interconnect the module 20 with the cassette terminal 52 simply to match the type of terminal 52 employed although a serial interface (not shown) could be used with a matching serial type terminal 52. Conventional line receivers 110 are used to receive signals from the host system 22, and similarly, line receivers 112 are used to receive signals from the terminals 24, 26, and 28. The receivers such as 110 and 112 include transformers to receive signals and to provide line isolation, and also include operational amplifiers to provide proper band pass capability for receiving only the desired signals, for eliminating noise, and for shaping the signals into well-shaped digital signals which are fed into the associated serial interface units 104 and 106 which are digital-type devices. Line drivers 114 and 116 are used to strengthen the signals coming from the associated serial interface units 104 and 106, respectively, to modify the signals into signals which are somewhat more analog in nature so as to provide some line-driving capability, and to provide line isolation (via a transformer) as is conventionally done. The parallel interface unit 108 contains 8 data send lines, 8 data receive lines and several associated control lines (not shown) to strobe data between the router module 20 and the cassette terminal 52. The parallel interface unit 108 may be conventional such as integrated circuit #8255 which, for example, is manufactured by Intel Corporation. The router module 20 (Fig. 5) also includes a conventional direct memory access (DMA) unit 118 which is utilized to avoid having the MP 92 directly effect the accessing of memory. This aspect will be discussed hereinafter.
The software associated with the primary driver 54 lies in ROM 56 (Fig. 1), the software associated with the secondary driver 58 lies in a ROM 120, and similarly, the software associated with the cassette driver and manager 62 lies in a ROM 122. The software associated with the drivers 54, 58, and the manager 62 is conventional and is dependent upon the particular system or protocol used; consequently, it will not be discussed in detail herein. The ROMs 56, 120, and 122 are shown as separate items for ease of illustration; however, they may comprise a portion of the ROMs 96-1, 96-2, and 96-3 shown in Fig. 5.
The software associated with the router module 20 lies in portions of the ROMs 96-1, 96-2, and 96-3 shown in Fig. 5. Basically, there are three major subroutines forming the software for the routing logic 60; they are:
(a) Subroutine 1, which processes all responses from the terminals such as 24, 26, etc.;
(b) Subroutine 2 which services high order output messages going to and coming from the host system 22; and
(c) Subroutine 3 which performs the routing logic associated with the Decision Table shown in Tables 1A and IB discussed earlier herein. Subroutine 3 is called by Subroutines 1 and 2.
Subroutine 1 is part of the primary driver 54 shown in Fig. 1, and it carries out the main functions thereof. Subroutine 1 performs the usual handshaking and protocol associated with the data link communications (DLC) mentioned earlier herein. For example, if one of the terminals like 24 in Fig. 1 wishes to send a data message to either the host system 22 or one of the other terminals, such as 26, the primary driver 54 checks the data string 66 (Fig. 2) to make sure that a proper format exists. After the usual handshaking procedures, a point is reached in the processing by the primary driver at which it determines, after protocol error checking, that the data string 66 is in the proper format and is correct. At this point, the primary driver 54 calls the router module 20 to pass that portion of the data string 66 shown in bracket 76 in Fig. 2 thereto. The DLC header 68 and the DLC trailer 72 are used for protocol purposes.
Subroutine 2 is part of the secondary driver 58 shown in Fig. 1, and it carries out the main functions thereof. Essentially, subroutine 2 is a high order communications driver and it calls upon sub routines of a smaller nature in order to effect that function. Because this subroutine may be conventional and is dependent upon the particular protocol used as mentioned earlier herein, it need not be described in any further detail. Eventually a point will be reached at which the driver 58 will decide that the data coming from the host system 22 is in the proper format and is correct. At this point, the secondary driver 58 calls the router module 20 to pass the data thereto.
Subroutine 3, alluded to earlier herein, is used to perform the routing logic; essentially, it interprets the Decision Table shown in Tables 1A and 1B. The routing logic 60 for the router module 20 is shown in Table 2 which is listed hereinafter. Table 2
Router Module 20 essentially contains the routing logic for messages, based on a logical destination address. A. Pseudo-Structured Code: 1 ) IF message destination is a low order,
(terminal) THEN return LOWRTF=1, HIWRTF=0. 2) IF message destination is a high order, (host system 22) THEN
2a) Increment Nr count of origin via call to UPDTNR.
2b) IF high order buffers are full or high order line is inactive THEN dispose of message. ELSE set high order buffer full flag to indicate which buffer message is in and return LOWRTF=0, HIWRTF=1. 3) IF message is Ping Pong test request, THEN 3a) Increment link Nr via call to UPDTNR. 3b) Run Ping Pong test via call to PPTDX. 4) IF message is to be broadcast, THEN
4a) Increment link Nr via call to UPDTNR. 4b) Swap logical origin address and logical destination addresses. 4c) Set up group 1 address field and unnum bered information control field
(Poll bit = 0). 4d) Transmit frame via call to DMAOUT.
5) IF message is router diagnostic, THEN
5a) Increment link Nr via call to UPDTNR. 5b) Push return address.
5c) Push 2 byte test number. 5d) Generate table entry address and begin execution at given address.
6) IF message destination in cassette terminal 52, THEN
6a) Increment link Nr via call to UPDTNR. 6b) Process message via call to DCMESG. B. Entry Point and Calling Sequence: CALL Router Module 20
C. Exit Conditions: No requirements D. Externally Defined Subroutines:
UPDTNR - increment station Nr count. RETURN - dispose of undeliverable message. MOVBUF - move block of memory DMAOUT - transmit frame via DMA CHSTAT - send RNR message.
PPTDX - execute in-link Ping Pong Test. DCMESG - process digital cassette terminal 52 message. E. Other Considerations: In the embodiment described, an 8085 type microprocessor 92 was used in association with the various programs and subroutines mentioned, and in the process, certain registers associated with the microprocessor 92 were destroyed. The particular registers which were destroyed were the PSW, B, C, D, and E registers; they are listed here simply to facilitate the writing of other routines which may be associated with the router module 20.
The routing logic 60 is shown in pseudo structured code beginning at A in Table 2. A description of each of the various code words used therein is listed at the end of Table 2. The routing logic 60 is presented in a series of "IF" statements followed by "THEN" statements which define what the routing logic 60 will do under given situations or conditions. A general discussion of Table 2 will follow.
With regard to Table 2, line 1 thereof states that if a message is to be transferred to a low order terminal like 26, for example, two flags are set. The embodiment described sets a low order write flag (LOWRTF) equal to a binary one and a high order write flag (HIWRTF) equal to a binary zero. The binary one flag indicates to the primary driver 54 that it may use the data which is in a buffer located in the RAM 94-1 (Fig. 5) and the binary zero flag indicates to the secondary driver 58 that it may not use this data. These flags LOWRTF and HIWRTF are not those flags which are associated with the DLC header 68 and DLC trailer 72 as shown in Fig. 2, but they are flags which are used by the routing logic 60 to indicate whether the router module 20, the primary driver 54, or the secondary driver 58 has control of the message or data. The router module 20, the primary driver 54, and the secondary driver 58 can all work asynchronously, and can communicate with one another by the use of the flags LOWRTF and HIWRTF.
With regard to Table 2, line 2 thereof states that if a message is to be routed to the host system 22, then certain counters such as Nr counters are incremented to take care of certain housekeeping functions; this is effected by a call to a subroutine which is identified as UPDTNR. The Nr counters (not shown) are utilized to indicate to the primary driver 54 that a message has been received correctly and has been processed (relayed at a later time to the host system 22). For example, the Nr counters are "scratch-pad" counters which are associated with the MP 92 (Fig. 1), and the term "Nr" stands for "number received" count. In the embodiment described, three bits are reserved for this count and they appear in the command status (C/S) word of the DLC header 68 shown in Fig. 2.
Before the message can be relayed to the host system 22, it is necessary first to determine whether or not certain high order buffers in RAM 94-1, for example, are available to store the message until the host system 22 requests it. If there are no available buffers, or if the high order line 122 (Fig. 5) is active as indicated on line 2b), then the message is disposed of and the terminal which initiated the message must try again at a later time to send the message. If a high order buffer in RAM 94-1, for example, is available, then the message is transferred thereto, and a flag is set in RAM 94-1 to indicate that this buffer is full. The HIWRTF flag is then set to a binary one indicating that the communication with the high order driver 58 (Fig. 1) is desired.
With regard to Table 2, line 3 thereof indi- cates a check on an incoming message to determine whether or not it represents a request for a Ping Pong test. As used herein, this test is simply a diagnostic test to check on the hardware shown in Fig. 5 to determine whether or not it is operating properly and to enable a serviceman to repair the router module 20 if it is not. Line 3a of Table 2 is identical to line 2a thereof already described. Line 3b indicates a call to a subroutine PPTDX which contains all the necessary steps to effect the diagnostic test. Because this aspect is not important to this invention, it need not be described in any further detail.
With regard to Table 2, line 4 thereof indicates a check to determine whether or not a message is to be broadcast. As used herein, the term broadcast means the ability of the router module 20 to transmit a message simultaneously to all the associated terminals like 24, 26, 28, and 30 shown in Fig. 1.
Messages are broadcasted in the following situations: 1. If a broadcast program load is requested, the appropriate or selected data records from the cassette terminal 52 (Fig. 1) will be broadcasted to the terminals like 24 associated with a router module like 20. 2. If a message is received from the host system 22 and its logical destination address (LDA) is not equal to the address of any one of the terminals like 24, 26, 28, or 30 associated with a router module like 20, it will be broadcasted to all of the terminals associated with that router module.
3. If a message is received by a router module like 20 from an associated low order terminal like 24, 26, for example, and the message has a logical origin address (LOA) which is not equal to the address of any one of these terminals, it will be broadcasted to all the associated terminals. With regard to the host system 22 broadcasting messages to terminals associated with a particular router module like 20, for example, the following comments apply. Each router module like 20, 20-2, and 20-3 shown in Fig. 4 has its own slightly different protocol associated therewith; this feature enables the host system 22 to select the particular router module like 20, 20-2, or 20-3 with which it is to communicate. In other words, when the host system 22 wishes to communicate with a particular terminal like 24 associated with a router module like 20, it first selects router module 20 (via the protocol mentioned), and thereafter the data string like 66 in Fig. 2, which has the appropriate LDA therein, is used by the router module 20 to route the message to the appropriate terminal. If the LDA in the data string 66 is not equal to one of the terminals associated with a router module like 20, then the message is broadcasted to all the terminals associated with that router module.
The following Table 3 indicates how a message from a terminal like 24 in Fig. 4 is routed in a broadcast mode to the other terminals like 26 and 30 associated with the router module 20.
Figure imgf000021_0001
The numbers shown in Table 3 are hexadecimal designations. Line 1 in Table 3 represents a selective transference; it indicates that a data message originating at terminal 24, also having an LOA marked (0011) in Fig. 4 will be routed to the printer 30, having the LDA of (0013). Line 1 in Table 3 is similar to the function of Tables 1A and IB which handle all messages except the broadcast messages.
Line 2 in Table 3 shows how a terminal like 24 in Fig. 4 can initiate a broadcast message to the other terminals like 26 and 30 associated with the router module 20. When a broadcast message is to be initiated at the terminal 24, its LOA is purposely changed (via a keyboard entry, for example) from the usual (0011) to an LOA of (1111) as seen in line 2 of Table 3. Because this is not the usual LOA designation associated with the terminal 24, the router module 20 recognizes this as a request to broadcast the message, and the router module 20 will then switch the LOA and LDA fields as shown in Line 3 of Table 3. Line 3 of Table 3 effects the broadcasting mode to the other terminals like 26 and 30 associated with router module 20.
The address marked A located in the DLC header 68 of the data string 66 is utilized by a router module like 20 to broadcast a message to its associated terminals, like 24, 26, etc. The address A in the DLC header 68. is an 8 bit address, in the embodiment described, and is referred to as the link address in Table IB. The first four bits on a line like 13b in Table IB represent the upper four bits of the link address. In the particular embodiment described, the lower four bits of the 8 bit address A are all identical; consequently, they are not shown in Table IB. For router module 20 shown as module #1 in Fig. 4, the hex designation therefor is (001X) as previously described. A terminal like 26 in Fig. 4 having a hex designation of (0012) is represented by line 3b in Table 1B. Continuing with broadcasting a message, line 4a of Table 2 is identical to line 2a already described. Line 4b describes the function of switching the LDA and LOA fields in the DLC header 68 of the data string 66 so that the message will be in the proper format to be transmitted down the line drivers 116 associated with the primary driver 54. Line 4c describes the DLC protocol requirements associated with the primary driver 54 to broadcast a message. Line 4d refers to calling a subroutine which is part of the primary driver 54; this subroutine transmits the message down the communications link including the line drivers 116 shown in Fig. 5.
With regard to Table 2, line 5 thereof refers to certain messages which are initiated, by the terminals like 24, and are used to activate the router modules like 20 to perform certain test or diagnostic routines. These certain messages are recognized by the router modules, like 20, by the logical destination address (LDA) shown in Table 1A. For example, a user of a terminal like 24 may want to initiate a test routine on its associated router module 20. The LDA of the associated router module 20 is supplied by the terminal 24, for example, and is located in the DNA header 70 shown in Fig. 2. The upper twelve digits S15-S4 entered are the same as the digits which are strapped to the router module. 20; these digits are manually entered upon the switches (shown generically as 102 in Fig. 5) associated with the router module 20. The lower four digits S3 S0 are all zeroes as shown on line 1a of Table 1A. The 16 digits mentioned, S15-S0 indicate to the router module 20 that a test or diagnostic routine is requested, and the test routine requested is entered as part of the data string 66 (Fig. 2) entered upon the terminal 24 in the example being described.
If a diagnostic or test routine is requested as discussed in the prior paragraph with regard to paragraph 5 of Table 2, then steps 5a through 5d will follow as listed in Table 2. Step 5a is identical to step 2a already described. At steps 5b, 5c, and 5d, a subroutine associated with the router module 20 and stored in a ROM like 96-1, for example, is called upon for the execution of the test routine requested. The subroutine mentioned will save the return address (step 5b) and then calculate (step 5c) the address (in a lookup table) as to where the requested test routine is located (step 5c). Thereafter the router module 20 executes (step 5d) the test routine first accessed. When the test routine is completed, control is returned to the router module for continued processing.
With regard to Table 2, line 6 indicates a check to determine whether or not a message destination is for the cassette terminal 52. As seen from Line 16a of Table 1A, when the S3-S0 digits of the LDA are all binary Is, the message destination (from line 16b of Table IB) is the cassette terminal 52. Step 6a is identical to step 2a, already described, and step 6b relates to processing the message by calling a subroutine DCMESG which provides the necessary steps to effect the transfer of the message to the cassette unit or terminal 52. Paragraph B of Table 2 simply relates to an entry point for calling the router module 20.
Paragraph C'of Table 2 indicates that no special requirements are necessary to exit from the routines discussed in relation to the router module 20. Paragraph D of Table 2 lists the externally defined subroutines which are used with the router module 20.
Paragraph E of Table 2 states other considerations associated with the router module 20; these considerations have been discussed earlier herein in connection with Table 2.
Having described generally some of the routines (Table 2) associated with the routing logic 60, it appears appropriate to discuss, in more detail, how a message such as a data string 66 shown in Fig. 2 is processed by the router module 20 shown in Figs. 1 and 5. A message like data string 66 which originates at a terminal like 24 (Fig. 1) will pass through the line receivers 112 (Fig. 5 ) to the serial interface unit 106. The interface unit 106 recognizes a message like data string 66 by its starting flag F in header 68, and its ending flag F in trailer 72. As the message is received by the interface unit 106, it is transferred into the RAM 94-1 by the DMA unit 118. After the entire data string 66 is received at the interface unit 106, a
CRC error check is made of the data within the data string 66 to make sure that errors are detected. After the error check is made, the interface unit 106 will interrupt the MP 92, informing it that the unit 106 has a message which it can dispose of. Thereafter, the MP 92 will enable the primary driver 54 (Fig. 1) to execute an associated program which is a part thereof, and which program establishes communication or transfer protocol. The message or data string 66 is left in the RAM 94-1 at a particular address therein. The program associated with the primary driver 54 will then call the routing logic 60 which will determine the destination of the message. The program associated with the routing logic 60 is stored in a portion, of ROM 96-1, for example, and the MP 92 in conjunction with this program and the Decision Table shown in Tables 1A and IB will ascertain where the message is to be sent. In the example being described, the LDA of the header 70 (Fig. 2) of the data string 66 may indicate that the message is to go to the printer module 30 (Fig. 1). This means that the primary driver 54 is called, and it is given the starting address of the data string 66 which was stored in the ROM 94-1. The driver 54 then gives the appropriate command to the DMA unit 118 to effect the transfer of the data string 66 from the ROM 94-1 to the interface unit 106, which in turn will transfer the data string 66 to the line drivers 116 which in turn transfer the data string 66 to the printer module 30 in the example being described. While the message transferred is described as being the entire data string 66, there are many messages which are transferred, for example, between the terminals like 24, 30 and the MP 92 which messages have only the DLC header 68 and the DLC trailer 72 (Fig. 2) forming the entire message data string like 66. These shortened messages are simply protocol control messages which may be going on all the time asynchronous to the fact that the MP 92 in association with the routing logic 60 is also concurrently executing the program represented by the routing logic 60. When a message such as that represented by data string 66 is to be transferred from a terminal, like 24, to the host system 22 (Fig. 1), the following procedure is used. As previously described, the destination or LDA of the data string 66 is entered on a terminal like 24 or initiated thereby, and that data string is routed up the line receivers 112 (Fig. 5) to the interface unit 106. From the interface unit 106, the data string 66 is transferred to the RAM 94-1, for example, by the DMA unit 118 as previously described. After error detection and correction have been performed with regard to the CRC bytes in the trailer 72 (Fig. 2), the MP 92 will be interrupted and the MP 92 will start execution of the software portion of the primary driver 54 which examines the LDA and C/S fields of the data string 66. After examination, the data string 66 is passed to the routing logic 60 with a software call. This call is referred to in section B of Table 2. The software associated with the routing logic 60 will ascertain from the LDA of the data string 66 that the message is to be transferred to the host system 22. In this regard, the routing logic 60 will call the secondary driver 58 so that the message can be transferred to the host system 22. The address at which the message or data string 66 is stored in RAM 94-1 is then passed to the secondary driver 58 which includes a program which is stored in the ROM 120. The secondary then waits for a poll or call from the host system 22 to effect the transfer of data thereto. In the embodiment described, the interface unit 104 transfers one character at a time to the host system 22, and while this is being done, the MP 92 then pulls the next character from the data string 66 st e i the RAM 94-1 through the accumulator of the MP 92 and transfers it to the interface unit 104. From the interface unit 104, the characters are sent via the line drivers 114 to the host system 22. In the embodiment described, the characters are transmitted serially out of the interface unit 104 at a maximum rate of 4800 Baud. Thus, while the interface unit 104 is transmitting one character at a time, the MP 92 can suspend the secondary driver 58, permitting the MP 92 to process other procedures such as the polling of low order terminals such as 24 and 26 and transmitting other messages throughout the system.
Essentially, transferring characters out of the serial interface unit 104 takes longer than it takes the MP 92 to feed characters thereto from the RAM 94-1. The interface unit 104 is conventional and may be a #8251 integrated circuit chip which is manufactured by Intel Corporation, for example. As far as transmission of characters is concerned, the MP 92 selects two eight bit bytes or two characters from the data string 66 and transfers them to the interface unit 104. While the first of these two bytes is being transmitted, the second byte is located at a ready station or a buffer (not shown) included in the interface unit 104. When the first byte or character is sent over the line drivers 114, an interrupt signal is sent to the MP 92 to interrupt it to obtain the third character or byte as the interface unit 104 transfers the second byte or character from its buffer to start the transmission of the second byte over the drivers 114. When a message such as data string 66 (Fig. 2) is to be transferred from the host system 22 to one of the terminals like 24 or 26 (Fig. 1), for example, the following procedure is used. In this situation, the secondary driver 58 will issue a call to the router module 20; this will cause the MP 92 to execute the routing logic 60. The LDA of the data string 66 will indicate (via Tables 1A and IB) that the message is to go to terminal 24, in the example being described, and the data string 66 will be stored in the RAM 94-1 (Fig. 5). The routing logic 60 will then call the primary driver 54 (Fig. 1) to effect the transfer. The primary driver 54 will initiate the appropriate input and output (I/O) commands required for the serial interface unit 106 (Fig. 5) to set up the DMA unit 118 previously described. The message will then be sent serially over the line drivers 116 to the terminal 24. The terminal 24 responds by sending a supervisory frame to the router module 20 as part of the protocol associated with the primary driver 58.

Claims

CLAIMS :
1. An apparatus for routing data among terminal units and a host computer system, characterized in that at least first ones of said terminal units (24 etc.) are arranged to transmit routing data includ ing a logical origin address (LOA) which indicates the origin of a string of information to be routed and a logical destination address (LDA) which indicates the intended destination of said string of information, and characterized by a router module (20) for receiving a said string of information including said routing data and for routing said string of information to selected ones of said terminal units (24 etc) or to said host system (22) in accordance with said routing data, said router module comprising: first coupling means (104, 110, 114) for coupling said router module (20) with said host system (22) for transferring said string of information to and from said host system (22); second coupling means (106, 112, 116) for coupling said router module with said plurality of terminal units for trans ferring said string of information from one of said terminal units to at least another one of said terminal units; and routing logic (60) including a decision table which utilizes said routing data to route said string of information in accordance with said routing data.
2. An apparatus according to claim 1, characterized in that said routing logic (60) is arranged to examine the routing data of each said string of information and to rout said string of information in a broadcast mode to each of said terminal units (24 etc.) when the routing data meets a first predetermined criterion.
3. An apparatus according to claim 1, characterized in that said routing logic (60) is arranged to
3 . ( concluded ) examine the routing data of each said string of information and to cause a test routine to be initiated when the routing data meets a second predetermined criterion.
4. An apparatus according to claim 1, characterized by permanent storage means (52), and further characterized in that said router module (20) includes third coupling means (108) for coupling said router module (20) with said permanent storage means for transferring a said string of information to and from said permanent storage means.
5. An apparatus according to claim 1, characterized in that said router module (20) is mounted on a substrate (21) mounted in one of said terminal units (24 etc.) whereby said router module (20) utilizes in operation a source of power associated with said one of said terminal units.
6. An apparatus according to claim 1, characterized in that said terminal units (24, etc.) include a peripheral device (30) which is shared by at least two of said first ones of said terminal units and which is arranged to receive a said string of information therefrom.
7. An apparatus according to claim 6, characterized in that said peripheral device (30) is a printer module.
8. An apparatus according to claim 1, characterized in that said routing logic (60) includes a storage device in which a decision table is stored.
PCT/US1982/001305 1981-09-28 1982-09-20 Apparatus for routing data amoung low order units and a high order host computer system WO1983001132A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
DE1982903120 DE90016T1 (en) 1981-09-28 1982-09-20 ARRANGEMENT FOR SELECTING THE DIRECTION FOR DATA BETWEEN PERIPHERAL UNITS AND A CENTRAL COMPUTER.

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US306,435810928 1981-09-28
US06/306,435 US4456957A (en) 1981-09-28 1981-09-28 Apparatus using a decision table for routing data among terminals and a host system

Publications (1)

Publication Number Publication Date
WO1983001132A1 true WO1983001132A1 (en) 1983-03-31

Family

ID=23185271

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1982/001305 WO1983001132A1 (en) 1981-09-28 1982-09-20 Apparatus for routing data amoung low order units and a high order host computer system

Country Status (5)

Country Link
US (1) US4456957A (en)
EP (1) EP0090016A4 (en)
JP (1) JPS58501572A (en)
CA (1) CA1195751A (en)
WO (1) WO1983001132A1 (en)

Families Citing this family (97)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4604683A (en) * 1984-12-10 1986-08-05 Advanced Computer Communications Communication controller using multiported random access memory
JPS6255767A (en) * 1985-09-03 1987-03-11 Matsushita Electric Ind Co Ltd Electronic catalog device
US4787027A (en) * 1985-09-20 1988-11-22 Ncr Corporation System using an adapter board to couple a personal computer to a plurality of peripherals in a financial environment
US4942552A (en) * 1986-11-20 1990-07-17 Allen-Bradley Company, Inc. Method and apparatus for saving and performing industrial control commands
US4887076A (en) * 1987-10-16 1989-12-12 Digital Equipment Corporation Computer interconnect coupler for clusters of data processing devices
US4949337A (en) * 1989-01-30 1990-08-14 Honeywell Inc. Token passing communication network including a node which maintains and transmits a list specifying the order in which the token is passed
US5249292A (en) * 1989-03-31 1993-09-28 Chiappa J Noel Data packet switch using a primary processing unit to designate one of a plurality of data stream control circuits to selectively handle the header processing of incoming packets in one data packet stream
JP2504206B2 (en) * 1989-07-27 1996-06-05 三菱電機株式会社 Bus controller
US5163138A (en) * 1989-08-01 1992-11-10 Digital Equipment Corporation Protocol for read write transfers via switching logic by transmitting and retransmitting an address
ATE179811T1 (en) * 1989-09-08 1999-05-15 Auspex Systems Inc OPERATING SYSTEM STRUCTURE WITH SEVERAL PROCESSING UNITS
US5163131A (en) * 1989-09-08 1992-11-10 Auspex Systems, Inc. Parallel i/o network file server architecture
US5165022A (en) * 1989-10-23 1992-11-17 International Business Machines Corporation Channel and control unit having a first I/O program protocol for communication with a main processor and a second universal I/O program protocol for communication with a plurality of I/O adapters
CA2076366C (en) * 1990-03-02 1998-05-26 Michel J. Remion Telecommunication interface apparatus and method
DE69330981T2 (en) * 1992-04-20 2002-06-27 3Com Corp Device for expanding network means to remote networks
AU4661793A (en) * 1992-07-02 1994-01-31 Wellfleet Communications Data packet processing method and apparatus
ATE222384T1 (en) * 1993-06-03 2002-08-15 Network Appliance Inc METHOD AND FILE SYSTEM FOR ALLOCATING FILE BLOCKS TO STORAGE SPACE IN A RAID DISK SYSTEM
US6138126A (en) * 1995-05-31 2000-10-24 Network Appliance, Inc. Method for allocating files in a file system integrated with a raid disk sub-system
US6604118B2 (en) 1998-07-31 2003-08-05 Network Appliance, Inc. File system image transfer
US7174352B2 (en) 1993-06-03 2007-02-06 Network Appliance, Inc. File system image transfer
JP3751018B2 (en) * 1993-06-03 2006-03-01 ネットワーク・アプライアンス・インコーポレイテッド LightAnywhere file system layout
WO1994029795A1 (en) * 1993-06-04 1994-12-22 Network Appliance Corporation A method for providing parity in a raid sub-system using a non-volatile memory
US5511168A (en) * 1993-07-01 1996-04-23 Digital Equipment Corporation Virtual circuit manager for multicast messaging
US5509006A (en) * 1994-04-18 1996-04-16 Cisco Systems Incorporated Apparatus and method for switching packets using tree memory
US5519704A (en) * 1994-04-21 1996-05-21 Cisco Systems, Inc. Reliable transport protocol for internetwork routing
US5867666A (en) * 1994-12-29 1999-02-02 Cisco Systems, Inc. Virtual interfaces with dynamic binding
US6097718A (en) * 1996-01-02 2000-08-01 Cisco Technology, Inc. Snapshot routing with route aging
US6147996A (en) 1995-08-04 2000-11-14 Cisco Technology, Inc. Pipelined multiple issue packet switch
US6917966B1 (en) 1995-09-29 2005-07-12 Cisco Technology, Inc. Enhanced network services using a subnetwork of communicating processors
US6182224B1 (en) 1995-09-29 2001-01-30 Cisco Systems, Inc. Enhanced network services using a subnetwork of communicating processors
US7246148B1 (en) 1995-09-29 2007-07-17 Cisco Technology, Inc. Enhanced network services using a subnetwork of communicating processors
US6091725A (en) * 1995-12-29 2000-07-18 Cisco Systems, Inc. Method for traffic management, traffic prioritization, access control, and packet forwarding in a datagram computer network
US6035105A (en) * 1996-01-02 2000-03-07 Cisco Technology, Inc. Multiple VLAN architecture system
US6308148B1 (en) 1996-05-28 2001-10-23 Cisco Technology, Inc. Network flow data export
US6243667B1 (en) 1996-05-28 2001-06-05 Cisco Systems, Inc. Network flow switching and flow data export
US6212182B1 (en) 1996-06-27 2001-04-03 Cisco Technology, Inc. Combined unicast and multicast scheduling
US6434120B1 (en) * 1998-08-25 2002-08-13 Cisco Technology, Inc. Autosensing LMI protocols in frame relay networks
US6304546B1 (en) 1996-12-19 2001-10-16 Cisco Technology, Inc. End-to-end bidirectional keep-alive using virtual circuits
RU2144274C1 (en) * 1997-02-07 2000-01-10 Самсунг Электроникс Ко., Лтд. Method for transmission and processing of message groups in electronic mail system
US6356530B1 (en) 1997-05-23 2002-03-12 Cisco Technology, Inc. Next hop selection in ATM networks
US6122272A (en) * 1997-05-23 2000-09-19 Cisco Technology, Inc. Call size feedback on PNNI operation
US6862284B1 (en) 1997-06-17 2005-03-01 Cisco Technology, Inc. Format for automatic generation of unique ATM addresses used for PNNI
US6078590A (en) * 1997-07-14 2000-06-20 Cisco Technology, Inc. Hierarchical routing knowledge for multicast packet routing
US6157641A (en) * 1997-08-22 2000-12-05 Cisco Technology, Inc. Multiprotocol packet recognition and switching
US6512766B2 (en) 1997-08-22 2003-01-28 Cisco Systems, Inc. Enhanced internet packet routing lookup
US6212183B1 (en) 1997-08-22 2001-04-03 Cisco Technology, Inc. Multiple parallel packet routing lookup
US6343072B1 (en) 1997-10-01 2002-01-29 Cisco Technology, Inc. Single-chip architecture for shared-memory router
US7570583B2 (en) 1997-12-05 2009-08-04 Cisco Technology, Inc. Extending SONET/SDH automatic protection switching
US6111877A (en) * 1997-12-31 2000-08-29 Cisco Technology, Inc. Load sharing across flows
US6424649B1 (en) 1997-12-31 2002-07-23 Cisco Technology, Inc. Synchronous pipelined switch using serial transmission
US6457130B2 (en) 1998-03-03 2002-09-24 Network Appliance, Inc. File access control in a multi-protocol file server
US6317844B1 (en) 1998-03-10 2001-11-13 Network Appliance, Inc. File server storage arrangement
US6853638B2 (en) * 1998-04-01 2005-02-08 Cisco Technology, Inc. Route/service processor scalability via flow-based distribution of traffic
US6920112B1 (en) 1998-06-29 2005-07-19 Cisco Technology, Inc. Sampling packets for network monitoring
US6370121B1 (en) 1998-06-29 2002-04-09 Cisco Technology, Inc. Method and system for shortcut trunking of LAN bridges
US6377577B1 (en) 1998-06-30 2002-04-23 Cisco Technology, Inc. Access control list processing in hardware
US6095594A (en) * 1998-07-21 2000-08-01 Chrysler Corporation Exterior body side cladding attachment for a motor vehicle and related method
US6182147B1 (en) 1998-07-31 2001-01-30 Cisco Technology, Inc. Multicast group routing using unidirectional links
US6308219B1 (en) 1998-07-31 2001-10-23 Cisco Technology, Inc. Routing table lookup implemented using M-trie having nodes duplicated in multiple memory banks
US6389506B1 (en) 1998-08-07 2002-05-14 Cisco Technology, Inc. Block mask ternary cam
US6101115A (en) * 1998-08-07 2000-08-08 Cisco Technology, Inc. CAM match line precharge
US6119244A (en) 1998-08-25 2000-09-12 Network Appliance, Inc. Coordinating persistent status information with multiple file servers
US6343984B1 (en) 1998-11-30 2002-02-05 Network Appliance, Inc. Laminar flow duct cooling system
US6581792B1 (en) 1998-12-07 2003-06-24 Tjandra Limanjaya Closure cap
US6771642B1 (en) 1999-01-08 2004-08-03 Cisco Technology, Inc. Method and apparatus for scheduling packets in a packet switch
US7065762B1 (en) 1999-03-22 2006-06-20 Cisco Technology, Inc. Method, apparatus and computer program product for borrowed-virtual-time scheduling
US6757791B1 (en) 1999-03-30 2004-06-29 Cisco Technology, Inc. Method and apparatus for reordering packet data units in storage queues for reading and writing memory
US6760331B1 (en) 1999-03-31 2004-07-06 Cisco Technology, Inc. Multicast routing with nearest queue first allocation and dynamic and static vector quantization
US6603772B1 (en) 1999-03-31 2003-08-05 Cisco Technology, Inc. Multicast routing with multicast virtual output queues and shortest queue first allocation
ATE390788T1 (en) * 1999-10-14 2008-04-15 Bluearc Uk Ltd APPARATUS AND METHOD FOR HARDWARE EXECUTION OR HARDWARE ACCELERATION OF OPERATING SYSTEM FUNCTIONS
US6876991B1 (en) 1999-11-08 2005-04-05 Collaborative Decision Platforms, Llc. System, method and computer program product for a collaborative decision platform
US7496533B1 (en) 2000-04-10 2009-02-24 Stikine Technology, Llc Decision table for order handling
US8296215B1 (en) 2000-04-10 2012-10-23 Stikine Technology, Llc Trading system with elfs and umpires
US8249975B1 (en) 2000-04-10 2012-08-21 Stikine Technology, Llc Automated first look at market events
US7908198B1 (en) 2000-04-10 2011-03-15 Stikine Technology, Llc Automated preferences for market participants
US7644027B2 (en) * 2000-04-10 2010-01-05 Christopher Keith Market program for interacting with trading programs on a platform
US7472087B2 (en) * 2000-04-10 2008-12-30 Stikine Technology, Llc Trading program for interacting with market programs on a platform
US7813991B1 (en) * 2000-04-10 2010-10-12 Christopher Keith Automated trading negotiation protocols
US7383220B1 (en) 2000-04-10 2008-06-03 Stikine Technology, Llc Automated short term option order processing
US7539638B1 (en) 2000-04-10 2009-05-26 Stikine Technology, Llc Representation of order in multiple markets
US7882007B2 (en) * 2000-04-10 2011-02-01 Christopher Keith Platform for market programs and trading programs
US7774246B1 (en) 2000-04-10 2010-08-10 Christopher Keith Automated price setting for paired orders
US7890410B1 (en) 2000-04-10 2011-02-15 Stikine Technology, Llc Automated trial order processing
US7792733B1 (en) 2000-04-10 2010-09-07 Christopher Keith Automated synchronization of orders represented in multiple markets
US8799138B2 (en) * 2000-04-10 2014-08-05 Stikine Technology, Llc Routing control for orders eligible for multiple markets
US7398244B1 (en) 2000-04-10 2008-07-08 Stikine Technology, Llc Automated order book with crowd price improvement
US8775294B1 (en) 2000-04-10 2014-07-08 Stikine Technology, Llc Automated linked order processing
US6850980B1 (en) 2000-06-16 2005-02-01 Cisco Technology, Inc. Content routing service protocol
US7111163B1 (en) 2000-07-10 2006-09-19 Alterwan, Inc. Wide area network using internet with quality of service
US7230600B1 (en) * 2000-09-28 2007-06-12 Intel Corporation Repairable memory in display devices
US7095741B1 (en) * 2000-12-20 2006-08-22 Cisco Technology, Inc. Port isolation for restricting traffic flow on layer 2 switches
US7076543B1 (en) 2002-02-13 2006-07-11 Cisco Technology, Inc. Method and apparatus for collecting, aggregating and monitoring network management information
US7603481B2 (en) 2002-10-31 2009-10-13 Novell, Inc. Dynamic routing through a content distribution network
US8041735B1 (en) 2002-11-01 2011-10-18 Bluearc Uk Limited Distributed file system and method
US7457822B1 (en) 2002-11-01 2008-11-25 Bluearc Uk Limited Apparatus and method for hardware-based file system
US20060122951A1 (en) * 2004-12-03 2006-06-08 Pitney Bowes Incorporated High speed postage metering device and method utilizing a single print head controller with multiple printing modules
US7710959B2 (en) * 2006-08-29 2010-05-04 Cisco Technology, Inc. Private VLAN edge across multiple switch modules
US9998278B2 (en) * 2015-09-07 2018-06-12 Rohde & Schwarz Gmbh & Co. Kg Method and apparatus for synchronization of a decoding unit

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3544769A (en) * 1967-04-05 1970-12-01 Digital Identification Systems Electronic identification and credit card system
US3680056A (en) * 1970-10-08 1972-07-25 Bell Telephone Labor Inc Use equalization on closed loop message block transmission systems
US3866175A (en) * 1974-04-24 1975-02-11 Ncr Co Data communication system between a central computer and a plurality of data terminals
US3956615A (en) * 1974-06-25 1976-05-11 Ibm Corporation Transaction execution system with secure data storage and communications

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3632881A (en) * 1970-03-16 1972-01-04 Ibm Data communications method and system
NL7503539A (en) * 1974-04-05 1975-10-07 Cselt Centro Studi Lab Telecom LOGICAL CHAIN FOR COMPLETING DIGITAL DATA.
US4246637A (en) * 1978-06-26 1981-01-20 International Business Machines Corporation Data processor input/output controller

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3544769A (en) * 1967-04-05 1970-12-01 Digital Identification Systems Electronic identification and credit card system
US3680056A (en) * 1970-10-08 1972-07-25 Bell Telephone Labor Inc Use equalization on closed loop message block transmission systems
US3866175A (en) * 1974-04-24 1975-02-11 Ncr Co Data communication system between a central computer and a plurality of data terminals
US3956615A (en) * 1974-06-25 1976-05-11 Ibm Corporation Transaction execution system with secure data storage and communications

Also Published As

Publication number Publication date
JPS58501572A (en) 1983-09-16
CA1195751A (en) 1985-10-22
US4456957A (en) 1984-06-26
EP0090016A4 (en) 1985-10-17
EP0090016A1 (en) 1983-10-05
JPH0313618B2 (en) 1991-02-22

Similar Documents

Publication Publication Date Title
US4456957A (en) Apparatus using a decision table for routing data among terminals and a host system
US5237659A (en) Gateway device for connecting a computer bus to a ring network
US4174536A (en) Digital communications controller with firmware control
US4787027A (en) System using an adapter board to couple a personal computer to a plurality of peripherals in a financial environment
US5978865A (en) System for performing DMA transfers where an interrupt request signal is generated based on the value of the last of a plurality of data bits transmitted
EP0076845B1 (en) Data processing system including subsystems having local memories
US4675864A (en) Serial bus system
JPH0561667B2 (en)
EP0217184B1 (en) Method for communicating with remote units of a distributive data processing system
EP0496177A1 (en) Method of transmitting data by buffer chaining between a host computer and a communication controller
US4156931A (en) Digital data communications device with standard option connection
JPS639786B2 (en)
JPH0152948B2 (en)
US7796624B2 (en) Systems and methods for providing single-packet and multi-packet transactions in an integrated circuit
JPS6143370A (en) Multiplex processing system
GB2053533A (en) Digital data communications device with standard option connection
US4531215A (en) Validity checking arrangement for extended memory mapping of external devices
US5479582A (en) Message-oriented bank controller interface
JP3799741B2 (en) Bus controller
JP3058010B2 (en) Method and apparatus for communication between processors
JPH06326744A (en) Inter-multi-vendor message communication system
EP0632627A2 (en) Communication device
KR100211960B1 (en) Frame discriminating method by parity scheme
JPS6033761A (en) Operating system of local network system
JPH03151740A (en) Communication controller

Legal Events

Date Code Title Description
AK Designated states

Designated state(s): JP

AL Designated countries for regional patents

Designated state(s): DE FR GB

WWE Wipo information: entry into national phase

Ref document number: 1982903120

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1982903120

Country of ref document: EP

EL Fr: translation of claims filed
WWR Wipo information: refused in national office

Ref document number: 1982903120

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 1982903120

Country of ref document: EP