WO1986000165A1 - An improved programmable logic array device using eprom technology - Google Patents

An improved programmable logic array device using eprom technology Download PDF

Info

Publication number
WO1986000165A1
WO1986000165A1 PCT/US1985/001111 US8501111W WO8600165A1 WO 1986000165 A1 WO1986000165 A1 WO 1986000165A1 US 8501111 W US8501111 W US 8501111W WO 8600165 A1 WO8600165 A1 WO 8600165A1
Authority
WO
WIPO (PCT)
Prior art keywords
integrated circuit
recited
circuit logic
array device
input
Prior art date
Application number
PCT/US1985/001111
Other languages
French (fr)
Inventor
Robert F. Hartmann
Yiu-Fai Chan
Robert Frankovich
Jung-Hsing Ou
Original Assignee
Altera Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Altera Corporation filed Critical Altera Corporation
Priority to DE8585903154T priority Critical patent/DE3585669D1/en
Priority to AT85903154T priority patent/ATE73958T1/en
Publication of WO1986000165A1 publication Critical patent/WO1986000165A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17704Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns
    • H03K19/17708Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns using an AND matrix followed by an OR matrix, i.e. programmable logic arrays
    • H03K19/17712Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns using an AND matrix followed by an OR matrix, i.e. programmable logic arrays one of the matrices at least being reprogrammable
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17704Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns
    • H03K19/17708Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns using an AND matrix followed by an OR matrix, i.e. programmable logic arrays
    • H03K19/17716Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns using an AND matrix followed by an OR matrix, i.e. programmable logic arrays with synchronous operation, i.e. using clock signals, e.g. of I/O or coupling register

Definitions

  • the present invention relates generally to pro ⁇ grammable logic array devices and more particularly to an improved erasable, electrically programmable logic, device made using CMOS EPROM Floating Gate technology.
  • CMOS EPROM CMOS Floating Gate
  • Floating gate technology allows "programming" of certain transistors such that when normal operating voltages are applied ( ⁇ to 5 volts) the "programmed" transistor acts like an open circuit. In their unprogrammed state, these same transistors will conduct when 5 volts is applied to the gate terminal and will appear as an open circuit when 0 volts is applied to the gate terminal.
  • patents include: Kahng, 3,500,142, F ohman-Bentchkowsky, 3,660,819; Frohman-Bentchkowsky, 3,728,695; Frohman- Bentchkowsky, 3,744,036; Frohman-Bentchkowsky, 3,755,721; Frohman-Bentchkowsky, 3,825,946; Simko et al, 3,984,822; and Lohstroh et al, 4,019,197.
  • PAL programmable array logic
  • the first realizations were mask programmed.
  • An example is a P channel MOS device manufactured by Texas Instruments during 1968-1970.
  • the present invention relates to an electrically programmable integrated circuit with a logic complex ⁇ ity of approximately 1200 (2-input) NAND gates.
  • the preferred embodiment is designated the ALTERA EP1200 and can generally be classed as a programmable logic array (PLA) with substantial additional circuitry such that many combinations of inputs, outputs and feedback can be accommodated.
  • PLA programmable logic array
  • One of the inputs (Pin #38) to the AND array also may serve as a CLOCK to the D Flip-Flops;
  • the I/O pins can output either combina ⁇ torial data (active high or active low) or registered data from the D flip flops (active high or active low) ;
  • Feedback can be from one of the following three data sources; the I/O pins, the output of the register, the output of the OR gate (from A-4 and B-4 cells to be discussed later) ;
  • EPROM transistors are used for all pro ⁇ grammable elements.
  • the device is electrically programmable and UV erasable.
  • the EP1200 is intended to be used as a replacement part for standard family logic components such as the 74LSxx series and the more recent 74HCxx and 74HCTxx (CMOS) series. As a logic replacement device, a single EP1200 will typically replace from 20 to 50 standard family logic components. The reasons for making such substitutions are:
  • the ultimate objective of the present invention is to produce a more powerful system for lower overall systems cost.
  • Typical applications for the EP1200 are for random logic replacements such as decoders, comparators and multiplexers and for state machines.
  • Logic replace- ment applications use the combinatorial features of the EP1200 while the state machines use the registered feedback features.
  • Fig. 1 is a diagram schematically representing an improved programmable logic array device in accordance with the present invention
  • Fig. 2 is a diagram schematically illustrating a first type of macrocell incorporated in the device shown in Fig. 1;
  • Fig. 3 is a diagram schematically illustrating a second type of macrocell incorporated in the device shown in Fig. 1;
  • Fig. 4 is a diagram schematically illustrating a third type of macrocell incorporated in the device shown in Fig. 1;
  • Fig. 5 is a block diagram showing the functional characteristics and interrelationships of the compon ⁇ ent acrocells and buses depicted in Fig. 1;
  • Fig. 6 is a diagram schematically illustrating an input circuit and latch of the type utilized in the embodiment shown in Fig. 1.
  • FIG. 1 is a block diagram showing a monoli ⁇ thic integrated circuit in accordance with the present invention.
  • the illustrated device, shown generally at 50 is a 40-pin device, the pins of which are labeled 1-40.
  • the device is designated the ALTERA EP1200 and is manufactured by the assignee of the present application.
  • the major circuit elements are the input latches 52 and 54 respectively serving Pins 33-38 and 2-7, the row drivers 56 and 58, the programmable AND array groups A and B, OR gates 60-74, the D flip-flops 76- 90, the multiplexers (MUX) 92-106, the output drivers collectively shown in groups 108-118, and the input latches 120 and 122 respectively serving Pins 21-32 and 8-19.
  • This initial description will concern itself primarily with the interconnections between the various blocks rather than detailed descriptions of the blocks and the elements. To the extent that details of the various circuit components are not disclosed in our above-identified copending applica ⁇ tion. Figs. 2-6 are included herein.
  • the circuit is symmetrical about the dashed line 124.
  • AND array inputs are applied through input pins 33-38 (11-16) and 2-7 (17- 112) via the input latches 52 and 54 and row drivers 56 and 58, respectively and from the MUX circuits 92- 106 as either global or local feedback.
  • the AND arrays are physically partitioned into two groups (designated A and B) each with a total of 64 inputs and 118 product terms.
  • the AND arrays are further partitioned into 4 sub-groups designated A-l, A-2, A-3 and A-4 for the A side and B-l, B-2, B-3 and B-4 for the B side. Since the A and B sides. are mirror images of each other, most of the following discussion will be directed to the A side only, with the B side description being included by implication. Also, sub ⁇ groups A-2 and A-3 are identical and only A-2 will be discussed in detail.
  • Sub-groups A-l, A-2 and A-3 each consist of 4 macrocells which are similar in all respects except for the number of product terms.
  • Group A-4 is different in three respects: first, there is no 1/0 cell associated with the macrocells in group A-4; second, group A-4 only contains 2 macrocells; and third, the MUX 98 can be configured to provide registered or combinational feedback.
  • Group A-4 macrocells are referred to as "buried" macrocells ' (i.e., no direct connection is made to an 1/0 pin) .
  • Groups A-l and A-2 are different from group * A-3 in two respects: first, group A-l and A-2 provide "local feedback” only, i.e., the feedback only drives the A half of the chip via bus lines 130 and 132. By contrast, group A-3 provides "global feedback", i.e., feedback is to both the A and B half of the chip, via bus lines 134, note that group A-4 also provides global feedback, via bus lines 136; second, group A-3 allows for sharing product terms between individual macrocells. This is shown schematically in Fig. 4.
  • Fig. 2 is a simplified schematic and logic diagram of an A-4 (B-4) macrocell, the buried register and global feedback features will be discussed.
  • the circuit consists of a programmable "AND" array 140 made up of EPROM transistors as described in our said co-pending application. A circuit detail of a single product term of the AND array 140 is shown for reference at 67.
  • the AND array for the A-4 macrocell has 8 product terms, each with 64 inputs, feeding the OR gate and sense amplifier 66. Inputs to the AND array 140 are from input latches 52 and 54 (Fig. 1) , the feedback multiplexer 98 (Fig. 2) , and from other feedback multiplexers 92, 94, 96, 100 and 102 (Fig. 1) .
  • the input latches 52 and 54 are fed data from input pins 11-112 while the feedback multiplexer 98 is fed data from D flip-flops 82 or the output of the OR gate 66. Signals are fed to the AND array 140 as true and complement signal pairs. This is indicated in Figs. 1 and 2 by the symbols shown at 56.
  • the output of the OR gate 66 feeds the D input of a D flip-flop 82 and one input of the feedback multiplexer (FMUX) 98.
  • the output of FMUX 98 feeds back into the AND array as indicated at 99.
  • the FMUX selects data (to be fed back) from either the output of the flip-flop 82 or from the OR gate 66.
  • the selection is controlled by the state of an EPROM transistor as explained in our said co- pending application. In the erased state, the flip flop output is chosen as the data source. In the programmed state, the OR gate output is chosen. This allows either registered feedback, which is useful in state machine applications, or "combinatorial" feedback where complex logic is being implemented. Feedback from A-4 (also B-4) macrocells is "global", that is, the feedback goes to all A and B macrocells via bus 136 (Fig. 1) .
  • the D flip-flop 82 has a clock signal labeled FFCK which is common to all other D flip-flops.
  • the reset signal is labeled RESN and is common with other A-3 and A-4 macrocells.
  • FIG. 3 a simplified schematic and logic diagram is shown of an A-l or A-2 (B-l or B-2) macrocell.
  • Each such macrocell consists of a programmable AND array 142 feeding an OR gate sense amplifier 59. (Similar to A-4 described previously) .
  • the output of the OR gate 59 after passing through an invert control circuit 61, feeds a D flip-flop 76, an output multiplexer (OMUX) 91 and an FMUX 93.
  • the invert control circuit 61 is a two position switch 63 controlled by an EPROM bit (not shown) which causes the OR output from 59 to either pass through an inverter 65 or to bypass the inverter.
  • the OR output data can be selectively inverted.
  • the OMUX 91 receives data from the D flip-flop 76 or the output of the invert control circuit and passes the data to the I/O pad 97 via the output driver 95.
  • the output driver 95 has an output enable which is controlled by a P term (OE) from the AND array 142. This OE signal controls the four output drivers (other three not shown) associated with the A- 1 macrocells. There is another OE signal to control the A-2 macrocell output drivers.
  • the FMUX 92 receives data from the output of the D flip-flop 76 or the I/O pad 97 via the input circuit and latch 120. The output of the FMUX 92 feeds back to the AND array via a row driver 57.
  • variable "N" is used to indicate the number of Product Terms feeding the OR gate.
  • the number of terms in group A-l varies.
  • the four macro- cells in A-l, A-2, B-l and B-2 each have 10, 4, 6 and 8 P terms. This is indicated as product terms per OR in Fig. 1.
  • the variable product terms (P-terms) again saves chip area because some logic functions require few product terms while others require many. Logic functions can then be "fit" into the most appropriate macro cell.
  • Another alternative could have been to give all macrocells the expected maximum number of P terms. This would result in considerable P-term waste in the typical application. For example, if a maximum of 16 P-terms had been used in every macrocell, the total P-term count would have been 460 versas 236 as in the present configuration. The array area would have increased almost 100%.
  • A-3 macrocells as shown in Fig. 4 are similar in most respects to the A-l and A-2 macrocells described previously. They consist of a programmable AND array, OR gate and sense amps 59, invert controls 61, D flip-flops 76 , OMUXs 91, output drivers 95, I/O pads 97, input circuits and latches 99 and 101 and FMUXs 92. Data sources and destinations for the invert controls and OMUXs are similar to those of A-l.
  • A-3 macrocells Two adjacent A-3 macrocells are shown in Fig. 4. Three AND arrays 146, 148 and 150 are shown. The first (146) is indicated as having "NI" product terms feeding OR gate 0R1 and the second (150) is indicated as having "N2" product terms feeding 0R2. The third AND array 148 is indicated as having "N3" product terms which feed both 0R1 and 0R2. They are "shared” by both 0R1 and 0R2.
  • the number of terms N-l, N-2 and N-3 can vary from cell to cell.
  • the number of dedicated and shared product terms per OR gate is indicated in Fig. 1. as product terms per OR and shared terms.
  • the four macrocells of group A-3 have 4 shared terms between two macrocells which have 12 .and 4 dedicated product terms, and 4 shared terms between two other macrocells which have 8 and 8 dedicated product terms.
  • logic functions requiring less then 4 and up to 16 product terms can be accommodated with minimum waste.
  • the feedback from A-3 (B-3) macrocells via bus 134 is global. That is, feedback signals are available to all AND arrays on both the A and B sides.
  • Fig. 5 is a block diagram schematically illu ⁇ strating the entire circuit in simplified block dia ⁇ gram form.
  • the three types of macrocells appearing on each side of the device 50 are shown at 152, 154 and 156 along with their various interconnecting data paths.
  • Four signal buses 160-166 are shown. These are:
  • the Global Feedback Bus 162 - This bus contains the feedback signals from all A-3, A-4, B-3 and B-4 macro- cells. This bus feeds all AND arrays on both the A side and B side.
  • the A side Local Feedback Bus 164 - This bus contains the feedback signals from the A-l and A-2 macrocells. It feeds the A side AND arrays only.
  • the B side Local Feedback Bus 166 - This bus contains the feedback signals from the B-l and B-2 macrocells. It feeds the B side AND arrays only.
  • this circuit is to show in sim ⁇ plified schematic form the functional interrelation ⁇ ships of the various component parts of the device together with the way in which such parts communicate with each other via the four major buses.
  • a signal II input at pin 33 which corresponds to chip pad 161 might flow through input circuit and latch 52, row driver 56 and bus 160 to AND array 142 wherein due to the prior programming thereof might give rise to a particular output that is sensed by the sense amp and OR/NOR gate 60.
  • the output of gate 60 will then be transmitted to the D flip-flop 76 and OMUX 92.
  • OMUX 92 may then communicate either the output of the sense amp 60 or the D flip-flop 76 to driver 108 which in turn delivers the signal to I/O pin 31.
  • FMUX 93 may be configured to couple either the output of D flip-flop 76 or a signal stored in the I/O input circuit and latch 120 to the row driver 57. Row driver 57 may then couple the signal back into the AND array 142 or any other AND arrays on side A via bus 164. If it enters AND array 146, the signal may then be routed to either the I/O 99 or be coupled into bus 162 via either of the alternative paths illustrated.
  • the signal is input to AND array 148, it may find its way to either or both of the I/O ports 99 and 101, or be returned to the global feedback bus 162 for input to another AND array on either side of the device. Moreover, if the signal is input to AND array 140, it may be recirculated either directly from the sense amp and OR gate (combinatorial feedback) or after being clocked by the D flip-flop (registered feedback) , to the bus 162.
  • Fig. 6 is a schematic and logic diagram of the input (level shifter) circuit and input latch 52. Signals come onto the chip via the input pads to an input level shifting inverter 163. This inverter translates TTL level inputs signals to CMOS level ' signals. The signal from the level shifting inverter 163 is passed through a transmission gate 165 made up of a P-channel transistor and an N-channel transistor. These transistors are controlled by signals ILE and ILE respectively. When ILE is a logic 0, signals are passed to the three inverters 167, 169, and 170 which respectively make up the latch and driver from which the signal is input to the ROW driver.
  • All inputs of the EP1200 have latches. This feature allows the EP1200 to capture signals at its inputs by switching ILE at the appropriate time. This is especially usefull when data at the inputs can be guaranteed to be stable only during certain intervals. Without this input latch, an external circuit would have to be supplied for this purpose.

Abstract

An electrically programmable, eraseable and reprogrammable, monolithic integrated circuit logic array device (50). The device (50) includes a plurality of three types of logic array macrocells, each including and AND array matrix of EPROM transistors configured to form a plurality of "product terms" which are fed into another matrix (60-74) comprised of "OR" gates, the outputs of which form sum-of-products expressions of the inputs to the AND arrays. Also contained in the macrocells are simple EPROM transistors which, when combined with other appropriate circuitry, form control elements, a plurality of storage registors (76-90) (D flip-flops), feedback drivers, input drivers (56-58) and output drivers (108-118), all integrated on the same substrate. The input drivers (56-58) and feedback drivers (108-118) provide input signals to the AND arrays and the outputs from the D flip-flops (76-90) can be directed to either the feedback drivers or the output drivers. Control of data sources and destinations is determined by the control elements which in turn are determined by single EPROM transistors. Thus, the architecture as well as the logic function is programmable.

Description

AN IMPROVED PROGRAMMABLE LOGIC ARRAY DEVICE USING EPROM TECHNOLOGY
BACKGROUND OF THE INVENTION
Field of the Invention
The present invention relates generally to pro¬ grammable logic array devices and more particularly to an improved erasable, electrically programmable logic, device made using CMOS EPROM Floating Gate technology.
Related Application
The subject matter of this application is related to our co-pending U.S. Patent Application Serial No. 607,018, filed May 3, 1984, and entitled "Programmable Logic Array Device Using EPROM Technololgy" . The disclosure of such application is expressly incorpor¬ ated herein by reference to provide a fundamental explanation of the way in which EPROM transistors may be used to form programmable logic arrays (PLAs) .
Discussion of the Technology and Prior Art
The integrated circuit technology used in the fabrication of the present invention is CMOS Floating Gate (CMOS EPROM) . Floating gate technology allows "programming" of certain transistors such that when normal operating voltages are applied (ø to 5 volts) the "programmed" transistor acts like an open circuit. In their unprogrammed state, these same transistors will conduct when 5 volts is applied to the gate terminal and will appear as an open circuit when 0 volts is applied to the gate terminal.
In the past, the normal application of the tech¬ nology was to manufacture electrically programmable read only memories (EPROM) . The programmable element in EPROM technology is a two layer polysilicon MOS transistor. By changing the circuits which access the array of programmable elements, programmable logic arrays (PLA) can be realized. Prior art U.S. patents include: Kahng, 3,500,142, F ohman-Bentchkowsky, 3,660,819; Frohman-Bentchkowsky, 3,728,695; Frohman- Bentchkowsky, 3,744,036; Frohman-Bentchkowsky, 3,755,721; Frohman-Bentchkowsky, 3,825,946; Simko et al, 3,984,822; and Lohstroh et al, 4,019,197.
Programmable logic arrays and similar circuit ele¬ ments such as programmable array logic (PAL) have been in existence for many years. See for example, the U.S. Patents to: Crawford et al, 3,541,543; Spenser, Jr., 3,566,153; Proebsting, 3,702,985; Greer, 3,816,725; Greer, 3,818,452; Greer, 3,849,638. The first realizations were mask programmed. An example is a P channel MOS device manufactured by Texas Instruments during 1968-1970.
More recently, the technology of choice has been fuse programmable bipolar technology made by manu¬ facturers such as Signetics, Monolithic Memories, Inc., Advanced Micro Devices, Harris Semiconductor and others.
The complexity of PLAs and PALs is given in terms of:
(a) The number of Inputs;
(b) The number of Product Terms in the AND array;
(c) The number of Sum Terms in the OR array;
(d) The number of Storage Elements (FLip
Flops)
(e) The number of Feedback lines from the output of the OR array (or the Flip Flops) to the AND array; and
(f) The number of Outputs. SUMMARY OF THE PRESENT INVENTION The present invention relates to an electrically programmable integrated circuit with a logic complex¬ ity of approximately 1200 (2-input) NAND gates. The preferred embodiment is designated the ALTERA EP1200 and can generally be classed as a programmable logic array (PLA) with substantial additional circuitry such that many combinations of inputs, outputs and feedback can be accommodated. The EP1200 has the following characteristics:
(a) 36 Inputs (from off chip) to the AND array;
(b) 236 Product Terms (P-Terms) ;
(c) 28 Sum Terms (Fixed OR Structure with from 4 to 16 P-Terms each) ;
(d) 28 D type Flip Flops;
(e) 56 Feedback lines; and
(f) 24 Outputs.
In addition to the above there are several other fea¬ tures of the EP1200. These are listed below:
(a) One of the inputs (Pin #38) to the AND array also may serve as a CLOCK to the D Flip-Flops;
(b) The P-Terms are grouped as follows:
(1) 4 each to 4 fixed OR/NOR gates (16 P-Terms) ;
(2) 6 each to 4 fixed OR/NOR gates (24 P-Terms) ;
(3) 8 each to 8 fixed OR/NOR gates (64 P-Terms) ;
(4) 10 each to 4 fixed OR/NOR gates (40 P-Terms) ;
(5) 1 each to the Output Enable (OE) of 1 group of output drivers, (6 groups of 4) (6 P-Terms) ; (6) 6 P-Terms for asynchromous Reset sig¬ nals to the D-Flip Flops;
(c) Each of the Sum Terms from the OR/NOR gate can be either "active high" or "active low";
(d) The I/O pins can output either combina¬ torial data (active high or active low) or registered data from the D flip flops (active high or active low) ;
(e) Feedback can be from one of the following three data sources; the I/O pins, the output of the register, the output of the OR gate (from A-4 and B-4 cells to be discussed later) ;
(f) Selection of output data and feedback data is made by programming EPROM transistors in the Architectural Feature Select Section;
(g) EPROM transistors are used for all pro¬ grammable elements. Thus, the device is electrically programmable and UV erasable.
The EP1200 is intended to be used as a replacement part for standard family logic components such as the 74LSxx series and the more recent 74HCxx and 74HCTxx (CMOS) series. As a logic replacement device, a single EP1200 will typically replace from 20 to 50 standard family logic components. The reasons for making such substitutions are:
(a) Greater logic density (more logic in less board area) ; and
(b) Lower system power
The ultimate objective of the present invention is to produce a more powerful system for lower overall systems cost.
Typical applications for the EP1200 are for random logic replacements such as decoders, comparators and multiplexers and for state machines. Logic replace- ment applications use the combinatorial features of the EP1200 while the state machines use the registered feedback features.
These and other features and advantages of the present invention will become apparent to those skilled in the art after having read the following detailed description of the preferred embodiment shown in the several figures of the drawing,
IN THE DRAWING
Fig. 1 is a diagram schematically representing an improved programmable logic array device in accordance with the present invention;
Fig. 2 is a diagram schematically illustrating a first type of macrocell incorporated in the device shown in Fig. 1;
Fig. 3 is a diagram schematically illustrating a second type of macrocell incorporated in the device shown in Fig. 1;
Fig. 4 is a diagram schematically illustrating a third type of macrocell incorporated in the device shown in Fig. 1;
Fig. 5 is a block diagram showing the functional characteristics and interrelationships of the compon¬ ent acrocells and buses depicted in Fig. 1; and
Fig. 6 is a diagram schematically illustrating an input circuit and latch of the type utilized in the embodiment shown in Fig. 1.
Description of the Preferred Embodiment Turning now to the drawing wherein like numbers refer to the same or similar elements in the several figures. Fig. 1 is a block diagram showing a monoli¬ thic integrated circuit in accordance with the present invention. The illustrated device, shown generally at 50 is a 40-pin device, the pins of which are labeled 1-40. The device is designated the ALTERA EP1200 and is manufactured by the assignee of the present application. The major circuit elements are the input latches 52 and 54 respectively serving Pins 33-38 and 2-7, the row drivers 56 and 58, the programmable AND array groups A and B, OR gates 60-74, the D flip-flops 76- 90, the multiplexers (MUX) 92-106, the output drivers collectively shown in groups 108-118, and the input latches 120 and 122 respectively serving Pins 21-32 and 8-19. This initial description will concern itself primarily with the interconnections between the various blocks rather than detailed descriptions of the blocks and the elements. To the extent that details of the various circuit components are not disclosed in our above-identified copending applica¬ tion. Figs. 2-6 are included herein.
As may be noted, the circuit is symmetrical about the dashed line 124. AND array inputs are applied through input pins 33-38 (11-16) and 2-7 (17- 112) via the input latches 52 and 54 and row drivers 56 and 58, respectively and from the MUX circuits 92- 106 as either global or local feedback. The AND arrays are physically partitioned into two groups (designated A and B) each with a total of 64 inputs and 118 product terms. The AND arrays are further partitioned into 4 sub-groups designated A-l, A-2, A-3 and A-4 for the A side and B-l, B-2, B-3 and B-4 for the B side. Since the A and B sides. are mirror images of each other, most of the following discussion will be directed to the A side only, with the B side description being included by implication. Also, sub¬ groups A-2 and A-3 are identical and only A-2 will be discussed in detail.
Sub-groups A-l, A-2 and A-3 each consist of 4 macrocells which are similar in all respects except for the number of product terms. Group A-4 is different in three respects: first, there is no 1/0 cell associated with the macrocells in group A-4; second, group A-4 only contains 2 macrocells; and third, the MUX 98 can be configured to provide registered or combinational feedback. Group A-4 macrocells are referred to as "buried" macrocells' (i.e., no direct connection is made to an 1/0 pin) .
Groups A-l and A-2 are different from group *A-3 in two respects: first, group A-l and A-2 provide "local feedback" only, i.e., the feedback only drives the A half of the chip via bus lines 130 and 132. By contrast, group A-3 provides "global feedback", i.e., feedback is to both the A and B half of the chip, via bus lines 134, note that group A-4 also provides global feedback, via bus lines 136; second, group A-3 allows for sharing product terms between individual macrocells. This is shown schematically in Fig. 4.
Buried Register, Global Feedback.
Referring now to Fig. 2 which is a simplified schematic and logic diagram of an A-4 (B-4) macrocell, the buried register and global feedback features will be discussed. The circuit consists of a programmable "AND" array 140 made up of EPROM transistors as described in our said co-pending application. A circuit detail of a single product term of the AND array 140 is shown for reference at 67. In a preferred embodiment, the AND array for the A-4 macrocell has 8 product terms, each with 64 inputs, feeding the OR gate and sense amplifier 66. Inputs to the AND array 140 are from input latches 52 and 54 (Fig. 1) , the feedback multiplexer 98 (Fig. 2) , and from other feedback multiplexers 92, 94, 96, 100 and 102 (Fig. 1) . The input latches 52 and 54 are fed data from input pins 11-112 while the feedback multiplexer 98 is fed data from D flip-flops 82 or the output of the OR gate 66. Signals are fed to the AND array 140 as true and complement signal pairs. This is indicated in Figs. 1 and 2 by the symbols shown at 56.
As illustrated, the output of the OR gate 66 feeds the D input of a D flip-flop 82 and one input of the feedback multiplexer (FMUX) 98. The output of FMUX 98 feeds back into the AND array as indicated at 99. The FMUX selects data (to be fed back) from either the output of the flip-flop 82 or from the OR gate 66. The selection is controlled by the state of an EPROM transistor as explained in our said co- pending application. In the erased state, the flip flop output is chosen as the data source. In the programmed state, the OR gate output is chosen. This allows either registered feedback, which is useful in state machine applications, or "combinatorial" feedback where complex logic is being implemented. Feedback from A-4 (also B-4) macrocells is "global", that is, the feedback goes to all A and B macrocells via bus 136 (Fig. 1) .
The D flip-flop 82 has a clock signal labeled FFCK which is common to all other D flip-flops. The reset signal is labeled RESN and is common with other A-3 and A-4 macrocells.
I/O Macrocell, Local Feedback.
In Fig. 3 , a simplified schematic and logic diagram is shown of an A-l or A-2 (B-l or B-2) macrocell. Each such macrocell consists of a programmable AND array 142 feeding an OR gate sense amplifier 59. (Similar to A-4 described previously) . The output of the OR gate 59, after passing through an invert control circuit 61, feeds a D flip-flop 76, an output multiplexer (OMUX) 91 and an FMUX 93. The invert control circuit 61 is a two position switch 63 controlled by an EPROM bit (not shown) which causes the OR output from 59 to either pass through an inverter 65 or to bypass the inverter. Thus, the OR output data can be selectively inverted.
The OMUX 91 receives data from the D flip-flop 76 or the output of the invert control circuit and passes the data to the I/O pad 97 via the output driver 95. The output driver 95 has an output enable which is controlled by a P term (OE) from the AND array 142. This OE signal controls the four output drivers (other three not shown) associated with the A- 1 macrocells. There is another OE signal to control the A-2 macrocell output drivers. The FMUX 92 receives data from the output of the D flip-flop 76 or the I/O pad 97 via the input circuit and latch 120. The output of the FMUX 92 feeds back to the AND array via a row driver 57. Feedback from A-l and A-2 (B-l and B-2) is local only via buses 130 and 132 (Fig. 1) . That means feedback from A-l and A-2 (B-l and B-2) macrocells only feeds the AND arrays on one side, i.e., the A (B) side. While this arrangement somewhat limits the utility of the part, there is a significant savings in silicon chip area because the (A-l, A-2 and B-l, B-2) row lines from the A and B side stop at the center of the chip (see Fig. 1) allowing the same horizontal bus to be used. The net savings is the area that would be used by 16 row lines. This reduces the array from 80 to 64 row lines for an array area savings of 20%. In Fig. 3, the variable "N" is used to indicate the number of Product Terms feeding the OR gate. The number of terms in group A-l varies. The four macro- cells in A-l, A-2, B-l and B-2 each have 10, 4, 6 and 8 P terms. This is indicated as product terms per OR in Fig. 1. The variable product terms (P-terms) again saves chip area because some logic functions require few product terms while others require many. Logic functions can then be "fit" into the most appropriate macro cell. Another alternative could have been to give all macrocells the expected maximum number of P terms. This would result in considerable P-term waste in the typical application. For example, if a maximum of 16 P-terms had been used in every macrocell, the total P-term count would have been 460 versas 236 as in the present configuration. The array area would have increased almost 100%.
I/O Macrocell, P-Term Sharing, Global Feedback.
A-3 macrocells as shown in Fig. 4 are similar in most respects to the A-l and A-2 macrocells described previously. They consist of a programmable AND array, OR gate and sense amps 59, invert controls 61, D flip-flops 76 , OMUXs 91, output drivers 95, I/O pads 97, input circuits and latches 99 and 101 and FMUXs 92. Data sources and destinations for the invert controls and OMUXs are similar to those of A-l.
Shared P Terms. One significant feature of the A-3 macrocells is the use of shared P terms. Two adjacent A-3 macrocells are shown in Fig. 4. Three AND arrays 146, 148 and 150 are shown. The first (146) is indicated as having "NI" product terms feeding OR gate 0R1 and the second (150) is indicated as having "N2" product terms feeding 0R2. The third AND array 148 is indicated as having "N3" product terms which feed both 0R1 and 0R2. They are "shared" by both 0R1 and 0R2.
The number of terms N-l, N-2 and N-3 can vary from cell to cell. The number of dedicated and shared product terms per OR gate is indicated in Fig. 1. as product terms per OR and shared terms. In the EP1200 design, the four macrocells of group A-3 have 4 shared terms between two macrocells which have 12 .and 4 dedicated product terms, and 4 shared terms between two other macrocells which have 8 and 8 dedicated product terms. Thus, logic functions requiring less then 4 and up to 16 product terms can be accommodated with minimum waste.
Global Feedback. The feedback from A-3 (B-3) macrocells via bus 134 is global. That is, feedback signals are available to all AND arrays on both the A and B sides.
Fig. 5 is a block diagram schematically illu¬ strating the entire circuit in simplified block dia¬ gram form. The three types of macrocells appearing on each side of the device 50 are shown at 152, 154 and 156 along with their various interconnecting data paths. Four signal buses 160-166 are shown. These are:
(a) The Global Input Signal Bus 160 - This bus takes signals from the input pads 161 and passes them to all AND arrays on both sides of the device.
(b) The Global Feedback Bus 162 - This bus contains the feedback signals from all A-3, A-4, B-3 and B-4 macro- cells. This bus feeds all AND arrays on both the A side and B side.
(c) The A side Local Feedback Bus 164 - This bus contains the feedback signals from the A-l and A-2 macrocells. It feeds the A side AND arrays only. (d) The B side Local Feedback Bus 166 - This bus contains the feedback signals from the B-l and B-2 macrocells. It feeds the B side AND arrays only.
The purpose of this circuit is to show in sim¬ plified schematic form the functional interrelation¬ ships of the various component parts of the device together with the way in which such parts communicate with each other via the four major buses. For example, a signal II input at pin 33 which corresponds to chip pad 161 might flow through input circuit and latch 52, row driver 56 and bus 160 to AND array 142 wherein due to the prior programming thereof might give rise to a particular output that is sensed by the sense amp and OR/NOR gate 60. The output of gate 60 will then be transmitted to the D flip-flop 76 and OMUX 92. OMUX 92 may then communicate either the output of the sense amp 60 or the D flip-flop 76 to driver 108 which in turn delivers the signal to I/O pin 31. Similarly, FMUX 93 may be configured to couple either the output of D flip-flop 76 or a signal stored in the I/O input circuit and latch 120 to the row driver 57. Row driver 57 may then couple the signal back into the AND array 142 or any other AND arrays on side A via bus 164. If it enters AND array 146, the signal may then be routed to either the I/O 99 or be coupled into bus 162 via either of the alternative paths illustrated.
If alternatively, the signal is input to AND array 148, it may find its way to either or both of the I/O ports 99 and 101, or be returned to the global feedback bus 162 for input to another AND array on either side of the device. Moreover, if the signal is input to AND array 140, it may be recirculated either directly from the sense amp and OR gate (combinatorial feedback) or after being clocked by the D flip-flop (registered feedback) , to the bus 162.
It will thus be apparent that the present invention provides substantial range of choice of programming options selectable by a user.
Fig. 6 is a schematic and logic diagram of the input (level shifter) circuit and input latch 52. Signals come onto the chip via the input pads to an input level shifting inverter 163. This inverter translates TTL level inputs signals to CMOS level ' signals. The signal from the level shifting inverter 163 is passed through a transmission gate 165 made up of a P-channel transistor and an N-channel transistor. These transistors are controlled by signals ILE and ILE respectively. When ILE is a logic 0, signals are passed to the three inverters 167, 169, and 170 which respectively make up the latch and driver from which the signal is input to the ROW driver. When ILE goes to logic 1, the transistors turn OFF, isolating the input level shifter 163 from the latch and driver 167- 170. The latch and driver "remembers" the state of the input as ILE makes its transition from zero to one and the input data is said to be latched.
All inputs of the EP1200 have latches. This feature allows the EP1200 to capture signals at its inputs by switching ILE at the appropriate time. This is especially usefull when data at the inputs can be guaranteed to be stable only during certain intervals. Without this input latch, an external circuit would have to be supplied for this purpose.
Although the present invention has been described in terms of a preferred embodiment, it will be appreciated that other alterations and modifica- tions may be apparent to those skilled in the art. It is therefore intended that the following claims be interpreted as covering all such alterations and modifications as fall within the true spirit and scope of the invention.

Claims

What is claimed is:
1. A programmable integrated circuit logic array device, comprising: means forming a plurality of input terminals for receiving input signals; means forming a plurality of I/O terminals for receiving input signals and/or transmitting output signals; means forming a first plurality of macrocells each including a programmable AND array having a plurality of memory cells arranged in addressable rows and columns and which can be individually programmed to contain logic data, sensing means responsive to an input signal and operative to interrogate one or more of said cells and to develop a corresponding data signal, signal storage means, and multiplexing means for selectively coupling said data signal to one of said I/O terminals, to said storage device or to a feedback terminal; and means forming a plurality of data buses includ¬ ing a global input signal bus for coupling input signals to a first group of cells in the AND arrays of each said macrocell, a local feedback bus for coupling signals applied to the feedback terminal of some of said macrocells to a second group of cells of some of said macrocells, and a global feedback bus for coupling data signals applied to some of said feedback terminals to a third group of cells of all of said AND arrays of said macro cells.
2. A programmable integrated circuit logic array device as recited in claim 1 and further com¬ prising: means forming a second plurality of macrocells each including a programmable AND array having a plurality of memory cells arranged in addressable rows and columns and which can be individually pro- grammed to contain logic data, sensing means respon¬ sive to an input signal and operative to interrogate one or more of said cells and to develop a correspond¬ ing data signal, a storage means, and multiplexing means for coupling said data signal to said storage device or to a feedback terminal.
3. A programmable integrated circuit logic array device as recited in claim 2 and further com¬ prising: a plurality of programmable AND arrays various ones of which are shared by pairs of some of said first macrocells such that the sensing means of each macrocell sharing an AND array also interrogates the cells of the- shared AND array.
4. A programmable integrated circuit logic array device as recited in claim 3 and further com¬ prising: a plurality of input latching circuits each coupling one of said input terminals to said input signal bus whereby input signals applied to said input terminals are maintained stable during certain intervals of time.
5. A programmable integrated circuit logic array device as recited in claim 4 wherein said input latching circuits include a level shifting inverter stage, a switchable pass gate and latch, and driver elements.
6. A programmable integrated circuit logic array device as recited in claim 5 wherein said memory cells are formed using EPROM technology.
7. A programmable integrated circuit logic array device as recited in claim 6 wherein said sens¬ ing means includes an OR gate and each said AND array has a selectable number of product terms per OR gate.
8. A programmable integrated circuit logic array device as recited in claim 1 and further com- 0 prising: a plurality of programmable AND arrays various ones of which are shared by pairs of some of said first macrocells such that the sensing means of each macrocell sharing an AND array also interrogates the 5 cells of the shared AND array.
9. A programmable integrated circuit logic array device as recited in claim 1 and further com¬ prising: a plurality of input latching circuits each o coupling one of said input terminals to said input signal bus whereby input signals applied to said input terminals are maintained stable during certain intervals of time.
10. A programmable integrated circuit logic 5 array device as recited in claim 9 wherein said input latching circuits include a level shifting inverter stage, a switchable pass gate and latch, and driver elements .
11. A programmable integrated circuit logic array device as recited in claim 1 wherein said memory cells are formed using EPROM technology.
12. A programmable integrated circuit logic array device as recited in claim 2 wherein said memory cells are formed using EPROM technology.
13. A programmable integrated circuit logic array device as recited in claim 1 wherein said sens¬ ing means includes an OR gate and each said AND array has a selectable number of product terms per OR gate.
0 14. A programmable integrated circuit logic array device as recited in claim 2 wherein said sens¬ ing means includes an OR gate and each said AND array has a selectable number of product terms per OR gate.
15. A programmable integrated circuit logic 5 array device as recited in claim 1 wherein said multi¬ plexing means includes a first switching means device for connecting either the output of said sensing means or the output of said signal storage means to one of said I/O terminals.
o 16. a programmable integrated circuit logic array device as recited in claim 15 wherein said multiplexing means further includes a second switching means operative to couple either the output of said sensing means or one of said I/O terminals to said 5 feedback terminal.
17. A programmable integrated circuit logic array device as recited in claim 7 wherein said multi¬ plexing means includes a first switching means device for connecting either the output of said sensing means or the output of said signal storage means to one of said I/O terminals.
18. a programmable integrated circuit logic array device as recited in claim 17 wherein said multiplexing means further includes a second switching means operative to couple either the output of said sensing means or one of said I/O terminals to said feedback terminal.
PCT/US1985/001111 1984-06-14 1985-06-12 An improved programmable logic array device using eprom technology WO1986000165A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
DE8585903154T DE3585669D1 (en) 1984-06-14 1985-06-12 IMPROVED PROGRAMMABLE LOGICAL NETWORK DEVICE USING CMOS EPROM FLOATING GATE TECHNOLOGY.
AT85903154T ATE73958T1 (en) 1984-06-14 1985-06-12 IMPROVED PROGRAMMABLE LOGICAL NETWORK DEVICE USING CMOS EPROMFLOATING GATE TECHNOLOGY.

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US620,451 1984-06-14
US06/620,451 US4609986A (en) 1984-06-14 1984-06-14 Programmable logic array device using EPROM technology

Publications (1)

Publication Number Publication Date
WO1986000165A1 true WO1986000165A1 (en) 1986-01-03

Family

ID=24486007

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1985/001111 WO1986000165A1 (en) 1984-06-14 1985-06-12 An improved programmable logic array device using eprom technology

Country Status (7)

Country Link
US (1) US4609986A (en)
EP (1) EP0183828B1 (en)
JP (1) JPS61502650A (en)
AT (1) ATE73958T1 (en)
AU (1) AU4439785A (en)
DE (1) DE3585669D1 (en)
WO (1) WO1986000165A1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0281215A2 (en) * 1987-03-02 1988-09-07 Altera Corporation Programmable integrated circuit logic array device having improved microprocessor connectability
EP0343968A2 (en) * 1988-05-25 1989-11-29 Fujitsu Limited Programmable logic device
EP0373831A2 (en) * 1988-12-16 1990-06-20 Advanced Micro Devices, Inc. Self latching logic gate
EP0415542A3 (en) * 1989-08-15 1991-10-02 Advanced Micro Devices, Inc. Programmable gate array with improved interconnect structure, input/output structure and configurable logic block
US6028446A (en) * 1995-06-06 2000-02-22 Advanced Micro Devices, Inc. Flexible synchronous and asynchronous circuits for a very high density programmable logic device

Families Citing this family (216)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5023775A (en) * 1985-02-14 1991-06-11 Intel Corporation Software programmable logic array utilizing "and" and "or" gates
US4852044A (en) * 1985-03-04 1989-07-25 Lattice Semiconductor Corporation Programmable data security circuit for programmable logic device
US4887239A (en) * 1985-03-04 1989-12-12 Lattice Semiconductor Corporation One-time programmable data security system for programmable logic device
US4761768A (en) * 1985-03-04 1988-08-02 Lattice Semiconductor Corporation Programmable logic device
US4933577A (en) * 1985-03-22 1990-06-12 Advanced Micro Devices, Inc. Output circuit for a programmable logic array
US4742252A (en) * 1985-03-29 1988-05-03 Advanced Micro Devices, Inc. Multiple array customizable logic device
US5225719A (en) * 1985-03-29 1993-07-06 Advanced Micro Devices, Inc. Family of multiple segmented programmable logic blocks interconnected by a high speed centralized switch matrix
CA1234224A (en) * 1985-05-28 1988-03-15 Boleslav Sykora Computer memory management system
US4779229A (en) * 1986-07-02 1988-10-18 Advanced Micro Devices, Inc. Prom with programmable output structures
US4791603A (en) * 1986-07-18 1988-12-13 Honeywell Inc. Dynamically reconfigurable array logic
US5365165A (en) * 1986-09-19 1994-11-15 Actel Corporation Testability architecture and techniques for programmable interconnect architecture
US4758745B1 (en) * 1986-09-19 1994-11-15 Actel Corp User programmable integrated circuit interconnect architecture and test method
US5367208A (en) * 1986-09-19 1994-11-22 Actel Corporation Reconfigurable programmable interconnect architecture
US5341092A (en) * 1986-09-19 1994-08-23 Actel Corporation Testability architecture and techniques for programmable interconnect architecture
US4761647A (en) * 1987-04-06 1988-08-02 Intel Corporation Eprom controlled tri-port transceiver
US4918641A (en) * 1987-08-26 1990-04-17 Ict International Cmos Technology, Inc. High-performance programmable logic device
US5046035A (en) * 1987-08-26 1991-09-03 Ict International Cmos Tech., Inc. High-performance user programmable logic device (PLD)
US5321845A (en) * 1987-09-09 1994-06-14 Hitachi, Ltd. Single-chip microcomputer including non-volatile memory elements
JPS6478023A (en) * 1987-09-18 1989-03-23 Fujitsu Ltd Programmable logic device
US4878200A (en) * 1987-12-30 1989-10-31 Intel Corporation Product term sharing/allocation in an EPROM array
US5023606A (en) * 1988-01-13 1991-06-11 Plus Logic, Inc. Programmable logic device with ganged output pins
USRE34444E (en) * 1988-01-13 1993-11-16 Xilinx, Inc. Programmable logic device
US4847612A (en) * 1988-01-13 1989-07-11 Plug Logic, Inc. Programmable logic device
US4903223A (en) * 1988-05-05 1990-02-20 Altera Corporation Programmable logic device with programmable word line connections
US4871930A (en) * 1988-05-05 1989-10-03 Altera Corporation Programmable logic device with array blocks connected via programmable interconnect
US4864161A (en) * 1988-05-05 1989-09-05 Altera Corporation Multifunction flip-flop-type circuit
US4912342A (en) * 1988-05-05 1990-03-27 Altera Corporation Programmable logic device with array blocks with programmable clocking
US4899070A (en) * 1988-07-13 1990-02-06 Altera Corporation Bit line sense amplifier for programmable logic devices
US4875191A (en) * 1988-07-21 1989-10-17 Intel Corporation Integrated read and programming row driver
US5111423A (en) * 1988-07-21 1992-05-05 Altera Corporation Programmable interface for computer system peripheral circuit card
US4899067A (en) * 1988-07-22 1990-02-06 Altera Corporation Programmable logic devices with spare circuits for use in replacing defective circuits
US4930107A (en) * 1988-08-08 1990-05-29 Altera Corporation Method and apparatus for programming and verifying programmable elements in programmable devices
US4851720A (en) * 1988-09-02 1989-07-25 Cypress Semiconductor Corporation Low power sense amplifier for programmable logic device
KR0136594B1 (en) * 1988-09-30 1998-10-01 미다 가쓰시게 Single chip microcomputer
US4906870A (en) * 1988-10-31 1990-03-06 Atmel Corporation Low power logic array device
US4930098A (en) * 1988-12-30 1990-05-29 Intel Corporation Shift register programming for a programmable logic device
US4930097A (en) * 1988-12-30 1990-05-29 Intel Corporation Architecture for an improved performance of a programmable logic device
US4967107A (en) * 1989-05-12 1990-10-30 Plus Logic, Inc. Programmable logic expander
US5233539A (en) * 1989-08-15 1993-08-03 Advanced Micro Devices, Inc. Programmable gate array with improved interconnect structure, input/output structure and configurable logic block
US5644496A (en) * 1989-08-15 1997-07-01 Advanced Micro Devices, Inc. Programmable logic device with internal time-constant multiplexing of signals from external interconnect buses
US5260881A (en) * 1989-10-30 1993-11-09 Advanced Micro Devices, Inc. Programmable gate array with improved configurable logic block
US5066873A (en) * 1989-12-04 1991-11-19 Altera Corporation Integrated circuits with reduced switching noise
US5200920A (en) * 1990-02-08 1993-04-06 Altera Corporation Method for programming programmable elements in programmable devices
US5198705A (en) * 1990-05-11 1993-03-30 Actel Corporation Logic module with configurable combinational and sequential blocks
KR930004033B1 (en) * 1990-08-09 1993-05-19 현대전자산업 주식회사 Input/output macro cell of programmable logic element
KR920006992A (en) * 1990-09-28 1992-04-28 정몽헌 Test apparatus and test method of input circuit of EPLD
US5079451A (en) * 1990-12-13 1992-01-07 Atmel Corporation Programmable logic device with global and local product terms
US5122685A (en) * 1991-03-06 1992-06-16 Quicklogic Corporation Programmable application specific integrated circuit and logic cell therefor
US5416367A (en) * 1991-03-06 1995-05-16 Quicklogic Corporation Programmable application specific integrated circuit and logic cell therefor
US5322812A (en) * 1991-03-20 1994-06-21 Crosspoint Solutions, Inc. Improved method of fabricating antifuses in an integrated circuit device and resulting structure
US5260610A (en) * 1991-09-03 1993-11-09 Altera Corporation Programmable logic element interconnections for programmable logic array integrated circuits
US6759870B2 (en) 1991-09-03 2004-07-06 Altera Corporation Programmable logic array integrated circuits
US5250859A (en) * 1991-09-27 1993-10-05 Kaplinsky Cecil H Low power multifunction logic array
US5231312A (en) * 1992-03-12 1993-07-27 Atmel Corporation Integrated logic circuit with functionally flexible input/output macrocells
US5294846A (en) * 1992-08-17 1994-03-15 Paivinen John O Method and apparatus for programming anti-fuse devices
US5434514A (en) * 1992-11-19 1995-07-18 Altera Corporation Programmable logic devices with spare circuits for replacement of defects
US5483178A (en) * 1993-03-29 1996-01-09 Altera Corporation Programmable logic device with logic block outputs coupled to adjacent logic block output multiplexers
US5497107A (en) * 1993-05-13 1996-03-05 Texas Instruments Incorporated Multiple, selectable PLAS having shared inputs and outputs
US5440247A (en) * 1993-05-26 1995-08-08 Kaplinsky; Cecil H. Fast CMOS logic with programmable logic control
US6294928B1 (en) 1996-04-05 2001-09-25 Altera Corporation Programmable logic device with highly routable interconnect
US6181162B1 (en) 1994-04-10 2001-01-30 Altera Corporation Programmable logic device with highly routable interconnect
US5689195A (en) 1995-05-17 1997-11-18 Altera Corporation Programmable logic array integrated circuit devices
USRE38651E1 (en) * 1994-05-18 2004-11-09 Altera Corporation Variable depth and width memory device
US5424655A (en) * 1994-05-20 1995-06-13 Quicklogic Corporation Programmable application specific integrated circuit employing antifuses and methods therefor
US5815726A (en) * 1994-11-04 1998-09-29 Altera Corporation Coarse-grained look-up table architecture
US5850365A (en) * 1994-12-16 1998-12-15 Altera Corporation Sense amplifier with individually optimized high and low power modes
US5525917A (en) * 1994-12-16 1996-06-11 Altera Corporation Sense amplifier with feedback and stabilization
US5537057A (en) * 1995-02-14 1996-07-16 Altera Corporation Programmable logic array device with grouped logic regions and three types of conductors
US5909126A (en) 1995-05-17 1999-06-01 Altera Corporation Programmable logic array integrated circuit devices with interleaved logic array blocks
US5900743A (en) 1995-05-17 1999-05-04 Altera Corporation Programmable logic array devices with interconnect lines of various lengths
US5541530A (en) * 1995-05-17 1996-07-30 Altera Corporation Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks
US5963049A (en) 1995-05-17 1999-10-05 Altera Corporation Programmable logic array integrated circuit architectures
US5614840A (en) * 1995-05-17 1997-03-25 Altera Corporation Programmable logic array integrated circuits with segmented, selectively connectable, long interconnection conductors
GB2300946B (en) * 1995-05-17 1999-10-20 Altera Corp Tri-statable input/output circuitry for programmable logic
US5543732A (en) * 1995-05-17 1996-08-06 Altera Corporation Programmable logic array devices with interconnect lines of various lengths
US5543730A (en) 1995-05-17 1996-08-06 Altera Corporation Techniques for programming programmable logic array devices
US5592106A (en) * 1995-05-17 1997-01-07 Altera Corporation Programmable logic array integrated circuits with interconnection conductors of overlapping extent
US5671432A (en) * 1995-06-02 1997-09-23 International Business Machines Corporation Programmable array I/O-routing resource
US5652529A (en) * 1995-06-02 1997-07-29 International Business Machines Corporation Programmable array clock/reset resource
US5646546A (en) * 1995-06-02 1997-07-08 International Business Machines Corporation Programmable logic cell having configurable gates and multiplexers
US5631578A (en) * 1995-06-02 1997-05-20 International Business Machines Corporation Programmable array interconnect network
US5659717A (en) * 1995-07-31 1997-08-19 Altera Corporation Methods for partitioning circuits in order to allocate elements among multiple circuit groups
US5581501A (en) * 1995-08-17 1996-12-03 Altera Corporation Nonvolatile SRAM cells and cell arrays
US5565793A (en) * 1995-08-22 1996-10-15 Altera Corporation Programmable logic array integrated circuit devices with regions of enhanced interconnectivity
US5764080A (en) * 1995-08-24 1998-06-09 Altera Corporation Input/output interface circuitry for programmable logic array integrated circuit devices
US5631576A (en) * 1995-09-01 1997-05-20 Altera Corporation Programmable logic array integrated circuit devices with flexible carry chains
US5821773A (en) * 1995-09-06 1998-10-13 Altera Corporation Look-up table based logic element with complete permutability of the inputs to the secondary signals
US5729495A (en) * 1995-09-29 1998-03-17 Altera Corporation Dynamic nonvolatile memory cell
US5970255A (en) 1995-10-16 1999-10-19 Altera Corporation System for coupling programmable logic device to external circuitry which selects a logic standard and uses buffers to modify output and input signals accordingly
US5744991A (en) * 1995-10-16 1998-04-28 Altera Corporation System for distributing clocks using a delay lock loop in a programmable logic circuit
US5592102A (en) * 1995-10-19 1997-01-07 Altera Corporation Means and apparatus to minimize the effects of silicon processing defects in programmable logic devices
US5670895A (en) * 1995-10-19 1997-09-23 Altera Corporation Routing connections for programmable logic array integrated circuits
US5555214A (en) * 1995-11-08 1996-09-10 Altera Corporation Apparatus for serial reading and writing of random access memory arrays
US5793246A (en) * 1995-11-08 1998-08-11 Altera Corporation High voltage pump scheme incorporating an overlapping clock
US5672985A (en) * 1995-12-18 1997-09-30 Altera Corporation Programmable logic array integrated circuits with carry and/or cascade rings
US5767734A (en) * 1995-12-21 1998-06-16 Altera Corporation High-voltage pump with initiation scheme
US6882177B1 (en) 1996-01-10 2005-04-19 Altera Corporation Tristate structures for programmable logic devices
US5894228A (en) * 1996-01-10 1999-04-13 Altera Corporation Tristate structures for programmable logic devices
US5691653A (en) * 1996-01-16 1997-11-25 Altera Corporation Product term based programmable logic array devices with reduced control memory requirements
US5787009A (en) * 1996-02-20 1998-07-28 Altera Corporation Methods for allocating circuit design portions among physical circuit portions
US5768372A (en) * 1996-03-13 1998-06-16 Altera Corporation Method and apparatus for securing programming data of a programmable logic device
US6005806A (en) * 1996-03-14 1999-12-21 Altera Corporation Nonvolatile configuration cells and cell arrays
US5694058A (en) * 1996-03-20 1997-12-02 Altera Corporation Programmable logic array integrated circuits with improved interconnection conductor utilization
US5835998A (en) * 1996-04-04 1998-11-10 Altera Corporation Logic cell for programmable logic devices
US5872463A (en) * 1996-04-04 1999-02-16 Altera Corporation Routing in programmable logic devices using shared distributed programmable logic connectors
US5869979A (en) * 1996-04-05 1999-02-09 Altera Corporation Technique for preconditioning I/Os during reconfiguration
US6107822A (en) 1996-04-09 2000-08-22 Altera Corporation Logic element for a programmable logic integrated circuit
US6034540A (en) 1997-04-08 2000-03-07 Altera Corporation Programmable logic integrated circuit architecture incorporating a lonely register
US5939790A (en) * 1996-04-09 1999-08-17 Altera Corporation Integrated circuit pad structures
US5986465A (en) * 1996-04-09 1999-11-16 Altera Corporation Programmable logic integrated circuit architecture incorporating a global shareable expander
US5998295A (en) * 1996-04-10 1999-12-07 Altera Corporation Method of forming a rough region on a substrate
US5949710A (en) * 1996-04-10 1999-09-07 Altera Corporation Programmable interconnect junction
US5977791A (en) 1996-04-15 1999-11-02 Altera Corporation Embedded memory block with FIFO mode for programmable logic device
US6025737A (en) * 1996-11-27 2000-02-15 Altera Corporation Circuitry for a low internal voltage integrated circuit
US6147511A (en) 1996-05-28 2000-11-14 Altera Corporation Overvoltage-tolerant interface for integrated circuits
US6384630B2 (en) 1996-06-05 2002-05-07 Altera Corporation Techniques for programming programmable logic array devices
US5715197A (en) 1996-07-29 1998-02-03 Xilinx, Inc. Multiport RAM with programmable data port configuration
US5959891A (en) * 1996-08-16 1999-09-28 Altera Corporation Evaluation of memory cell characteristics
US5771264A (en) * 1996-08-29 1998-06-23 Altera Corporation Digital delay lock loop for clock signal frequency multiplication
US5781032A (en) * 1996-09-09 1998-07-14 International Business Machines Corporation Programmable inverter circuit used in a programmable logic cell
US6018476A (en) * 1996-09-16 2000-01-25 Altera Corporation Nonvolatile configuration cells and cell arrays
US6236597B1 (en) 1996-09-16 2001-05-22 Altera Corporation Nonvolatile memory cell with multiple gate oxide thicknesses
US5880597A (en) * 1996-09-18 1999-03-09 Altera Corporation Interleaved interconnect for programmable logic array devices
US5844854A (en) * 1996-09-18 1998-12-01 Altera Corporation Programmable logic device with two dimensional memory addressing
US5914904A (en) * 1996-10-01 1999-06-22 Altera Corporation Compact electrically erasable memory cells and arrays
US5977793A (en) * 1996-10-10 1999-11-02 Altera Corporation Programmable logic device with hierarchical interconnection resources
US6300794B1 (en) 1996-10-10 2001-10-09 Altera Corporation Programmable logic device with hierarchical interconnection resources
US5999016A (en) * 1996-10-10 1999-12-07 Altera Corporation Architectures for programmable logic devices
US5942914A (en) * 1996-10-25 1999-08-24 Altera Corporation PLD with split multiplexed inputs from global conductors
US5883526A (en) * 1997-04-17 1999-03-16 Altera Corporation Hierarchical interconnect for programmable logic devices
US5959466A (en) * 1997-01-31 1999-09-28 Actel Corporation Field programmable gate array with mask programmed input and output buffers
US5936426A (en) * 1997-02-03 1999-08-10 Actel Corporation Logic function module for field programmable array
US6091258A (en) * 1997-02-05 2000-07-18 Altera Corporation Redundancy circuitry for logic circuits
US6034536A (en) * 1997-02-05 2000-03-07 Altera Corporation Redundancy circuitry for logic circuits
US5999015A (en) * 1997-02-20 1999-12-07 Altera Corporation Logic region resources for programmable logic devices
US6127844A (en) 1997-02-20 2000-10-03 Altera Corporation PCI-compatible programmable logic devices
US5982195A (en) * 1997-02-20 1999-11-09 Altera Corporation Programmable logic device architectures
US7148722B1 (en) 1997-02-20 2006-12-12 Altera Corporation PCI-compatible programmable logic devices
US6150837A (en) * 1997-02-28 2000-11-21 Actel Corporation Enhanced field programmable gate array
US6184710B1 (en) 1997-03-20 2001-02-06 Altera Corporation Programmable logic array devices with enhanced interconnectivity between adjacent logic regions
JP3865789B2 (en) * 1997-05-23 2007-01-10 アルテラ コーポレイション Redundant circuit for programmable logic device with interleaved input circuit
US6262595B1 (en) 1997-06-10 2001-07-17 Altera Corporation High-speed programmable interconnect
US6239612B1 (en) 1997-08-20 2001-05-29 Altera Corporation Programmable I/O cells with multiple drivers
US6130555A (en) * 1997-10-13 2000-10-10 Altera Corporation Driver circuitry for programmable logic devices
US6052327A (en) * 1997-10-14 2000-04-18 Altera Corporation Dual-port programmable logic device variable depth and width memory array
US6191998B1 (en) 1997-10-16 2001-02-20 Altera Corporation Programmable logic device memory array circuit having combinable single-port memory arrays
US6288970B1 (en) 1997-10-16 2001-09-11 Altera Corporation Programmable logic device memory array circuit having combinable single-port memory arrays
US6084427A (en) 1998-05-19 2000-07-04 Altera Corporation Programmable logic devices with enhanced multiplexing capabilities
US6107824A (en) * 1997-10-16 2000-08-22 Altera Corporation Circuitry and methods for internal interconnection of programmable logic devices
US6121790A (en) * 1997-10-16 2000-09-19 Altera Corporation Programmable logic device with enhanced multiplexing capabilities in interconnect resources
US6107825A (en) * 1997-10-16 2000-08-22 Altera Corporation Input/output circuitry for programmable logic devices
US6255850B1 (en) 1997-10-28 2001-07-03 Altera Corporation Integrated circuit with both clamp protection and high impedance protection from input overshoot
US6201404B1 (en) 1998-07-14 2001-03-13 Altera Corporation Programmable logic device with redundant circuitry
US6184707B1 (en) 1998-10-07 2001-02-06 Altera Corporation Look-up table based logic element with complete permutability of the inputs to the secondary signals
US6507216B1 (en) 1998-11-18 2003-01-14 Altera Corporation Efficient arrangement of interconnection resources on programmable logic devices
US6215326B1 (en) 1998-11-18 2001-04-10 Altera Corporation Programmable logic device architecture with super-regions having logic regions and a memory region
US6407576B1 (en) * 1999-03-04 2002-06-18 Altera Corporation Interconnection and input/output resources for programmable logic integrated circuit devices
US7484081B1 (en) 2000-10-10 2009-01-27 Altera Corporation Method and apparatus for protecting designs in SRAM-based programmable logic devices
US6992503B2 (en) * 2002-07-08 2006-01-31 Viciciv Technology Programmable devices with convertibility to customizable devices
US7112994B2 (en) * 2002-07-08 2006-09-26 Viciciv Technology Three dimensional integrated circuits
US7312109B2 (en) * 2002-07-08 2007-12-25 Viciciv, Inc. Methods for fabricating fuse programmable three dimensional integrated circuits
US7673273B2 (en) * 2002-07-08 2010-03-02 Tier Logic, Inc. MPGA products based on a prototype FPGA
US20040004251A1 (en) * 2002-07-08 2004-01-08 Madurawe Raminda U. Insulated-gate field-effect thin film transistors
US7129744B2 (en) * 2003-10-23 2006-10-31 Viciciv Technology Programmable interconnect structures
US8643162B2 (en) 2007-11-19 2014-02-04 Raminda Udaya Madurawe Pads and pin-outs in three dimensional integrated circuits
US7812458B2 (en) * 2007-11-19 2010-10-12 Tier Logic, Inc. Pad invariant FPGA and ASIC devices
US7042756B2 (en) * 2002-10-18 2006-05-09 Viciciv Technology Configurable storage device
US7084666B2 (en) * 2002-10-21 2006-08-01 Viciciv Technology Programmable interconnect structures
US7111110B1 (en) 2002-12-10 2006-09-19 Altera Corporation Versatile RAM for programmable logic device
US6897543B1 (en) 2003-08-22 2005-05-24 Altera Corporation Electrically-programmable integrated circuit antifuses
US7030651B2 (en) 2003-12-04 2006-04-18 Viciciv Technology Programmable structured arrays
US7176713B2 (en) * 2004-01-05 2007-02-13 Viciciv Technology Integrated circuits with RAM and ROM fabrication options
KR100564611B1 (en) * 2004-02-14 2006-03-29 삼성전자주식회사 Damping structure for hard disk drive
US7157782B1 (en) 2004-02-17 2007-01-02 Altera Corporation Electrically-programmable transistor antifuses
US7489164B2 (en) * 2004-05-17 2009-02-10 Raminda Udaya Madurawe Multi-port memory devices
US8612772B1 (en) 2004-09-10 2013-12-17 Altera Corporation Security core using soft key
US8566616B1 (en) 2004-09-10 2013-10-22 Altera Corporation Method and apparatus for protecting designs in SRAM-based programmable logic devices and the like
US20060080632A1 (en) * 2004-09-30 2006-04-13 Mathstar, Inc. Integrated circuit layout having rectilinear structure of objects
US20070247189A1 (en) * 2005-01-25 2007-10-25 Mathstar Field programmable semiconductor object array integrated circuit
JP4720436B2 (en) * 2005-11-01 2011-07-13 株式会社日立製作所 Reconfigurable processor or device
US7486111B2 (en) * 2006-03-08 2009-02-03 Tier Logic, Inc. Programmable logic devices comprising time multiplexed programmable interconnect
US20080024165A1 (en) * 2006-07-28 2008-01-31 Raminda Udaya Madurawe Configurable embedded multi-port memory
US20090128189A1 (en) * 2007-11-19 2009-05-21 Raminda Udaya Madurawe Three dimensional programmable devices
US7635988B2 (en) * 2007-11-19 2009-12-22 Tier Logic, Inc. Multi-port thin-film memory devices
US20090144595A1 (en) * 2007-11-30 2009-06-04 Mathstar, Inc. Built-in self-testing (bist) of field programmable object arrays
US7795913B2 (en) * 2007-12-26 2010-09-14 Tier Logic Programmable latch based multiplier
US7573294B2 (en) * 2007-12-26 2009-08-11 Tier Logic, Inc. Programmable logic based latches and shift registers
US7573293B2 (en) * 2007-12-26 2009-08-11 Tier Logic, Inc. Programmable logic based latches and shift registers
US7602213B2 (en) * 2007-12-26 2009-10-13 Tier Logic, Inc. Using programmable latch to implement logic
US8230375B2 (en) 2008-09-14 2012-07-24 Raminda Udaya Madurawe Automated metal pattern generation for integrated circuits
US8438522B1 (en) 2008-09-24 2013-05-07 Iowa State University Research Foundation, Inc. Logic element architecture for generic logic chains in programmable devices
US8661394B1 (en) 2008-09-24 2014-02-25 Iowa State University Research Foundation, Inc. Depth-optimal mapping of logic chains in reconfigurable fabrics
US8159265B1 (en) 2010-11-16 2012-04-17 Raminda Udaya Madurawe Memory for metal configurable integrated circuits
US8159266B1 (en) 2010-11-16 2012-04-17 Raminda Udaya Madurawe Metal configurable integrated circuits
US8159268B1 (en) 2010-11-16 2012-04-17 Raminda Udaya Madurawe Interconnect structures for metal configurable integrated circuits
US9048142B2 (en) 2010-12-28 2015-06-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device
US8627105B2 (en) 2011-04-29 2014-01-07 Altera Corporation Method and apparatus for securing programming data of a programmable device
US8719957B2 (en) 2011-04-29 2014-05-06 Altera Corporation Systems and methods for detecting and mitigating programmable logic device tampering
US8461863B2 (en) 2011-04-29 2013-06-11 Altera Corporation Method and apparatus for securing a programmable device using a kill switch
US8736299B1 (en) 2011-04-29 2014-05-27 Altera Corporation Setting security features of programmable logic devices
US9654107B2 (en) 2012-04-27 2017-05-16 Semiconductor Energy Laboratory Co., Ltd. Programmable LSI
US8975918B2 (en) 2012-05-01 2015-03-10 Semiconductor Energy Laboratory Co., Ltd. Lookup table and programmable logic device including lookup table
CN104247268B (en) 2012-05-02 2016-10-12 株式会社半导体能源研究所 Pld
US9571103B2 (en) 2012-05-25 2017-02-14 Semiconductor Energy Laboratory Co., Ltd. Lookup table and programmable logic device including lookup table
JP6250955B2 (en) 2012-05-25 2017-12-20 株式会社半導体エネルギー研究所 Driving method of semiconductor device
WO2014061567A1 (en) 2012-10-17 2014-04-24 Semiconductor Energy Laboratory Co., Ltd. Programmable logic device
JP6254834B2 (en) 2012-12-06 2017-12-27 株式会社半導体エネルギー研究所 Semiconductor device
JP2014195243A (en) 2013-02-28 2014-10-09 Semiconductor Energy Lab Co Ltd Semiconductor device
US9612795B2 (en) 2013-03-14 2017-04-04 Semiconductor Energy Laboratory Co., Ltd. Data processing device, data processing method, and computer program
US9026873B2 (en) 2013-07-23 2015-05-05 Altera Coporation Method and apparatus for securing configuration scan chains of a programmable device
US9349418B2 (en) 2013-12-27 2016-05-24 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for driving the same
JP6541376B2 (en) 2014-03-13 2019-07-10 株式会社半導体エネルギー研究所 Method of operating programmable logic device
TWI643457B (en) 2014-04-25 2018-12-01 日商半導體能源研究所股份有限公司 Semiconductor device
JP6689062B2 (en) 2014-12-10 2020-04-28 株式会社半導体エネルギー研究所 Semiconductor device
US10008502B2 (en) 2016-05-04 2018-06-26 Semiconductor Energy Laboratory Co., Ltd. Memory device
KR102420735B1 (en) 2016-08-19 2022-07-14 가부시키가이샤 한도오따이 에네루기 켄큐쇼 Power control method for semiconductor devices

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3974366A (en) * 1974-09-30 1976-08-10 Siemens Aktiengesellschaft Integrated, programmable logic arrangement
US4034356A (en) * 1975-12-03 1977-07-05 Ibm Corporation Reconfigurable logic array
US4037089A (en) * 1974-11-21 1977-07-19 Siemens Aktiengesellschaft Integrated programmable logic array
US4195352A (en) * 1977-07-08 1980-03-25 Xerox Corporation Split programmable logic array
US4207556A (en) * 1976-12-14 1980-06-10 Nippon Telegraph And Telephone Public Corporation Programmable logic array arrangement
US4237542A (en) * 1977-06-30 1980-12-02 International Business Machines Corporation Programmable logic arrays

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US207556A (en) * 1878-08-27 Improvement in canopies for beds
US4578771A (en) * 1980-12-29 1986-03-25 International Business Machines Corporation Dynamically reprogrammable array logic system

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3974366A (en) * 1974-09-30 1976-08-10 Siemens Aktiengesellschaft Integrated, programmable logic arrangement
US4037089A (en) * 1974-11-21 1977-07-19 Siemens Aktiengesellschaft Integrated programmable logic array
US4034356A (en) * 1975-12-03 1977-07-05 Ibm Corporation Reconfigurable logic array
US4207556A (en) * 1976-12-14 1980-06-10 Nippon Telegraph And Telephone Public Corporation Programmable logic array arrangement
US4237542A (en) * 1977-06-30 1980-12-02 International Business Machines Corporation Programmable logic arrays
US4195352A (en) * 1977-07-08 1980-03-25 Xerox Corporation Split programmable logic array

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP0183828A4 *

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0281215A2 (en) * 1987-03-02 1988-09-07 Altera Corporation Programmable integrated circuit logic array device having improved microprocessor connectability
EP0281215A3 (en) * 1987-03-02 1989-06-14 Altera Corporation Programmable integrated circuit logic array device having improved microprocessor connectability
US4969121A (en) * 1987-03-02 1990-11-06 Altera Corporation Programmable integrated circuit logic array device having improved microprocessor connectability
EP0343968A2 (en) * 1988-05-25 1989-11-29 Fujitsu Limited Programmable logic device
EP0343968A3 (en) * 1988-05-25 1990-10-31 Fujitsu Limited Programmable logic device
US5053646A (en) * 1988-05-25 1991-10-01 Fujitsu Limited Programmable logic device having expanded logic capability
EP0373831A2 (en) * 1988-12-16 1990-06-20 Advanced Micro Devices, Inc. Self latching logic gate
EP0373831A3 (en) * 1988-12-16 1991-09-04 Advanced Micro Devices, Inc. Self latching logic gate
EP0415542A3 (en) * 1989-08-15 1991-10-02 Advanced Micro Devices, Inc. Programmable gate array with improved interconnect structure, input/output structure and configurable logic block
US5359536A (en) * 1989-08-15 1994-10-25 Advanced Micro Devices, Inc. Programmable gate array with improved interconnect structure, input/output structure and configurable logic block
US6028446A (en) * 1995-06-06 2000-02-22 Advanced Micro Devices, Inc. Flexible synchronous and asynchronous circuits for a very high density programmable logic device

Also Published As

Publication number Publication date
EP0183828B1 (en) 1992-03-18
DE3585669D1 (en) 1992-04-23
JPH0431446B2 (en) 1992-05-26
ATE73958T1 (en) 1992-04-15
AU4439785A (en) 1986-01-10
EP0183828A4 (en) 1988-07-29
US4609986A (en) 1986-09-02
JPS61502650A (en) 1986-11-13
EP0183828A1 (en) 1986-06-11

Similar Documents

Publication Publication Date Title
US4609986A (en) Programmable logic array device using EPROM technology
KR100312801B1 (en) Programmable Logic Devices with Zones and Universal Signal Paths
US5742179A (en) High speed programmable logic architecture
US5504440A (en) High speed programmable logic architecture
US6480025B1 (en) Driver circuitry for programmable logic devices with hierarchical interconnection resources
US5732246A (en) Programmable array interconnect latch
US5444394A (en) PLD with selective inputs from local and global conductors
US6049225A (en) Input/output interface circuitry for programmable logic array integrated circuit devices
US5371422A (en) Programmable logic device having multiplexers and demultiplexers randomly connected to global conductors for interconnections between logic elements
US7017136B2 (en) Architecture and interconnect scheme for programmable logic circuits
US4963768A (en) Flexible, programmable cell array interconnected by a programmable switch matrix
US5598108A (en) High-density erasable programmable logic device architecture using multiplexer interconnections, and registered macrocell with product term allocation and adjacent product term stealing
US5652529A (en) Programmable array clock/reset resource
US6810513B1 (en) Method and apparatus of programmable interconnect array with configurable multiplexer
US5079451A (en) Programmable logic device with global and local product terms
EP0746107A2 (en) Programmable logic cell
US7573297B1 (en) Flexible macrocell interconnect
US6466049B1 (en) Clock enable control circuit for flip flops
EP0343968B1 (en) Programmable logic device
US5614844A (en) High speed programmable logic architecture
US5781032A (en) Programmable inverter circuit used in a programmable logic cell
US4761647A (en) Eprom controlled tri-port transceiver
US5760611A (en) Function generator for programmable gate array
EP0913032A1 (en) High speed programmable logic architecture
GB2333873A (en) Programmable logic array

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AU BR DK FI JP KP KR NO RO SU

Designated state(s): AU BR DK FI JP KP KR NO RO SU

AL Designated countries for regional patents

Designated state(s): AT BE CH DE FR GB IT LU NL SE

Kind code of ref document: A1

Designated state(s): AT BE CH DE FR GB IT LU NL SE

WWE Wipo information: entry into national phase

Ref document number: 1985903154

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1985903154

Country of ref document: EP

WWG Wipo information: grant in national office

Ref document number: 1985903154

Country of ref document: EP