WO1995011557A1 - Selective congestion control mechanism for information networks - Google Patents

Selective congestion control mechanism for information networks Download PDF

Info

Publication number
WO1995011557A1
WO1995011557A1 PCT/EP1993/002937 EP9302937W WO9511557A1 WO 1995011557 A1 WO1995011557 A1 WO 1995011557A1 EP 9302937 W EP9302937 W EP 9302937W WO 9511557 A1 WO9511557 A1 WO 9511557A1
Authority
WO
WIPO (PCT)
Prior art keywords
switching device
congestion
information
input
control mechanism
Prior art date
Application number
PCT/EP1993/002937
Other languages
French (fr)
Inventor
Harmen R. Van As
Hans R. Schindler
Original Assignee
International Business Machines Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corporation filed Critical International Business Machines Corporation
Priority to PCT/EP1993/002937 priority Critical patent/WO1995011557A1/en
Priority to DE69324274T priority patent/DE69324274T2/en
Priority to JP7511213A priority patent/JP2882545B2/en
Priority to US08/624,597 priority patent/US5768258A/en
Priority to EP93923540A priority patent/EP0724798B1/en
Publication of WO1995011557A1 publication Critical patent/WO1995011557A1/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/54Store-and-forward switching systems 
    • H04L12/56Packet switching systems
    • H04L12/5601Transfer mode dependent, e.g. ATM
    • H04L12/5602Bandwidth control in ATM Networks, e.g. leaky bucket
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L49/00Packet switching elements
    • H04L49/30Peripheral units, e.g. input or output ports
    • H04L49/3081ATM peripheral units, e.g. policing, insertion or extraction
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/54Store-and-forward switching systems 
    • H04L12/56Packet switching systems
    • H04L12/5601Transfer mode dependent, e.g. ATM
    • H04L2012/5619Network Node Interface, e.g. tandem connections, transit switching
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/54Store-and-forward switching systems 
    • H04L12/56Packet switching systems
    • H04L12/5601Transfer mode dependent, e.g. ATM
    • H04L2012/5629Admission control
    • H04L2012/563Signalling, e.g. protocols, reference model
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/54Store-and-forward switching systems 
    • H04L12/56Packet switching systems
    • H04L12/5601Transfer mode dependent, e.g. ATM
    • H04L2012/5629Admission control
    • H04L2012/5631Resource management and allocation
    • H04L2012/5632Bandwidth allocation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/54Store-and-forward switching systems 
    • H04L12/56Packet switching systems
    • H04L12/5601Transfer mode dependent, e.g. ATM
    • H04L2012/5629Admission control
    • H04L2012/5631Resource management and allocation
    • H04L2012/5632Bandwidth allocation
    • H04L2012/5635Backpressure, e.g. for ABR
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/54Store-and-forward switching systems 
    • H04L12/56Packet switching systems
    • H04L12/5601Transfer mode dependent, e.g. ATM
    • H04L2012/5629Admission control
    • H04L2012/5631Resource management and allocation
    • H04L2012/5636Monitoring or policing, e.g. compliance with allocated rate, corrective actions

Definitions

  • the present invention concerns a congestion control mechanism for switch-based information networks.
  • the Asynchronous Transfer Mode (ATM) of these networks can be introduced also for local area networking.
  • a Local Area Network (LAN) predominantly has to cope with nonreserved bandwidth traffic, which is inherently unpredictable and very loss-sensitive.
  • This application necessitates a congestion control mechanism that reacts immediately upon detection of a traffic bottleneck by temporarily holding back the data traffic that is to pass the bottleneck. Other traffic should be influenced as little as possible.
  • the present invention discloses a selective congestion control mechanism which fulfills these needs and which is generally applicable in switch-based networks. It may be used in ATM PR1ZMA [2] switches and other types of switches.
  • Reference [5] compares the behavior of a hop-by-hop congestion control mechanism with an end-to-end control mechanism. Simulation results clearly show its superiority over the slow reacting end-to-end control in terms of higher throughput, lower delay, smaller loss probability, and smaller buffer requirements.
  • Reference [3] shows the use of a dedicated Trafic Regulator & Scheduler (TRS) at each output port. If a switch's queue is congested, its TRS can send control information backwards to some previous nodes along the paths to produce selective back-pressure. A TRS uses back-pressure signals from a congested node to selectively throttle traffic by reducing the average transmission rates of congested routes.
  • TRS Trafic Regulator & Scheduler
  • a congestion control mechanism wherein switching nodes which are upstream of a congested node are informed of a specific bottleneck by a notification containing routing label information, specifying which traffic must go on hold, and deferment information, specifying how long this traffic should be deferred.
  • this deferment information gives the duration of defer intervals for which selected traffic must go on hold, e.g. in cell units.
  • Other deferment information might give a time point at which transmission may be resumed, or a quantity of information units which must arrive before transmission is restarted. Normal transmission can be resumed after deferment or a modified transmission may be enforced, e.g. with a certain delay or with a modified rate as is known -per se.
  • the congestion control mechanism according to the invention may be implemented in a few or all nodes of a network.
  • a congested node informs only its next neighbours upstream, which inform their upstream nodes only if, due to persisting congestion, their respective queues are also congested.
  • temporary congestion information is spread upstream step by step. It eventually reaches even a source, which then can modify its transmission activities for congestion recovery.
  • farer "neighbours" e.g. if the next neighbours do not support the mechanism or their interventions are not sufficient.
  • the devised mechanism can be combined with other congestion control mechanisms, e.g.
  • An efficient implementation in this context comprises an extended input-port module in order to react immediately to congestion notifications from output-ports of the local switching node and from downstream nodes.
  • a congestion control mechanism according to the invention a network operates well for any traffic scenario pumped into the network, for any insufficient but reasonable buffer sizing, and for any network topology.
  • traffic smoothing, efficient traffic separation during connection set-up, or sufficient buffer space alleviate the occurrence of congestion, but the mechanism according to the invention is projected to cope with the many unknowns in traffic patterns, source parameter settings, and system dimensioning.
  • FIG. 1 illustrates schematically the concept of the selective congestion control mechanism according to the invention. A typical bottleneck situation in a switch-based network is assumed to explain this mechanism.
  • FIG. 2 shows a more detailed description of the information flow for the situation of Figure 1.
  • FIG. 3 depicts the extended label swapping hardware of an input-port module which allows for label bookkeeping.
  • FIG. 4 illustrates a gate array known per se. Here, it is used for fast label searching.
  • FIG. 5 depicts an input-port module hardware extension which allows label filtering and timestamping.
  • FIG. 6 illustrates the queueing organization by a linked list which is used in the input-port module.
  • Figure 1 illustrates three switches 1 ,2.3 in an arbitrarily meshed network.
  • One of the output links 5 of switch 3 becomes congested. Now, the output port notifies all input ports 4 of switch 3 to hold back cells that flow via the bottleneck link 5.
  • Each input port 4 filters therefore all cells with a Virtual Path or Channel Information (VPI/VCI) for the congested link 5.
  • VPI/VCI Virtual Path or Channel Information
  • label or "routing label” is used as a generic term for VPI/VCI or other routing information. All cells to other directions keep flowing. If the congestion dissolves before the number of queued cells at an input port 4 exceeds a given threshold, no further action is taken. The local congestion control was sufficient.
  • the input port 4 notifies the congestion to its upstream switch 2 which relays this information to all its input ports 6.
  • all cells with a label indicating that they will flow via the bottleneck link 5 of switch 3 will go on hold for a period according to the deferment information in the notification.
  • This selective, temporary backpressure may be continued node by node up to the sources.
  • backward notification remains generally limited to a small geographical area. Short overloads are resolved first only locally and then bottleneck information is selectively spread backwards step by step towards the sources when congestion persists. All traffic not passing bottlenecks continues to flow normally. With the disclosed implementation, a lossless operation is obtainable which is especially important for the nonreserved traffic in ATM networks.
  • the control mechanism is further detailed in Figure 2.
  • each switch consists of four input-port modules 8,10,12, a 4x4 switching fabric 13,14,15, and four output-port modules 7,9,1 1.
  • a representative of an ATM switch fabric is the Zurich PRIZMA switch [2].
  • Input and output ports 7-12 are numbered from 0 through 3. It is further assumed that all switches are connected by duplex links and that an input/output-port pair has an internal communication path. Cells waiting for transmission (output-port module) are enqueued in a single queue. In contrast, an input-port module has as many queues as there are output ports (i.e. four queues in this example).
  • output port 7 3 of switch 3 becomes congested, this can be detected by the link buffer occupancy exceeding a given threshold. As result, output port 7 3 notifies all the input ports 8 of switch 3 to hold back all cells that will flow via the bottleneck link 5. Since in this example, a single-stage switching fabric 13 is considered, it is assumed that the notification is done via a hardware-generated signal [7]. Otherwise, the output-port module 7 3 broadcasts the congestion via ATM cells flowing through the switching fabric to all input ports 8. In the latter case, an output-port module 7 3 sends (via its input-port module 8 3 ) a control cell to all other output-port modules 7° to 7 2 which relay that cell internally to their input-port module 8° to 8 2 .
  • a notification in this embodiment called a "throttle cell" is created to inform the switching nodes upstream that the traffic leading to congestion should be throttled.
  • the throttle cell is sent to upstream switch 2 via output port 7 2 of switch 3 and arrives in switch 2 via input port 10'.
  • the throttle cell is then relayed to output port 9' via its internal communication path. Finally, the cell is broadcasted to all the other input ports 10°, 10 2 , 10 3 of the switch 2 to notify which cells to hold back.
  • a throttle cell contains the routing label information of the cells that must go on hold and a deferment information in this embodiment specifying the duration of the defer interval in cell units.
  • the 48-byte payload of a 53-byte cell could carry twelve 28-bit routing labels and a 16-bit deferment information.
  • an input-port module 8,10,12 (where also cell label swapping is performed) keeps track of all cells that are currently stored in each of its queues as they are waiting to be switched to the corresponding output port 7,9,1 1.
  • This label bookkeeping is illustrated in Figure 3.
  • the label swapping hardware consisting of the Label Table (CAM) 16 and Control Block (RAM) 17 is extended by a Queue Bookkeeping Table 18, a Fast Search Gate Array 19, and the controlling parts comprising a Finite State Machine 20 and a Multiplexer 21.
  • the incoming label 23 is given an address pointer 24 to a free memory entry 25 in the Control Block 17. This part is needed to perform the label swapping procedure.
  • the same pointer 24 is now also used to relate that label to an entry 26, 27 in the Queue Bookkeeping Table 18 and the Fast Search Gate Array 19.
  • the tables have the following contents:
  • An entry in the Label Table 16 contains an incoming label and a pointer 24.
  • the incoming label 23 is the search key to find the corresponding pointer 24.
  • An entry 25 in the Control Block 17 contains the self-routing information through the considered switch (Prizma Header) and the outgoing label.
  • An entry 26 in the Queue Bookkeeping table 18 contains a cell count and the incoming label. The count monitors the number of cells associated with the incoming label that are enqueued for switching to one of the output ports.
  • An entry 27 in the Fast Search Gate Array 19 contains a "Threshold Exceeded Flag" (th) and the outgoing Port number. The same entry also contains its own address pointer.
  • th the incoming label 23 of a cell is swapped into its outgoing label and the cell header is extended by the self-routing header (Prizma Header).
  • the cell's pointer is appended as long as the cell is in the input-port module.
  • the cell count (given by the pointer) is incremented by one.
  • the counter is decremented by one when the cell is dequeued for switching to its output port.
  • the cell-count operation is executed by counter 22 which also triggers the operation of the "Threshold Exceeded Flag" depending on a given threshold setting. If the cell count exceeds a given threshold, a binary 'V is set into the Fast Search Gate Array 19. The flag is reset as soon as the cell count decreases again to the threshold.
  • the stored port numbers 28 and the applied port number 'Port search' are compared in parallel by means of four Exclusive ORs 30 per entry 27 (see lower part of figure). If the two port numbers 28,29 match and a '1 ' had been entered (at th) at the same address location 27, then the latch will be set at that location 27 when the clock pulse is applied.
  • the OR array 33 to the right of the array is conceived such that a binary '1 ' at the output of a latch will propagate to all lines belonging to higher addresses. Thus only one Exclusive OR (XOR) to the right of the array will respond with a 'Y. It is the one connected to the latch with the lowest address carrying a 'Y .
  • a strobe signal will reset that latch (by means of an AND gate) and immediately the next higher pointer will appear, pointing to a RAM entry 25 as described above.
  • the gate array 19 thus permits a very rapid search for all virtual connections that are causing congestion.
  • a throttle cell can therefore be assembled very quickly and upstream switching nodes can be informed with minimum delay that certain traffic flows should be throttled.
  • the Fast Search Gate Array 19 is known per se; it is included in Patent Application EP 93810215.
  • each input-port module 8,10,12 needs basically two additional hardware units: the Reverse Label table 34 and the Defer table 35. Label filtering is illustrated in Figure 5. As for addressing the label bookkeeping units 18, the same pointer 24 is used. In the Reverse Label Table (CAM) 34, the pointer 24 is part of the CAM 34, whereas it is used as entry 37 address for the Defer Table 35.
  • CAM Reverse Label Table
  • the tables have the following contents:
  • An entry 38 in the Reverse Label Table 34 contains a port number, an outgoing label, and a pointer 24. Port and label form the search key to find the corresponding pointer.
  • An entry 37 in the Defer Table 35 consists of a timestamp that is compared with the system clock 39 to decide between holding or switching the corresponding cell.
  • the operation can be partitioned into two parts: (1 ) preparation of the Defer Table 35 based on the information carried in a throttle cell 36, and (2) checking at each cell time unit.
  • the Defer Table 35 Upon arrival of a throttle cell 36, the Defer Table 35 is updated by setting a timestamp at each pointer entry 37 given by the Reverse Label Table 34 using the port/label key as search entity.
  • the timestamp is determined by adding the system time (clock 39) to the defer value given in the throttle cell 36. For each cell handled by the input-port module 8,10,12 the timestamp is compared to the system clock 39 to decide whether to hold or switch the cell.
  • Figure 6 shows the queueing linkedlist organization for a single linked list. It consists of a Data Memory 40 and a Buffer Control Record Memory 41 .
  • the Data Memory 40 is structured such that it contains the cells.
  • the Buffer Control Record Memory 41 incorporates the mechanism of a queueing linked list controlled by three entries for each cell:
  • Cells in a queue are held or dequeued depending on the status of the Defer Table entry 37. If a cell 47 is on hold, the next cell 48 in the queue is checked. If that one can be switched, it is taken out of the queue by replacing link pointer 49, thereby changing an old link 45 into a new link 46 and linking the previous cell on hold 47 to the next cell 50.
  • a bottleneck-triggered selective congestion control mechanism which can be used in ATM networks. It reacts immediately upon detection of a traffic bottleneck by selectively and temporarily holding back the data traffic directed towards the bottleneck; this traffic can be recognized by inspecting the VPI/VCI label.
  • a hardware structure is described which performs high-speed bookkeeping of all cells enqueued for being switched, in order to react immediately to congestion.
  • a further hardware structure is described which performs high-speed label filtering in order to selectively hold back traffic for a congested link. But numerous modifications depending on the intended network environment and types of switching nodes could be made in accord with the general concept of the invention; all these different embodiments fall within the scope of said concept for a person skilled in the art.

Abstract

This invention is an implementation of a congestion control mechanism, especially for ATM networks supporting data services or other nonreserved bandwidth traffic, e.g. in multimedia applications. It reacts immediately upon detection of a traffic bottleneck by selectively and temporarily holding back the data traffic that is to pass the bottleneck (5). A congested node (3) transmits congestion notifications (36) containing routing label information and deferment information to upstream nodes (2), thus enabling selective, temporary throttling action. If congestions persist, further notifications may be spread backwards step by step, eventually reaching the sources. A specific implementation is given for PRIZMA type switching nodes.

Description

DESCRIPTION
Selective Congestion Control Mechanism for Information Networks
TECHNICAL FIELD
The present invention concerns a congestion control mechanism for switch-based information networks. The Asynchronous Transfer Mode (ATM) of these networks can be introduced also for local area networking. A Local Area Network (LAN) predominantly has to cope with nonreserved bandwidth traffic, which is inherently unpredictable and very loss-sensitive. This application necessitates a congestion control mechanism that reacts immediately upon detection of a traffic bottleneck by temporarily holding back the data traffic that is to pass the bottleneck. Other traffic should be influenced as little as possible. The present invention discloses a selective congestion control mechanism which fulfills these needs and which is generally applicable in switch-based networks. It may be used in ATM PR1ZMA [2] switches and other types of switches.
BACKGROUND OF THE INVENTION
Communication in switch-based ATM networks is connection-oriented and all ATM cells belonging to a connection follow the same path by swapping their routing labels at the input port of each switch [1 ,2]. Thus, the actual routing decisions take only place during connection set-up, and routing is not considered as a critical issue in the ATM environment. In contrast, congestion control is already today considered to be one of the difficult challenges that must be solved. This is particularly true for the envisioned LAN emulation service. The principle to throttle or hold back cells selectively is quite natural and in some sense it has been reported already since the early days of packet switching. Still, only recently the advance in technology has made it possible to realize this idea economically and in a more sophisticated manner. Recent studies in this direction have been reported in [3,4,5]. Reference [5] compares the behavior of a hop-by-hop congestion control mechanism with an end-to-end control mechanism. Simulation results clearly show its superiority over the slow reacting end-to-end control in terms of higher throughput, lower delay, smaller loss probability, and smaller buffer requirements. Reference [3] shows the use of a dedicated Trafic Regulator & Scheduler (TRS) at each output port. If a switch's queue is congested, its TRS can send control information backwards to some previous nodes along the paths to produce selective back-pressure. A TRS uses back-pressure signals from a congested node to selectively throttle traffic by reducing the average transmission rates of congested routes.
In a data environment, congestion cannot be resolved by discarding cells. Discarding cells owing to buffer overflow is a practice that originates from the telecommunication culture with a strong bias to real-time voice and video connections, which all require reserved bandwidth. Whereas for real-time applications, discarded cells are annoying for the user, it has no negative effect on the network. Discarding however a single cell belonging to a data frame triggers definitely all the frame cells to be retransmitted, so that the network may become flooded by additional traffic without an increase in user throughput. Thus, discarding cells belonging to nonreserved traffic potentially consume a significant part of the network capacity without any benefit.
It is a general object of this invention to avoid these different drawbacks of the prior art and to devise an implementation of a congestion control mechanism for information networks that reacts immediately upon detection of a traffic bottleneck by selectively and temporarily holding back the data traffic that is to pass the bottleneck. It is another object to provide such a mechanism which allows lossless operation especially for the nonreserved traffic. It is a further object to improve a network node by implementing in it a congestion control mechanism according to the invention. It is further intended to disclose an input-port module enabling immediate reaction through dedicated label bookkeeping, label searching, label filtering, and linked-list queueing.
REFERENCES:
[1 ] R. Handel, M.N. Huber, "Integrated Broadband Networks: An Introduction to ATM-Based Networks", Addison-Wesley Publishing Company, 1991.
[2] W.E. Denzel, A.P.J. Engbersen, I. Iliadis, G. Karlsson, "A Highly Modular Packet Switch for Gb/s Rates", International Switching Symposium, Yokohama, Oct. 1992, pp. 236-240.
[3] H.J. Chao, "A General Architecture for Link-Layer Congestion Control in ATM Networks", International Switching Symposium, Yokohama, Oct. 1992, pp. 229-233.
[4] J. Cherbonnier, J.-Y. Le Boudec "A GFC Protocol for Congestion Avoidance in the ATM Connectionless Service," EFOC/LAN 92, Paris, June 1992, paper LAN/150 , pp. 305-309.
[5] P.P. Mishra, H. Kanakia, "A Hop-by-Hop Rate-Based Congestion Control Scheme", COMM'92, pp. 112-123.
SUMMARY OF THE INVENTION
The above objects are accomplished by an implementation of a congestion control mechanism wherein switching nodes which are upstream of a congested node are informed of a specific bottleneck by a notification containing routing label information, specifying which traffic must go on hold, and deferment information, specifying how long this traffic should be deferred. Preferably, this deferment information gives the duration of defer intervals for which selected traffic must go on hold, e.g. in cell units. Other deferment information might give a time point at which transmission may be resumed, or a quantity of information units which must arrive before transmission is restarted. Normal transmission can be resumed after deferment or a modified transmission may be enforced, e.g. with a certain delay or with a modified rate as is known -per se. Even modified routing decisions could be taken to keep critical traffic flowing with help of roundabout ways. The congestion control mechanism according to the invention may be implemented in a few or all nodes of a network. Preferably, a congested node informs only its next neighbours upstream, which inform their upstream nodes only if, due to persisting congestion, their respective queues are also congested. In this way selective, temporary congestion information is spread upstream step by step. It eventually reaches even a source, which then can modify its transmission activities for congestion recovery. Clearly, it is also possible to directly inform farer "neighbours", e.g. if the next neighbours do not support the mechanism or their interventions are not sufficient. The devised mechanism can be combined with other congestion control mechanisms, e.g. end-to-end control or local control within a switching node, and implemented in different types of switching nodes. Throughout the description, the PRIZMA switch is used as a representative of these different types to clarify the explanations. An efficient implementation in this context comprises an extended input-port module in order to react immediately to congestion notifications from output-ports of the local switching node and from downstream nodes. With a congestion control mechanism according to the invention a network operates well for any traffic scenario pumped into the network, for any insufficient but reasonable buffer sizing, and for any network topology. Of course, traffic smoothing, efficient traffic separation during connection set-up, or sufficient buffer space alleviate the occurrence of congestion, but the mechanism according to the invention is projected to cope with the many unknowns in traffic patterns, source parameter settings, and system dimensioning.
BRIEF DESCRIPTION OF THE DRAWINGS
An embodiment of the invention is described in detail below with reference to the drawings. To show more clearly the general inventive concept, an implementation in a typical switching node like a PRIZMA switch is assumed.
FIG. 1 illustrates schematically the concept of the selective congestion control mechanism according to the invention. A typical bottleneck situation in a switch-based network is assumed to explain this mechanism.
FIG. 2 shows a more detailed description of the information flow for the situation of Figure 1.
FIG. 3 depicts the extended label swapping hardware of an input-port module which allows for label bookkeeping.
FIG. 4 illustrates a gate array known per se. Here, it is used for fast label searching.
FIG. 5 depicts an input-port module hardware extension which allows label filtering and timestamping.
FIG. 6 illustrates the queueing organization by a linked list which is used in the input-port module. DETAILED DESCRIPTION OF AN EMBODIMENT ACCORDING TO THE INVENTION
In switch-based networks, it may occur that during a period of time many cells are switched to the same output port, usually connected to an output link. If the incoming rate of cells is larger than the link transmission rate, a bottleneck exists at this link. In order to prevent buffer overflow and thus cell loss, a reactive congestion control is necessary in such networks.
Figure 1 illustrates three switches 1 ,2.3 in an arbitrarily meshed network. One of the output links 5 of switch 3 becomes congested. Now, the output port notifies all input ports 4 of switch 3 to hold back cells that flow via the bottleneck link 5. Each input port 4 filters therefore all cells with a Virtual Path or Channel Information (VPI/VCI) for the congested link 5. In the following, "label" or "routing label" is used as a generic term for VPI/VCI or other routing information. All cells to other directions keep flowing. If the congestion dissolves before the number of queued cells at an input port 4 exceeds a given threshold, no further action is taken. The local congestion control was sufficient. Otherwise, the input port 4 notifies the congestion to its upstream switch 2 which relays this information to all its input ports 6. Here, all cells with a label indicating that they will flow via the bottleneck link 5 of switch 3 will go on hold for a period according to the deferment information in the notification. This selective, temporary backpressure may be continued node by node up to the sources. However, for short periods of congestion, backward notification remains generally limited to a small geographical area. Short overloads are resolved first only locally and then bottleneck information is selectively spread backwards step by step towards the sources when congestion persists. All traffic not passing bottlenecks continues to flow normally. With the disclosed implementation, a lossless operation is obtainable which is especially important for the nonreserved traffic in ATM networks. The control mechanism is further detailed in Figure 2. Again three switches 1 ,2,3 in an arbitrarily meshed network are considered. To simplify the description, an embodiment is shown wherein each switch consists of four input-port modules 8,10,12, a 4x4 switching fabric 13,14,15, and four output-port modules 7,9,1 1. A representative of an ATM switch fabric is the Zurich PRIZMA switch [2]. Input and output ports 7-12 are numbered from 0 through 3. It is further assumed that all switches are connected by duplex links and that an input/output-port pair has an internal communication path. Cells waiting for transmission (output-port module) are enqueued in a single queue. In contrast, an input-port module has as many queues as there are output ports (i.e. four queues in this example). If output port 73 of switch 3 becomes congested, this can be detected by the link buffer occupancy exceeding a given threshold. As result, output port 73 notifies all the input ports 8 of switch 3 to hold back all cells that will flow via the bottleneck link 5. Since in this example, a single-stage switching fabric 13 is considered, it is assumed that the notification is done via a hardware-generated signal [7]. Otherwise, the output-port module 73 broadcasts the congestion via ATM cells flowing through the switching fabric to all input ports 8. In the latter case, an output-port module 73 sends (via its input-port module 83) a control cell to all other output-port modules 7° to 72 which relay that cell internally to their input-port module 8° to 82. If traffic to output port 73 of switch 3 is held back at the input ports 8. some queues at the input side will fill up. If for instance queue 4 at input port 82 exceeds a given threshold, a notification, in this embodiment called a "throttle cell", is created to inform the switching nodes upstream that the traffic leading to congestion should be throttled. The throttle cell is sent to upstream switch 2 via output port 72 of switch 3 and arrives in switch 2 via input port 10'. The throttle cell is then relayed to output port 9' via its internal communication path. Finally, the cell is broadcasted to all the other input ports 10°, 102, 103 of the switch 2 to notify which cells to hold back. As congestion persists and queue 6 in input port 10° of switch 2 fills beyond the threshold, a further throttle cell is generated, now to hold up traffic coming from port 1 1 ' of upstream switch 1 . A throttle cell contains the routing label information of the cells that must go on hold and a deferment information in this embodiment specifying the duration of the defer interval in cell units. The 48-byte payload of a 53-byte cell could carry twelve 28-bit routing labels and a 16-bit deferment information.
In order to react immediately, an input-port module 8,10,12 (where also cell label swapping is performed) keeps track of all cells that are currently stored in each of its queues as they are waiting to be switched to the corresponding output port 7,9,1 1. This label bookkeeping is illustrated in Figure 3. To this end, the label swapping hardware consisting of the Label Table (CAM) 16 and Control Block (RAM) 17 is extended by a Queue Bookkeeping Table 18, a Fast Search Gate Array 19, and the controlling parts comprising a Finite State Machine 20 and a Multiplexer 21. At connection set-up, the incoming label 23 is given an address pointer 24 to a free memory entry 25 in the Control Block 17. This part is needed to perform the label swapping procedure. For congestion control, the same pointer 24 is now also used to relate that label to an entry 26, 27 in the Queue Bookkeeping Table 18 and the Fast Search Gate Array 19.
The tables have the following contents:
• An entry in the Label Table 16 contains an incoming label and a pointer 24. The incoming label 23 is the search key to find the corresponding pointer 24.
• An entry 25 in the Control Block 17 contains the self-routing information through the considered switch (Prizma Header) and the outgoing label.
• An entry 26 in the Queue Bookkeeping table 18 contains a cell count and the incoming label. The count monitors the number of cells associated with the incoming label that are enqueued for switching to one of the output ports.
• An entry 27 in the Fast Search Gate Array 19 contains a "Threshold Exceeded Flag" (th) and the outgoing Port number. The same entry also contains its own address pointer. During cell switching, the incoming label 23 of a cell is swapped into its outgoing label and the cell header is extended by the self-routing header (Prizma Header). In addition, the cell's pointer is appended as long as the cell is in the input-port module. When the cell is enqueued the cell count (given by the pointer) is incremented by one. The counter is decremented by one when the cell is dequeued for switching to its output port. The cell-count operation is executed by counter 22 which also triggers the operation of the "Threshold Exceeded Flag" depending on a given threshold setting. If the cell count exceeds a given threshold, a binary 'V is set into the Fast Search Gate Array 19. The flag is reset as soon as the cell count decreases again to the threshold.
If the input queue 4,6 becomes congested (e.g. due to backpressure from an output port 5), all connections leading to that port 5 must be found fast, in order to inform Upstream switching nodes without delay that certain traffic should be throttled. These connections can be found quickly by means of the special-purpose gate-array 19. This is done by applying the number of the port that caused backpressure to the gate input 29 (designated 'Port search'), by applying a single clock pulse to the input 31 (designated 'clock'), and by periodically applying a strobe signal to the input 32 (designated 'Search Strobe'. The gate array 19 will then output consecutively pointer by pointer, each pointing to an entry 25 in the RAM 17 that describes a virtual connection or path that passes through the congested output port 5 and that has more cells waiting in the queue of the input card than the selected threshold indicates.
In the gate array 19 shown in Figure 4, the stored port numbers 28 and the applied port number 'Port search' are compared in parallel by means of four Exclusive ORs 30 per entry 27 (see lower part of figure). If the two port numbers 28,29 match and a '1 ' had been entered (at th) at the same address location 27, then the latch will be set at that location 27 when the clock pulse is applied. The OR array 33 to the right of the array is conceived such that a binary '1 ' at the output of a latch will propagate to all lines belonging to higher addresses. Thus only one Exclusive OR (XOR) to the right of the array will respond with a 'Y. It is the one connected to the latch with the lowest address carrying a 'Y . It selects the stored data to the very right of the array, which in general represents the address of the latch. A strobe signal will reset that latch (by means of an AND gate) and immediately the next higher pointer will appear, pointing to a RAM entry 25 as described above. The gate array 19 thus permits a very rapid search for all virtual connections that are causing congestion. A throttle cell can therefore be assembled very quickly and upstream switching nodes can be informed with minimum delay that certain traffic flows should be throttled.
The Fast Search Gate Array 19 is known per se; it is included in Patent Application EP 93810215.
To allow an input-port module 8,10,12 to decide whether it should hold up or switch a cell, label filtering is necessary. To execute this function, each input-port module 8,10,12 needs basically two additional hardware units: the Reverse Label table 34 and the Defer table 35. Label filtering is illustrated in Figure 5. As for addressing the label bookkeeping units 18, the same pointer 24 is used. In the Reverse Label Table (CAM) 34, the pointer 24 is part of the CAM 34, whereas it is used as entry 37 address for the Defer Table 35.
The tables have the following contents:
• An entry 38 in the Reverse Label Table 34 contains a port number, an outgoing label, and a pointer 24. Port and label form the search key to find the corresponding pointer.
• An entry 37 in the Defer Table 35 consists of a timestamp that is compared with the system clock 39 to decide between holding or switching the corresponding cell.
The operation can be partitioned into two parts: (1 ) preparation of the Defer Table 35 based on the information carried in a throttle cell 36, and (2) checking at each cell time unit. Upon arrival of a throttle cell 36, the Defer Table 35 is updated by setting a timestamp at each pointer entry 37 given by the Reverse Label Table 34 using the port/label key as search entity. The timestamp is determined by adding the system time (clock 39) to the defer value given in the throttle cell 36. For each cell handled by the input-port module 8,10,12 the timestamp is compared to the system clock 39 to decide whether to hold or switch the cell.
Figure 6 shows the queueing linkedlist organization for a single linked list. It consists of a Data Memory 40 and a Buffer Control Record Memory 41 . The Data Memory 40 is structured such that it contains the cells. The Buffer Control Record Memory 41 incorporates the mechanism of a queueing linked list controlled by three entries for each cell:
• a pointer 44 to the cell location in the Data Memory,
• a pointer 43 to the Defer Table, and
• a pointer 42 to the next cell control entity in the queue.
Cells in a queue are held or dequeued depending on the status of the Defer Table entry 37. If a cell 47 is on hold, the next cell 48 in the queue is checked. If that one can be switched, it is taken out of the queue by replacing link pointer 49, thereby changing an old link 45 into a new link 46 and linking the previous cell on hold 47 to the next cell 50.
As should be clear from the foregoing detailed description, an implementation of a bottleneck-triggered selective congestion control mechanism is described which can be used in ATM networks. It reacts immediately upon detection of a traffic bottleneck by selectively and temporarily holding back the data traffic directed towards the bottleneck; this traffic can be recognized by inspecting the VPI/VCI label. A hardware structure is described which performs high-speed bookkeeping of all cells enqueued for being switched, in order to react immediately to congestion. A further hardware structure is described which performs high-speed label filtering in order to selectively hold back traffic for a congested link. But numerous modifications depending on the intended network environment and types of switching nodes could be made in accord with the general concept of the invention; all these different embodiments fall within the scope of said concept for a person skilled in the art.

Claims

1. Switching device for routing information through a communication network with a back-holding congestion control mechanism, characterized in that said switching device (1 ,2,3) comprises a selective congestion notification device (8,10,12) for transmitting a congestion notification (36) containing routing label information and deferment information to enable a selective, temporary throttling action.
2. Switching device according to claim 1 , wherein said deferment information includes the duration of defer intervals, for which selected traffic must go on hold or its transmission rates are reduced.
3. Switching device according to claim 1 , wherein said deferment information includes a point in time at which normal transmission may be resumed.
4. Switching device according to claim 1 , wherein said deferment information includes a quantity of information units which must arrive before transmission is restarted.
5. Switching device according to claim 1 , comprising at least an input-port module (8,10,12), a switching fabric (13,14,15) and an output-port module (7,9,11), wherein said input-port module (8,10,12) comprises a selective throttling device (18-22,34,35,40,41) for temporary stopping transmission of selected traffic or temporary reducing its transmission rates.
6. Switching device for routing information through a communication network with a back-holding congestion control mechanism, said switching device comprising a plurality of input-port modules (8,10,12), a switching fabric (13,14,15) and at least one output-port module (7,9,11 ), wherein said input-port modules (8,10,12) comprise selective throttling devices (18-22,34,35,40,41 ) reacting to a congestion notification (36).
7. Switching device according to claim 5 or 6, further comprising a local congestion control mechanism, wherein a congested output-port module ( 73) notifies the input-ports (8) to selectively hold back information which will cause further congestion.
8. Switching device according to one or more of claims 5 to 7, said throttling device comprising dedicated devices for label bookkeeping (18-22), label searching (19), label filtering (34,35), timestamping (35), and/or linked-list queueing (40,41).
9. Use of a switching device (1 ,2,3) according to one or more of claims 1 to 8, in a switch-based communication network with a back-holding congestion control mechanism, said switching device transmitting congestion notifications (36) backwards to upstream nodes of the network upon congestion.
10. Use of a switching device according to claim 9, wherein only next neighbours are notified directly; notifications are spread backwards step by step only if congestions persist.
11. Use of a switching device according to claims 9 or 10, wherein the sources are notified if congestions persist.
12. Use of a switching device according to one or more of claims 9 to 11 , wherein said congestion control mechanism solely defers information transmission, if a congestion exists.
PCT/EP1993/002937 1993-10-23 1993-10-23 Selective congestion control mechanism for information networks WO1995011557A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
PCT/EP1993/002937 WO1995011557A1 (en) 1993-10-23 1993-10-23 Selective congestion control mechanism for information networks
DE69324274T DE69324274T2 (en) 1993-10-23 1993-10-23 SELECTIVE OVERLOAD CONTROL FOR INFORMATION NETWORKS
JP7511213A JP2882545B2 (en) 1993-10-23 1993-10-23 Selective congestion control mechanism for information networks
US08/624,597 US5768258A (en) 1993-10-23 1993-10-23 Selective congestion control mechanism for information networks
EP93923540A EP0724798B1 (en) 1993-10-23 1993-10-23 Selective congestion control mechanism for information networks

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/EP1993/002937 WO1995011557A1 (en) 1993-10-23 1993-10-23 Selective congestion control mechanism for information networks

Publications (1)

Publication Number Publication Date
WO1995011557A1 true WO1995011557A1 (en) 1995-04-27

Family

ID=8165779

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP1993/002937 WO1995011557A1 (en) 1993-10-23 1993-10-23 Selective congestion control mechanism for information networks

Country Status (5)

Country Link
US (1) US5768258A (en)
EP (1) EP0724798B1 (en)
JP (1) JP2882545B2 (en)
DE (1) DE69324274T2 (en)
WO (1) WO1995011557A1 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1997009814A1 (en) * 1995-09-07 1997-03-13 Ericsson Australia Pty. Ltd. Controlling traffic congestion in intelligent electronic networks
GB2314733A (en) * 1996-06-27 1998-01-07 Northern Telecom Ltd Improved HLR with cascaded databases
EP0798896A3 (en) * 1996-03-28 1998-03-04 Mitsubishi Denki Kabushiki Kaisha ATM exchanger
US5862960A (en) * 1997-02-28 1999-01-26 S. C. Johnson & Son, Inc. Aerosol dispenser
WO1999033315A1 (en) * 1997-12-19 1999-07-01 Telefonaktiebolaget Lm Ericsson (Publ) Atm time stamped queuing
US6009473A (en) * 1997-04-30 1999-12-28 Oracle Corporation Using callbacks to effectively manage resources
WO2002080473A1 (en) * 2001-03-28 2002-10-10 Brilliant Optical Networks Method to process and forward control packets in obs/lobs and other burst switched networks
US6504845B1 (en) 1997-12-19 2003-01-07 Telefonaktiebolaget Lm Ericsson (Publ) Centralized queuing for ATM node

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB9510934D0 (en) * 1995-05-31 1995-07-26 3Com Ireland Storm protection mechanism
EP0836790B1 (en) * 1995-07-05 2000-09-20 Siemens Aktiengesellschaft Process for transferring data packets between emulated lans
US5956342A (en) 1995-07-19 1999-09-21 Fujitsu Network Communications, Inc. Priority arbitration for point-to-point and multipoint transmission
GB9618128D0 (en) * 1996-08-30 1996-10-09 Sgs Thomson Microelectronics Improvements in or relating to an ATM switch
US6115356A (en) * 1997-12-18 2000-09-05 Advanced Micro Devices, Inc. Apparatus and method for generating flow control frames in a workgroup switch based on traffic contribution from a network switch port
US6118761A (en) * 1997-12-18 2000-09-12 Advanced Micro Devices, Inc. Apparatus and method for generating rate control frames in a workgroup switch based on traffic contribution from a network switch port
US6170022B1 (en) * 1998-04-03 2001-01-02 International Business Machines Corporation Method and system for monitoring and controlling data flow in a network congestion state by changing each calculated pause time by a random amount
US6628609B2 (en) * 1998-04-30 2003-09-30 Nortel Networks Limited Method and apparatus for simple IP-layer bandwidth allocation using ingress control of egress bandwidth
US6308220B1 (en) * 1999-01-29 2001-10-23 Neomagic Corp. Circulating parallel-search engine with random inputs for network routing table stored in a wide embedded DRAM
US6628610B1 (en) * 1999-06-28 2003-09-30 Cisco Technology, Inc. Methods and apparatus for managing a flow of packets using change and reply signals
JP3636947B2 (en) * 1999-08-31 2005-04-06 株式会社日立製作所 Information service system, service use client, and service regulation method
US6771601B1 (en) * 2000-01-31 2004-08-03 International Business Machines Corporation Network switch having source port queuing and methods, systems and computer program products for flow level congestion control suitable for use with a network switch having source port queuing
US6674717B1 (en) * 2000-03-30 2004-01-06 Network Physics, Inc. Method for reducing packet loss and increasing internet flow by feedback control
US7730201B1 (en) * 2000-04-13 2010-06-01 Alcatel-Lucent Canada, Inc. Method and apparatus for congestion avoidance in source routed signaling protocol communication networks
US6831891B2 (en) * 2001-03-06 2004-12-14 Pluris, Inc. System for fabric packet control
GB2375002B (en) * 2001-04-25 2003-07-09 Lucent Technologies Inc A method for overload control in a telecommunications network and apparatus therefor
US8051199B2 (en) * 2001-06-08 2011-11-01 The University Of Hong Kong Self-routing address assignment in packet-switched networks
US7113477B1 (en) * 2001-11-09 2006-09-26 Alcatel Traffic measurement collection in a telecommunication network
US7133362B2 (en) * 2001-11-14 2006-11-07 Microsoft Corporation Intelligent buffering process for network conference video
JP3970138B2 (en) 2002-09-09 2007-09-05 富士通株式会社 Congestion control device in Ethernet switch
US7295519B2 (en) * 2003-06-20 2007-11-13 Motorola, Inc. Method of quality of service based flow control within a distributed switch fabric network
US7412513B2 (en) * 2003-11-14 2008-08-12 Microsoft Corporation Systems and methods for using metrics to control throttling and swapping in a message processing system
US20050108444A1 (en) * 2003-11-19 2005-05-19 Flauaus Gary R. Method of detecting and monitoring fabric congestion
US8140827B2 (en) * 2007-06-19 2012-03-20 Samsung Electronics Co., Ltd. System and method for efficient data transmission in a multi-processor environment
US8540103B2 (en) * 2010-02-08 2013-09-24 Jack D Lollis Closure for pressure vessels
US9166925B2 (en) * 2013-04-05 2015-10-20 International Business Machines Corporation Virtual quantized congestion notification
US10025609B2 (en) * 2015-04-23 2018-07-17 International Business Machines Corporation Virtual machine (VM)-to-VM flow control for overlay networks

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2181926A (en) * 1985-09-17 1987-04-29 Codex Corp Network data flow control
EP0487235A2 (en) * 1990-11-21 1992-05-27 AT&T Corp. Bandwidth and congestion management in accessing broadband ISDN networks

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5115429A (en) * 1990-08-02 1992-05-19 Codex Corporation Dynamic encoding rate control minimizes traffic congestion in a packet network
US5128932A (en) * 1990-08-27 1992-07-07 Bell Communications Research, Inc. Traffic flow control and call set-up in multi-hop broadband networks
US5313454A (en) * 1992-04-01 1994-05-17 Stratacom, Inc. Congestion control for cell networks
US5631935A (en) * 1993-05-06 1997-05-20 Run-Rad Unlimited Networking, Ltd. Method and apparatus for governing information transfer using an efficient transport protocol
US5367523A (en) * 1993-08-26 1994-11-22 International Business Machines Corporation Adaptive rate-based congestion and flow control in packet communications networks
US5457687A (en) * 1993-09-02 1995-10-10 Network Equipment Technologies, Inc. Method and apparatus for backward explicit congestion notification (BECN) in an ATM network
US5583861A (en) * 1994-04-28 1996-12-10 Integrated Telecom Technology ATM switching element and method having independently accessible cell memories
US5633859A (en) * 1994-09-16 1997-05-27 The Ohio State University Method and apparatus for congestion management in computer networks using explicit rate indication

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2181926A (en) * 1985-09-17 1987-04-29 Codex Corp Network data flow control
EP0487235A2 (en) * 1990-11-21 1992-05-27 AT&T Corp. Bandwidth and congestion management in accessing broadband ISDN networks

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
GERLA AND KLEINROCK: "Congestion Control in interconnected LANs", IEEE NETWORK, vol. 2, no. 1, January 1988 (1988-01-01), pages 72 - 76, XP000560470, DOI: doi:10.1109/65.3241 *

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1997009814A1 (en) * 1995-09-07 1997-03-13 Ericsson Australia Pty. Ltd. Controlling traffic congestion in intelligent electronic networks
US6532214B1 (en) 1995-09-07 2003-03-11 Ericsson Australia Pty Ltd. Controlling traffic congestion in intelligent electronic networks
EP0798896A3 (en) * 1996-03-28 1998-03-04 Mitsubishi Denki Kabushiki Kaisha ATM exchanger
US5903547A (en) * 1996-03-28 1999-05-11 Mitsubishi Denki Kabushiki Kaisha ATM exchanger
GB2314733A (en) * 1996-06-27 1998-01-07 Northern Telecom Ltd Improved HLR with cascaded databases
US5862960A (en) * 1997-02-28 1999-01-26 S. C. Johnson & Son, Inc. Aerosol dispenser
US5875934A (en) * 1997-02-28 1999-03-02 S. C. Johnson & Son, Inc. Replacement cartridge for an aerosol dispenser
US6009473A (en) * 1997-04-30 1999-12-28 Oracle Corporation Using callbacks to effectively manage resources
WO1999033315A1 (en) * 1997-12-19 1999-07-01 Telefonaktiebolaget Lm Ericsson (Publ) Atm time stamped queuing
US6504845B1 (en) 1997-12-19 2003-01-07 Telefonaktiebolaget Lm Ericsson (Publ) Centralized queuing for ATM node
US6738381B1 (en) 1997-12-19 2004-05-18 Telefonaktiebolaget Lm Ericsson (Publ) ATM time stamped queuing
WO2002080473A1 (en) * 2001-03-28 2002-10-10 Brilliant Optical Networks Method to process and forward control packets in obs/lobs and other burst switched networks

Also Published As

Publication number Publication date
JPH08511142A (en) 1996-11-19
EP0724798B1 (en) 1999-03-31
DE69324274D1 (en) 1999-05-06
EP0724798A1 (en) 1996-08-07
US5768258A (en) 1998-06-16
DE69324274T2 (en) 1999-10-14
JP2882545B2 (en) 1999-04-12

Similar Documents

Publication Publication Date Title
EP0724798B1 (en) Selective congestion control mechanism for information networks
US5901140A (en) Selective congestion control mechanism for information networks
US5949757A (en) Packet flow monitor and control system
US6907001B1 (en) Packet switch for switching variable length packets in the form of ATM cells
US7756013B2 (en) Packet switching system and method
US6175570B1 (en) Method and an apparatus for shaping the output traffic in a fixed length cell switching network node
EP0366263B1 (en) Time division switch
US5278828A (en) Method and system for managing queued cells
US5983278A (en) Low-loss, fair bandwidth allocation flow control in a packet switch
US6999415B2 (en) Switching device and method for controlling the routing of data packets
US6041038A (en) Packet switching device and cell transfer control method
JP2834293B2 (en) How to change the virtual path capacity
EP0683964B1 (en) Device and method for cell processing in cell relay nodes
CA2224606C (en) A distributed buffering system for atm switches
US5434855A (en) Method and apparatus for selective interleaving in a cell-switched network
JPH07202942A (en) Packet switchboard
JP4652494B2 (en) Flow control method in ATM switch of distributed configuration
JP3632229B2 (en) ATM switching equipment
Hajikano et al. Asynchronous transfer mode switching architecture for broadband ISDN-multistage self-routing switching (MSSR)
US6046982A (en) Method and apparatus for reducing data loss in data transfer devices
US6865154B1 (en) Method and apparatus for providing bandwidth and delay guarantees in combined input-output buffered crossbar switches that implement work-conserving arbitration algorithms
US20020150047A1 (en) System and method for scheduling transmission of asynchronous transfer mode cells
US6553035B1 (en) Apparatus and method for queuing data
US6091730A (en) Control of asynchronous transfer mode (ATM) switching networks
JP2682434B2 (en) Output buffer type ATM switch

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): JP US

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 1993923540

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 08624597

Country of ref document: US

WWP Wipo information: published in national office

Ref document number: 1993923540

Country of ref document: EP

WWG Wipo information: grant in national office

Ref document number: 1993923540

Country of ref document: EP