WO1997008749A1 - Deformable substrate assembly for adhesively bonded electronic device - Google Patents

Deformable substrate assembly for adhesively bonded electronic device Download PDF

Info

Publication number
WO1997008749A1
WO1997008749A1 PCT/US1996/012606 US9612606W WO9708749A1 WO 1997008749 A1 WO1997008749 A1 WO 1997008749A1 US 9612606 W US9612606 W US 9612606W WO 9708749 A1 WO9708749 A1 WO 9708749A1
Authority
WO
WIPO (PCT)
Prior art keywords
substrate
adhesive
bonding
traces
poly
Prior art date
Application number
PCT/US1996/012606
Other languages
French (fr)
Inventor
Peter B. Hogerton
Kenneth E. Carlson
Original Assignee
Minnesota Mining And Manufacturing Company
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Minnesota Mining And Manufacturing Company filed Critical Minnesota Mining And Manufacturing Company
Priority to DE69622412T priority Critical patent/DE69622412T2/en
Priority to EP96926220A priority patent/EP0847594B1/en
Priority to JP8536019A priority patent/JPH11510649A/en
Publication of WO1997008749A1 publication Critical patent/WO1997008749A1/en
Priority to HK98113887A priority patent/HK1012521A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/145Organic substrates, e.g. plastic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/5328Conductive materials containing conductive organic materials or pastes, e.g. conductive adhesives, inks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/13111Tin [Sn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16238Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area protruding from the surface of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/2919Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29199Material of the matrix
    • H01L2224/2929Material of the matrix with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29301Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/29311Tin [Sn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29301Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/29316Lead [Pb] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29317Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/29318Zinc [Zn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29317Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/29324Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29338Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/29339Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29338Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/29344Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29338Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/29347Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81191Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/831Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus
    • H01L2224/83101Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus as prepeg comprising a layer connector, e.g. provided in an insulating plate member
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00013Fully indexed content
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0102Calcium [Ca]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01021Scandium [Sc]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01024Chromium [Cr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0103Zinc [Zn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01039Yttrium [Y]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01045Rhodium [Rh]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01051Antimony [Sb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01057Lanthanum [La]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01327Intermediate phases, i.e. intermetallics compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/0665Epoxy resin
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/07802Adhesive characteristics other than chemical not being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/0781Adhesive characteristics other than chemical being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/157Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2924/15738Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950 C and less than 1550 C
    • H01L2924/15747Copper [Cu] as principal constituent
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S428/00Stock material or miscellaneous articles
    • Y10S428/901Printed circuit
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/24Structurally defined web or sheet [e.g., overall dimension, etc.]
    • Y10T428/24802Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.]
    • Y10T428/24917Discontinuous or differential coating, impregnation or bond [e.g., artwork, printing, retouched photograph, etc.] including metal layer
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/28Web or sheet containing structurally defined element or component and having an adhesive outermost layer
    • Y10T428/2804Next to metal

Definitions

  • the present invention relates to microelectronic assemblies and methods for their manufacture. More pa ⁇ icularly, the present invention relates to a microelectronic assembly in which a microelectronic component is adhesively attached to a substrate assembly, and a bonding site on the component is electrically connected to a corresponding bonding site on the substrate assembly. Even more particularly, the present invention relates to a deformable substrate assembly for microelectronic components which includes an array of ductile metal circuit traces on a surface thereof. When an electronic component is adhesively bonded to the substrate assembly, and bonding elements from the component contact the traces, the substrate has material properties which allow individual bonding elements to locally deform the traces until the traces penetrate into the substrate surface.
  • C4 Controlled Collapse Chip Connection
  • PLM Pad Layer Metallurgy
  • One method involves the use of a heat-bondable adhesive, which may or may not be curable, to provide an intimate mechanical flip-chip bond, and to provide pressure engaged, rather than metallurgical, electrical interconnections to the substrate.
  • metallic bonding sites 14, referred to as bumps, on an electronic device 10 are electrically connected to a circuit wiring pattern 20 on a wiring board 16 by: ( 1 ) dispensing an insulating adhesive resin 22 between the bumped device 10 and the board 16; (2) aligning the bumps 14 on the device with corresponding bonding sites on the wiring pattern 20; (3) applying pressure with tool 24 so that the bumps 14 and the wiring pattern 20 are pressed together; (4) applying either light or heat 2S to stiffen the insulating resin 22; and (5) removing pressure after the resin 22 has stiffened.
  • a soft, low melting point metal 30 is applied between the bumps 14 and the wiring pattern 20. If the device 10 is exposed to extreme temperatures or mechanical forces, the Hatada patent states in col. 4, lines 49-58, that the metal 30 may act as an absorber to maintain the electrical connection between the bumps 14 and the wiring board 16.
  • the Hatada processes rely on adhesive shrinkage, not solder reflow, to establish the electrical connection between the bumps and the circuitry on the wiring board.
  • the adhesive bonding procedure thus provides the potential for fine pitch connections and eliminates many of the difficulties associated with the C4 process.
  • the shrinkage of the adhesive creates pressure engaged connections which are subject to less stress than those prepared from reflowed solder.
  • the adhesive encapsulates the connections and provides, prot ection from environmental and mechanical stress.
  • the present invention relates to electrical "flip-chip" connections in which an unpackaged electronic device, such as an integrated circuit device (IC), is mounted face down, directly onto a circuit structure applied on a surface of a deformable substrate.
  • IC integrated circuit device
  • the present inventors have discovered that deleterious effects on the electrical connection in an adhesively bonded circuit assembly caused by variability in the height ofthe bonding elements on the IC, variability of the height of the circuit structure on the substrate, substrate warpage, and non-uniformity in pressure distribution during the IC to circuit structure bonding process may be minimized by providing a circuit substrate material that is locally deformable where the IC bonding element contacts the circuit structure on the substrate.
  • the present invention provides a substrate assembly for mounting adhesively bonded microelectronic devices which includes a deformable substrate with ductile metal circuit traces on a surface thereof.
  • the substrate of the invention has material properties which allow individual bonding elements to locally deform the traces until the interconnected elements and traces penetrate a predetermined distance into the substrate surface.
  • This localized deformation in the substrate creates a "wiping action" between the IC bonding element and the circuit trace which results in the formation of an intimate and high integrity electrical contact between them.
  • the deformation in the substrate accommodates variations in height of the bonding elements and bond pressure across the bond areas without generating undue stresses in the materials surrounding the electrical contacts.
  • the deformable substrate of the invention is made of a polymeric material which has a glass transition temperature (T g ) below the temperature in which the adhesive used to bond the assembly is processed (referred to herein as the "bonding temperature").
  • T g glass transition temperature
  • the compressive yield strength at the bonding temperature of the polymeric material from which the substrate is made be lower than the yield stress of the bonding elements on the IC at the bonding temperature. This allows a high integrity bond to be established with lower bonding forces than those required for the rigid substrates described in the prior art.
  • the patterned circuit traces disposed on a surface of the substrate must be made of a ductile metallic material with a thickness sufficient to permit small- scale/localized plastic deformation at the bonding temperature without tearing. These material properties permit the IC bonding element to initially locally deform the traces and then press portions of them into the surface of the substrate during the bonding procedure.
  • the present invention provides an adhesively bonded microelectronic circuit assembly which has exceptionally stable and reliable electrical interconnections between the IC and the substrate assembly described above.
  • the invention extends to a method of making the bonded microelectronic circuit assembly.
  • a stack-like construction is prepared which includes an electronic device with metal bonding sites, a substrate assembly of the invention, and an adhesive.
  • the metal bonding sites are aligned with the patterned circuit traces on the substrate assembly and the adhesive is stiffened by an appropriate method known in the art.
  • a bonding force is applied to the stack to press the bonding sites into electrical contact with the circuit traces so that the traces extend a predetermined distance into the surface ofthe substrate.
  • the deformable substrate assembly of the invention permits formation of highly reliable flip-chip connections at lower bonding forces than those required for conventional rigid substrates.
  • the deformable nature of the substrate materials used in the invention accommodates variations in IC bonding sites and circuit structures without formation of localized stress areas that may compromise electrical connection following repeated relaxations and strains in the adhesive matrix between the IC and the substrate.
  • Fig. IA is a diagrammatic sectional view of the components used in the process ofthe present invention.
  • Fig. IB is a diagrammatic sectional view of the process of the invention showing an interconnection between an IC bump and a circuit trace on a substrate assembly ofthe invention
  • Fig. 1 C is a diagrammatic sectional view of the process of the invention showing a completed bond between an IC bump and a circuit trace on a substrate assembly ofthe invention
  • Fig. 2A is a plot showing the results of the environmental testing of the electronic circuit assemblies prepared in Example 1 ;
  • Fig. 2B is a plot showing the results of the environmental testing of the electronic circuit assemblies prepared in Example 2;
  • Fig. 3A is a plot showing the results of the environmental testing of the electronic circuit assemblies prepared in Example 3;
  • Fig. 3B is a plot showing the results of the environmental testing of the electronic circuit assemblies prepared in Example 4.
  • Fig. 4 is a electron photomicrograph of a section of a bump on a 3M- D120X test chip at a magnification of 500X taken prior to a bonding procedure
  • Fig. 5 A is an electron photomicrograph at a magnification of 18X of a MCC "slim" test chip which is representative of the electronic devices which may be adhesively joined to the substrate assemblies ofthe present invention
  • Fig. 5B is an electron photomicrograph at 150X of a series of bumps on the test chip of Fig. 5 A;
  • Fig. 5C is an electron photomicrograph at 400X of the bumps on the test chip of Fig. 5 A;
  • Fig. 5D is an electron photomicrograph at 1500X of the bumps on the test chip of Fig. 5A;
  • Fig. 6A is an electron photomicrograph at a magnification of 50X depicting the circuit traces on a substrate assembly of the invention. separated from the bumps on the 3M-D 120X test chip, following the bonding procedure described in Example 1 ,
  • Fig. 6B is an electron photomicrograph at a magnification of 50X depicting the bumps on the 3M-D 120X test chip, separated from the circuit traces on the substrate assembly of the present invention, following the bonding procedure described in Example 1 ;
  • Fig. 7 A is an electron photomicrograph at a magnification of 100X depicting the circuit traces on a substrate assembly of the invention, separated from the bumps on lhe 3M-D I20X test chip, following the bonding procedure described in Example I without the use of an adhesive;
  • Fig. 7B shows a portion ofthe circuit traces of Fig. 7 A at 1000X;
  • Fig. 7C is an electron photomicrograph at a magnification of 100X depicting the bumps on the 3M-D 120X test chip, separated from the circuit traces on the substrate assembly of the present invention, following the bonding procedure described in Example 1 without the use of an adhesive;
  • Fig 7D shows a portion o the bumps of Fig. 7C at 1000X;
  • Fig. 8 A is an electron photomicrograph at a magnification of 190X of the pulled-apart bond in Fig. 7A in which the sample has been rotated 70° from the vertical;
  • Fig. SB is an electron photomicrograph at a magnification of 200X of the pulled-apart bond in Fig. 7C in which the sample has been rotated 70° from the vertical;
  • Fig. 9A is an electron photomicrograph at a magnification of 800X depicting the circuit traces on a substrate assembly of the invention, separated from the bumps on the 3M-D I20X test chip, following the bonding procedure described in Example 1 ;
  • Fig. 9B is an electron photomicrograph at a magnification of 800X depicting the bumps on the 3M-D 120X test chip, separated from the circuit traces on the substrate assembly of the present invention, following the bonding procedure described in Example 1 ;
  • Fig. IOA is an electron photomicrograph at a magnification of 5000X depicting the pulled-apart bond of Fig. 7 A;
  • Fig. I OB is an electron photomicrograph at a magnification of 5000X depicting the pulled-apart bond of Fig. 7C;
  • Fig. 1 1 A is an electron photomicrograph at a magnification of 500X depicting a cross-sectional view of a bump bonded to a circuit trace on a substrate assembly ofthe invention at a bonding force of 133 N;
  • Fig. 1 1 B is an electron photomicrograph of the bond of Fig. 1 IA at a magnification of 1000X;
  • Fig. I I C is an electron photomicrograph at a magnification of 500X depicting a cross-sectional view of a bump bonded to a circuit trace on a substrate assembly ofthe invention at a bonding force of 200 N;
  • Fig. 1 1 D is an electron photomicrograph of the bond of Fig. 1 1 C at a magnification of 1000X.
  • Fig. I I E is an electron photomicrograph at a magnification of 500X depicting a cross-sectional view of a bump bonded to a circuit trace on a substrate assembly of the invention at a bonding force of 267 N;
  • Fig. I IP is an electron photomicrograph of the bond of Fig. 1 IE at a magnification of 1000X; Figs. 12A- 12D are electron photomicrographs at a magnification of 500X depicting cross-sections of the adhesively bonded assemblies in Example 5.
  • Figs. 12E- 12H are optical photomicrographs at a magnification of 200X depicting cross-sections corresponding to those of Figs. 12A-12D;
  • Figs. 121 is a scanning electron photomicrograph in backscatter mode at a magnification of 600X showing the wiping action that occurs as the edge of the bump deforms and stretches the circuit trace;
  • Fig. 13 is a plot of the four probe connection resistance (range and mean) for each of the eight levels of the test matrix of Example 5 as a function of cumulative hours of environmental exposure.
  • an integrated circuit device e.g., an IC chip 10 which includes a silicon base 12 having at least one electrode pad 14 attached thereto.
  • the electrode pad 14 is typically constructed from a multi-layer metallic film made of aluminum, chromium, copper or like metallic materials.
  • At least one metal bonding element 16, referred to herein as a bump is attached to the electrode pad 14 and extends outward beyond a surface thereof a distance B (referred to in the present application as the "bump height,” which ranges from about 3 to about 40 ⁇ m) to provide an electrical connection to the IC chip 10.
  • the metal bump is normally made of a metallic material such as, for example, gold, silver, copper, solder, and compatible alloys thereof.
  • the electrode pad 14 and the bumps 16 are applied to the base 12 using well-known photolithographic and electroplating methods which will not be further discussed here.
  • a deformable substrate assembly 18 of the invention includes a substrate 20 of thickness S with a circuit pattern 22 on a surface thereof.
  • the circuit pattern 22 consists of an arrangement of ductile metal traces of total thickness T.
  • the traces may consist of a single base layer 24 of copper, silver, gold, aluminum, solder and the like which is applied directly to the substrate.
  • an additional surface 26, usually of gold, may be electroplated onto the base layer 24 to prevent oxidation of the base layer 24.
  • the surface layer 26 is preferably matched to the metal o the bump 16 on the IC to promote formation a fusion bond between identical metals.
  • the total thickness T refers to the combined thickness of the base layer 24 and the additional surface layer 26, if any.
  • An insulating adhesive material 30 is positioned between the IC 10 and the substrate assembly 18.
  • the adhesive may be disposed on a bottom surface of the IC, or may be provided on the surface ofthe substrate assembly 18 atop the circuit pattern 22.
  • the adhesive 30 may be a liquid or a sheet material, and may be stiffened by chemical crosslinking induced by means well known in the art.
  • Fig. I B after alignment of bumps 16 with the circuit traces 22, downward pressure is applied to the IC 10 in the direction of the arrow 40. As the bump 16 contacts the circuit traces 22, the adhesive 30 is pushed outwardly and is substantially removed from the area between the metal bump 16 and the circuit traces 22 The adhesive is then stiffened by any appropriate means, such as, for example, by application of heat. At the bonding temperature, the substrate 20 becomes locally deformable in the region beneath each interconnected bump 16 and trace 22.
  • the pressure applied to the IC 10 causes the bump 16 to press on the bonding element, the ductile trace 22 deforms, and the deformed trace 22 penetrates into the surface of the substrate 20 Upon deformation of the trace 22, a portion of the bump 16 may also be below the surface of the substrate 20.
  • the trace 22 deforms by simultaneously bending and stretching as it contacts the edges of the bump 16 and moves upward and around the bump on its external periphery While not wishing to be bound by any theory, it is believed that deformation of the trace 22 provides a localized "wiping action" which removes oxidation from the external periphery of the bump. The deformation of the trace 22 also increases the contact area between the trace 22 and the bump 16 to enhance the quality and reliability of the electrical connection. Depending on the contact force applied between the IC and the substrate, the deformation of the trace 22 may also slightly deform the periphery of the bump 16, which may further enhance the quality of the electrical connection.
  • the interconnected bump 16 and trace 22 eventually penetrates into the surface of the substrate 20 a predetermined distance D to ensure that a reliable electrical connection is established between the IC and the circuit structure.
  • D a predetermined distance
  • the substrate 20 of the invention may be made of any material that is sufficiently deformable at the bonding temperature to allow the interconnected traces 22 and/or bump 16 to penetrate a predetermined distance below its surface during the bonding procedure to form a reliable electrical connection.
  • the bonding temperature in the present invention may be any temperature that does not damage the IC to be bonded to the substrate, and generally ranges from about 50 °C to about 200 °C.
  • the bonding temperature is about 70 °C to about 180 °C, most preferably about 130 °C to about 160 °C.
  • the substrate is preferably made of a deformable polymeric material.
  • the polymers useful as the substrates in the present invention have a glass transition temperature (To) below the bonding temperature.
  • Glass Transition Temperature (Tu) as used herein is defined as the temperature (actually a narrow range of temperatures) at which a second order phase transition occurs in amo ⁇ hous polymers. Above T, the polymers are soft, flexible, rubbery materials, and below T g they are conversely hard, rigid plastics that behave like glass. The unknown T g of a given amorphous polymer can be determined using a variety of methods, and differential scanning calorimetry (DSC) is preferred.
  • DSC differential scanning calorimetry
  • Preferred substrate polymers are those having T Sams slightly below the bonding temperature
  • PET poly(ethylene-terephthalate)
  • T * about 342 K
  • deformable as used herein describes a polymer which, at the bonding temperature, is sufficiently flowable to permit the deformed circuit trace to penetrate at least about 1-2 ⁇ m, preferably about 2-5 ⁇ m, into the substrate surface (see distance D in Fig. I C).
  • the substrate is supplied as a polymer film which has a thickness (see S in Fig. IA) of about 10 ⁇ m to about 100 ⁇ m, preferably about 10 ⁇ m to about 50 ⁇ m, and material making up the film should permit the trace to penetrate a distance D/S of at least about 5% of the substrate thickness. If the height of the bump (see B in Fig. 1 A) is considered, the material making up the substrate should allow the trace to penetrate a distance D/B of at least about 3% to about 5% of the bump height.
  • the polymer making up the substrate of the invention should have a compressive yield strength at the bonding temperature that is less than the pressure transmitted though the circuit trace by the interconnected bumps and traces during the bonding procedure. This parameter is a measure of how easily the polymer yields and is able to flow around, and away from, the advancing interconnected traces and bumps.
  • the compressive yield strength of PET film is generally reported to be about 8,000 to about 2,000 PSI (55 - 140 Megapascals) at room temperature.
  • compressive yield strengths are difficult to measure for the oriented, crystalline, chemically cross-linked, or fiber-reinforced polymers which may be used as circuit substrates in the present invention.
  • polymer compressive strength (as measured using ASTM-695, in which the temperature is specified as 23 °C - 2 °C) may serve as a rough indicator of compressive yield strength.
  • the deformable substrates useful in the invention have compressive yield strengths at room temperature of less than about 175 Megapascals (MPa), preferably less than about 125 MPa as measured using ASTM-695.
  • the polymers used in the present invention may optionally contain a small amount of fillers, such as powders, pigments, flakes, chopped fibers, and the like, at concentrations sufficiently low so that the fillers do not substantially affect polymer deformability.
  • fillers such as powders, pigments, flakes, chopped fibers, and the like, at concentrations sufficiently low so that the fillers do not substantially affect polymer deformability.
  • circuit traces which are applied to a surface of the deformable substrate to form the substrate assembly of the invention are made of a ductile metal.
  • Ductile metal as used herein, is defined as any metallic material that may be plastically deformed at the bonding temperatures and pressures of the present invention without tearing
  • Examples of ductile metals useful in the present invention include, but are not limited to, copper, gold, silver, aluminum, tin, lead, zinc, and compatible alloys thereof. Copper is the preferred trace material.
  • the thickness of the ductile metal traces applied to the deformable substrate may vary widely depending on the intended application, but typically the traces, including any optional surface layer applied to the base layer to provide compatibility with the bump material, are about 1 ⁇ m to about 10 ⁇ m thick, preferably about 2 ⁇ m to about 8 ⁇ m thick, most preferably about 2 ⁇ m to about 5 ⁇ m thick.
  • the optional layer which may be used to provide compatibility with the bump is normally about one quarter the thickness of the base layer adjacent the substrate surface.
  • the optional surface layer may be made of any metallic material that is compatible with the bump material, and is preferably made of gold.
  • the adhesives in the present invention may vary widely depending on the intended application, and any insulating adhesive material which is readily flowable at the bonding temperature may be used. "Readily flowable” is defined as an adhesive that at temperatures above its T g can be readily squeezed out of the contact areas to provide a clean, metal-to-metal electrical contact at the interface between the bump and corresponding circuit trace.
  • the adhesive material is normally a resin which may be stiffened with heat, actinic radiation (i.e., ultraviolet light), particle beams (i e.. E-beam). or a phase transition within the adhesive (i.e., from amorphous to crystalline). Any of the above may be used in combination with a curing agent, such as an organometaUic compound.
  • Useful adhesives include those vvith an epoxy group, an acryl group, a silicone group, a butadiene group, a modified acrylate group, a cyanate ester group, and compatible mixtures thereof.
  • Preferred adhesives include epoxy resins, phenoxy resins and compatible mixtures thereof.
  • the adhesives used in the present invention may optionally contain conductive particles.
  • the conductive particles may be present in any amount, but preferably the amount of conductive particles in the adhesive should not cause the adhesive to become isotropically conductive. Normally, about 5% by weight to about 30% by weight of conductive particles are used in the adhesives of the invention, preferably about 10% to about 20%.
  • the present invention also includes a process for making an adhesively bonded microelectronic assembly using the substrate assembly described above.
  • the process of the invention includes providing an electronic device having at least one metallic bump, and a deformable substrate having on a surface thereof a circuit structure made up of ductile metal circuit traces.
  • a stiffenable insulating adhesive preferably in the form of a film, is then positioned between the IC bumps and the substrate assembly to form a layered stack.
  • the bumps on the IC are then aligned with their corresponding circuit traces on the substrate assembly. Alignment is typically carried out with a flip- chip bonding machine, a precision press which provides very accurate alignment of the stacked IC, adhesive film, and deformable substrate assembly.
  • the flip-chip bonder also has means for accurately controlling the force and temperature applied to the stack. Frequently, alignment of the IC chip, the adhesive film and the substrate assembly is performed using a video-microscope.
  • Chip bonding machines are well known in the art and are commercially available from RD Automation. Piscataway, NJ; Hughes Bonding Equipment Products, Carlsbad, CA; and Micro Roboiics Systems, Inc.. Chelmsford, MA.
  • the stack is bonded by applying a bonding force
  • the bonding force used in the process ofthe invention may vary widely depending on the substrate material used, the adhesive, the thickness and composition of the circuit traces, and the bonding temperature, but typically ranges from about 50 to about 500 Newtons.
  • the adhesive is stiffened by any of the well-known techniques listed above, which may include heat, actinic radiation (i.e., ultraviolet light), particle beams (i.e., E-beam), or a phase transition within the adhesive (i.e., from amorphous to crystalline).
  • heat cure is preferred, and for the purpose of clarity the discussion which follows will assume that heat cure has been selected as the technique to cure the adhesive.
  • the bonding force may be applied while the stack is at or near room temperature, may be applied as the stack or portions of the stack are heated to the bonding temperature to begin stiffening the adhesive, or may be applied at the bonding temperature.
  • the bonding area is then heated, preferably rapidly, from room temperature to the bonding temperature, preferably within a period of less than about 10 seconds.
  • the bond area is maintained at the bonding temperature for a predetermined period, preferably about an additional 20 seconds. During this time period the adhesive flows around the IC bumps, the bumps penetrate the adhesive, and the IC bumps are pressed into contact with the circuit traces on the substrate assembly to form a number of bonding sites. As illustrated in Figs.
  • the traces are ductily deformed around the advancing bump and penetrate into the surface of the substrate a predetermined distance D
  • Variations in bump height B and variations in the thickness T ofthe circuit traces may cause individual traces to penetrate slightly different distances D into the surface of the substrate to achieve reliable electrical connection between the IC and the circuit traces.
  • the penetration distance D of the traces is at least about 1-2 ⁇ m, preferably at least about 5 ⁇ m. for each interconnected bump and trace.
  • the bonding areas are then cooled, preferably until the temperature reaches about 80 °C or less.
  • the cooling process may be conducted under full bonding force, or if the adhesive is fully stiffened prior to cooldown. the bonding force may be removed before the cooling process begins. The bonding force is then removed and the circuit assembly is ready for testing and evaluation.
  • the same silicon test chip referred to as the 3M-D 120X, was used for all examples.
  • This chip is 6 7 x 6 7 x 0.5 mm in size and contains 120 bonding pads which are located in even center-to-center spacings of 200 ⁇ m around the periphery of the chip. All pads are bumped with gold. All bumps are 100 ⁇ m x 100 ⁇ m x 30 ⁇ m in size, and the gold is electroplated and fully annealed.
  • the first substrate material an embodiment of the substrate material of the invention, consisted of a 25 ⁇ m thick polyester terephthalate (PET) base film, having applied on a surface thereof a Cu test circuit designed specifically for the 3M-D120X test chip.
  • PET polyester terephthalate
  • the Cu trace thickness was approximately 2 ⁇ m, and over the Cu was electroplated an Au surface trace approximately 0.5 ⁇ m thick.
  • the sheet resistivity of these circuit traces was approximately 10 milliohms (m ⁇ ) per square, and the traces were applied using circuit fabrication methods well known to those skilled in the art.
  • the second substrate used in the comparative examples below, consisted of a 1 mm thick soda-lime glass base having thereon a test circuit trace of Indium- Tin Oxide (ITO) designed specifically for the 3M-D120X test chip.
  • ITO circuit traces had a sheet resistivity of approximately 30 ⁇ per square.
  • the first adhesive contained no conductive particles.
  • the second adhesive referred to below as LT- 1F, was identical to the first adhesive, except that it contained 12% by weight (6% by volume) of a conductive powder, available under the trade designation 20GNR4.6EH from JCI, Inc. This powder consists of 5 ⁇ m diameter plastic particles which are metallized with a Ni and Au coating to a level of 20% by weight.
  • the filled adhesive did not contain enough conductive material to achieve isotropic conductivity.
  • the LT-1U and LT- 1 F adhesives were supplied in film form.
  • the adhesives comprised a blend of epoxy thermosetting resins with a phenoxy thermoplastic resin at a ratio of approximately 1 : 1, and were prepared using the materials and methods disclosed in U.S. Patent No. 4,769,399 to Schenz.
  • the stiffening (e.g., cure) of the adhesives was catalyzed with a preferred thermally- initiated catalyst system disclosed in U.S. Patent 5,362,421 to Kropp et al.
  • the use of this catalyst system permitted a very rapid cure of about 10 to 20 seconds at a bonding temperatures in the range of about 130 °C to about 140 °C.
  • the adhesive formulations were slightly tacky films at room temperature.
  • the film When heated to about 1 10 "C to about 140 °C , the film first softened and flowed, and then rapidly cured to a vitrified solid thermoset resin. After cure, the LT-1 adhesives had a To of approximately 130 °C to 140 °C.
  • each four-point resistance measurement included approximately 2 squares, or 0.020 ohms ( ⁇ ) of extraneous resistance.
  • Example 1 demonstrates the inventive bonding process and provides the bonded circuit assemblies of the invention.
  • Ten ( 10) samples were prepared from the Cu/PET substrate assemblies and the LT- 1 U adhesives described above. Two (2) samples were bonded at each of four different bond forces: 67, 133, 200 and 267 Newtons. These bonded samples were aged at 60 °C / 95 % RH for a period of up to 1000 hours, and were monitored periodically for interconnection resistance stability. These samples were aged at 60 °C rather than 85 °C because there was concern that the PET substrate would degrade fairly rapidly at the more extreme aging condition. Bond lines remained free of delamination for all bond forces and over the 1 00 hour-test period.
  • FIG. 2A depicts the environmental test results for the circuit assemblies of Example 1 testing.
  • the penetration of the interconnected bumps and traces into the surface of the deformable substrate creates a circuit assembly with very uniform connection resistances as well as excellent connection stability, even when variations in bump height and trace thickness are considered. This uniformly good performance is observed at bonding pressures as low as 133 N.
  • Fig. 6A depicts the circuit traces on a substrate assembly of the invention, separated from the bumps on the 3M-D 120X test chip, following the bonding procedure described in Example 1
  • Fig. 6B depicts the bumps on the 3M-D 120X test chip, separated from the circuit traces on the substrate assembly of the present invention, following the bonding procedure described in Example 1.
  • Figs. 7A and 7B depict the circuit traces on a substrate assembly of the invention, separated from the bumps on the 3M-D 120X test chip, following the bonding procedure described in Example 1 without the use of an adhesive.
  • Figs. 7C and 7D depict the bumps on the 3M-D 120X test chip, separated from the circuit traces on the substrate assembly of the present invention, following the bonding procedure described in Example I w ithout the use of an adhesive.
  • gold/copper plating from circuit traces can be seen adhering to bump along with some PET (curled up). The bonding conditions in Fig.
  • Figs. SA and SB show the pulled-apart bond of Fig. 7 in which the sample has been rotated 70 c from vertical.
  • Fig. 8A shows the circuit side of the bond and 8B shows the bump (chip) side of the bond. At this viewing angle, the delamination of the metal circuit trace from the substrate surface is clearly visible. The delamination was caused by the force required to pull apart the bonded assembly.
  • Figs. IOA and 10B depict the pulled-apart bonds of Fig. 7A and 7C, respectively, at high magnification. These figures show that the pointed gold asperities on the bump which are present prior to the bonding procedure (see Fig. 4) become flattened during bonding. The cluster of small whitish spheres opposite the shadowed area in the shallow crater in Fig 10A are believed to be ductile fractures which may be evidence of fusion bonding between the gold bump and the gold surface of the circuit trace.
  • Fig. 9A depicts the circuit traces on a substrate assembly of the invention, separated from the bumps on the 3M-D 120X test chip, following the bonding procedure described in Example 1.
  • Fig. 9B depicts the bumps on the 3M-D120X test chip, separated from the circuit traces on the substrate assembly o he present invention, following the bonding procedure described in Example 1.
  • the dark areas are adhesive revealed by back-scattered electrons.
  • the photographs in Fig. 9 clearly demonstrate that the adhesive is removed from the bump-trace interface during bonding to produce a highly reliable electrical connection. 2 ( 1
  • Figs. 1 1 A-F depict a cross-sectional view of a bump bonded to a circuit trace on a substrate assembly o the invention (substrate oriented at top of photo) prepared according to the procedure in Example 1 with increasing levels of bonding force.
  • the "muffin-like" edges of the bump appear to be forced downward as increasing bonding pressure is applied.
  • this edge has folded all the way down to the chip.
  • Figs. 1 1 A-F show that the gold-coated copper traces are bent over the edge and stretch in conformity to the periphery of the bump as the bump is deformed.
  • the traces were probably bonded to the bumps at this point and part of the stretch (tensile strain) coincides with the deformation of the bumps.
  • the softness of the bump and small radius of curvature at the bump edge therefore tend to spread out the strain induced in the traces over a larger area.
  • Figs. 1 1 A-F clearly show the collapse of the gold bump (from 40, to 36, to 34 and finally 24 ⁇ m thickness), thinning of adhesive film, and increasing depth of penetration of the PET film (from 0, to 4.5 to 7 and finally 8 ⁇ m) as bonding force is increased from 0 to 133 to 200 and then to 267 N (see Figs 1 IA, B; C, D; and E, F; respectively).
  • Example 2 was the same as Example I except that the adhesive LT-1F was used. Ten ( 10) samples were prepared, aged, and monitored in the same manner as the samples of Example 1 As in Example 1, bond lines seemed to remain free of delamination in all samples over the course ofthe testing.
  • Fig. 2B The results of the environmental testing are shown in Fig. 2B.
  • the results from Example 2 show more variability at lower bond forces than those of Example I . Howev er, the presence o the conductive particles did seem to prevent contact failures, even for a bond force of 67 Newtons. The higher resistances measured in these examples were probably due to the high resistivity of the conductive particles
  • the conductive particles are plated to a level of 20% by weight. For a 5 ⁇ m diameter particle, this corresponds to a metal skin thickness of only about 1000 Angstroms.
  • the ohmic resistance of such a particle could be at least a few hundred milliohms
  • the occurrence of reduced connection resistances probably was an indication of an increasing level of direct contact between the bump and the circuit trace suppressing the effect of the particles.
  • Example 3 was a comparative example to demonstrate the effectiveness of prior art bonding methods.
  • Ten ( 10) samples were prepared by bonding 10 of the 3M-D I 20X test chips to ten of the ITO/glass test substrates using the LT-1U adhesive.
  • the bonding method used was similar to that described in U.S. Patent No. 4,749, 120 to Hatada.
  • the curing condition was 140 °C for 20 seconds.
  • Two samples were bonded at each of five different bond forces: 66.7, 133, 222, 334, and 445 N.
  • the bonded samples were aged at 85 °C / 85 % relative humidity for a period of up to 1000 hrs, and were monitored periodically for interconnection resistance stability.
  • Example 4 was the same as Example 3 except that the adhesive LT-1F was used. Ten ( 10) samples were prepared, aged, and monitored in the same manner as the samples of Example 3. The results o the environmental testing are shown in Fig. 3B.
  • Example 4 show a marked improvement achieved by adding a small amount of the deformable conductive powder.
  • the conductive powder appears to provide some accommodation of stress relaxation in the adhesive which is not provided by the bumps alone.
  • Example 5 This example demonstrates the effect of varying copper trace thickness
  • PET substrate thickness, and bonding temperature on penetration of the interconnected bumps and traces into the surface of the substrate were prepared using the standard bonding procedure described in Example 1.
  • the adhesive used was a LT- 1 U film having a thickness of 25 ⁇ m.
  • the substrate assembly was PET vvith a thickness of 25 or 50 ⁇ m which was plated with gold plated copper circuit iraces having a thickness of 3 or 8 ⁇ m.
  • the bonding conditions used were: bonding temperature 140 or 150 °C, bonding force 200 N. time 20 seconds.
  • 12A- 12D (substrate oriented at top of photo) show scanning electron photomicrographs (500X) of cross-sections of the adhesively-bonded assemblies.
  • Figs. 12E- 12H depict optical photomicrographs (200X) of cross-sections corresponding to those of Figs. 12A- 12D.
  • the flex-circuits depicted in Fig 12 have PET substrate thicknesses and copper circuit trace thicknesses as shown in Table 1 below
  • Figs. 12B, D. F, and H (3 ⁇ m copper traces on 50 and 25 ⁇ m PET, respectively) show sharp bending (high radius of curvature) of the circuit traces as they are bent around the periphery of the bump.
  • Figs. 12 A, C, F, and G (8 ⁇ m copper traces on 50 and 25 ⁇ m PET, respectively) show a gradual bending indicative ofthe greater stiffness ofthe thicker circuit trace.
  • Fig. 121 is a scanning electron photomicrograph in backscatter mode
  • This example demonstrates how bump penetration varies with bond temperature.
  • the samples were prepared using the standard bonding procedure described in Example 1.
  • the substrate used was PET (thickness 25 ⁇ m) which was uniformly metallized on one major surface with electroplated copper (tliickness 3 ⁇ m) which was overcoated with electroplated gold (thickness 750 nm).
  • the adhesive film was omitted.
  • the bonding conditions used were: temperature (40 - 160 °C in 10 °C increments), force (200 N), and time (20 seconds).

Abstract

The present invention relates to a deformable substrate assembly (20) for microelectronic components (10) which includes an array of ductile metal circuit traces (22) on a surface thereof. When an electronic component is adhesively bonded to the substrate assembly, and bonding elements (16) from the component contact the traces, the substrate has material properties which allow individual bonding elements to locally deform the traces until the traces penetrate into the substrate surface.

Description

DEFORMABLE SUBSTRATE ASSEMBLY FOR ADHESIVELY BONDED ELECTRONIC DEVICE
BACKGROUND OF THE INVENTION Field ofthe Invention
The present invention relates to microelectronic assemblies and methods for their manufacture. More paπicularly, the present invention relates to a microelectronic assembly in which a microelectronic component is adhesively attached to a substrate assembly, and a bonding site on the component is electrically connected to a corresponding bonding site on the substrate assembly. Even more particularly, the present invention relates to a deformable substrate assembly for microelectronic components which includes an array of ductile metal circuit traces on a surface thereof. When an electronic component is adhesively bonded to the substrate assembly, and bonding elements from the component contact the traces, the substrate has material properties which allow individual bonding elements to locally deform the traces until the traces penetrate into the substrate surface.
Description of Related Art A significant ongoing problem in the microelectronic art is the continuing challenge of packing more integrated circuit devices with their associated interconnection circuitry into less space to foπn assemblies that are reliable in ever more demanding end use environments. This increased device density requires thinner circuit traces on the substrate which are packed ever closer together (high pitches). The demand for higher information flow rates also requires higher signal frequencies. To accommodate these needs. Flipped Direct Chip Attachment (FDCA) is used to attach a chip directly to a circuit board, and provide the shoπest attainable path length between components, thus minimizing signal propagation delays at high frequency. The most common attachment means used in FDCA is solder bump/flip- chip interconnection. A conventional technique for solder bump/flip chip interconnection is Controlled Collapse Chip Connection ("C4"), in which metallurgical solder joints provide both the mechanical and electrical interconnections between the chip and the substrate. With C4 techniques reliable electrical interconnections may only be achieved for a limited number of substrate materials and chip designs. Further, the shape and height of the reflowed solder joints, which are critical to reliable performance, require use of an elaborate, expensive, and process intensive Pad Layer Metallurgy (PLM) process. The C4 process has inherent pitch limitations, and cannot accommodate substrate imperfections such as flatness and warpage. Mismatched coefficients of thermal expansion (CTE) between the chip and the substrate result in high shear stresses in the reflowed solder interconnections in the C4 process, which can compromise the reliability of the interconnections. See, R. R. Tummala and E. J. Rymaszewski, Microelectronics Packaging Handbook (Van Norstrand Reinhold, 1989), pp. 280- 309; 366-391 ; and K Nakamura, Nikkei Microdevices, June 1987. Catastrophic failure is the immediate result of any cracking that occurs in the solder joints as a reaction to these high shear stresses. The inherent deficiencies in solder bump bonding have created a need in the art for an alternate means of reliable interconnection for FDCA and other applications.
One method involves the use of a heat-bondable adhesive, which may or may not be curable, to provide an intimate mechanical flip-chip bond, and to provide pressure engaged, rather than metallurgical, electrical interconnections to the substrate. Conductive panicles within the adhesive, or alternately, metallic bumps on the chip itself, provide the electrical interconnection media for this method. Thermal and/or cure shrinkage stresses in the media are required to establish the pressure engaged contacts.
In an adhesive bonding process described in Figs. IA and IB of U.S. Patent No. 4,749, 120 to Hatada, metallic bonding sites 14, referred to as bumps, on an electronic device 10 are electrically connected to a circuit wiring pattern 20 on a wiring board 16 by: ( 1 ) dispensing an insulating adhesive resin 22 between the bumped device 10 and the board 16; (2) aligning the bumps 14 on the device with corresponding bonding sites on the wiring pattern 20; (3) applying pressure with tool 24 so that the bumps 14 and the wiring pattern 20 are pressed together; (4) applying either light or heat 2S to stiffen the insulating resin 22; and (5) removing pressure after the resin 22 has stiffened.
In an alternate embodiment shown in Fig. 2 of the ' 120 patent to Hatada, a soft, low melting point metal 30 is applied between the bumps 14 and the wiring pattern 20. If the device 10 is exposed to extreme temperatures or mechanical forces, the Hatada patent states in col. 4, lines 49-58, that the metal 30 may act as an absorber to maintain the electrical connection between the bumps 14 and the wiring board 16. The Hatada processes rely on adhesive shrinkage, not solder reflow, to establish the electrical connection between the bumps and the circuitry on the wiring board. The adhesive bonding procedure thus provides the potential for fine pitch connections and eliminates many of the difficulties associated with the C4 process. The shrinkage of the adhesive creates pressure engaged connections which are subject to less stress than those prepared from reflowed solder. In addition, the adhesive encapsulates the connections and provides, prot ection from environmental and mechanical stress.
Unfortunately, the elimination of the solder reflow step provides no mechanism to accommodate imperfections in bump height variability, trace height variability on the substrate, substrate warpage and non-uniformity in bond pressure distribution. Hatada states in col. 1 of the '120 patent that imperfections, such as lack of circuit board flatness, can compromise the reliability of the solder connections in the C4 process. Considering the rigid, high modulus materials (glass, ceramic, resin or a metal, see col. 3, lines 37-41 of Hatada) used as substrates in his processes, and the metals having relatively low yield stresses (Au, Ag, Cu, solder) which are used as bump materials, it is clear that plastic deformation of the bumps must compensate for such imperfections and preserve the reliability of the electrical connection. However, plastic deformation of the bumps often requires unacceptably high bonding force requirements. In addition, accelerated reliability tests indicate that the pressure engaged connections described in Hatada typically have a limited ability to accommodate relaxations and strains in the adhesive matrix If high density arrays of integrated circuit devices are to be reliably electrically connected to circuit structures, an adhesively bonded circuit assembly must be engineered to accommodate variations in bump height and bond pressure across the bond area while allowing a reduction in bonding forces.
SUMMARY OF THE INVENTION
The present invention relates to electrical "flip-chip" connections in which an unpackaged electronic device, such as an integrated circuit device (IC), is mounted face down, directly onto a circuit structure applied on a surface of a deformable substrate. The electrical connection between a bonding element on the IC and the circuit structuie is established and maintained with an adhesive composition. The present inventors have discovered that deleterious effects on the electrical connection in an adhesively bonded circuit assembly caused by variability in the height ofthe bonding elements on the IC, variability of the height of the circuit structure on the substrate, substrate warpage, and non-uniformity in pressure distribution during the IC to circuit structure bonding process may be minimized by providing a circuit substrate material that is locally deformable where the IC bonding element contacts the circuit structure on the substrate. In one aspect, the present invention provides a substrate assembly for mounting adhesively bonded microelectronic devices which includes a deformable substrate with ductile metal circuit traces on a surface thereof. During the adhesive bonding operation, as the bonding elements on the IC device contact the traces, the substrate of the invention has material properties which allow individual bonding elements to locally deform the traces until the interconnected elements and traces penetrate a predetermined distance into the substrate surface. This localized deformation in the substrate creates a "wiping action" between the IC bonding element and the circuit trace which results in the formation of an intimate and high integrity electrical contact between them. In addition, the deformation in the substrate accommodates variations in height of the bonding elements and bond pressure across the bond areas without generating undue stresses in the materials surrounding the electrical contacts.
The material from which the substrate of the invention is made must be locally deformable at the bonding temperature such that the circuit traces which have been deformed by the bonding elements penetrate into its surface a distance sufficient to form a reliable electrical connection between the elements and the traces. Preferably, the deformable substrate of the invention is made of a polymeric material which has a glass transition temperature (Tg) below the temperature in which the adhesive used to bond the assembly is processed (referred to herein as the "bonding temperature"). In addition, it is preferred that the compressive yield strength at the bonding temperature of the polymeric material from which the substrate is made be lower than the yield stress of the bonding elements on the IC at the bonding temperature. This allows a high integrity bond to be established with lower bonding forces than those required for the rigid substrates described in the prior art.
The patterned circuit traces disposed on a surface of the substrate must be made of a ductile metallic material with a thickness sufficient to permit small- scale/localized plastic deformation at the bonding temperature without tearing. These material properties permit the IC bonding element to initially locally deform the traces and then press portions of them into the surface of the substrate during the bonding procedure.
In another aspect, the present invention provides an adhesively bonded microelectronic circuit assembly which has exceptionally stable and reliable electrical interconnections between the IC and the substrate assembly described above.
The invention extends to a method of making the bonded microelectronic circuit assembly. In the method of the invention, a stack-like construction is prepared which includes an electronic device with metal bonding sites, a substrate assembly of the invention, and an adhesive. The metal bonding sites are aligned with the patterned circuit traces on the substrate assembly and the adhesive is stiffened by an appropriate method known in the art. A bonding force is applied to the stack to press the bonding sites into electrical contact with the circuit traces so that the traces extend a predetermined distance into the surface ofthe substrate. The deformable substrate assembly of the invention permits formation of highly reliable flip-chip connections at lower bonding forces than those required for conventional rigid substrates. In addition, the deformable nature of the substrate materials used in the invention accommodates variations in IC bonding sites and circuit structures without formation of localized stress areas that may compromise electrical connection following repeated relaxations and strains in the adhesive matrix between the IC and the substrate.
BRIEF DESCRIPTION OF THE DRAWINGS
Fig. IA is a diagrammatic sectional view of the components used in the process ofthe present invention;
Fig. IB is a diagrammatic sectional view of the process of the invention showing an interconnection between an IC bump and a circuit trace on a substrate assembly ofthe invention;
Fig. 1 C is a diagrammatic sectional view of the process of the invention showing a completed bond between an IC bump and a circuit trace on a substrate assembly ofthe invention; Fig. 2A is a plot showing the results of the environmental testing of the electronic circuit assemblies prepared in Example 1 ;
Fig. 2B is a plot showing the results of the environmental testing of the electronic circuit assemblies prepared in Example 2;
Fig. 3A is a plot showing the results of the environmental testing of the electronic circuit assemblies prepared in Example 3;
Fig. 3B is a plot showing the results of the environmental testing of the electronic circuit assemblies prepared in Example 4;
Fig. 4 is a electron photomicrograph of a section of a bump on a 3M- D120X test chip at a magnification of 500X taken prior to a bonding procedure; Fig. 5 A is an electron photomicrograph at a magnification of 18X of a MCC "slim" test chip which is representative of the electronic devices which may be adhesively joined to the substrate assemblies ofthe present invention;
Fig. 5B is an electron photomicrograph at 150X of a series of bumps on the test chip of Fig. 5 A;
Fig. 5C is an electron photomicrograph at 400X of the bumps on the test chip of Fig. 5 A;
Fig. 5D is an electron photomicrograph at 1500X of the bumps on the test chip of Fig. 5A; Fig. 6A is an electron photomicrograph at a magnification of 50X depicting the circuit traces on a substrate assembly of the invention. separated from the bumps on the 3M-D 120X test chip, following the bonding procedure described in Example 1 ,
Fig. 6B is an electron photomicrograph at a magnification of 50X depicting the bumps on the 3M-D 120X test chip, separated from the circuit traces on the substrate assembly of the present invention, following the bonding procedure described in Example 1 ;
Fig. 7 A is an electron photomicrograph at a magnification of 100X depicting the circuit traces on a substrate assembly of the invention, separated from the bumps on lhe 3M-D I20X test chip, following the bonding procedure described in Example I without the use of an adhesive;
Fig. 7B shows a portion ofthe circuit traces of Fig. 7 A at 1000X;
Fig. 7C is an electron photomicrograph at a magnification of 100X depicting the bumps on the 3M-D 120X test chip, separated from the circuit traces on the substrate assembly of the present invention, following the bonding procedure described in Example 1 without the use of an adhesive;
Fig 7D shows a portion o the bumps of Fig. 7C at 1000X;
Fig. 8 A is an electron photomicrograph at a magnification of 190X of the pulled-apart bond in Fig. 7A in which the sample has been rotated 70° from the vertical; Fig. SB is an electron photomicrograph at a magnification of 200X of the pulled-apart bond in Fig. 7C in which the sample has been rotated 70° from the vertical;
Fig. 9A is an electron photomicrograph at a magnification of 800X depicting the circuit traces on a substrate assembly of the invention, separated from the bumps on the 3M-D I20X test chip, following the bonding procedure described in Example 1 ;
Fig. 9B is an electron photomicrograph at a magnification of 800X depicting the bumps on the 3M-D 120X test chip, separated from the circuit traces on the substrate assembly of the present invention, following the bonding procedure described in Example 1 ;
Fig. IOA is an electron photomicrograph at a magnification of 5000X depicting the pulled-apart bond of Fig. 7 A;
Fig. I OB is an electron photomicrograph at a magnification of 5000X depicting the pulled-apart bond of Fig. 7C;
Fig. 1 1 A is an electron photomicrograph at a magnification of 500X depicting a cross-sectional view of a bump bonded to a circuit trace on a substrate assembly ofthe invention at a bonding force of 133 N;
Fig. 1 1 B is an electron photomicrograph of the bond of Fig. 1 IA at a magnification of 1000X;
Fig. I I C is an electron photomicrograph at a magnification of 500X depicting a cross-sectional view of a bump bonded to a circuit trace on a substrate assembly ofthe invention at a bonding force of 200 N;
Fig. 1 1 D is an electron photomicrograph of the bond of Fig. 1 1 C at a magnification of 1000X.
Fig. I I E is an electron photomicrograph at a magnification of 500X depicting a cross-sectional view of a bump bonded to a circuit trace on a substrate assembly of the invention at a bonding force of 267 N;
Fig. I IP is an electron photomicrograph of the bond of Fig. 1 IE at a magnification of 1000X; Figs. 12A- 12D are electron photomicrographs at a magnification of 500X depicting cross-sections of the adhesively bonded assemblies in Example 5.
Figs. 12E- 12H are optical photomicrographs at a magnification of 200X depicting cross-sections corresponding to those of Figs. 12A-12D; Figs. 121 is a scanning electron photomicrograph in backscatter mode at a magnification of 600X showing the wiping action that occurs as the edge of the bump deforms and stretches the circuit trace; and
Fig. 13 is a plot of the four probe connection resistance (range and mean) for each of the eight levels of the test matrix of Example 5 as a function of cumulative hours of environmental exposure.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
In an embodiment of a microelectronic circuit assembly of the invention illustrated in Fig. 1, an integrated circuit device (e.g., an IC chip) 10 is shown which includes a silicon base 12 having at least one electrode pad 14 attached thereto. The electrode pad 14 is typically constructed from a multi-layer metallic film made of aluminum, chromium, copper or like metallic materials. At least one metal bonding element 16, referred to herein as a bump, is attached to the electrode pad 14 and extends outward beyond a surface thereof a distance B (referred to in the present application as the "bump height," which ranges from about 3 to about 40 μm) to provide an electrical connection to the IC chip 10. The metal bump is normally made of a metallic material such as, for example, gold, silver, copper, solder, and compatible alloys thereof. The electrode pad 14 and the bumps 16 are applied to the base 12 using well-known photolithographic and electroplating methods which will not be further discussed here.
A deformable substrate assembly 18 of the invention includes a substrate 20 of thickness S with a circuit pattern 22 on a surface thereof. The circuit pattern 22 consists of an arrangement of ductile metal traces of total thickness T. The traces may consist of a single base layer 24 of copper, silver, gold, aluminum, solder and the like which is applied directly to the substrate. Optionally, an additional surface
Figure imgf000011_0001
26, usually of gold, may be electroplated onto the base layer 24 to prevent oxidation of the base layer 24. The surface layer 26 is preferably matched to the metal o the bump 16 on the IC to promote formation a fusion bond between identical metals. In the present application the total thickness T refers to the combined thickness of the base layer 24 and the additional surface layer 26, if any.
An insulating adhesive material 30 is positioned between the IC 10 and the substrate assembly 18. The adhesive may be disposed on a bottom surface of the IC, or may be provided on the surface ofthe substrate assembly 18 atop the circuit pattern 22. The adhesive 30 may be a liquid or a sheet material, and may be stiffened by chemical crosslinking induced by means well known in the art.
As shown in Fig. I B. after alignment of bumps 16 with the circuit traces 22, downward pressure is applied to the IC 10 in the direction of the arrow 40. As the bump 16 contacts the circuit traces 22, the adhesive 30 is pushed outwardly and is substantially removed from the area between the metal bump 16 and the circuit traces 22 The adhesive is then stiffened by any appropriate means, such as, for example, by application of heat. At the bonding temperature, the substrate 20 becomes locally deformable in the region beneath each interconnected bump 16 and trace 22. The pressure applied to the IC 10 causes the bump 16 to press on the bonding element, the ductile trace 22 deforms, and the deformed trace 22 penetrates into the surface of the substrate 20 Upon deformation of the trace 22, a portion of the bump 16 may also be below the surface of the substrate 20.
As shown in Fig. 1 C, the trace 22 deforms by simultaneously bending and stretching as it contacts the edges of the bump 16 and moves upward and around the bump on its external periphery While not wishing to be bound by any theory, it is believed that deformation of the trace 22 provides a localized "wiping action" which removes oxidation from the external periphery of the bump. The deformation of the trace 22 also increases the contact area between the trace 22 and the bump 16 to enhance the quality and reliability of the electrical connection. Depending on the contact force applied between the IC and the substrate, the deformation of the trace 22 may also slightly deform the periphery of the bump 16, which may further enhance the quality of the electrical connection. The interconnected bump 16 and trace 22 eventually penetrates into the surface of the substrate 20 a predetermined distance D to ensure that a reliable electrical connection is established between the IC and the circuit structure. There is a complex and difficult-to-formulate inter-relationship of variables that quantitatively describes the deformation of the ductile metal circuit traces as they are bent and stretched around the periphery ofthe bumps. While not wishing to be bound by a specific theory, the present inventors believe that for a bump/trace interface vvith a known geometry, a specified level of bonding force, and a given adhesive, important variables include the composition of the substrate and the thickness of the traces.
The substrate 20 of the invention may be made of any material that is sufficiently deformable at the bonding temperature to allow the interconnected traces 22 and/or bump 16 to penetrate a predetermined distance below its surface during the bonding procedure to form a reliable electrical connection. The bonding temperature in the present invention may be any temperature that does not damage the IC to be bonded to the substrate, and generally ranges from about 50 °C to about 200 °C. Preferably, the bonding temperature is about 70 °C to about 180 °C, most preferably about 130 °C to about 160 °C. The substrate is preferably made of a deformable polymeric material. The polymers useful as the substrates in the present invention have a glass transition temperature (To) below the bonding temperature. "Glass Transition Temperature (Tu)" as used herein is defined as the temperature (actually a narrow range of temperatures) at which a second order phase transition occurs in amoφhous polymers. Above T, the polymers are soft, flexible, rubbery materials, and below Tg they are conversely hard, rigid plastics that behave like glass. The unknown Tg of a given amorphous polymer can be determined using a variety of methods, and differential scanning calorimetry (DSC) is preferred.
Preferred substrate polymers are those having T„s slightly below the bonding temperature Examples of suitable deformable polymers include, but are not limited to, poly(ethylene-terephthalate) (PET, T* = about 342 K), poly(ethylene 1,4 napthanate), ( 1 ,4-PEN, Ts = about 337 K), poly(ethylene 1,5 napthanate) ( 1,5-PEN, Ts = about 344 K), poly( ethylene 2,6-napthanate) (2,6- PEN. T, = about 386 K), polyethylene 2,7-napthanate) (2,7-PEN, T„ = about 392 K), and syndiotatic-poly(styrene). A particularly preferred substrate material is PET. which is generally understood to have a J,, of about 342 K in the amorphous state. If supplied in the form of a crystalline, oriented film, the Ts of PET may be as high as about 398 K.
Alternatively, "deformable" as used herein describes a polymer which, at the bonding temperature, is sufficiently flowable to permit the deformed circuit trace to penetrate at least about 1-2 μm, preferably about 2-5 μm, into the substrate surface (see distance D in Fig. I C). Normally, the substrate is supplied as a polymer film which has a thickness (see S in Fig. IA) of about 10 μm to about 100 μm, preferably about 10 μm to about 50 μm, and material making up the film should permit the trace to penetrate a distance D/S of at least about 5% of the substrate thickness. If the height of the bump (see B in Fig. 1 A) is considered, the material making up the substrate should allow the trace to penetrate a distance D/B of at least about 3% to about 5% of the bump height.
The polymer making up the substrate of the invention should have a compressive yield strength at the bonding temperature that is less than the pressure transmitted though the circuit trace by the interconnected bumps and traces during the bonding procedure. This parameter is a measure of how easily the polymer yields and is able to flow around, and away from, the advancing interconnected traces and bumps. The compressive yield strength of PET film is generally reported to be about 8,000 to about 2,000 PSI (55 - 140 Megapascals) at room temperature. However, compressive yield strengths are difficult to measure for the oriented, crystalline, chemically cross-linked, or fiber-reinforced polymers which may be used as circuit substrates in the present invention. In such cases, polymer compressive strength (as measured using ASTM-695, in which the temperature is specified as 23 °C - 2 °C) may serve as a rough indicator of compressive yield strength. The deformable substrates useful in the invention have compressive yield strengths at room temperature of less than about 175 Megapascals (MPa), preferably less than about 125 MPa as measured using ASTM-695.
The polymers used in the present invention may optionally contain a small amount of fillers, such as powders, pigments, flakes, chopped fibers, and the like, at concentrations sufficiently low so that the fillers do not substantially affect polymer deformability.
The circuit traces which are applied to a surface of the deformable substrate to form the substrate assembly of the invention are made of a ductile metal. "Ductile metal." as used herein, is defined as any metallic material that may be plastically deformed at the bonding temperatures and pressures of the present invention without tearing Examples of ductile metals useful in the present invention include, but are not limited to, copper, gold, silver, aluminum, tin, lead, zinc, and compatible alloys thereof. Copper is the preferred trace material. The thickness of the ductile metal traces applied to the deformable substrate may vary widely depending on the intended application, but typically the traces, including any optional surface layer applied to the base layer to provide compatibility with the bump material, are about 1 μm to about 10 μm thick, preferably about 2 μm to about 8 μm thick, most preferably about 2 μm to about 5 μm thick. The optional layer which may be used to provide compatibility with the bump is normally about one quarter the thickness of the base layer adjacent the substrate surface. The optional surface layer may be made of any metallic material that is compatible with the bump material, and is preferably made of gold.
The adhesives in the present invention may vary widely depending on the intended application, and any insulating adhesive material which is readily flowable at the bonding temperature may be used. "Readily flowable" is defined as an adhesive that at temperatures above its Tg can be readily squeezed out of the contact areas to provide a clean, metal-to-metal electrical contact at the interface between the bump and corresponding circuit trace. The adhesive material is normally a resin which may be stiffened with heat, actinic radiation (i.e., ultraviolet light), particle beams (i e.. E-beam). or a phase transition within the adhesive (i.e., from amorphous to crystalline). Any of the above may be used in combination with a curing agent, such as an organometaUic compound. Useful adhesives include those vvith an epoxy group, an acryl group, a silicone group, a butadiene group, a modified acrylate group, a cyanate ester group, and compatible mixtures thereof. Preferred adhesives include epoxy resins, phenoxy resins and compatible mixtures thereof.
The adhesives used in the present invention may optionally contain conductive particles. The conductive particles may be present in any amount, but preferably the amount of conductive particles in the adhesive should not cause the adhesive to become isotropically conductive. Normally, about 5% by weight to about 30% by weight of conductive particles are used in the adhesives of the invention, preferably about 10% to about 20%.
The present invention also includes a process for making an adhesively bonded microelectronic assembly using the substrate assembly described above. As shown diagramatically in Fig. I , the process of the invention includes providing an electronic device having at least one metallic bump, and a deformable substrate having on a surface thereof a circuit structure made up of ductile metal circuit traces. A stiffenable insulating adhesive, preferably in the form of a film, is then positioned between the IC bumps and the substrate assembly to form a layered stack.
The bumps on the IC are then aligned with their corresponding circuit traces on the substrate assembly. Alignment is typically carried out with a flip- chip bonding machine, a precision press which provides very accurate alignment of the stacked IC, adhesive film, and deformable substrate assembly. The flip-chip bonder also has means for accurately controlling the force and temperature applied to the stack. Frequently, alignment of the IC chip, the adhesive film and the substrate assembly is performed using a video-microscope. Chip bonding machines are well known in the art and are commercially available from RD Automation. Piscataway, NJ; Hughes Bonding Equipment Products, Carlsbad, CA; and Micro Roboiics Systems, Inc.. Chelmsford, MA. After the IC chip, adhesive film, and circuit are aligned, the stack is bonded by applying a bonding force The bonding force used in the process ofthe invention may vary widely depending on the substrate material used, the adhesive, the thickness and composition of the circuit traces, and the bonding temperature, but typically ranges from about 50 to about 500 Newtons. Then the adhesive is stiffened by any of the well-known techniques listed above, which may include heat, actinic radiation (i.e., ultraviolet light), particle beams (i.e., E-beam), or a phase transition within the adhesive (i.e., from amorphous to crystalline). Of these stiffening techniques, heat cure is preferred, and for the purpose of clarity the discussion which follows will assume that heat cure has been selected as the technique to cure the adhesive.
The bonding force may be applied while the stack is at or near room temperature, may be applied as the stack or portions of the stack are heated to the bonding temperature to begin stiffening the adhesive, or may be applied at the bonding temperature. The bonding area is then heated, preferably rapidly, from room temperature to the bonding temperature, preferably within a period of less than about 10 seconds. The bond area is maintained at the bonding temperature for a predetermined period, preferably about an additional 20 seconds. During this time period the adhesive flows around the IC bumps, the bumps penetrate the adhesive, and the IC bumps are pressed into contact with the circuit traces on the substrate assembly to form a number of bonding sites. As illustrated in Figs. IB and I C, the traces are ductily deformed around the advancing bump and penetrate into the surface of the substrate a predetermined distance D Variations in bump height B and variations in the thickness T ofthe circuit traces may cause individual traces to penetrate slightly different distances D into the surface of the substrate to achieve reliable electrical connection between the IC and the circuit traces. However, as noted above, the penetration distance D of the traces is at least about 1-2 μm, preferably at least about 5 μm. for each interconnected bump and trace.
After the interconnected bumps and traces are pushed into the surface of the substrate to form an electrical connection between the IC and the circuit structure, and the adhesive stiffens, the bonding areas are then cooled, preferably until the temperature reaches about 80 °C or less. The cooling process may be conducted under full bonding force, or if the adhesive is fully stiffened prior to cooldown. the bonding force may be removed before the cooling process begins. The bonding force is then removed and the circuit assembly is ready for testing and evaluation.
The present invention will be further described with reference to the following examples.
EXAMPLES The same silicon test chip, referred to as the 3M-D 120X, was used for all examples. This chip is 6 7 x 6 7 x 0.5 mm in size and contains 120 bonding pads which are located in even center-to-center spacings of 200 μm around the periphery of the chip. All pads are bumped with gold. All bumps are 100 μm x 100 μm x 30 μm in size, and the gold is electroplated and fully annealed. There were two types of substrate assemblies used in the examples. The first substrate material, an embodiment of the substrate material of the invention, consisted of a 25 μm thick polyester terephthalate (PET) base film, having applied on a surface thereof a Cu test circuit designed specifically for the 3M-D120X test chip. The Cu trace thickness was approximately 2 μm, and over the Cu was electroplated an Au surface trace approximately 0.5 μm thick. The sheet resistivity of these circuit traces was approximately 10 milliohms (mΩ) per square, and the traces were applied using circuit fabrication methods well known to those skilled in the art.
The second substrate, used in the comparative examples below, consisted of a 1 mm thick soda-lime glass base having thereon a test circuit trace of Indium- Tin Oxide (ITO) designed specifically for the 3M-D120X test chip. The ITO circuit traces had a sheet resistivity of approximately 30 Ω per square.
There were two types of adhesives used in the examples. The first adhesive, referred to below as LT-1 U, contained no conductive particles. The second adhesive, referred to below as LT- 1F, was identical to the first adhesive, except that it contained 12% by weight (6% by volume) of a conductive powder, available under the trade designation 20GNR4.6EH from JCI, Inc. This powder consists of 5 μm diameter plastic particles which are metallized with a Ni and Au coating to a level of 20% by weight. The filled adhesive did not contain enough conductive material to achieve isotropic conductivity.
The LT-1U and LT- 1 F adhesives were supplied in film form. The adhesives comprised a blend of epoxy thermosetting resins with a phenoxy thermoplastic resin at a ratio of approximately 1 : 1, and were prepared using the materials and methods disclosed in U.S. Patent No. 4,769,399 to Schenz. The stiffening (e.g., cure) of the adhesives was catalyzed with a preferred thermally- initiated catalyst system disclosed in U.S. Patent 5,362,421 to Kropp et al. The use of this catalyst system permitted a very rapid cure of about 10 to 20 seconds at a bonding temperatures in the range of about 130 °C to about 140 °C. The adhesive formulations were slightly tacky films at room temperature. When heated to about 1 10 "C to about 140 °C , the film first softened and flowed, and then rapidly cured to a vitrified solid thermoset resin. After cure, the LT-1 adhesives had a To of approximately 130 °C to 140 °C.
All flip-chip bonds were prepared υn a flip-chip bonder as described above, and alignment ofthe bumps on the test chip with the circuit traces was performed using a video-microscope. In the bonding procedure, full bonding force, which was varied as described below, was initially applied with the aligned parts at or near room temperature. Once full force was applied, the bond area was heated to 130-140 °C within roughly 5 to 10 seconds, and then the bond area was held at that temperature for another 20 seconds. The samples were then cooled under full pressure until the temperature reached 80 "C or less.
The sample circuit assemblies were then placed in an environmental chamber for durability testing. At designated various elapsed times, the test samples were removed from the environmental chamber and a four-point resistance test well-known in the art was conducted to measure the contact resistance of the bump-circuit trace electrical interconnection. The layouts of the test chip and the test substrates were designed so that of the 120 pads on the chip, 38 could be probed fairly accurately for interconnection resistance using a four- point measurement technique. Of the remaining 82 pads, 80 were used to build a daisy-chain circuit such that all 80 pads could be probed in series with a single measurement. Probing for short circuits between adjacent pads was also possible with these test substrates. For the PET test substrate, each four-point resistance measurement included approximately 2 squares, or 0.020 ohms (Ω) of extraneous resistance. Example 1
Example 1 demonstrates the inventive bonding process and provides the bonded circuit assemblies of the invention. Ten ( 10) samples were prepared from the Cu/PET substrate assemblies and the LT- 1 U adhesives described above. Two (2) samples were bonded at each of four different bond forces: 67, 133, 200 and 267 Newtons. These bonded samples were aged at 60 °C / 95 % RH for a period of up to 1000 hours, and were monitored periodically for interconnection resistance stability. These samples were aged at 60 °C rather than 85 °C because there was concern that the PET substrate would degrade fairly rapidly at the more extreme aging condition. Bond lines remained free of delamination for all bond forces and over the 1 00 hour-test period.
The environmental test results for the circuit assemblies of Example 1 testing are shown in Fig. 2A The penetration of the interconnected bumps and traces into the surface of the deformable substrate creates a circuit assembly with very uniform connection resistances as well as excellent connection stability, even when variations in bump height and trace thickness are considered. This uniformly good performance is observed at bonding pressures as low as 133 N. Fig. 6A depicts the circuit traces on a substrate assembly of the invention, separated from the bumps on the 3M-D 120X test chip, following the bonding procedure described in Example 1 Fig. 6B depicts the bumps on the 3M-D 120X test chip, separated from the circuit traces on the substrate assembly of the present invention, following the bonding procedure described in Example 1. The bonding conditions in Fig. 6 w ere: temperature 140 °C. force 267 N, time 20 seconds. Figs. 7A and 7B depict the circuit traces on a substrate assembly of the invention, separated from the bumps on the 3M-D 120X test chip, following the bonding procedure described in Example 1 without the use of an adhesive. Figs. 7C and 7D depict the bumps on the 3M-D 120X test chip, separated from the circuit traces on the substrate assembly of the present invention, following the bonding procedure described in Example I w ithout the use of an adhesive. In the high magnification micrograph of Fig. 7D, gold/copper plating from circuit traces can be seen adhering to bump along with some PET (curled up). The bonding conditions in Fig. 7 were: temperature, 140 °C; force, 267 N; time, 20 seconds. Figs. SA and SB show the pulled-apart bond of Fig. 7 in which the sample has been rotated 70c from vertical. Fig. 8A shows the circuit side of the bond and 8B shows the bump (chip) side of the bond. At this viewing angle, the delamination of the metal circuit trace from the substrate surface is clearly visible. The delamination was caused by the force required to pull apart the bonded assembly.
Figs. IOA and 10B depict the pulled-apart bonds of Fig. 7A and 7C, respectively, at high magnification. These figures show that the pointed gold asperities on the bump which are present prior to the bonding procedure (see Fig. 4) become flattened during bonding. The cluster of small whitish spheres opposite the shadowed area in the shallow crater in Fig 10A are believed to be ductile fractures which may be evidence of fusion bonding between the gold bump and the gold surface of the circuit trace.
Fig. 9A depicts the circuit traces on a substrate assembly of the invention, separated from the bumps on the 3M-D 120X test chip, following the bonding procedure described in Example 1. Fig. 9B depicts the bumps on the 3M-D120X test chip, separated from the circuit traces on the substrate assembly o he present invention, following the bonding procedure described in Example 1. The dark areas are adhesive revealed by back-scattered electrons. The photographs in Fig. 9 clearly demonstrate that the adhesive is removed from the bump-trace interface during bonding to produce a highly reliable electrical connection. 2(1
Figs. 1 1 A-F depict a cross-sectional view of a bump bonded to a circuit trace on a substrate assembly o the invention (substrate oriented at top of photo) prepared according to the procedure in Example 1 with increasing levels of bonding force. The "muffin-like" edges of the bump appear to be forced downward as increasing bonding pressure is applied. In the 267 Newton sample (Figs. H E and 1 I F), this edge has folded all the way down to the chip. Figs. 1 1 A-F show that the gold-coated copper traces are bent over the edge and stretch in conformity to the periphery of the bump as the bump is deformed. The traces were probably bonded to the bumps at this point and part of the stretch (tensile strain) coincides with the deformation of the bumps. The softness of the bump and small radius of curvature at the bump edge therefore tend to spread out the strain induced in the traces over a larger area.
Figs. 1 1 A-F clearly show the collapse of the gold bump (from 40, to 36, to 34 and finally 24 μm thickness), thinning of adhesive film, and increasing depth of penetration of the PET film (from 0, to 4.5 to 7 and finally 8 μm) as bonding force is increased from 0 to 133 to 200 and then to 267 N (see Figs 1 IA, B; C, D; and E, F; respectively).
Example 2 Example 2 was the same as Example I except that the adhesive LT-1F was used. Ten ( 10) samples were prepared, aged, and monitored in the same manner as the samples of Example 1 As in Example 1, bond lines seemed to remain free of delamination in all samples over the course ofthe testing.
The results of the environmental testing are shown in Fig. 2B. The results from Example 2 show more variability at lower bond forces than those of Example I . Howev er, the presence o the conductive particles did seem to prevent contact failures, even for a bond force of 67 Newtons. The higher resistances measured in these examples were probably due to the high resistivity of the conductive particles The conductive particles are plated to a level of 20% by weight. For a 5 μm diameter particle, this corresponds to a metal skin thickness of only about 1000 Angstroms. Therefore, the ohmic resistance of such a particle could be at least a few hundred milliohms At the higher bond forces, the occurrence of reduced connection resistances probably was an indication of an increasing level of direct contact between the bump and the circuit trace suppressing the effect of the particles.
Example 3
Example 3 was a comparative example to demonstrate the effectiveness of prior art bonding methods. Ten ( 10) samples were prepared by bonding 10 of the 3M-D I 20X test chips to ten of the ITO/glass test substrates using the LT-1U adhesive. The bonding method used was similar to that described in U.S. Patent No. 4,749, 120 to Hatada. The curing condition was 140 °C for 20 seconds. Two samples were bonded at each of five different bond forces: 66.7, 133, 222, 334, and 445 N. The bonded samples were aged at 85 °C / 85 % relative humidity for a period of up to 1000 hrs, and were monitored periodically for interconnection resistance stability.
The results of the environmental testing are shown in Fig. 3A. At this aging condition, the adhesive joints were well below their Tg and should be expected to be stable. At bonding forces of 222 and 445 Newtons, some delamination at the adhesive to glass interface was found to occur after a few weeks in the aging environments. This seemed to indicate that these bond forces were excessive and resulted in bond lines which were too thin. At all other bond forces, the bond areas remained clear and free of any delamination. At all levels of bonding force, the connection resistance was higher than in the present invention, and showed an increased number of open circuits. These results are believed to be caused by the inability of the non-deformable substrate assembly to accommodate variations in bump height and trace thickness.
Example 4
Example 4 was the same as Example 3 except that the adhesive LT-1F was used. Ten ( 10) samples were prepared, aged, and monitored in the same manner as the samples of Example 3. The results o the environmental testing are shown in Fig. 3B.
The results of Example 4 show a marked improvement achieved by adding a small amount of the deformable conductive powder. When a rigid, non- deformable substrate is used, the conductive powder appears to provide some accommodation of stress relaxation in the adhesive which is not provided by the bumps alone.
Example 5 This example demonstrates the effect of varying copper trace thickness,
PET substrate thickness, and bonding temperature on penetration of the interconnected bumps and traces into the surface of the substrate. Samples were prepared using the standard bonding procedure described in Example 1. The adhesive used was a LT- 1 U film having a thickness of 25 μm. The substrate assembly was PET vvith a thickness of 25 or 50 μm which was plated with gold plated copper circuit iraces having a thickness of 3 or 8 μm.
The bonding conditions used were: bonding temperature 140 or 150 °C, bonding force 200 N. time 20 seconds.
Therefore, this example comprised a 2x2x2 = 8 level test matrix with 2 temperatures ( 140 and 150 °C), 2 PET thicknesses (25 and 50 micrometers), and 2 copper trace thickness (3 and 8 μm) Tw o samples were prepared for each test level; 16 samples total. The 16 samples were environmentally aged for 1000 hours at 60 C, 95% relative humidity, using the standard aging procedure described in Example 1. Bump penetration into the flex substrate was observable in all cases. Figs.
12A- 12D (substrate oriented at top of photo) show scanning electron photomicrographs (500X) of cross-sections of the adhesively-bonded assemblies.
Figs. 12E- 12H (substrate oriented at top of photo) depict optical photomicrographs (200X) of cross-sections corresponding to those of Figs. 12A- 12D. The flex-circuits depicted in Fig 12 have PET substrate thicknesses and copper circuit trace thicknesses as shown in Table 1 below
TABLE 1
Figure Magnification PET Thickness Trace Thickness
(X) (μm) (μm)
12A 500 (SEM) 50 8
12B 500 (SEM) 50 -, J
12C 500 (SEM) 25 8
12D 500 (SEM) 25
12E 200 (Optical) 50 8
12F 200 (Optical) 50 3
I2G 200 (Optical) 25 8
I2H 200 (Optical) 25 J
Figs. 12B, D. F, and H (3 μm copper traces on 50 and 25 μm PET, respectively) show sharp bending (high radius of curvature) of the circuit traces as they are bent around the periphery of the bump. Figs. 12 A, C, F, and G (8 μm copper traces on 50 and 25 μm PET, respectively) show a gradual bending indicative ofthe greater stiffness ofthe thicker circuit trace. Fig. 121 is a scanning electron photomicrograph in backscatter mode
(600X, substrate oriented at the top of photo) showing the wiping action that occurs as the edge of the bump deforms and stretches the circuit trace, thus enhancing the metal-to-metal contact between bump and circuit trace, thereby increasing the reliability of the pressure engaged electrical interconnection that is formed. This intimate electrical contact can be inferred by the brightness of the image at the edges of the bump and corresponding deformed trace due to the abundance of electron emission at the gold-to-gold interfaces involved The dark areas in the center of the bump are believed to be due to residual amounts of trapped adhesive thai was not squeezed out of the gap between the bump and corresponding circuit trace during the bonding process. There was no significant difference in connection stability among the 16 samples at the conclusion of the environmental aging procedure, nor were there any failed connections. All combinations of bond temperature, copper thickness, and PET thickness siiowed excellent connection stability. Samples with thicker copper showed lower measured resistance values. This difference was completely attributed to the approximately 1.5 squares of extraneous resistance imparted by the copper sheet resistivity. Actual contact resistance was concluded to be the same for all samples in this example.
The four probe connection resistance (range and mean) for each of the eight levels of the test matrix as a function of cumulative hours of environmental exposure is shown in Fig. 13. Example 6
This example demonstrates how bump penetration varies with bond temperature. The samples were prepared using the standard bonding procedure described in Example 1. The substrate used was PET (thickness 25 μm) which was uniformly metallized on one major surface with electroplated copper (tliickness 3 μm) which was overcoated with electroplated gold (thickness 750 nm). The adhesive film was omitted.
The bonding conditions used were: temperature (40 - 160 °C in 10 °C increments), force (200 N), and time (20 seconds).
Thirteen ( 13 ) samples were prepared at each of the 13 bonding temperatures (total samples 169). None of the test chips were reused. After bonding, the test chips were removed, and the depth of bump penetration into the substrate was measured using a laser micrometer. Three widely-spaced points outside the perimeter formed by the bump impression were measured with micrometer to establish a reference plane (datum plane). The lowest point (maximum) depth in each depression was chosen as the penetration depth. The depth was measured in two depressions along each side of the chip (8 measurements per sample). The inter-metallic diffusion bonds formed between the bumps and circuit traces was sufficiently high to tear copper away from the PET at the bottom the bump impressions for bonding temperatures of 130 °C and higher.
Therefore, it was necessary to correct the raw data by subtracting 3 micrometers from the depth measured on samples bonded at, and above, 130 °C. The results are shown in Table 2 below.
TABLE 2
Figure imgf000027_0001
The data in Table 2 show that for all bonding temperature below 160 °C, the range of bump penetrations is high, of the order of 10 μm peak-to-peak. This indicates poor planarity control in the chip bonder. At temperatures less than 90 °C, the minimum bump penetration was less than 1 μm. Therefore, the PET is "hard" and would be unable to accommodate variability in bump height or poor planarity in either chip or substrate, and the like. However, for temperatures of 120 =C and greater, every bump is creating an impression of at least 2 μm in depth. Consequently at temperatures of 120 °C and higher (the approximate Tg for oriented PET films), the PET substrate is readily deformable and appears to be able to easily accommodate several microns of variability in planarity, etc. Based on these results, for best contact, integrity, and reliability, it would certainly appear to be preferable to bond at temperature of 130 °C and above. At. these temperatures there is enough strain induced at the bump-substrate interface to easily form diffusion bonds which are quite strong relative to the adhesion of the copper-PET interface as evidenced by the tearing-away of the circuit traces from the underlying substrate. It will be understood that the exemplary embodiments described herein in no way limit the scope of the invention. Other modifications of the invention will be apparent to those skilled in the art in view of the foregoing description. These descriptions are intended to provide specific examples of embodiments which clearly disclose the present invention. Accordingly, the invention is not limited to the described embodiments or to the use of the specific elements, dimensions, materials or configurations contained therein. All alternative modifications and variations which fall within the spirit and scope of the appended claims are included in the present invention.

Claims

We claim:
1 A microelectronic circuit assembly, comprising
(a) at least one electronic device ( 10), wherein said at least one device ( 10) has at least one bonding site ( 16);
(b) a substrate assembly ( 18) comprising a deformable polymeric substrate (20) having a To of less than 200 °C and at least one ductile metal trace (22) on a surface of the substrate (20), wherein the at least one metal trace (22) has a thickness of about 1 μm to about 10 μm; and
(c) an adhesive (30) between the device ( 10) and the substrate assembly ( 18)
2. A microelectronic circuit assembly as claimed in claim 1, wherein the polymeric material has a To of from about 70 °C to about 160 °C.
3. A microelectronic circuit assembly as claimed in claim 1 , wherein the polymeric material is selected from the group consisting of poly(ethylene terephthalate), poty( ethylene 1.4 napthanate), poly( ethylene 1,5 napthanate), poly(ethylene 2,6-napthanate), poly( ethylene 2,7-napthanate), and syndiotatic- poly(styrene).
4. A microelectronic circuit assembly as claimed in claim 1 , wherein the adhesive has at least one of an epoxy group, an acryl group, a silicone group, a butadiene group, a modified acrylate group, and a cyanate ester group.
5. A microelectronic circuit assembly as claimed in claim 1 , wherein the adhesive is selected from an epoxy resin, a phenoxy resin and compatible mixtures thereof.
6. A microelectronic circuit assembly as claimed in claim 1, wherein the adhesive further comprises conductive particles
7. A method of making an adhesively bonded microelectronic assembly comprising- providing an electronic device ( 10) comprising at least one metal bonding site ( 16), providing a substrate assembly ( I S) comprising a substrate (20) made of a polymer having a Ts of less than about 200 °C with a pattern of circuit traces (22) formed on a surface thereof, wherein said traces
(22) are a ductile metal with a thickness of at least about 1 μm; disposing a stiffenable insulating adhesive (30) between said device (10) and said substrate assembly ( 18) to form a layered stack; aligning said metal bonding sites ( 16) with said circuit traces (22); stiffening the adhesive (30); and applying a bonding force to said stack to press said bonding sites ( 16) into electrical contact with said circuit traces (22) so that said traces (22) extend at least about I μm into the surface of the substrate (20).
8. The method as claimed in claim 7, wherein the adhesive is stiffened by at least one of heat, actinic radiation, and crystallization processes.
9. The method as claimed in claim 7, wherein said polymeric substrate has a Tg of about 70 °C to about 160 °C.
10. The method as claimed in claim 7, wherein the polymer is selected from the group consisting of poly(ethylene terephthalate), poly(ethylene 1,4 napthanate), poly(ethylene 1.5 napthanate), poly( ethylene 2,6-napthanate), poly(ethylene 2,7-napthanate), and syndiotatic-poly(styrene).
1 1. The method as claimed in claim 7, wherein the adhesive further comprises conductive particles
12. The method as claimed in claim 7, wherein the ductile metal is selected from the group consisting of copper, gold, silver, aluminum, tin, lead, zinc, and compatible alloys thereof.
13. The method as claimed in claim 7, wherein the adhesive is stiffened by application of heat.
PCT/US1996/012606 1995-08-29 1996-08-01 Deformable substrate assembly for adhesively bonded electronic device WO1997008749A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
DE69622412T DE69622412T2 (en) 1995-08-29 1996-08-01 METHOD FOR PRODUCING AN ELECTRONIC ARRANGEMENT WITH ADHESIVE CONNECTION BY MEANS OF A COMPLETE SUBSTRATE
EP96926220A EP0847594B1 (en) 1995-08-29 1996-08-01 Method of assembling an adhesively bonded electronic device using a deformable substrate
JP8536019A JPH11510649A (en) 1995-08-29 1996-08-01 Deformable substrate assembly for adhesive bonded electronic devices
HK98113887A HK1012521A1 (en) 1995-08-29 1998-12-17 Method of assembling an adhesively bonded electronic device using a deformable substrate

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US52113495A 1995-08-29 1995-08-29
US08/521,134 1995-08-29

Publications (1)

Publication Number Publication Date
WO1997008749A1 true WO1997008749A1 (en) 1997-03-06

Family

ID=24075503

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1996/012606 WO1997008749A1 (en) 1995-08-29 1996-08-01 Deformable substrate assembly for adhesively bonded electronic device

Country Status (9)

Country Link
US (1) US5714252A (en)
EP (1) EP0847594B1 (en)
JP (1) JPH11510649A (en)
KR (1) KR19990044151A (en)
CN (1) CN1194059A (en)
DE (1) DE69622412T2 (en)
HK (1) HK1012521A1 (en)
TW (1) TW349269B (en)
WO (1) WO1997008749A1 (en)

Families Citing this family (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5700398A (en) * 1994-12-14 1997-12-23 International Business Machines Corporation Composition containing a polymer and conductive filler and use thereof
JPH1041694A (en) * 1996-07-25 1998-02-13 Sharp Corp Substrate mounting structure for semiconductor element and its mounting method
JP3928753B2 (en) 1996-08-06 2007-06-13 日立化成工業株式会社 Multi-chip mounting method and manufacturing method of chip with adhesive
WO1998015593A1 (en) * 1996-10-08 1998-04-16 Fibercote Industries, Inc. Sheet material for core support
JPH10270496A (en) 1997-03-27 1998-10-09 Hitachi Ltd Electronic device, information processor, semiconductor device, semiconductor chip, and mounting method thereof
WO1999000842A1 (en) * 1997-06-26 1999-01-07 Hitachi Chemical Company, Ltd. Substrate for mounting semiconductor chips
US6120885A (en) * 1997-07-10 2000-09-19 International Business Machines Corporation Structure, materials, and methods for socketable ball grid
US6297559B1 (en) 1997-07-10 2001-10-02 International Business Machines Corporation Structure, materials, and applications of ball grid array interconnections
US6337522B1 (en) * 1997-07-10 2002-01-08 International Business Machines Corporation Structure employing electrically conductive adhesives
JP3625646B2 (en) 1998-03-23 2005-03-02 東レエンジニアリング株式会社 Flip chip mounting method
JP3535746B2 (en) * 1998-08-20 2004-06-07 ソニーケミカル株式会社 Flexible substrate manufacturing method
US6840430B2 (en) * 1998-07-30 2005-01-11 Sony Chemicals, Corp. Board pieces, flexible wiring boards and processes for manufacturing flexible wiring boards
US6100114A (en) * 1998-08-10 2000-08-08 International Business Machines Corporation Encapsulation of solder bumps and solder connections
US6189208B1 (en) 1998-09-11 2001-02-20 Polymer Flip Chip Corp. Flip chip mounting technique
US6535393B2 (en) * 1998-12-04 2003-03-18 Micron Technology, Inc. Electrical device allowing for increased device densities
US6274224B1 (en) 1999-02-01 2001-08-14 3M Innovative Properties Company Passive electrical article, circuit articles thereof, and circuit articles comprising a passive electrical article
US6410415B1 (en) 1999-03-23 2002-06-25 Polymer Flip Chip Corporation Flip chip mounting technique
JP2001031929A (en) * 1999-07-21 2001-02-06 Sony Chem Corp Connected structure
US6519842B2 (en) * 1999-12-10 2003-02-18 Ebara Corporation Method for mounting semiconductor device
US20030009876A1 (en) * 2000-01-14 2003-01-16 Akira Yamauchi Method and device for chip mounting
WO2001056340A1 (en) * 2000-01-28 2001-08-02 Sony Chemicals Corp. Substrate material piece, flexible circuit board, and method of manufacturing the flexible circuit board
US6584670B2 (en) * 2000-02-21 2003-07-01 Larry J. Costa Electrical terminal implementation device
WO2001068311A1 (en) * 2000-03-10 2001-09-20 Chippac, Inc. Flip chip interconnection structure
US10388626B2 (en) * 2000-03-10 2019-08-20 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming flipchip interconnect structure
DE10014300A1 (en) * 2000-03-23 2001-10-04 Infineon Technologies Ag Semiconductor component and method for its production
US6423905B1 (en) * 2000-05-01 2002-07-23 International Business Machines Corporation Printed wiring board with improved plated through hole fatigue life
US6512183B2 (en) * 2000-10-10 2003-01-28 Matsushita Electric Industrial Co., Ltd. Electronic component mounted member and repair method thereof
US20040135265A1 (en) * 2001-02-13 2004-07-15 Elke Zakel Contacting microchips by means of pressure
EP1393368A2 (en) * 2001-05-17 2004-03-03 Koninklijke Philips Electronics N.V. Product comprising a substrate and a chip attached to the substrate
DE10124770C1 (en) * 2001-05-21 2002-10-17 Infineon Technologies Ag Process for contacting an electrical component, especially a semiconductor component, to a substrate comprises applying a connecting unit between the electrical component
US6871395B2 (en) * 2001-08-06 2005-03-29 Siemens Technology-To-Business Center, Llc. Methods for manufacturing a tactile sensor using an electrically conductive elastomer
JP4159778B2 (en) * 2001-12-27 2008-10-01 三菱電機株式会社 IC package, optical transmitter and optical receiver
JP4045838B2 (en) * 2002-04-12 2008-02-13 松下電器産業株式会社 Component mounting management method
JP2004119430A (en) * 2002-09-24 2004-04-15 Tadatomo Suga Bonding device and method
US7176044B2 (en) * 2002-11-25 2007-02-13 Henkel Corporation B-stageable die attach adhesives
TWI228286B (en) * 2003-11-24 2005-02-21 Ind Tech Res Inst Bonding structure with buffer layer and method of forming the same
FR2875995B1 (en) * 2004-09-24 2014-10-24 Oberthur Card Syst Sa METHOD FOR MOUNTING AN ELECTRONIC COMPONENT ON A SUPPORT, PREFERABLY MOU, AND ELECTRONIC ENTITY THUS OBTAINED, SUCH AS A PASSPORT
KR100757910B1 (en) * 2006-07-06 2007-09-11 삼성전기주식회사 Buried pattern substrate and manufacturing method thereof
US8201325B2 (en) * 2007-11-22 2012-06-19 International Business Machines Corporation Method for producing an integrated device
JP5528169B2 (en) * 2010-03-26 2014-06-25 東洋ゴム工業株式会社 Polishing pad, method for manufacturing the same, and method for manufacturing a semiconductor device
US9472131B2 (en) * 2012-11-02 2016-10-18 Apple Inc. Testing of integrated circuit to substrate joints
JP6380069B2 (en) * 2014-12-11 2018-08-29 住友電気工業株式会社 Optical transmission module
TWI696300B (en) 2016-03-15 2020-06-11 晶元光電股份有限公司 A light-emitting device and the manufacturing method thereof
TWI581417B (en) * 2016-04-11 2017-05-01 友達光電股份有限公司 Light emitting apparatus and fabricating method thereof

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2344129A1 (en) * 1976-03-12 1977-10-07 Siemens Ag SEMICONDUCTOR COMPONENT CONTAINING ELECTRICAL CONTACTS AND PROCEDURE FOR THE MANUFACTURING OF SUCH CONTACTS
US4643935A (en) * 1986-01-21 1987-02-17 Burroughs Corporation Epoxy-glass integrated circuit package having bonding pads in a stepped cavity
EP0337445A2 (en) * 1988-04-13 1989-10-18 Hitachi, Ltd. Laminar structure comprising organic material and inorganic material, methods for producing it and its use
EP0446666A2 (en) * 1990-03-14 1991-09-18 International Business Machines Corporation Solder interconnection structure on organic substrates and process for making

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59195837A (en) * 1983-04-21 1984-11-07 Sharp Corp Chip bonding method for large-scale integrated circuit
US4749120A (en) * 1986-12-18 1988-06-07 Matsushita Electric Industrial Co., Ltd. Method of connecting a semiconductor device to a wiring board
US5001542A (en) * 1988-12-05 1991-03-19 Hitachi Chemical Company Composition for circuit connection, method for connection using the same, and connected structure of semiconductor chips
US5074947A (en) * 1989-12-18 1991-12-24 Epoxy Technology, Inc. Flip chip technology using electrically conductive polymers and dielectrics
US5270260A (en) * 1990-08-23 1993-12-14 Siemens Aktiengesellschaft Method and apparatus for connecting a semiconductor chip to a carrier system
US5261156A (en) * 1991-02-28 1993-11-16 Semiconductor Energy Laboratory Co., Ltd. Method of electrically connecting an integrated circuit to an electric device
US5258577A (en) * 1991-11-22 1993-11-02 Clements James R Die mounting with uniaxial conductive adhesive

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2344129A1 (en) * 1976-03-12 1977-10-07 Siemens Ag SEMICONDUCTOR COMPONENT CONTAINING ELECTRICAL CONTACTS AND PROCEDURE FOR THE MANUFACTURING OF SUCH CONTACTS
US4643935A (en) * 1986-01-21 1987-02-17 Burroughs Corporation Epoxy-glass integrated circuit package having bonding pads in a stepped cavity
EP0337445A2 (en) * 1988-04-13 1989-10-18 Hitachi, Ltd. Laminar structure comprising organic material and inorganic material, methods for producing it and its use
EP0446666A2 (en) * 1990-03-14 1991-09-18 International Business Machines Corporation Solder interconnection structure on organic substrates and process for making

Also Published As

Publication number Publication date
CN1194059A (en) 1998-09-23
KR19990044151A (en) 1999-06-25
EP0847594A1 (en) 1998-06-17
DE69622412D1 (en) 2002-08-22
TW349269B (en) 1999-01-01
JPH11510649A (en) 1999-09-14
EP0847594B1 (en) 2002-07-17
DE69622412T2 (en) 2003-03-20
US5714252A (en) 1998-02-03
HK1012521A1 (en) 1999-08-06

Similar Documents

Publication Publication Date Title
EP0847594B1 (en) Method of assembling an adhesively bonded electronic device using a deformable substrate
JP2586154B2 (en) Circuit connection composition, connection method using the same, and semiconductor chip connection structure
Kristiansen et al. Overview of conductive adhesive interconnection technologies for LCDs
KR101263623B1 (en) Adhesive film, connection method, and assembly
US6919642B2 (en) Method for bonding IC chips to substrates incorporating dummy bumps and non-conductive adhesive and structures formed
Yim et al. Anisotropic conductive films (ACFs) for ultra-fine pitch chip-on-glass (COG) applications
KR101150613B1 (en) Adhesive film, connecting method, and joined structure
US7901768B2 (en) Multilayer anisotropic conductive adhesive and connection structure using the same
JP2022186787A (en) Anisotropic conductive film, manufacturing method thereof, connecting structure, and manufacturing method thereof
JPH08279371A (en) Connecting member and connecting structure and connecting method of electrode by using the connecting member
Aschenbrenner et al. Adhesive flip chip bonding on flexible substrates
Lee et al. High power and high reliability flex-on-board assembly using solder anisotropic conductive films combined with ultrasonic bonding technique
WO2012077447A1 (en) Method for mounting semiconductor elements, and mounted body
JP2006352166A (en) Multi-chip mounting method
KR20120022580A (en) Manufacturing method of mounting device, connecting method and anisotropic conductive film
JP4045471B2 (en) Electronic component mounting method
JP4223581B2 (en) Multi-chip mounting method
Frisk et al. Reliability of ACF interconnections on FR-4 substrates
Li et al. Anisotropic conductive adhesive films for flip chip on flex packages
JP4378788B2 (en) IC chip connection method
WO2020203295A1 (en) Adhesive composition
JP2007243223A (en) Electronic component mounting structure
Matsuda et al. Recent progress toward anisotropic conductive films in flat panel display and semiconductor packaging applications
Chung et al. The effects of the degree of cure of anisotropic conductive films (ACFs) on the contraction stress build-up of ACFs and ACF joints stability for chip-on-flex (COF) applications
Lu et al. Electrically conductive adhesives–a lead-free alternative

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 96196568.1

Country of ref document: CN

AK Designated states

Kind code of ref document: A1

Designated state(s): CN JP KR SG

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 1996926220

Country of ref document: EP

ENP Entry into the national phase

Ref document number: 1996 536019

Country of ref document: JP

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 1019980701384

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 1996926220

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1019980701384

Country of ref document: KR

WWW Wipo information: withdrawn in national office

Ref document number: 1019980701384

Country of ref document: KR

WWG Wipo information: grant in national office

Ref document number: 1996926220

Country of ref document: EP