WO1997018564A1 - Low voltage dynamic memory - Google Patents

Low voltage dynamic memory Download PDF

Info

Publication number
WO1997018564A1
WO1997018564A1 PCT/US1996/018223 US9618223W WO9718564A1 WO 1997018564 A1 WO1997018564 A1 WO 1997018564A1 US 9618223 W US9618223 W US 9618223W WO 9718564 A1 WO9718564 A1 WO 9718564A1
Authority
WO
WIPO (PCT)
Prior art keywords
voltage
transistor
memory cell
voltage level
integrated memory
Prior art date
Application number
PCT/US1996/018223
Other languages
French (fr)
Original Assignee
Micron Technology, Inc.
Seyyedy, Mirmajid
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology, Inc., Seyyedy, Mirmajid filed Critical Micron Technology, Inc.
Priority to DE69606065T priority Critical patent/DE69606065T2/en
Priority to KR1019980701031A priority patent/KR100276540B1/en
Priority to AU76798/96A priority patent/AU7679896A/en
Priority to JP51904997A priority patent/JP3472930B2/en
Priority to EP96939696A priority patent/EP0867026B1/en
Publication of WO1997018564A1 publication Critical patent/WO1997018564A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/409Read-write [R-W] circuits 
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/409Read-write [R-W] circuits 
    • G11C11/4091Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/065Differential amplifiers of latching type
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1006Data managing, e.g. manipulating data before writing or reading out, data bus switches or control circuits therefor
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/12Bit line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, equalising circuits, for bit lines

Definitions

  • the present invention relates generally to memory circuits and in particular the present invention relates to memory circuits with low supply voltages.
  • a dynamic random access memory (DRAM) device is typically comprised of an arrangement of individual memory cells. Each memory cell comprises a capacitor capable of holding a charge and an access transistor for accessing the capacitor charge.
  • the charge is referred to as a data bit and can be either a high voltage or a low voltage.
  • Data can be either stored in the memory cells during a write mode, or data may be retrieved from the memory cells during a read mode.
  • the data is transmitted internally on signal lines, referred to as bit or digit lines, which are coupled to input/output lines through transistors used as switching devices.
  • the present invention describes an integrated memory circuit comprising memory cell capacitors, access devices connected between the memory cell capacitors and a communication line, a sense amplifier circuit, and an n-type isolation transistor and a p-type isolation transistor electrically located between the sense amplifier circuit and the communication line.
  • the access devices can comprise an n-type access transistor having a source connected to one plate ofthe memory cell capacitors, and a drain connected to the communication line.
  • the n-type access transistor is fabricated in a p-well electrically biased to a non-zero voltage level.
  • a method of storing data in an integrated memory device is described.
  • the method comprises the steps of storing a reduced voltage on a first memory capacitor, where the reduced voltage is a threshold voltage level below a supply voltage, and storing an increased voltage on a second memory capacitor, where the increased voltage is a threshold voltage level above a lower reference voltage.
  • the method can further include the step of adjusting a substrate bias voltage to minimize leakage currents.
  • a method of storing data in a memory device comprises the steps of providing a supply voltage to a source and gate of an n-channel transistor, the supply voltage being approximately one volt, coupling a drain ofthe n-channel transistor to a first memory cell, connecting a drain and gate of a p-channel transistor to ground, and coupling a source of the p-channel transistor to a second memory cell.
  • Figure 1 is a portion of a memory device of the present invention
  • Figure 2 is a timing diagram of Figure 1 ;
  • Figure 3 is cross section of a memory cell of Figure 1 ;
  • Figure 4 is a portion of an alternate memory device ofthe present invention.
  • Figure 5 is a timing diagram of Figure 4.
  • a memory array 100 has a plurality of memory cells 102(0)-(n) which are fabricated as capacitors having one capacitive plate formed as a common cell plate 104 and the other plate connected to an access transistor 106(0)-(n).
  • Each access transistor is a n-type transistor having its gate connected to a word line 108(0)-(n).
  • the cell plate 104 is typically biased to one-half the power supply voltage (Vcc) by a biasing source (not shown).
  • Digit lines 1 10 and 1 12 are each connected to some of the access transistors for selective coupling to memory cells.
  • access transistors 106 When access transistors 106 are selectively activated, the charge stored on the corresponding memory cell 102 is coupled to one of the digit lines.
  • N-type isolation transistors 1 14 and 1 16, and p-type isolation transistors 1 15 and 1 17 are used to isolate digit lines 1 10 and 1 12, respectively, from both the n-sense amp 118 and the p-sense amp 120.
  • Equilibrate transistor 122 is used to equalize the nodes of the sense amps to the same voltage, as described below. In operation, data stored in the memory cells can be accessed and sensed following the process shown in Figure 2.
  • the first step is to equilibrate nodes 129 and 131 of sense amps 1 18 and 120 to Vcc/2, as sourced by a biasing circuit (not shown), by holding the gate of equilibrate transistor 122 (EQ) high.
  • the differential voltage across the sense amps is therefore zero with each node having a preferred voltage of one-half the supply voltage (Vcc).
  • the next step is to activate isolation transistors 1 14 -1 17 by providing their gates (ISO A-D, respectively) with an appropriate voltage. This connects the digit lines 1 10 and 1 12 to the sense amps 1 18 and 120 and allows the digit lines to also stabilize to Vcc/2.
  • isolation transistors and the equilibrate transistor can be activated in different sequences without departing from the present invention.
  • One of the memory cell access transistors 106(0) is then selectively activated by raising the associated word line 108(0) gate voltage.
  • the charge, or lack of charge, stored on the selected memory cell 102 is then shared with one of the digit lines. If a logical "one" is stored on the capacitor the associated digit line will be slightly raised, for example by a voltage of approximately 125 mv. It will be understood that the charge shared with the digit line is directly dependant upon the charge stored on the memory cell. If the memory cell is storing a logic zero, the digit line voltage will drop, for example by 125 mv.
  • n-sense amp 118 and the p-sense amp 120 sense a differential between the digit lines and drive the sense amplifier nodes 129 and 131 to full rails in response. Digit lines 1 10 and 1 12 will be driven to either Vcc-V TN or Vss+V TP .
  • N-sense amp 1 18 has two n-channel transistors having their gates cross-coupled to the source of the other transistor. The drains of each transistor are connected together and controlled by an NLat line. The NLat line is typically pre-charged to the same level that nodes 129 and 131 have been equalized to, Vcc/2. The voltage on the NLat line is lowered to sense a high voltage on one of the nodes.
  • transistor 1 19 will begin to turn on when the NLat drops by a threshold voltage below node 129. Node 131 will then be pulled to NLat to insure that transistor 1 17 does not turn on.
  • p-sense amp 120 has two cross-coupled p-channel transistors 121 and 125. The drains of each transistor are connected together and controlled by a PLat line.
  • the PLat line is typically pre-charged to the same level that nodes 129 and 131 have been equalized to, Vcc/2. The voltage on the PLat line is raised to sense a low voltage on one of the nodes.
  • transistor 121 will begin to turn on when the PLat increases by a threshold voltage above node 131. Node 129 will then be pulled to PLat to insure that transistor 125 does not turn on.
  • the NLat and PLat are strobed to full power rails, ground and Vcc. respectively. If one of the digit lines is higher, therefore, that digit line will be driven to Vcc-V- ⁇ while the complementary digit line is pulled to Vss+V TP .
  • Isolation transistors 1 14-1 17 are used to adjust the voltage stored on the memory cells. That is, N-type isolation transistors 1 14 and 1 16 will only allow digit lines 1 10 and 1 12, respectively, to reach a maximum level of Vcc-V TN , where V TN is the threshold voltage ofthe n-type transistor. ISO A and B, therefore, are raised to Vcc and not "pumped" to a voltage above Vcc. In the present invention, Vcc is approximately 1 volt and the V ⁇ is .375 volt. As a result, the maximum voltage stored on a memor)' cell will not reach Vcc.
  • p-type isolation transistors 1 15 and 1 17 are used to raise the minimum voltage stored on the memory cells.
  • the p-type isolation transistors will pull digit lines 1 10 and 1 12 to a voltage level equal to Vss+V TP , where V 1 P is the threshold voltage ofthe p-type transistors.
  • Vss is approximately 0 volts and the V TP is .375 volt.
  • the minimum voltage stored on a memory cell will be approximately .375 volts.
  • FIG. 3 illustrates a cross section of a memory circuit of Figure 1. Digit line 1 10 is connected to the drain 107 of transistor 106(0). Memory cell 102(0) is fabricated as common plate 1 1 1 and the storage plate 1 13. The storage plate is connected to the source 105 of transistor 106(0).
  • junction leakage is a leakage current between the source 105 and the p-well or substrate 109.
  • the sub-threshold leakage is a current between the source 105 and the drain 107 when transistor 106(0) is turned off. Both leakage currents are susceptible to process variables and substrate bias. If the p-well bias is raised to a level above Vss, the junction leakage current is reduced while the sub-threshold leakage current is increased. Conversely, if the bias level is reduced below Vss, the sub-threshold leakage current is decreased while the junction leakage current is increased.
  • the p-well bias can be adjusted based upon the leakage characteristics of processed memory devices. For example, if the sub-threshold leakage of a memory device is low and the junction leakage is high, the p-well bias can be raised to reduce the junction leakage. Similarly, the p- well bias can be reduced to reduce the sub-threshold leakage if the junction leakage is low and the sub-threshold leakage is high.
  • the combination of reducing the voltage differential between memory cells storing different logic states and reducing leakage currents using the substrate bias allows memory devices to be manufactured with very dense memory cells. With the differential voltage reduced, memory cells can be spaced closer than currently possible without experiencing breakdown in the isolation oxide.
  • the data stored on the memory cells can be maintained for increased periods of time by minimizing the leakage current of the memory cells through adjustments to the substrate bias level.
  • the design and fabrication techniques of the above described low voltage memory device are not limited to DRAMs or memories having dual digit lines.
  • the present invention can be included in any dynamic memory device, including those having a single digit lines.
  • Single Digit Line Memory Device Digit lines are typically fabricated as metal lines which require a relatively large commitment of die area and create a barrier to increasing the density of a memory device. It is beneficial, therefore, to reduce the number of digit lines.
  • Figure 4 illustrates a sensing circuit of the present invention using a single digit line structure.
  • a memory array 123 is comprised of memory cells 126(0)-(n) fabricated as capacitors with one node connected to a common cell plate 127.
  • the cell plate is biased to one-half Vcc by a biasing circuit (not shown).
  • the other plate of each memory cell 126 is connected to one of the n-type access transistors 128(0)-(n).
  • the access transistors are connected to digit line 124 and have their gate connected to one of the word lines 130(0)-(n).
  • Isolation transistors 132 and 133 are provided to selectively isolate digit line 124 from node 135 of both the n-sense amplifier 136 and the p-sense amplifier 138.
  • n-type isolation/equilibrate transistor 134 is connected between node 137 of the sense amplifiers and the digit line 124.
  • N-type equilibrate transistor 139 is provided to equalize nodes 135 and 137 of the sense amplifiers to a common voltage. As described below, this common voltage is preferably near Vcc/2.
  • Isolation transistors 132 and 133 are used to adjust the voltage stored on the memory cells. That is, N-type isolation transistor 132 will only allow digit line 124 to reach a maximum level of Vcc-V-, ⁇ , where V- ⁇ is the threshold voltage of the n- type transistor. ISO B, therefore, is raised to Vcc and not "pumped" to a voltage above Vcc. In the present invention, Vcc is approximately 1 volt and the V ⁇ is .375 volt. As a result, the maximum voltage stored on a memory cell will not reach Vcc. Likewise, p-type isolation transistor 133 is used to raise the minimum voltage stored on the memory cells.
  • the p-type isolation transistors will pull digit line 124 to a voltage level equal to Vss+V TP , where V 7P is the threshold voltage of the p-type transistor.
  • Vss is approximately 0 volts and the V TP is .375 volt.
  • the minimum voltage stored on a memory cell will be approximately .375 volts.
  • the reduced voltage differential between memory cells allows increases in memory cell population without breakdowns in isolation oxide between the cells.
  • the spacing requirements for the sense amplifiers 136 and 138 is not as critical as that ofthe memory cells and can be operated at higher voltages.
  • Memory cells 130 are fabricated similar to that described above with reference to Figure 3. Both junction and sub-threshold leakage currents effect the memory device of Figure 4 and are susceptible to process variables and substrate bias. As with the dual digit line architecture, if the p-well bias is raised to a level above Vss, the junction leakage current is reduced while the sub-threshold leakage current is increased. If the bias level is reduced below Vss, the sub-threshold leakage current is decreased while the junction leakage current is increased. As a result, the p-well bias can be adjusted based upon the leakage characteristics of processed memory devices.
  • the p-well bias can be raised to reduce the junction leakage.
  • the p-well bias can be reduced to reduce the sub- threshold leakage if the junction leakage is low and the sub-threshold leakage is high.
  • the digit line 124 and nodes 135 and 137 of the sense amplifiers are equalized by activating the gate of transistor 139 (EQ).
  • Transistor 134 is then turned off by lowering its gate voltage (ISO Equil).
  • the equilibrate transistor 139 is turned off to latch node 137 to the equilibrate voltage.
  • One of the access transistors 128(0)-(n) is selectively activated by raising the corresponding word line 130(0)-(n).
  • the charge stored in the memory cell is shared with the digit line and sense amplifier node 135.
  • the change in the voltage on the digit line is dependent upon the charge stored in the memory cell, typically this voltage differential, as stated above, is approximately ⁇ 125 mv.
  • isolation transistors 132 and 133 are turned off to isolate node 135 from the selected digit line.
  • the capacitance of digit line 124 is eliminated.
  • the sense amplifiers are then strobed using NLat and PLat to drive node 135 to the appropriate supply level, as known to one skilled in the art. That is, if node 135 is above the equilibrate level, the node is driven to Vcc and if node 135 is below the equilibrate level it is driven to ground.
  • Isolation transistors 132 and 133 are then re ⁇ activated so that the entire digit line 124 can go to the appropriate power level and the memory cell can be refreshed. After word line 130 returns to a low level, the equilibrate transistor can be re-activated to insure that both nodes of the sense amplifiers and the digit line are equalized.
  • transistor 134 can be used to selectively connect node 137 to the digit line 124 to equilibrate the sense amplifiers by forcing node 137 to an opposite state. That is, by first isolating node 135 from the digit line 124 and then activating transistor 134, the sense amplifiers will force the voltage on the digit line to change its state. If, for example, the digit line is a "one" when transistor 134 is activated, the voltage on the digit line will be forced to transition low by the n-sense amp. It will be understood that by holding node 135 constant and using transistor 134, crossing currents are avoided.
  • a trigger or tracking circuit (not shown) can be used to latch the voltage at a level near Vcc/2. One embodiment would be to use a timing circuit to turn on equilibrate transistor 139 and turn off sense amplifiers 136 and 138.
  • a memory device which operates at low supply voltages and therefore can be fabricated with high memory cell density.
  • the memory device can be designed using a dual digit line architecture, or using a single digit line architecture.
  • the memory device has both an N-type isolation transistor located between sense amplifiers and memory cells, and a P-type isolation transistor located between the sense amplifiers and the memory cells.
  • the two isolation transistors are used to "clamp" both the low and high voltages stored on the memory cells.
  • the reduced differential voltage between adjacent memory cells reduces the stress on isolation oxide between the cells.
  • leakage currents can be reduced in the memory cells such that the low voltage levels do not require excessive refresh operations.
  • the memory can be operated on a one volt power supply while producing a 250 mv swing on the digit line.

Abstract

A low voltage high density memory device is described. The memory device uses isolation transistors to adjust the voltage stored on memory cells. The memory device is designed to reduce the differential voltage between memory cells storing different data states. A method is described for reducing leakage current of the memory cells to decrease the need for excessive refresh operations. The memory device is described as operating on a one volt supply and producing a 250 mv digit line swing.

Description

LOWVOLTAGEDYNAMICMEMORY
Technical Field of the Invention The present invention relates generally to memory circuits and in particular the present invention relates to memory circuits with low supply voltages.
Background ofthe Invention Integrated circuit memories have become increasingly dense as the need for more memory storage increases. While fabrication techniques and design options have been fairly successful in maintaining steady increases in memory storage from design generation to generation, the need for new highly populated circuits continues.
A dynamic random access memory (DRAM) device is typically comprised of an arrangement of individual memory cells. Each memory cell comprises a capacitor capable of holding a charge and an access transistor for accessing the capacitor charge. The charge is referred to as a data bit and can be either a high voltage or a low voltage. Data can be either stored in the memory cells during a write mode, or data may be retrieved from the memory cells during a read mode. The data is transmitted internally on signal lines, referred to as bit or digit lines, which are coupled to input/output lines through transistors used as switching devices.
Although unique fabrication techniques and processes have been developed to reduce the size of the memory cells and access circuitry, reliability and power consumption remain concerns in the move for giga-bit memory devices. The solution to these concerns appears to be lower operating voltages. However, lower operating voltages create additional problems. One such problem is the need for increased memory refresh operations due to leakage currents.
For the reasons stated above, and for other reasons stated below which will become apparent to those skilled in the art upon reading and understanding the present specification, there is a need in the art for a high density, low voltage memory device having minimum memor}' cell leakage. Summary ofthe Invention The above mentioned problems with low voltage memory devices and other problems are addressed by the present invention and which will be understood by reading and studying the following specification. A memory device is described which can operate on a one volt supply and provide a 250 mv swing on a digit line. In particular, the present invention describes an integrated memory circuit comprising memory cell capacitors, access devices connected between the memory cell capacitors and a communication line, a sense amplifier circuit, and an n-type isolation transistor and a p-type isolation transistor electrically located between the sense amplifier circuit and the communication line. The access devices can comprise an n-type access transistor having a source connected to one plate ofthe memory cell capacitors, and a drain connected to the communication line. In one embodiment the n-type access transistor is fabricated in a p-well electrically biased to a non-zero voltage level. In another embodiment, a method of storing data in an integrated memory device is described. The method comprises the steps of storing a reduced voltage on a first memory capacitor, where the reduced voltage is a threshold voltage level below a supply voltage, and storing an increased voltage on a second memory capacitor, where the increased voltage is a threshold voltage level above a lower reference voltage. The method can further include the step of adjusting a substrate bias voltage to minimize leakage currents.
In yet another embodiment, a method of storing data in a memory device is described. The method comprises the steps of providing a supply voltage to a source and gate of an n-channel transistor, the supply voltage being approximately one volt, coupling a drain ofthe n-channel transistor to a first memory cell, connecting a drain and gate of a p-channel transistor to ground, and coupling a source of the p-channel transistor to a second memory cell.
Brief Description of the Drawings Figure 1 is a portion of a memory device of the present invention; Figure 2 is a timing diagram of Figure 1 ;
Figure 3 is cross section of a memory cell of Figure 1 ; Figure 4 is a portion of an alternate memory device ofthe present invention; and
Figure 5 is a timing diagram of Figure 4.
Detailed Description of the Invention In the following detailed description of the preferred embodiments, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the inventions may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that logical, mechanical and electrical changes may be made without departing from the spirit and scope of the present inventions. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present inventions is defined only by the appended claims. Dual Digit Line Memory Device
Referring to Figure 1. a portion of memory device ofthe present invention and incorporating a dual, or folded, digit line is described. A memory array 100 has a plurality of memory cells 102(0)-(n) which are fabricated as capacitors having one capacitive plate formed as a common cell plate 104 and the other plate connected to an access transistor 106(0)-(n). Each access transistor is a n-type transistor having its gate connected to a word line 108(0)-(n). The cell plate 104 is typically biased to one-half the power supply voltage (Vcc) by a biasing source (not shown).
Digit lines 1 10 and 1 12 are each connected to some of the access transistors for selective coupling to memory cells. When access transistors 106 are selectively activated, the charge stored on the corresponding memory cell 102 is coupled to one of the digit lines. N-type isolation transistors 1 14 and 1 16, and p-type isolation transistors 1 15 and 1 17 are used to isolate digit lines 1 10 and 1 12, respectively, from both the n-sense amp 118 and the p-sense amp 120. Equilibrate transistor 122 is used to equalize the nodes of the sense amps to the same voltage, as described below. In operation, data stored in the memory cells can be accessed and sensed following the process shown in Figure 2. The first step is to equilibrate nodes 129 and 131 of sense amps 1 18 and 120 to Vcc/2, as sourced by a biasing circuit (not shown), by holding the gate of equilibrate transistor 122 (EQ) high. The differential voltage across the sense amps is therefore zero with each node having a preferred voltage of one-half the supply voltage (Vcc). The next step is to activate isolation transistors 1 14 -1 17 by providing their gates (ISO A-D, respectively) with an appropriate voltage. This connects the digit lines 1 10 and 1 12 to the sense amps 1 18 and 120 and allows the digit lines to also stabilize to Vcc/2. It will be understood that the isolation transistors and the equilibrate transistor can be activated in different sequences without departing from the present invention. One of the memory cell access transistors 106(0) is then selectively activated by raising the associated word line 108(0) gate voltage. The charge, or lack of charge, stored on the selected memory cell 102 is then shared with one of the digit lines. If a logical "one" is stored on the capacitor the associated digit line will be slightly raised, for example by a voltage of approximately 125 mv. It will be understood that the charge shared with the digit line is directly dependant upon the charge stored on the memory cell. If the memory cell is storing a logic zero, the digit line voltage will drop, for example by 125 mv. The n-sense amp 118 and the p-sense amp 120, as known to one skilled in the art, sense a differential between the digit lines and drive the sense amplifier nodes 129 and 131 to full rails in response. Digit lines 1 10 and 1 12 will be driven to either Vcc-VTN or Vss+VTP. N-sense amp 1 18 has two n-channel transistors having their gates cross-coupled to the source of the other transistor. The drains of each transistor are connected together and controlled by an NLat line. The NLat line is typically pre-charged to the same level that nodes 129 and 131 have been equalized to, Vcc/2. The voltage on the NLat line is lowered to sense a high voltage on one of the nodes. Assuming for example that node 129 is 125 mv above node 131 , transistor 1 19 will begin to turn on when the NLat drops by a threshold voltage below node 129. Node 131 will then be pulled to NLat to insure that transistor 1 17 does not turn on. Similarly, p-sense amp 120 has two cross-coupled p-channel transistors 121 and 125. The drains of each transistor are connected together and controlled by a PLat line. The PLat line is typically pre-charged to the same level that nodes 129 and 131 have been equalized to, Vcc/2. The voltage on the PLat line is raised to sense a low voltage on one of the nodes. Assuming for example that node 131 is 125 mv below node 129, transistor 121 will begin to turn on when the PLat increases by a threshold voltage above node 131. Node 129 will then be pulled to PLat to insure that transistor 125 does not turn on. The NLat and PLat are strobed to full power rails, ground and Vcc. respectively. If one of the digit lines is higher, therefore, that digit line will be driven to Vcc-V-^ while the complementary digit line is pulled to Vss+VTP.
Isolation transistors 1 14-1 17 are used to adjust the voltage stored on the memory cells. That is, N-type isolation transistors 1 14 and 1 16 will only allow digit lines 1 10 and 1 12, respectively, to reach a maximum level of Vcc-VTN, where VTN is the threshold voltage ofthe n-type transistor. ISO A and B, therefore, are raised to Vcc and not "pumped" to a voltage above Vcc. In the present invention, Vcc is approximately 1 volt and the V^ is .375 volt. As a result, the maximum voltage stored on a memor)' cell will not reach Vcc.
Likewise, p-type isolation transistors 1 15 and 1 17 are used to raise the minimum voltage stored on the memory cells. The p-type isolation transistors will pull digit lines 1 10 and 1 12 to a voltage level equal to Vss+VTP, where V1 P is the threshold voltage ofthe p-type transistors. In the present invention, Vss is approximately 0 volts and the VTP is .375 volt. As a result, the minimum voltage stored on a memory cell will be approximately .375 volts.
It will be appreciated by those skilled in the art that by reducing the voltage differential between adjacent memory cells, increased memory cell population can be achieved without breakdowns in isolation oxide between the cells due to larger differential voltages. Because there are fewer sense amplifiers than memory cells, the spacing requirements for the sense amplifiers 1 18 and 120 are not as critical as that ofthe memory cells. The sense amplifiers, therefore, can be spaced farther apart and operated at higher voltages. The reduced memory cell voltages highlight the need for reduced leakage current on the memory cells. Figure 3 illustrates a cross section of a memory circuit of Figure 1. Digit line 1 10 is connected to the drain 107 of transistor 106(0). Memory cell 102(0) is fabricated as common plate 1 1 1 and the storage plate 1 13. The storage plate is connected to the source 105 of transistor 106(0). There are two primary types of leakage current which decrease the performance of a memory cell: junction leakage and sub-threshold leakage. Junction leakage is a leakage current between the source 105 and the p-well or substrate 109. The sub-threshold leakage is a current between the source 105 and the drain 107 when transistor 106(0) is turned off. Both leakage currents are susceptible to process variables and substrate bias. If the p-well bias is raised to a level above Vss, the junction leakage current is reduced while the sub-threshold leakage current is increased. Conversely, if the bias level is reduced below Vss, the sub-threshold leakage current is decreased while the junction leakage current is increased. As a result, the p-well bias can be adjusted based upon the leakage characteristics of processed memory devices. For example, if the sub-threshold leakage of a memory device is low and the junction leakage is high, the p-well bias can be raised to reduce the junction leakage. Similarly, the p- well bias can be reduced to reduce the sub-threshold leakage if the junction leakage is low and the sub-threshold leakage is high. The combination of reducing the voltage differential between memory cells storing different logic states and reducing leakage currents using the substrate bias allows memory devices to be manufactured with very dense memory cells. With the differential voltage reduced, memory cells can be spaced closer than currently possible without experiencing breakdown in the isolation oxide. The data stored on the memory cells can be maintained for increased periods of time by minimizing the leakage current of the memory cells through adjustments to the substrate bias level. The design and fabrication techniques of the above described low voltage memory device are not limited to DRAMs or memories having dual digit lines. The present invention can be included in any dynamic memory device, including those having a single digit lines. Single Digit Line Memory Device Digit lines are typically fabricated as metal lines which require a relatively large commitment of die area and create a barrier to increasing the density of a memory device. It is beneficial, therefore, to reduce the number of digit lines. Figure 4 illustrates a sensing circuit of the present invention using a single digit line structure. A memory array 123 is comprised of memory cells 126(0)-(n) fabricated as capacitors with one node connected to a common cell plate 127. The cell plate is biased to one-half Vcc by a biasing circuit (not shown). The other plate of each memory cell 126 is connected to one of the n-type access transistors 128(0)-(n). The access transistors are connected to digit line 124 and have their gate connected to one of the word lines 130(0)-(n). Isolation transistors 132 and 133 are provided to selectively isolate digit line 124 from node 135 of both the n-sense amplifier 136 and the p-sense amplifier 138. Likewise, n-type isolation/equilibrate transistor 134 is connected between node 137 of the sense amplifiers and the digit line 124. N-type equilibrate transistor 139 is provided to equalize nodes 135 and 137 of the sense amplifiers to a common voltage. As described below, this common voltage is preferably near Vcc/2.
Isolation transistors 132 and 133 are used to adjust the voltage stored on the memory cells. That is, N-type isolation transistor 132 will only allow digit line 124 to reach a maximum level of Vcc-V-,^, where V-^ is the threshold voltage of the n- type transistor. ISO B, therefore, is raised to Vcc and not "pumped" to a voltage above Vcc. In the present invention, Vcc is approximately 1 volt and the V^ is .375 volt. As a result, the maximum voltage stored on a memory cell will not reach Vcc. Likewise, p-type isolation transistor 133 is used to raise the minimum voltage stored on the memory cells. The p-type isolation transistors will pull digit line 124 to a voltage level equal to Vss+VTP, where V7P is the threshold voltage of the p-type transistor. In the present invention. Vss is approximately 0 volts and the VTP is .375 volt. As a result, the minimum voltage stored on a memory cell will be approximately .375 volts. As explained above, the reduced voltage differential between memory cells allows increases in memory cell population without breakdowns in isolation oxide between the cells. The spacing requirements for the sense amplifiers 136 and 138, however, is not as critical as that ofthe memory cells and can be operated at higher voltages.
Memory cells 130 are fabricated similar to that described above with reference to Figure 3. Both junction and sub-threshold leakage currents effect the memory device of Figure 4 and are susceptible to process variables and substrate bias. As with the dual digit line architecture, if the p-well bias is raised to a level above Vss, the junction leakage current is reduced while the sub-threshold leakage current is increased. If the bias level is reduced below Vss, the sub-threshold leakage current is decreased while the junction leakage current is increased. As a result, the p-well bias can be adjusted based upon the leakage characteristics of processed memory devices. For example, if the sub-threshold leakage of a memory device is low and the junction leakage is high, the p-well bias can be raised to reduce the junction leakage. Similarly, the p-well bias can be reduced to reduce the sub- threshold leakage if the junction leakage is low and the sub-threshold leakage is high.
Referring to Figure 5. to sense data stored on a memory cell 126 the digit line 124 and nodes 135 and 137 of the sense amplifiers are equalized by activating the gate of transistor 139 (EQ). Transistor 134 is then turned off by lowering its gate voltage (ISO Equil). Prior to sensing stored data, the equilibrate transistor 139 is turned off to latch node 137 to the equilibrate voltage. One of the access transistors 128(0)-(n) is selectively activated by raising the corresponding word line 130(0)-(n). The charge stored in the memory cell is shared with the digit line and sense amplifier node 135. The change in the voltage on the digit line is dependent upon the charge stored in the memory cell, typically this voltage differential, as stated above, is approximately ±125 mv.
After the charge has been coupled to the digit line, isolation transistors 132 and 133 are turned off to isolate node 135 from the selected digit line. By isolating node 135 from the digit line 124, the capacitance of digit line 124 is eliminated. The sense amplifiers are then strobed using NLat and PLat to drive node 135 to the appropriate supply level, as known to one skilled in the art. That is, if node 135 is above the equilibrate level, the node is driven to Vcc and if node 135 is below the equilibrate level it is driven to ground. Isolation transistors 132 and 133 are then re¬ activated so that the entire digit line 124 can go to the appropriate power level and the memory cell can be refreshed. After word line 130 returns to a low level, the equilibrate transistor can be re-activated to insure that both nodes of the sense amplifiers and the digit line are equalized.
Connecting nodes 135 and 137 through transistor 139 while the sense amplifiers are activated will result in a crossing current in the sense amps. This crossing current can be relatively large and economically undesirable. It will be understood that when one sense amplifier node is originally at Vcc and the other is at ground, the resulting equilibrate level will be near Vcc/2.
Alternatively, transistor 134 can be used to selectively connect node 137 to the digit line 124 to equilibrate the sense amplifiers by forcing node 137 to an opposite state. That is, by first isolating node 135 from the digit line 124 and then activating transistor 134, the sense amplifiers will force the voltage on the digit line to change its state. If, for example, the digit line is a "one" when transistor 134 is activated, the voltage on the digit line will be forced to transition low by the n-sense amp. It will be understood that by holding node 135 constant and using transistor 134, crossing currents are avoided. A trigger or tracking circuit (not shown) can be used to latch the voltage at a level near Vcc/2. One embodiment would be to use a timing circuit to turn on equilibrate transistor 139 and turn off sense amplifiers 136 and 138.
Conclusion A memory device has been described which operates at low supply voltages and therefore can be fabricated with high memory cell density. The memory device can be designed using a dual digit line architecture, or using a single digit line architecture. The memory device has both an N-type isolation transistor located between sense amplifiers and memory cells, and a P-type isolation transistor located between the sense amplifiers and the memory cells. The two isolation transistors are used to "clamp" both the low and high voltages stored on the memory cells. The reduced differential voltage between adjacent memory cells reduces the stress on isolation oxide between the cells. By adjusting the bias voltage ofthe substrate, leakage currents can be reduced in the memory cells such that the low voltage levels do not require excessive refresh operations. The memory can be operated on a one volt power supply while producing a 250 mv swing on the digit line. Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement which is calculated to achieve the same purpose may be substituted for the specific embodiment shown. This application is intended to cover any adaptations or variations of the present invention. For example, different equilibration circuits can be used in the single digit line circuit. Therefore, it is manifestly intended that this invention be limited only by the claims and the equivalents thereof.

Claims

What is claimed is:
1. An integrated memory circuit comprising: a plurality of memory cell capacitors; a plurality of access devices connected between the plurality of memory cell capacitors and a communication line, each for selectively connecting one ofthe plurality of memory cell capacitors to the communication line; a sense amplifier circuit; and an n-type isolation transistor and a p-type isolation transistor electrically located between the sense amplifier circuit and the communication line, the integrated memory circuit is adapted to store a maximum charge on the one ofthe plurality of memory cells which is less than an upper supply voltage level, and adapted to store a minimum charge on the one ofthe plurality of memory cells which is greater than a lower supply voltage level.
2. The integrated memory circuit of claim 1 wherein the plurality of access devices comprise an n-type access transistor having a source connected to one plate of the plurality of memory cell capacitors, and a drain connected to the communication line.
3. The integrated memory circuit of claim 2 wherein the n-type access transistor is fabricated in a p-well.
4. The integrated memory circuit of claim 3 wherein the p-well is electrically biased to a non-zero voltage level.
5. The integrated memory circuit of claim 1 wherein the n-type isolation transistor has a gate selectively coupled to either an upper supply rail (Vcc) or a lower supply rail (Vss).
6. The integrated memory circuit of claim 1 wherein the p-type isolation transistor has a gate selectively coupled to either an upper supply rail (Vcc) or a lower supply rail (Vss).
7. An integrated memory circuit comprising: memory cell capacitors having one plate connected to a source of n- type access transistors, the n-type access transistors having a drain connected to a digit line; a sense amplifier circuit; and an n-type isolation transistor and a p-type isolation transistor electrically located between the sense amplifier circuit and the digit line, the integrated memory circuit is adapted to store a maximum charge on a memory cell which is a p-type transistor threshold voltage less than an upper supply voltage level (Vcc-V- ), and adapted to store a minimum charge on the memory cell which is a p-type transistor threshold voltage level greater than a lower supply voltage level (Vss+Vyp) .
8. The integrated memory circuit of claim 7 wherein the n-type isolation transistor has a drain connected to the sense amplifier circuit and a source connected to a source of the p-type isolation transistor, the p-type isolation transistor having a drain connected to the digit line.
9. The integrated memory circuit of claim 8 wherein the n-type access transistor is fabricated in a p-well electrically biased to a non-zero voltage level.
10. The integrated memory circuit of claim 7 wherein: the n-type isolation transistor has a gate selectively coupled to either an upper supply rail (Vcc) or a lower supply rail (Vss), and the p-type isolation transistor has a gate selectively coupled to either an upper supply rail (Vcc) or a lower supply rail (Vss).
1 1. The integrated memory circuit of claim 10 wherein Vcc is approximately one volt and Vss is ground.
12. A method of storing data in an integrated memory device, the method comprising the steps of: storing a reduced voltage on a first memory capacitor, where the reduced voltage is an n-channel transistor threshold voltage level below a supply voltage; and storing an increased voltage on a second memory capacitor, where the increased voltage is a p-channel transistor threshold voltage level above a lower reference voltage.
13. The method of claim 12 further including the step of: adjusting a substrate bias voltage to minimize leakage currents.
14. The method of claim 13 wherein the step of adjusting the substrate bias voltage comprises the steps of: lowering the substrate bias voltage to lower a sub-threshold leakage current; and raising the substrate bias voltage to lower a junction leakage current.
15. The method of claim 12 wherein the supply voltage is approximately one volt, and the lower reference voltage is ground.
16. A method of storing data in a memory device, the method comprising the steps of: providing a supply voltage to a source and gate of an n-channel transistor, the supply voltage being approximately one volt; coupling a drain ofthe n-channel transistor to a first memory cell. such that the first memory cell is charged to a voltage level which is an n- channel transistor threshold voltage level below the supply voltage; connecting a drain and gate of a p-channel transistor to ground; and coupling a source of the p-channel transistor to a second memory cell, such that the second memory cell is charged to a voltage level which is a p- channel transistor threshold voltage level above the ground.
17. The method of claim 16 further including the step of: adjusting a substrate bias voltage to minimize leakage currents.
18. The method of claim 17 wherein the step of adjusting the substrate bias voltage comprises the steps of: lowering the substrate bias voltage to lower a sub-threshold leakage current; and raising the substrate bias voltage to lower a junction leakage current.
PCT/US1996/018223 1995-11-13 1996-11-13 Low voltage dynamic memory WO1997018564A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
DE69606065T DE69606065T2 (en) 1995-11-13 1996-11-13 DYNAMIC LOW VOLTAGE MEMORY
KR1019980701031A KR100276540B1 (en) 1995-11-13 1996-11-13 Low voltage dynamic memory
AU76798/96A AU7679896A (en) 1995-11-13 1996-11-13 Low voltage dynamic memory
JP51904997A JP3472930B2 (en) 1995-11-13 1996-11-13 Low voltage dynamic memory
EP96939696A EP0867026B1 (en) 1995-11-13 1996-11-13 Low voltage dynamic memory

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/559,183 1995-11-13
US08/559,183 US5636170A (en) 1995-11-13 1995-11-13 Low voltage dynamic memory

Publications (1)

Publication Number Publication Date
WO1997018564A1 true WO1997018564A1 (en) 1997-05-22

Family

ID=24232613

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1996/018223 WO1997018564A1 (en) 1995-11-13 1996-11-13 Low voltage dynamic memory

Country Status (8)

Country Link
US (2) US5636170A (en)
EP (1) EP0867026B1 (en)
JP (1) JP3472930B2 (en)
KR (1) KR100276540B1 (en)
AU (1) AU7679896A (en)
DE (1) DE69606065T2 (en)
TW (1) TW375741B (en)
WO (1) WO1997018564A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7933141B2 (en) 2008-04-04 2011-04-26 Elpida Memory, Inc. Semiconductor memory device

Families Citing this family (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
USRE40552E1 (en) * 1990-04-06 2008-10-28 Mosaid Technologies, Inc. Dynamic random access memory using imperfect isolating transistors
US5636170A (en) * 1995-11-13 1997-06-03 Micron Technology, Inc. Low voltage dynamic memory
US5835433A (en) * 1997-06-09 1998-11-10 Micron Technology, Inc. Floating isolation gate from DRAM sensing
US5862089A (en) * 1997-08-14 1999-01-19 Micron Technology, Inc. Method and memory device for dynamic cell plate sensing with ac equilibrate
US5875141A (en) * 1997-08-14 1999-02-23 Micron Technology, Inc. Circuit and method for a memory device with P-channel isolation gates
US5973352A (en) 1997-08-20 1999-10-26 Micron Technology, Inc. Ultra high density flash memory having vertically stacked devices
US6477098B1 (en) * 1997-12-19 2002-11-05 Micron Technology, Inc. Dynamic random access memory array having segmented digit lines
US6141259A (en) * 1998-02-18 2000-10-31 Texas Instruments Incorporated Dynamic random access memory having reduced array voltage
US5936898A (en) * 1998-04-02 1999-08-10 Vanguard International Semiconductor Corporation Bit-line voltage limiting isolation circuit
US6137739A (en) * 1998-06-29 2000-10-24 Hyundai Electronics Industries Co., Ltd. Multilevel sensing circuit and method thereof
US5949720A (en) * 1998-10-30 1999-09-07 Stmicroelectronics, Inc. Voltage clamping method and apparatus for dynamic random access memory devices
US6301175B1 (en) 2000-07-26 2001-10-09 Micron Technology, Inc. Memory device with single-ended sensing and low voltage pre-charge
US6292417B1 (en) 2000-07-26 2001-09-18 Micron Technology, Inc. Memory device with reduced bit line pre-charge voltage
KR100650712B1 (en) * 2000-12-27 2006-11-27 주식회사 하이닉스반도체 Gate-isolated sense amplifier
US6566682B2 (en) * 2001-02-09 2003-05-20 Micron Technology, Inc. Programmable memory address and decode circuits with ultra thin vertical body transistors
US6559491B2 (en) * 2001-02-09 2003-05-06 Micron Technology, Inc. Folded bit line DRAM with ultra thin body transistors
US6496034B2 (en) * 2001-02-09 2002-12-17 Micron Technology, Inc. Programmable logic arrays with ultra thin body transistors
US6531727B2 (en) * 2001-02-09 2003-03-11 Micron Technology, Inc. Open bit line DRAM with ultra thin body transistors
US6424001B1 (en) 2001-02-09 2002-07-23 Micron Technology, Inc. Flash memory with ultra thin vertical body transistors
US7160577B2 (en) 2002-05-02 2007-01-09 Micron Technology, Inc. Methods for atomic-layer deposition of aluminum oxides in integrated circuits
CN100407335C (en) * 2003-05-09 2008-07-30 联发科技股份有限公司 Precharge and detecting circuit for differential read-only storage
US6961277B2 (en) * 2003-07-08 2005-11-01 Micron Technology, Inc. Method of refreshing a PCRAM memory device
US7372092B2 (en) * 2005-05-05 2008-05-13 Micron Technology, Inc. Memory cell, device, and system
US7927948B2 (en) 2005-07-20 2011-04-19 Micron Technology, Inc. Devices with nanocrystals and methods of formation
US7505341B2 (en) * 2006-05-17 2009-03-17 Micron Technology, Inc. Low voltage sense amplifier and sensing method
US7408813B2 (en) * 2006-08-03 2008-08-05 Micron Technology, Inc. Block erase for volatile memory
US8125829B2 (en) * 2008-05-02 2012-02-28 Micron Technology, Inc. Biasing system and method
KR20130132377A (en) 2010-06-10 2013-12-04 모사이드 테크놀로지스 인코퍼레이티드 Semiconductor memory device with sense amplifier and bitline isolation
US20130162602A1 (en) * 2010-07-16 2013-06-27 Yousuke Nakagawa Display device with optical sensor

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4351034A (en) * 1980-10-10 1982-09-21 Inmos Corporation Folded bit line-shared sense amplifiers
US5175450A (en) * 1991-08-23 1992-12-29 Micron Technology, Inc. Apparatus for providing multi-level potentials at a sense node
EP0522361A2 (en) * 1991-07-12 1993-01-13 International Business Machines Corporation Power saving sensing circuits for dynamic random access memory
EP0597231A2 (en) * 1992-11-12 1994-05-18 United Memories, Inc. Sense amplifier with local write drivers
US5367213A (en) * 1993-06-09 1994-11-22 Micron Semiconductor, Inc. P-channel sense amplifier pull-up circuit incorporating a voltage comparator for use in DRAM memories having non-bootstrapped word lines

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB9007789D0 (en) * 1990-04-06 1990-06-06 Foss Richard C Method for dram sensing current control
JPH05159575A (en) * 1991-12-04 1993-06-25 Oki Electric Ind Co Ltd Dynamic random-access memory
KR960011207B1 (en) * 1993-11-17 1996-08-21 김광호 Data sensing method of semiconductor memory device and the same circuit
US5636170A (en) * 1995-11-13 1997-06-03 Micron Technology, Inc. Low voltage dynamic memory

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4351034A (en) * 1980-10-10 1982-09-21 Inmos Corporation Folded bit line-shared sense amplifiers
EP0522361A2 (en) * 1991-07-12 1993-01-13 International Business Machines Corporation Power saving sensing circuits for dynamic random access memory
US5175450A (en) * 1991-08-23 1992-12-29 Micron Technology, Inc. Apparatus for providing multi-level potentials at a sense node
EP0597231A2 (en) * 1992-11-12 1994-05-18 United Memories, Inc. Sense amplifier with local write drivers
US5367213A (en) * 1993-06-09 1994-11-22 Micron Semiconductor, Inc. P-channel sense amplifier pull-up circuit incorporating a voltage comparator for use in DRAM memories having non-bootstrapped word lines

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7933141B2 (en) 2008-04-04 2011-04-26 Elpida Memory, Inc. Semiconductor memory device

Also Published As

Publication number Publication date
US5856939A (en) 1999-01-05
EP0867026A1 (en) 1998-09-30
DE69606065D1 (en) 2000-02-10
DE69606065T2 (en) 2000-08-10
JP3472930B2 (en) 2003-12-02
EP0867026B1 (en) 2000-01-05
US5636170A (en) 1997-06-03
JP2000505227A (en) 2000-04-25
KR19990036363A (en) 1999-05-25
AU7679896A (en) 1997-06-05
KR100276540B1 (en) 2001-01-15
TW375741B (en) 1999-12-01

Similar Documents

Publication Publication Date Title
US5636170A (en) Low voltage dynamic memory
US4855628A (en) Sense amplifier for high performance dram
US6337824B1 (en) Dynamic semiconductor memory device with reduced current consumption in sensing operation
US5726931A (en) DRAM with open digit lines and array edge reference sensing
US8125844B2 (en) Semiconductor memory device for low voltage
US6480425B2 (en) Semiconductor device
US10777258B1 (en) Semiconductor device
US5625588A (en) Single-ended sensing using global bit lines for DRAM
US5875141A (en) Circuit and method for a memory device with P-channel isolation gates
US4397003A (en) Dynamic random access memory
US6522592B2 (en) Sense amplifier for reduction of access device leakage
US6141259A (en) Dynamic random access memory having reduced array voltage
US6301175B1 (en) Memory device with single-ended sensing and low voltage pre-charge
EP1661137B1 (en) Low voltage operation dram control circuits
US6292417B1 (en) Memory device with reduced bit line pre-charge voltage
US6370072B1 (en) Low voltage single-input DRAM current-sensing amplifier
US6452833B2 (en) Semiconductor memory device
US5719813A (en) Cell plate referencing for DRAM sensing
US7313041B1 (en) Sense amplifier circuit and method
US5777934A (en) Semiconductor memory device with variable plate voltage generator
US6301178B1 (en) Reduced cell voltage for memory device
GB2314951A (en) DRAM sense amplifier arrays

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AL AM AT AU AZ BA BB BG BR BY CA CH CN CU CZ DE DK EE ES FI GB GE HU IL IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK TJ TM TR TT UA UG UZ VN AM AZ BY KG KZ MD RU TJ TM

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): KE LS MW SD SZ UG AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 1996939696

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 1019980701031

Country of ref document: KR

NENP Non-entry into the national phase

Ref country code: JP

Ref document number: 97519049

Format of ref document f/p: F

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWP Wipo information: published in national office

Ref document number: 1996939696

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: JP

Ref document number: 97519049

Format of ref document f/p: F

NENP Non-entry into the national phase

Ref country code: JP

Ref document number: 97519049

Format of ref document f/p: F

WWP Wipo information: published in national office

Ref document number: 1019980701031

Country of ref document: KR

NENP Non-entry into the national phase

Ref country code: JP

Ref document number: 1997519049

Format of ref document f/p: F

WWG Wipo information: grant in national office

Ref document number: 1996939696

Country of ref document: EP

WWG Wipo information: grant in national office

Ref document number: 1019980701031

Country of ref document: KR