WO1997050039A1 - Parallel packetized intermodule arbitrated high speed control and data bus - Google Patents

Parallel packetized intermodule arbitrated high speed control and data bus Download PDF

Info

Publication number
WO1997050039A1
WO1997050039A1 PCT/US1997/011607 US9711607W WO9750039A1 WO 1997050039 A1 WO1997050039 A1 WO 1997050039A1 US 9711607 W US9711607 W US 9711607W WO 9750039 A1 WO9750039 A1 WO 9750039A1
Authority
WO
WIPO (PCT)
Prior art keywords
bus
data
arbitration
module
requesting
Prior art date
Application number
PCT/US1997/011607
Other languages
French (fr)
Inventor
Robert T. Regis
Original Assignee
Interdigital Technology Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Interdigital Technology Corporation filed Critical Interdigital Technology Corporation
Priority to AT97933270T priority Critical patent/ATE216100T1/en
Priority to DK97933270T priority patent/DK0907921T3/en
Priority to KR1019980710704A priority patent/KR100321490B1/en
Priority to AU36495/97A priority patent/AU3649597A/en
Priority to CA002259257A priority patent/CA2259257C/en
Priority to DE69711877T priority patent/DE69711877T2/en
Priority to DE0907921T priority patent/DE907921T1/en
Priority to JP50361498A priority patent/JP3604398B2/en
Priority to EP97933270A priority patent/EP0907921B1/en
Publication of WO1997050039A1 publication Critical patent/WO1997050039A1/en
Priority to HK99102016A priority patent/HK1017108A1/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7073Synchronisation aspects
    • H04B1/7075Synchronisation aspects with code phase acquisition
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/36Handling requests for interconnection or transfer for access to common bus or bus system
    • G06F13/368Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control
    • G06F13/374Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control using a self-select method with individual priority code comparator
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/36Handling requests for interconnection or transfer for access to common bus or bus system
    • G06F13/368Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control
    • G06F13/376Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control using a contention resolving method, e.g. collision detection, collision avoidance
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7073Synchronisation aspects
    • H04B1/7075Synchronisation aspects with code phase acquisition
    • H04B1/70751Synchronisation aspects with code phase acquisition using partial detection
    • H04B1/70753Partial phase search
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7073Synchronisation aspects
    • H04B1/7075Synchronisation aspects with code phase acquisition
    • H04B1/70755Setting of lock conditions, e.g. threshold
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7073Synchronisation aspects
    • H04B1/7075Synchronisation aspects with code phase acquisition
    • H04B1/70758Multimode search, i.e. using multiple search strategies
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7073Synchronisation aspects
    • H04B1/7075Synchronisation aspects with code phase acquisition
    • H04B1/708Parallel implementation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B2201/00Indexing scheme relating to details of transmission systems not covered by a single group of H04B3/00 - H04B13/00
    • H04B2201/69Orthogonal indexing scheme relating to spread spectrum techniques in general
    • H04B2201/707Orthogonal indexing scheme relating to spread spectrum techniques in general relating to direct sequence modulation
    • H04B2201/70702Intercell-related aspects

Definitions

  • CDMA Code Division Multiple Access
  • This invention relates generally to a system for transferring data between a data processing module and a plurality of data processing modules. More particularly, the invention relates to a high-speed data communication system which transfers information between different digital processing modules on a shared parallel bus.
  • a communication bus is often employed.
  • a communication bus is a set of shared electrical conductors for the exchange of digital words. In this manner, communication between devices is simplified, thereby obviating separate interconnections.
  • a communication bus typically contains a set of data lines, address lines for determining which device should transmit or receive, and control and strobe lines that specify the type of command is executing.
  • the address and strobe lines communicate one-way from a central processing unit. Typically, all data lines are bidirectional.
  • Data lines are asserted by the CPU during the write instruction, and by the peripheral device during read. Both the CPU and peripheral device use three-state drivers for the data lines.
  • Three-state or open-collector drivers are used so that devices connected to the bus can disable their bus drivers, since only one device is asserting data onto the bus at a given time.
  • Each bus system has a defined protocol for determining which device asserts data.
  • a bus system is designed so that, at most, one device has its drivers enabled at one time with all other devices disabled (third state) .
  • a device knows to assert data onto the bus by recognizing its own address on the control lines. The device looks at the control lines and asserts data when it sees its particular address on the address lines and a read pulse. However, there must be some external logic ensuring that the three-state devices sharing the same lines do not talk at the same time or bus contention will result.
  • Bus control logic or a "bus arbiter” executes code for the protocol used to arbitrate control of the bus.
  • the bus master may be part of a CPU or function independently. More importantly, control of the bus may be granted to another device. More complex bus systems permit other devices located on the bus to master the bus.
  • Data processing systems have processors which execute programmed instructions stored in a plurality of memory locations. As shown in Figure 1, The processed data is transferred in and out of the system by using I/O devices onto a bus, interconnecting with other digital devices.
  • a bus protocol, or handshaking rules delineate a predetermined series of steps to permit data exchange between the devices.
  • Communication buses are either synchronous or asynchronous.
  • a synchronous bus data is asserted onto or retrieved from the bus synchronously with strobing signals generated by the CPU or elsewhere in the system.
  • the device sending the data does not know if the data was received.
  • an asynchronous bus although handshaking between communicating devices assures the sending device that the data was received, the hardware and signaling complexity is increased.
  • digital data must be moved very rapidly to or from another processing device. The transfer of data is performed between memory and a peripheral device via the bus without program intervention. This is also known as direct memory access (DMA) .
  • DMA direct memory access
  • DMA transfers the device requests access to the bus via special bus request lines and the bus master arbitrates how the data is moved, (either in bytes, blocks or packets) , prior to releasing the bus to the CPU.
  • bus communication systems and protocols are currently in use today to perform data transfer. As shown in the table of Figure 2, various methods have been devised to manipulate data between processing devices. Data communication buses having powerful SDLC/HDLC (synchronous/high-level data link control) protocols exist, along with standardized parallel transmission such as small computer system interface (SCSI) and carrier-sense multiple- access/collision-detection (CSMA/CD) (Ethernet) networks.
  • SCSI small computer system interface
  • CSMA/CD carrier-sense multiple- access/collision-detection
  • a parallel packetized intermodule arbitrated high speed control data bus system is provided which allows high speed communications between microprocessor modules in a more complex digital processing environment.
  • the system features a simplified hardware architecture featuring fast FIFO (first- in/first-out) queuing operating at 12.5 MHz, TTL CMOS (complimentary metal-oxide silicon) compatible level clocking signals, single bus master arbitration, synchronous clocking, DMA, and unique module addressing for multiprocessor systems.
  • the present invention includes a parallel data bus with sharing bus masters residing on each processing module decreeing the communication and data transfer protocols.
  • the high-speed intermodule communication bus (HSB) is used for communication between various microprocessor modules.
  • the data bus is synchronous and completely bidirectional. Each processing module that communicates on the bus will have the described bus control architecture.
  • the HSB comprises eight shared parallel data lines for the exchange of digital data, and two additional lines for arbitration and clock signals. No explicit bus request or grant signals are required.
  • the HSB can also be configured as a semi-redundant system, duplicating data lines while maintaining a single component level.
  • the bus is driven by three-state gates with resistor pullups serving as terminators to minimize signal reflections.
  • each processing module must specify the data, the recipient, and the moment when the data is valid. Only one message source, known as the bus master, is allowed to drive the bus at any given time. Since the data flow is bidirectional, the bus arbitration scheme establishes a protocol of rules to prevent collisions on the data lines when a given processing module microprocessor is executing instructions. The arbitration method depends on the detection of collisions present only on the arbitration bus and uses state machines on each data processing module to determine bus status. Additionally, the arbitration method is not daisy chained, allowing greater system flexibility.
  • the state machines located on each processing module are the controlling interface between the microprocessor used within a given processing module and the HSB.
  • the circuitry required for the interface is comprised of a transmit FIFO, receive FIFO, miscellaneous directional/bidirectional signal buffers and the software code for the state machines executed in an EPLD (erasable programmable logic device) .
  • EPLD erasable programmable logic device
  • Figure 1 is a block diagram of a typical, prior art data communication bus.
  • Figure 2 is a table of prior art data bus architectures.
  • Figure 3 is a simplified block diagram of the preferred embodiment.
  • Figure 4 is an electrical schematic of the preferred embodiment.
  • Figure 5 is a block diagram of the message transmit DMA.
  • Figure 6 is a block diagram of the message receive DMA.
  • Figure 7 is a block diagram of the digital processor system.
  • Figure 8 is a general flow diagram of the transmit instruction.
  • Figure 9 is a state diagram of the inquiry phase.
  • Figure 10 is a state diagram of the arbitrate phase.
  • Figure 11 is a state diagram of the transmit phase.
  • Figure 12 is a general flow diagram of the receive instruction.
  • Figure 13 is a state diagram of the delay phase.
  • Figure 14 is a state diagram of the receive phase.
  • the high-speed intermodule bus (HSB) 20 of the present invention is shown in simplified form in Figure 3.
  • the preferred embodiment comprises a bus controller 22, a transmit FIFO 24, a receive FIFO 26, an eight bit parallel data bus 28 and a serial arbitration bus 50.
  • the ends of the bus 28 are terminated with a plurality of resistive dividers to minimize signal reflections.
  • An internal 8 bit address and data bus 30 couples the transmit 24 and receive 26 FIFOs and bus controller 22 to a CPU 32 and DMA controller 33 located on a given processor module 34.
  • the internal address and data bus 30 also permits communication between the CPU 32 and bus controller 22 and various memory elements such as PROM 36, SRAM 38, and DRAM 40 required to support the applications of the data processing module 34.
  • the HSB 20 is a packetized message transfer bus system.
  • Various processor modules 34 can communicate data, control and status messages via the present invention.
  • the HSB 20 provides high speed service for a plurality of processor modules 34 with minimum delay.
  • the message transfer time between modules is kept short along with the overhead of accessing the data bus 28 and queuing each message. These requirements are achieved by using a moderately high clock rate and a parallel data bus 28 architecture.
  • Transmit 24 and receive 26 FIFOs are used to simplify and speed up the interface between a processor module 34 CPU 32 and the data bus 28.
  • a common clock signal (HSB_CLK)
  • the clock 42 comprising a TTL compatible CMOS level signal with a frequency nominally 12.5 MHz and a duty cycle of approximately 50% synchronizes all HSB 20 components and executions.
  • the clock 42 pulse may originate in any part of the complete digital system and its origination is beyond the scope of this disclosure.
  • the parallel data bus 28 (HSB_DAT) lines 0-7 provides 8 bidirectional TTL compatible CMOS level signals. Only one message source, the bus controller or master 22, is allowed to drive the bus 28 at any one time.
  • a bus arbitration scheme determines which out of a plurality of processing module may become bus master and when.
  • the relationship of the data 28 and control signal transitions to the clock 42 edges are important to recovering the data reliably at a receiving module.
  • Data is clocked out from a transmitting module 34 onto the data bus 28 with the negative or trailing edge of the clock signal 42.
  • the data is then clocked on the positive or leading edge of the clock signal 42 at an addressed receiving module.
  • This feature provides a sufficient setup and hold time of approximately 40ns without violating the minimum setup time for octal register 60.
  • the bus controller 22 Before data can be transmitted on the data bus 28, the bus controller 22 must obtain permission from the arbitration bus 50 to prevent a possible data collision.
  • the message source must win an arbitration from a potential multiplicity of processor module 34 access requests. The winner is granted temporary bus mastership for sending a single message.
  • bus mastership is relinquished, thereby permitting bus 28 access by other processor modules 34.
  • No explicit bus request and grant signals are required with the serial arbitration method of the present invention.
  • the preferred method eliminates complex signaling and signal lines, along with the requisite centralized priority encoder and usual granting mechanism.
  • the arbitration method is not daisy chained so that any processor module location on the bus 28 may be empty or occupied without requiring a change to address wiring.
  • the open-collector arbitration bus 50 permits multiple processing modules 34 to compete for control of the data bus 28. Since no processing module 34 in the digital system knows a priori if another processing module has accessed the arbitration bus 50, modules within the HSB system may drive high and low level logic signals on the HSB simultaneously, causing arbitration collisions. The collisions occur without harm to the driving circuit elements. However, the collisions provide a method of determining bus activity.
  • the arbitration bus 50 includes pullup resistors connected to a regulated voltage source to provide a logic 1 level.
  • the arbitration bus driver 52 connects the arbitration bus 50 to ground to drive a logic 0 level. This results in a logic 1 only when no other processing module 34 drives a logic 0.
  • the arbitration bus 50 will be low if any processing module 34 arbitration bus 50 driver 52 asserts a logic 0.
  • connection is called “wired-OR” since it behaves like a large NOR gate with the line going low if any device drives high (DeMorgan's theorem) .
  • An active low receiver inverts a logic 0 level, producing an equivalent OR gate.
  • Positive-true logic conventions yields a "wired-AND”
  • negative logic yields a “wired-OR.” This is used to indicate if at least one device is driving the arbitration bus 50 and does not require additional logic.
  • a processing module 34 asserts a logic 1 on the arbitration bus 50 and monitors a logic 0, via buffer 53 on monitor line 55 (BUS_ACT_N) , the processing module 34 bus controller 22 determines that a collision has occurred and that it has lost the arbitration for access.
  • the arbitration method depends on the detection of collisions and uses state machines 46 and 48 within the bus controller 22 on each processing module 34 to determine arbitration bus 50 status as arbitration proceeds. All transitions on the arbitration bus 50 are synchronized to the bus clock 42.
  • Each processor module 34 has a unique programmed binary address to present to the arbitration bus 50.
  • the device address in the current embodiment is six bits, thereby yielding 63 unique processing module 34 identifications.
  • Each processing module 34 bus controller 22 located on the HSB 20 monitors, (via a buffer 53) , and interrogates,
  • the arbitration bus (HSBI_ARB1_N) 50 (via a buffer 52), the arbitration bus (HSBI_ARB1_N) 50.
  • Six or more high level signals clocked indicate that the bus is not busy.
  • a processing module 34 desires to send a message, it begins arbitration by serially shifting out its own unique six bit address onto the arbitration bus 50 starting with the most significant bit. Collisions will occur on the arbitration bus 50 bit by bit as each bit of the six bit address is shifted out and examined. The first detected collision drops the processing module 34 wishing to gain access out of the arbitration. If the transmit state machine 46 of the sending module 34 detects a collision it will cease driving the arbitration bus 50, otherwise it proceeds to shift out the entire six bit address. Control of the data bus 28 is achieved if the entire address shifts out successfully with no errors.
  • a priority scheme results since logic 0's pull the arbitration bus 50 low. Therefore, a processor module 34 serially shifting a string of logic 0's that constitute its address will not recognize a collision until a logic 1 is shifted. Addresses having leading zeroes effectively have priority when arbitrating for the bus 50. As long as bus 28 traffic is not heavy, this effect will not be significant.
  • measures can be taken to add equity between processor modules 34 if required. This can be done by altering module arbitration ID's or the waiting period between messages.
  • An alternative embodiment allows bus 28 arbitration to take place simultaneous with data transfer improving on data throughput throughout the digital system.
  • the delay is considered insignificant obviating the added complexity.
  • the bus controller 22 is required to control the interface between the processing module 34 microprocessor 32 and the HSB 20 and between the HSB and the bus (data bus 28 and arbitration bus 50) signals.
  • the bus controller 22 is an Altera 7000 series EPLD (erasable programmable logic device) .
  • the 8 bit internal data bus 30 interfaces the bus controller 22 with the processor module 34 CPU 32.
  • the processor module 34 CPU 32 will read and write directly to the bus controller 22 internal registers via the internal data bus 30.
  • the bus controller 22 monitors the arbitration bus 50 for bus status. This is necessary to gain control for outgoing messages and to listen and recognize its address to receive incoming messages.
  • the bus controller 22 monitors and controls the data FIFO's 24 and 25, DMA controller 33, and bus buffer enable 54.
  • the bus controller 22 also contains a number of internal registers that can be read or written to.
  • the CPU 32 communicates with and instructs the bus controller 22 over the 8 bit internal data bus 30.
  • Loading the transmit FIFO 24 is handled by the bus controller 22, DMA and address decoding circuits contained within the bus controller 22. Gaining access to the bus 28 and unloading the FIFO 24 is handled by the transmit state machine.
  • the bus controller 22 On power up the bus controller 22 receives a hardware reset 56.
  • the application software running on the processor module 34 CPU 32 has the option of resetting the bus controller 22 via a write strobe if the application requires a module reset.
  • the bus controller 22 monitors the arbitration bus 50 on line 55 to determine bus activity and to sync with the data bus 28. After a period of inactivity the bus controller 22 knows that the bus 28 is between messages and not busy.
  • a processor module 34 can then request control of the bus via arbitration. If no messages are to be sent, the bus controller 22 continues to monitor the arbitration bus 50.
  • the processor module CPU 32 writes messages into the transmit FIFO 24 at approximately 20 MBps.
  • the DMA controller a Motorola 68360 33 running at 25 MHz will be able to DMA the transmit FIFO 24 at approximately 12.5 MBps. Since only one message is allowed in the transmit FIFO 24 at any one time, the CPU 32 must buffer additional transmit messages in its own RAM 40. Since the maximum allowable message length is 512 bytes with anticipated messages averaging 256 bytes, a FIFO length of 1KB is guaranteed not to overflow. Once a message has been successfully sent, the transmit FIFO 24 flags empty and the next message can be loaded.
  • a typical 256 byte message sent by a processing module 34 CPU 32 at 12.5 MBps will take less than 21 ⁇ sec from RAM 40 to transmit FIFO 24.
  • Bus arbitration should occupy not more than 1 ⁇ sec if the bus is not busy.
  • Total elapsed time from the loading of one transmit message to the next is approximately 43 to 64 ⁇ sec. Since not many messages can queue during this period, circular RAM buffers are not required.
  • the DMA controller 33 disables the processor module 34 CPU 32 and assumes control of the internal data bus 30.
  • the DMA transfer is brought about by the processor module 34 or by a request from another processor module 134.
  • the other processor 134 successfully arbitrates control of the data bus 28 and signals the processor module CPU 32.
  • the CPU 32 gives permission and releases control of bus 30.
  • the processor module CPU 32 signals the DMA controller 33 to initiate a data transfer.
  • the DMA controller 33 generates the necessary addresses and tracks the number of bytes moved and in what direction. A byte and address counter are a part of the DMA controller 33. Both are loaded from the processor module CPU 32 to setup the desired DMA transfer.
  • a DMA request ic made and data is moved from RAM memory 40 to the transmit FIFO 24.
  • Each processing module 34 located on the bus 28 contains the destination addresses of all devices on the bus 28. If a match is found, the input to that receiving processing module 34 FIFO 26 is enabled. Since multiple messages may be received by this FIFO 26, it must have more storage than a transmit FIFO 24. The receive FIFO 26 has at a minimum 4KBx9 of storage. This amount of storage will allow at least 16 messages to queue within the receive FIFO 26 based on the message length of 256 bytes. A message burst from multiple sources could conceivably cause multiple messages to temporarily congest the receive FIFO 26.
  • the receiving module CPU 32 must have a suitable message throughput from the receive FIFO 26 or else a data overflow will result in lost information.
  • DMA is used to automatically transfer messages from the receive FIFO 26 to RAM 40.
  • the transfer time from the receive FIFO 26 to RAM 40 is typically 21 ⁇ sec.
  • the DMA controller 33 When a message is received by the bus controller 22, a request for DMA service is made. Referring to Figure 6, the DMA controller 33 generates a message received hardware interrupt (DMA DONE) and signals processor module CPU 32 that it has control of the internal bus 30. An interrupt routine updates the message queue pointer and transfers the contents of receive FIFO 26 to RAM memory 40. The DMA controller 33 is then readied for the next message to be received and points to the next available message buffer. This continues until all of the contents of the receive FIFO 26 are transferred. An end of message signal is sent by the receive FIFO 26 to the DMA controller 33 via the bus controller 22. The processor module 34 CPU 32 then regains control of the internal communication bus 30.
  • DMA DONE message received hardware interrupt
  • An interrupt routine updates the message queue pointer and transfers the contents of receive FIFO 26 to RAM memory 40.
  • the DMA controller 33 is then readied for the next message to be received and points to the next available message buffer. This continues until all of the contents of the receive FIFO 26 are
  • the total elapsed time that it takes for a source to destination message transfer is approximately 64 to 85 ⁇ sec. As shown in Figure 7, the time is computed from when a processor module 34 starts to send a message, load its transmit FIFO 24, arbitrate and acquire the data bus 28, transfer the data to the destination receive FIFO 126, bus the message to the CPU 132, and then finally transfer the message into RAM 140 of the recipient module 134.
  • the actual throughput is almost 200 times that of a ⁇ KBps time slot on a PCM highway.
  • Controlling the HSB 20 requires two state machines; one transmitting information 70, the other receiving information 72. Both state machines are implemented in the bus controller
  • Any arbitrary state machine has a set of states and a set of transition rules for moving between those states at each clock edge.
  • the transition rules depend both on the present state and on the particular combination of inputs present at the next clock edge.
  • the Altera EPLD 22 used in the preferred embodiment contains enough register bits to represent all possible states and enough inputs and logic gates to implement the transition rules.
  • a general transmit program flow diagram 70 for the transmit state machine is shown in Figure 8. Within the general flow diagram 70 are three state machine diagrams for the inquire 74, arbitrate 76, and transmit 78 phases of the transmit state machine.
  • the processor module CPU 32 initiates the inquire phase 74. As shown in Figure 9, eight states are shown along with the transition rules necessary for the bus controller 22 to sense bus activity. After initiation, a transmit request is forwarded to the bus controller 22 to see if there is bus activity. The bus controller 22 monitors the arbitration bus 50 for a minimum of 7 clock cycles. Six internal bus controller addresses are examined for collisions. If no collisions are detected, a request to arbitrate is made on the inactive bus.
  • the arbitrate request sets a flip- flop 80 and begins sending out a unique identifier followed by six address bits on the arbitration line (HSBI ARB1 N)
  • a collision is detected if any of the bits transmitted are not the same as monitored. If the six bits are successfully shifted onto the bus 28, then that particular bus controller 22 has bus mastership and seizes the bus. A transmit FIFO 24 read enable is then set. If any one of the bits suffers a collision, the arbitration bus 50 is busy and the processor module 34 stops arbitrating.
  • the transmit FIFO 24 read enable sets a flip-flop 82 and initiates a transmit enable.
  • the contents of transmit FIFO 24 are output through the bus controller 22, through octal bus transceiver 60, onto the data bus 28.
  • the data is transmitted until an end of message flag is encountered.
  • a clear transmit request signal is output, returning the bus controller 22 back to monitoring the bus 28.
  • the state machine for controlling the receive FIFO 26 is similarly reduced into two state machines. As shown in Figure 12, a general flow diagram is shown for controlling the receive FIFO 26.
  • the bus controller 22 monitors the arbitration bus 50 for a period lasting seven clock cycles. Bus activity is determined by the reception of a leading start bit from another processor module 34 bus controller 22. If after seven clock cycles the bus has not been seized, a receive alert signal is input to receive flip-flop 89.
  • the bus controller 22 examines the first bit of data transmitted and compares it with its own address. If the first data bit is the unique identifier for that bus controller 22, data is accumulated until an end of message flag is encountered. If the first data bit is not the unique identifier of the listening bus controller 22, the bus controller 22 returns to the listening state.

Abstract

A parallel packetized intermodule arbitrated high speed control data bus system which allows high speed communications between microprocessor modules in a more complex digital processing environment. The system features a simplified hardware architecture featuring fast FIFO queuing operating at 12.5 MHz, TTL CMOS compatible level clocking signals, single bus master arbitration, synchronous clocking, DMA, and unique module addressing for multiprocessor systems. The system includes a parallel data bus with sharing bus masters residing on each processing module decreeing the commzunication and data transfer protocols. Bus arbitration is performed over a dedicated serial arbitration line and each requesting module competes for access to the parallel data bus by placing the address of the receiving module on the arbitration line and monitoring the arbitration line for collisions.

Description

PARALLEL PACKETIZED INTERMODULE ARBITRATED HIGH SPEED CONTROL AND DATA BUS
CROSS REFERENCE TO RELATED APPLICATION
This application is being filed concurrently with an application entitled Code Division Multiple Access (CDMA) Communication System, Serial No. 08/669,775, filed June 27, 1996, which is herein incorporated by reference as if fully set forth.
BACKGROUND OP THE INVENTION Field Of The Invention
This invention relates generally to a system for transferring data between a data processing module and a plurality of data processing modules. More particularly, the invention relates to a high-speed data communication system which transfers information between different digital processing modules on a shared parallel bus.
Description Of The Related Art
For communication within a digital device, such as between a CPU (central processing unit), memory, peripherals, I/O (input/output) devices, or other data processors, a communication bus is often employed. As shown in Figure 1, a communication bus is a set of shared electrical conductors for the exchange of digital words. In this manner, communication between devices is simplified, thereby obviating separate interconnections.
A communication bus typically contains a set of data lines, address lines for determining which device should transmit or receive, and control and strobe lines that specify the type of command is executing. The address and strobe lines communicate one-way from a central processing unit. Typically, all data lines are bidirectional.
Data lines are asserted by the CPU during the write instruction, and by the peripheral device during read. Both the CPU and peripheral device use three-state drivers for the data lines.
In a computer system where several data processing devices exchange data on a shared data bus, the two normal states of high and low voltage (representing the binary l's and 0's) are implemented by an active voltage pullup. However, when several processing modules are exchanging data on a data bus, a third output state, open circuit, must be added so that another device located on the bus can drive the same line.
Three-state or open-collector drivers are used so that devices connected to the bus can disable their bus drivers, since only one device is asserting data onto the bus at a given time. Each bus system has a defined protocol for determining which device asserts data. A bus system is designed so that, at most, one device has its drivers enabled at one time with all other devices disabled (third state) . A device knows to assert data onto the bus by recognizing its own address on the control lines. The device looks at the control lines and asserts data when it sees its particular address on the address lines and a read pulse. However, there must be some external logic ensuring that the three-state devices sharing the same lines do not talk at the same time or bus contention will result.
Bus control logic or a "bus arbiter" executes code for the protocol used to arbitrate control of the bus. The bus master may be part of a CPU or function independently. More importantly, control of the bus may be granted to another device. More complex bus systems permit other devices located on the bus to master the bus.
Data processing systems have processors which execute programmed instructions stored in a plurality of memory locations. As shown in Figure 1, The processed data is transferred in and out of the system by using I/O devices onto a bus, interconnecting with other digital devices. A bus protocol, or handshaking rules delineate a predetermined series of steps to permit data exchange between the devices.
To move data on a shared bus, the data, recipient and moment of transmission must be specified. Therefore, data, address and a strobe line must be specified. There are as many data lines as there are bits in a word to enable a whole word to be transferred simultaneously. Data transfer is synchronized by pulses on additional strobe bus lines. The number of address lines determines the number of addressable devices.
Communication buses are either synchronous or asynchronous. In a synchronous bus, data is asserted onto or retrieved from the bus synchronously with strobing signals generated by the CPU or elsewhere in the system. However, the device sending the data does not know if the data was received. In an asynchronous bus, although handshaking between communicating devices assures the sending device that the data was received, the hardware and signaling complexity is increased. In most high-speed, computationally intensive multichannel data processing applications, digital data must be moved very rapidly to or from another processing device. The transfer of data is performed between memory and a peripheral device via the bus without program intervention. This is also known as direct memory access (DMA) . In DMA transfers, the device requests access to the bus via special bus request lines and the bus master arbitrates how the data is moved, (either in bytes, blocks or packets) , prior to releasing the bus to the CPU. A number of different types of bus communication systems and protocols are currently in use today to perform data transfer. As shown in the table of Figure 2, various methods have been devised to manipulate data between processing devices. Data communication buses having powerful SDLC/HDLC (synchronous/high-level data link control) protocols exist, along with standardized parallel transmission such as small computer system interface (SCSI) and carrier-sense multiple- access/collision-detection (CSMA/CD) (Ethernet) networks. However, in specialized, high-speed applications, a simplified data communication bus is desired.
Accordingly, there exists a need for a simplified data processing system architecture to optimize data and message transfer between various processor modules residing on a data bus.
SUMMARY OF THE INVENTION
A parallel packetized intermodule arbitrated high speed control data bus system is provided which allows high speed communications between microprocessor modules in a more complex digital processing environment. The system features a simplified hardware architecture featuring fast FIFO (first- in/first-out) queuing operating at 12.5 MHz, TTL CMOS (complimentary metal-oxide silicon) compatible level clocking signals, single bus master arbitration, synchronous clocking, DMA, and unique module addressing for multiprocessor systems. The present invention includes a parallel data bus with sharing bus masters residing on each processing module decreeing the communication and data transfer protocols.
The high-speed intermodule communication bus (HSB) is used for communication between various microprocessor modules. The data bus is synchronous and completely bidirectional. Each processing module that communicates on the bus will have the described bus control architecture. The HSB comprises eight shared parallel data lines for the exchange of digital data, and two additional lines for arbitration and clock signals. No explicit bus request or grant signals are required. The HSB can also be configured as a semi-redundant system, duplicating data lines while maintaining a single component level. The bus is driven by three-state gates with resistor pullups serving as terminators to minimize signal reflections.
To move data on the HSB, each processing module must specify the data, the recipient, and the moment when the data is valid. Only one message source, known as the bus master, is allowed to drive the bus at any given time. Since the data flow is bidirectional, the bus arbitration scheme establishes a protocol of rules to prevent collisions on the data lines when a given processing module microprocessor is executing instructions. The arbitration method depends on the detection of collisions present only on the arbitration bus and uses state machines on each data processing module to determine bus status. Additionally, the arbitration method is not daisy chained, allowing greater system flexibility. The state machines located on each processing module are the controlling interface between the microprocessor used within a given processing module and the HSB. The circuitry required for the interface is comprised of a transmit FIFO, receive FIFO, miscellaneous directional/bidirectional signal buffers and the software code for the state machines executed in an EPLD (erasable programmable logic device) .
Accordingly, it is an object of the present invention to provide a system for high-speed digital data exchange between data processing devices. It is a further object of the invention to provide a simple method of transferring data which has been processed into and out of a digital system from a plurality of processing modules onto a bus which interconnects all data processing hardware.
It is a further object of the invention to provide an improved, simple method of data transfer. Other objects and advantages of the system and method will become apparent to those skilled in the art after reading the detailed description of the preferred embodiment.
BRIEF DESCRIPTION OF THE DRAWINGS Figure 1 is a block diagram of a typical, prior art data communication bus.
Figure 2 is a table of prior art data bus architectures. Figure 3 is a simplified block diagram of the preferred embodiment.
Figure 4 is an electrical schematic of the preferred embodiment.
Figure 5 is a block diagram of the message transmit DMA.
Figure 6 is a block diagram of the message receive DMA.
Figure 7 is a block diagram of the digital processor system. Figure 8 is a general flow diagram of the transmit instruction.
Figure 9 is a state diagram of the inquiry phase. Figure 10 is a state diagram of the arbitrate phase. Figure 11 is a state diagram of the transmit phase. Figure 12 is a general flow diagram of the receive instruction.
Figure 13 is a state diagram of the delay phase. Figure 14 is a state diagram of the receive phase.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
The preferred embodiment will be described with reference to the drawing figures where like numerals represent like elements throughout.
The high-speed intermodule bus (HSB) 20 of the present invention is shown in simplified form in Figure 3. The preferred embodiment comprises a bus controller 22, a transmit FIFO 24, a receive FIFO 26, an eight bit parallel data bus 28 and a serial arbitration bus 50. The ends of the bus 28 are terminated with a plurality of resistive dividers to minimize signal reflections. An internal 8 bit address and data bus 30 couples the transmit 24 and receive 26 FIFOs and bus controller 22 to a CPU 32 and DMA controller 33 located on a given processor module 34. The internal address and data bus 30 also permits communication between the CPU 32 and bus controller 22 and various memory elements such as PROM 36, SRAM 38, and DRAM 40 required to support the applications of the data processing module 34. The HSB 20 is a packetized message transfer bus system.
Various processor modules 34 can communicate data, control and status messages via the present invention.
The HSB 20 provides high speed service for a plurality of processor modules 34 with minimum delay. The message transfer time between modules is kept short along with the overhead of accessing the data bus 28 and queuing each message. These requirements are achieved by using a moderately high clock rate and a parallel data bus 28 architecture. Transmit 24 and receive 26 FIFOs are used to simplify and speed up the interface between a processor module 34 CPU 32 and the data bus 28. Referring to Figure 4, a common clock signal (HSB_CLK)
42 comprising a TTL compatible CMOS level signal with a frequency nominally 12.5 MHz and a duty cycle of approximately 50% synchronizes all HSB 20 components and executions. The clock 42 pulse may originate in any part of the complete digital system and its origination is beyond the scope of this disclosure.
The parallel data bus 28 (HSB_DAT) lines 0-7, provides 8 bidirectional TTL compatible CMOS level signals. Only one message source, the bus controller or master 22, is allowed to drive the bus 28 at any one time. A bus arbitration scheme determines which out of a plurality of processing module may become bus master and when.
The relationship of the data 28 and control signal transitions to the clock 42 edges are important to recovering the data reliably at a receiving module. Data is clocked out from a transmitting module 34 onto the data bus 28 with the negative or trailing edge of the clock signal 42. The data is then clocked on the positive or leading edge of the clock signal 42 at an addressed receiving module. This feature provides a sufficient setup and hold time of approximately 40ns without violating the minimum setup time for octal register 60. Before data can be transmitted on the data bus 28, the bus controller 22 must obtain permission from the arbitration bus 50 to prevent a possible data collision. The message source must win an arbitration from a potential multiplicity of processor module 34 access requests. The winner is granted temporary bus mastership for sending a single message. After the transfer of data is complete, bus mastership is relinquished, thereby permitting bus 28 access by other processor modules 34. No explicit bus request and grant signals are required with the serial arbitration method of the present invention. The preferred method eliminates complex signaling and signal lines, along with the requisite centralized priority encoder and usual granting mechanism. The arbitration method is not daisy chained so that any processor module location on the bus 28 may be empty or occupied without requiring a change to address wiring.
In the present invention, the open-collector arbitration bus 50 permits multiple processing modules 34 to compete for control of the data bus 28. Since no processing module 34 in the digital system knows a priori if another processing module has accessed the arbitration bus 50, modules within the HSB system may drive high and low level logic signals on the HSB simultaneously, causing arbitration collisions. The collisions occur without harm to the driving circuit elements. However, the collisions provide a method of determining bus activity. The arbitration bus 50 includes pullup resistors connected to a regulated voltage source to provide a logic 1 level. The arbitration bus driver 52 connects the arbitration bus 50 to ground to drive a logic 0 level. This results in a logic 1 only when no other processing module 34 drives a logic 0. The arbitration bus 50 will be low if any processing module 34 arbitration bus 50 driver 52 asserts a logic 0.
As known to those familiar with the art, the connection is called "wired-OR" since it behaves like a large NOR gate with the line going low if any device drives high (DeMorgan's theorem) . An active low receiver inverts a logic 0 level, producing an equivalent OR gate. Using positive-true logic conventions yields a "wired-AND," using negative logic yields a "wired-OR." This is used to indicate if at least one device is driving the arbitration bus 50 and does not require additional logic. Therefore, if a processing module 34 asserts a logic 1 on the arbitration bus 50 and monitors a logic 0, via buffer 53 on monitor line 55 (BUS_ACT_N) , the processing module 34 bus controller 22 determines that a collision has occurred and that it has lost the arbitration for access.
The arbitration method depends on the detection of collisions and uses state machines 46 and 48 within the bus controller 22 on each processing module 34 to determine arbitration bus 50 status as arbitration proceeds. All transitions on the arbitration bus 50 are synchronized to the bus clock 42. Each processor module 34 has a unique programmed binary address to present to the arbitration bus 50. The device address in the current embodiment is six bits, thereby yielding 63 unique processing module 34 identifications.
Each processing module 34 bus controller 22 located on the HSB 20 monitors, (via a buffer 53) , and interrogates,
(via a buffer 52), the arbitration bus (HSBI_ARB1_N) 50. Six or more high level signals clocked indicate that the bus is not busy. If a processing module 34 desires to send a message, it begins arbitration by serially shifting out its own unique six bit address onto the arbitration bus 50 starting with the most significant bit. Collisions will occur on the arbitration bus 50 bit by bit as each bit of the six bit address is shifted out and examined. The first detected collision drops the processing module 34 wishing to gain access out of the arbitration. If the transmit state machine 46 of the sending module 34 detects a collision it will cease driving the arbitration bus 50, otherwise it proceeds to shift out the entire six bit address. Control of the data bus 28 is achieved if the entire address shifts out successfully with no errors.
A priority scheme results since logic 0's pull the arbitration bus 50 low. Therefore, a processor module 34 serially shifting a string of logic 0's that constitute its address will not recognize a collision until a logic 1 is shifted. Addresses having leading zeroes effectively have priority when arbitrating for the bus 50. As long as bus 28 traffic is not heavy, this effect will not be significant. In an alternative embodiment, measures can be taken to add equity between processor modules 34 if required. This can be done by altering module arbitration ID's or the waiting period between messages. Once a processor module 34 assumes bus mastership it is free to send data on the data bus 28. The bus controller 22 enables its octal bus transceiver (driver) 60 and transmits at the clock 42 rate. The maximum allowed message length is 512 bytes. Typically, messages will be 256 bytes or shorter. After a successful arbitration, the arbitration bus 50 is held low by the transmitting processor module 34 during this period as an indication of a busy arbitration bus 50.
Once the data transfer is complete, the bus controller
22 disables its octal bus transceiver (drivers) 60 via line 54 (HSB_A EN_N) and releases the arbitration bus 50 to high.
Another arbitration anywhere in the system may then take place.
An alternative embodiment allows bus 28 arbitration to take place simultaneous with data transfer improving on data throughput throughout the digital system. In the preferred embodiment, the delay is considered insignificant obviating the added complexity.
The bus controller 22 is required to control the interface between the processing module 34 microprocessor 32 and the HSB 20 and between the HSB and the bus (data bus 28 and arbitration bus 50) signals. In the preferred embodiment the bus controller 22 is an Altera 7000 series EPLD (erasable programmable logic device) . The 8 bit internal data bus 30 interfaces the bus controller 22 with the processor module 34 CPU 32. The processor module 34 CPU 32 will read and write directly to the bus controller 22 internal registers via the internal data bus 30. The bus controller 22 monitors the arbitration bus 50 for bus status. This is necessary to gain control for outgoing messages and to listen and recognize its address to receive incoming messages. The bus controller 22 monitors and controls the data FIFO's 24 and 25, DMA controller 33, and bus buffer enable 54.
The components used in the preferred embodiment are shown in Table 1.
TABLE 1
Figure imgf000016_0001
Address decoding and DMA gating are required and are performed in the bus controller 22. The bus controller 22 also contains a number of internal registers that can be read or written to. The CPU 32 communicates with and instructs the bus controller 22 over the 8 bit internal data bus 30.
Loading the transmit FIFO 24 is handled by the bus controller 22, DMA and address decoding circuits contained within the bus controller 22. Gaining access to the bus 28 and unloading the FIFO 24 is handled by the transmit state machine.
On power up the bus controller 22 receives a hardware reset 56. The application software running on the processor module 34 CPU 32 has the option of resetting the bus controller 22 via a write strobe if the application requires a module reset. After a reset, the bus controller 22 monitors the arbitration bus 50 on line 55 to determine bus activity and to sync with the data bus 28. After a period of inactivity the bus controller 22 knows that the bus 28 is between messages and not busy. A processor module 34 can then request control of the bus via arbitration. If no messages are to be sent, the bus controller 22 continues to monitor the arbitration bus 50. The processor module CPU 32 writes messages into the transmit FIFO 24 at approximately 20 MBps. The DMA controller, a Motorola 68360 33 running at 25 MHz will be able to DMA the transmit FIFO 24 at approximately 12.5 MBps. Since only one message is allowed in the transmit FIFO 24 at any one time, the CPU 32 must buffer additional transmit messages in its own RAM 40. Since the maximum allowable message length is 512 bytes with anticipated messages averaging 256 bytes, a FIFO length of 1KB is guaranteed not to overflow. Once a message has been successfully sent, the transmit FIFO 24 flags empty and the next message can be loaded.
A typical 256 byte message sent by a processing module 34 CPU 32 at 12.5 MBps will take less than 21 μsec from RAM 40 to transmit FIFO 24. Bus arbitration should occupy not more than 1 μsec if the bus is not busy. Total elapsed time from the loading of one transmit message to the next is approximately 43 to 64 μsec. Since not many messages can queue during this period, circular RAM buffers are not required.
As shown in Figures 5 and 7, during DMA transfers, the DMA controller 33 disables the processor module 34 CPU 32 and assumes control of the internal data bus 30. The DMA transfer is brought about by the processor module 34 or by a request from another processor module 134. The other processor 134 successfully arbitrates control of the data bus 28 and signals the processor module CPU 32. The CPU 32 gives permission and releases control of bus 30. The processor module CPU 32 signals the DMA controller 33 to initiate a data transfer. The DMA controller 33 generates the necessary addresses and tracks the number of bytes moved and in what direction. A byte and address counter are a part of the DMA controller 33. Both are loaded from the processor module CPU 32 to setup the desired DMA transfer. On command from the CPU 32, a DMA request ic made and data is moved from RAM memory 40 to the transmit FIFO 24.
Data transferred on the bus 28 is monitored by each processing module 34 located on the bus 28. Each bus controller 22 in the entire processor system contains the destination addresses of all devices on the bus 28. If a match is found, the input to that receiving processing module 34 FIFO 26 is enabled. Since multiple messages may be received by this FIFO 26, it must have more storage than a transmit FIFO 24. The receive FIFO 26 has at a minimum 4KBx9 of storage. This amount of storage will allow at least 16 messages to queue within the receive FIFO 26 based on the message length of 256 bytes. A message burst from multiple sources could conceivably cause multiple messages to temporarily congest the receive FIFO 26. The receiving module CPU 32 must have a suitable message throughput from the receive FIFO 26 or else a data overflow will result in lost information. DMA is used to automatically transfer messages from the receive FIFO 26 to RAM 40. The transfer time from the receive FIFO 26 to RAM 40 is typically 21 μsec.
When a message is received by the bus controller 22, a request for DMA service is made. Referring to Figure 6, the DMA controller 33 generates a message received hardware interrupt (DMA DONE) and signals processor module CPU 32 that it has control of the internal bus 30. An interrupt routine updates the message queue pointer and transfers the contents of receive FIFO 26 to RAM memory 40. The DMA controller 33 is then readied for the next message to be received and points to the next available message buffer. This continues until all of the contents of the receive FIFO 26 are transferred. An end of message signal is sent by the receive FIFO 26 to the DMA controller 33 via the bus controller 22. The processor module 34 CPU 32 then regains control of the internal communication bus 30.
The total elapsed time that it takes for a source to destination message transfer is approximately 64 to 85 μsec. As shown in Figure 7, the time is computed from when a processor module 34 starts to send a message, load its transmit FIFO 24, arbitrate and acquire the data bus 28, transfer the data to the destination receive FIFO 126, bus the message to the CPU 132, and then finally transfer the message into RAM 140 of the recipient module 134. The actual throughput is almost 200 times that of a ΘKBps time slot on a PCM highway.
Controlling the HSB 20 requires two state machines; one transmitting information 70, the other receiving information 72. Both state machines are implemented in the bus controller
22 as programmable logic in the form of Altera's MAX + PLUS
II, Version 6.0 state machine syntax.
Any arbitrary state machine has a set of states and a set of transition rules for moving between those states at each clock edge. The transition rules depend both on the present state and on the particular combination of inputs present at the next clock edge. The Altera EPLD 22 used in the preferred embodiment contains enough register bits to represent all possible states and enough inputs and logic gates to implement the transition rules.
A general transmit program flow diagram 70 for the transmit state machine is shown in Figure 8. Within the general flow diagram 70 are three state machine diagrams for the inquire 74, arbitrate 76, and transmit 78 phases of the transmit state machine.
The processor module CPU 32 initiates the inquire phase 74. As shown in Figure 9, eight states are shown along with the transition rules necessary for the bus controller 22 to sense bus activity. After initiation, a transmit request is forwarded to the bus controller 22 to see if there is bus activity. The bus controller 22 monitors the arbitration bus 50 for a minimum of 7 clock cycles. Six internal bus controller addresses are examined for collisions. If no collisions are detected, a request to arbitrate is made on the inactive bus.
As shown in Figure 10, the arbitrate request sets a flip- flop 80 and begins sending out a unique identifier followed by six address bits on the arbitration line (HSBI ARB1 N)
50. A collision is detected if any of the bits transmitted are not the same as monitored. If the six bits are successfully shifted onto the bus 28, then that particular bus controller 22 has bus mastership and seizes the bus. A transmit FIFO 24 read enable is then set. If any one of the bits suffers a collision, the arbitration bus 50 is busy and the processor module 34 stops arbitrating.
Referencing Figure 11, the transmit FIFO 24 read enable sets a flip-flop 82 and initiates a transmit enable. The contents of transmit FIFO 24 are output through the bus controller 22, through octal bus transceiver 60, onto the data bus 28. The data is transmitted until an end of message flag is encountered. Once the transmit FIFO 24 is emptied, a clear transmit request signal is output, returning the bus controller 22 back to monitoring the bus 28.
The state machine for controlling the receive FIFO 26 is similarly reduced into two state machines. As shown in Figure 12, a general flow diagram is shown for controlling the receive FIFO 26.
Referencing Figure 12, the bus controller 22 monitors the arbitration bus 50 for a period lasting seven clock cycles. Bus activity is determined by the reception of a leading start bit from another processor module 34 bus controller 22. If after seven clock cycles the bus has not been seized, a receive alert signal is input to receive flip-flop 89.
As shown in Figure 13, the bus controller 22 examines the first bit of data transmitted and compares it with its own address. If the first data bit is the unique identifier for that bus controller 22, data is accumulated until an end of message flag is encountered. If the first data bit is not the unique identifier of the listening bus controller 22, the bus controller 22 returns to the listening state. There are two embodiments for the software to transmit messages. The first embodiment will allow waiting an average of 50 μsec to send a message since there are no system interrupts performed. This simplifies queuing and unqueuing messages. The second embodiment assumes that messages are being sent fast, the operating system is fast and preemptive, system interrupts are handled quickly, and idling of the processor 32 is not allowed while messaging.
Upon completion of the transmit DMA, data bus 28 arbitration must take place. After the data bus 28 has been sucessfully arbitrated, the bus controller 22 may release the transmit FIFO 24 thereby placing the contents on the data bus 28. An empty flag signals a complete transfer to the bus controller 22 and processor module 34 CPU 32. While specific embodiments of the present invention have been shown and described, many modifications and variations could be made by one skilled in the art without departing from the spirit and scope of the invention. The above description serves to illustrate and not limit the particular form in any way.

Claims

I claim :
1. A high speed packetized bus architecture for transferring digital data between a plurality of data processing modules comprising: a plurality of parallel data lines for transmitting information between said data processing modules; a requesting data processing module; an arbitration means for a requesting data processing module to gain access to said data lines; a bus controller, a transmit FIFO, and a receive FIFO included on each of said data processing modules; said bus controller coupled to said transmit and receive FIFOs; and said bus controller coupled to said data lines and arbitration means allowing high speed data communications between said data processing modules.
2. The bus architecture as defined by claim 1, wherein said bus controller is an erasable programmable logic device.
3. The bus architecture as defined by claim 1, wherein said arbitration means further comprises a serial arbitration line.
4. The bus architecture as defined by claim 3, wherein said arbitration means includes unique arbitration addresses for all said data processing modules located on said high speed data bus.
5. The bus architecture as defined by claim 4 further comprising a common high clock rate signal to synchronize all said data processing modules.
6. The bus architecture as defined by claim 5 wherein said parallel data lines are bidirectional and synchronous.
7. The bus architecture as defined by claim 6 wherein said bus controller executes bus transmit and receive state machine code.
8. The bus architecture as defined by claim 7 wherein said requesting module asserts said unique address of said requesting module on said serial arbitration line and monitors said arbitration line for possible collisions with other information present on said arbitration line, bit by bit, until said requesting module's address can be completely shifted out of said requesting module's bus controller.
9. The bus architecture as defined by claim 8 wherein data is asserted on said data lines once said requesting module has received an acknowledgment from said arbitration line that no arbitration collisions have taken place and said data lines are allocated to said requesting processing module.
10. The bus architecture as defined by claim 9 wherein a primary processor of said requesting processing module generates a message request and passes said request to said bus controller of said requesting module, which encapsulates said request for arbitration and transmission on said parallel data lines.
11. The bus architecture as defined by claim 10 wherein said arbitration request is received by said bus controller of said receiving module, verified against its own address and transmitted along an internal bus to a primary processor and a DMA (direct memory access) controller of said receiving module where said DMA controller assumes control and directs the data to an internal memory coupled to said internal bus.
12. The bus architecture as defined by claim 11 wherein said receiving module's receive FIFO sends an end of message signal to said internal DMA controller on said internal bus upon complete transference of all data from said receive FIFO to said memory thereby relinquishing control back to said primary processor.
13. A method for high speed data transfer between a plurality of data processing modules including a transmitting, or requesting module and a receiving module on a parallel data bus architecture, comprising the steps of: inquiring whether there is bus activity by said requesting module; transmitting said requesting module's address on an arbitration line coupled to each of said processing modules from said requesting module to said receiving module to arbitrate for the data bus prior to data delivery; detecting possible collisions on said arbitration line by said requesting module to determine data bus activity; allocating said arbitration line by said requesting module upon successful transmission of said requesting module's address; allocating and seizing the data bus by said requesting module upon a successful arbitration; monitoring of said arbitration line by a receiving module's bus controller; recognition of its own address by said receiving module; asserting data on the data bus by said requesting module; accumulation of said data by said receiving module; deasserting said arbitration line signal by said requesting module once data transfer is complete; whereby data is transferred between said processing modules at high speed.
14. The method as defined by claim 13, wherein additional data may be transferred between said requesting and receiving modules upon a successful arbitration and assertion of new data on the data bus.
15. The method as defined by claim 14, wherein said requesting module deasserts said arbitration line by applying a high level signal to said arbitration line indicating that no further data transfers between said requesting and receiving modules are to take place.
16. The method as defined by claim 15, wherein the step of inquiring further includes monitoring said arbitration line for a minimum of seven address bits to observe for possible collisions between said address information placed on said arbitration line and traffic already present.
17. The method as defined by claim 16, wherein the step of transmitting said receiving module's address on said arbitration line denotes a relative priority for access to said data lines.
18. The method as defined by claim 17, wherein the step of detecting collisions further includes monitoring said arbitration line for seven address bits of said receiving module's address for collisions prior to seizing said arbitration line.
19. The method as defined by claim 18, wherein the step of allocating said arbitration line further includes placing a high signal on said arbitration line by said requesting module after a successful arbitration has been achieved and prior to data delivery.
20. The method as defined by claim 19, wherein the step of monitoring said arbitration line by said receiving module further includes monitoring said arbitration line for a minimum of seven clock cycles and if said arbitration line has not been seized, a receive alert signal is posted for address recognition.
21. The method as defined by claim 20, wherein the step of recognition further includes monitoring said arbitration line to compare against said receiving module's own address whereby if one bit of said address does not correspond, said receiving module returns to a listening state.
PCT/US1997/011607 1996-06-27 1997-06-27 Parallel packetized intermodule arbitrated high speed control and data bus WO1997050039A1 (en)

Priority Applications (10)

Application Number Priority Date Filing Date Title
AT97933270T ATE216100T1 (en) 1996-06-27 1997-06-27 PARALLEL, PACKAGED, INTERMODULE ORIENTED HIGH-SPEED CONTROL AND DATA BUS
DK97933270T DK0907921T3 (en) 1996-06-27 1997-06-27 Parallel packet switched intermodular arbitrary high speed control and data bus
KR1019980710704A KR100321490B1 (en) 1996-06-27 1997-06-27 High Speed Packet Bus Architecture and How to Deliver Digital Data
AU36495/97A AU3649597A (en) 1996-06-27 1997-06-27 Parallel packetized intermodule arbitrated high speed control and data bus
CA002259257A CA2259257C (en) 1996-06-27 1997-06-27 Parallel packetized intermodule arbitrated high speed control and data bus
DE69711877T DE69711877T2 (en) 1996-06-27 1997-06-27 PARALLEL, PACKAGED, INTERMODUL-ORIENTED HIGH-SPEED CONTROL AND DATA BUS
DE0907921T DE907921T1 (en) 1996-06-27 1997-06-27 PARALLEL, PACKAGED, INTERMODULE-ORIENTED HIGH-SPEED CONTROL AND DATA BUS
JP50361498A JP3604398B2 (en) 1996-06-27 1997-06-27 High-speed parallel packetized module arbitration control and data bus
EP97933270A EP0907921B1 (en) 1996-06-27 1997-06-27 Parallel packetized intermodule arbitrated high speed control and data bus
HK99102016A HK1017108A1 (en) 1996-06-27 1999-05-05 Parallel packetized intermodule arbitrated high speed control and data bus

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/671,221 1996-06-27
US08/671,221 US5754803A (en) 1996-06-27 1996-06-27 Parallel packetized intermodule arbitrated high speed control and data bus

Publications (1)

Publication Number Publication Date
WO1997050039A1 true WO1997050039A1 (en) 1997-12-31

Family

ID=24693614

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1997/011607 WO1997050039A1 (en) 1996-06-27 1997-06-27 Parallel packetized intermodule arbitrated high speed control and data bus

Country Status (14)

Country Link
US (4) US5754803A (en)
EP (2) EP1174798A3 (en)
JP (2) JP3604398B2 (en)
KR (1) KR100321490B1 (en)
CN (2) CN1107913C (en)
AT (1) ATE216100T1 (en)
AU (1) AU3649597A (en)
CA (1) CA2259257C (en)
DE (2) DE907921T1 (en)
DK (1) DK0907921T3 (en)
ES (1) ES2137909T3 (en)
HK (2) HK1017108A1 (en)
PT (1) PT907921E (en)
WO (1) WO1997050039A1 (en)

Families Citing this family (45)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7020111B2 (en) * 1996-06-27 2006-03-28 Interdigital Technology Corporation System for using rapid acquisition spreading codes for spread-spectrum communications
ZA965340B (en) 1995-06-30 1997-01-27 Interdigital Tech Corp Code division multiple access (cdma) communication system
US7929498B2 (en) 1995-06-30 2011-04-19 Interdigital Technology Corporation Adaptive forward power control and adaptive reverse power control for spread-spectrum communications
US6885652B1 (en) 1995-06-30 2005-04-26 Interdigital Technology Corporation Code division multiple access (CDMA) communication system
US6178476B1 (en) * 1997-01-06 2001-01-23 Texas Instruments Incorporated Data communication interface including an integrated data processor and serial memory device
JPH11168524A (en) * 1997-12-05 1999-06-22 Canon Inc Communication controller, data processing method for the communication controller and storage medium storing program readable by computer
US6615291B1 (en) * 1999-03-08 2003-09-02 Minolta Co., Ltd. DMA controller with dynamically variable access priority
US6311284B1 (en) * 1999-03-15 2001-10-30 Advanced Micro Devices, Inc. Using an independent clock to coordinate access to registers by a peripheral device and a host system
US6831925B1 (en) * 1999-04-06 2004-12-14 National Semiconductor Corporation Single wire interface with collision detection
US6467006B1 (en) * 1999-07-09 2002-10-15 Pmc-Sierra, Inc. Topology-independent priority arbitration for stackable frame switches
US6701397B1 (en) * 2000-03-21 2004-03-02 International Business Machines Corporation Pre-arbitration request limiter for an integrated multi-master bus system
US7072988B1 (en) * 2000-03-31 2006-07-04 Adaptec, Inc. Key-based collision detection algorithm for multi-initiator domain validation
US6804527B2 (en) 2001-01-19 2004-10-12 Raze Technologies, Inc. System for coordination of TDD transmission bursts within and between cells in a wireless access system and method of operation
US20020112109A1 (en) * 2001-02-14 2002-08-15 Jorgenson Anthony William Method and apparatus for providing full duplex/half duplex radially distributed serial control bus architecture
KR20020069448A (en) * 2001-02-26 2002-09-04 삼성전자 주식회사 Apparatus for Fast Packet Bus
US6898658B2 (en) * 2001-12-27 2005-05-24 Koninklijke Philips Electronics N.V. Method to prevent net update oscillation
CN100461724C (en) * 2002-09-27 2009-02-11 中兴通讯股份有限公司 POS transmitting-receiving control device
US7096307B2 (en) * 2002-12-18 2006-08-22 Freescale Semiconductor, Inc. Shared write buffer in a peripheral interface and method of operating
CN1310300C (en) * 2003-07-09 2007-04-11 华为技术有限公司 Method for testing chips of wideband data communicatioin and chip
US7676621B2 (en) * 2003-09-12 2010-03-09 Hewlett-Packard Development Company, L.P. Communications bus transceiver
KR100775876B1 (en) * 2005-03-11 2007-11-13 (주)테르텐 An transaction method of digital data
US7350002B2 (en) * 2004-12-09 2008-03-25 Agere Systems, Inc. Round-robin bus protocol
JP2006313479A (en) * 2005-05-09 2006-11-16 Toshiba Corp Semiconductor integrated circuit device and data transfer method
CN1984148B (en) * 2006-05-15 2010-11-03 华为技术有限公司 Device and method for controlling high-level data link
US8468283B2 (en) * 2006-06-01 2013-06-18 Telefonaktiebolaget Lm Ericsson (Publ) Arbiter diagnostic apparatus and method
CN101529820B (en) * 2006-11-03 2013-06-19 索尤若驱动有限及两合公司 Method and device for bus arbitration, converter and manufacturing installation
CN100471156C (en) * 2007-03-07 2009-03-18 今创集团有限公司 Data bus bridge and its working method
CN100464317C (en) * 2007-06-27 2009-02-25 北京中星微电子有限公司 Bus access collision detection method and system
US8634470B2 (en) 2007-07-24 2014-01-21 Samsung Electronics Co., Ltd. Multimedia decoding method and multimedia decoding apparatus based on multi-core processor
US7886096B2 (en) * 2008-08-08 2011-02-08 Texas Instruments Incorporated Throughput measurement of a total number of data bits communicated during a communication period
WO2010086906A1 (en) * 2009-02-02 2010-08-05 富士通株式会社 Arbitration device
US8095700B2 (en) 2009-05-15 2012-01-10 Lsi Corporation Controller and method for statistical allocation of multichannel direct memory access bandwidth
JP4766160B2 (en) * 2009-07-29 2011-09-07 株式会社デンソー Communication system and communication node
JP2011039905A (en) * 2009-08-17 2011-02-24 Panasonic Corp Information processing device
US8812287B2 (en) * 2011-02-08 2014-08-19 International Business Machines Corporation Autonomous, scalable, digital system for emulation of wired-or hardware connection
CN103714026B (en) * 2014-01-14 2016-09-28 中国人民解放军国防科学技术大学 A kind of memory access method supporting former address data exchange and device
CN109947019A (en) * 2019-03-27 2019-06-28 中国铁道科学研究院集团有限公司 The processing unit and concurrent working control method of train network input-output system
CN111343068A (en) * 2020-04-15 2020-06-26 联合华芯电子有限公司 Double-speed arbitration bus system for giant carrier and carrier
CN111478840A (en) * 2020-04-15 2020-07-31 联合华芯电子有限公司 Double-rate arbitration relay device for bus system
CN111478841A (en) * 2020-04-15 2020-07-31 联合华芯电子有限公司 Data transmission system and method adopting special coding mode
CN111343069A (en) * 2020-04-15 2020-06-26 联合华芯电子有限公司 Distributed control communication bus based on robot sensing system and robot
CN111314193A (en) * 2020-04-15 2020-06-19 联合华芯电子有限公司 Data transmission bus system, device and method
CN112491680A (en) * 2020-12-10 2021-03-12 上海镭隆科技发展有限公司 Novel middle-layer FPGA (field programmable Gate array) bus arbitration mechanism and implementation method thereof
CN112711550B (en) * 2021-01-07 2023-12-29 无锡沐创集成电路设计有限公司 DMA automatic configuration module and system-on-chip SOC
CN113992474B (en) * 2021-12-29 2022-04-01 北京万维盈创科技发展有限公司 Code division multiple access coding method based on bus

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4156277A (en) * 1977-09-26 1979-05-22 Burroughs Corporation Access request mechanism for a serial data input/output system
EP0022170A2 (en) * 1979-06-29 1981-01-14 International Business Machines Corporation Method of attaining communication of data packets on a local shared bus network and local shared bus network
FR2519443A1 (en) * 1982-01-07 1983-07-08 Western Electric Co SYSTEM FOR ALLOCATING ACCESS TO A RESOURCE USED IN SHARED ON DEMAND MODE
US4667192A (en) * 1983-05-24 1987-05-19 The Johns Hopkins University Method and apparatus for bus arbitration using a pseudo-random sequence
EP0517609A1 (en) * 1991-06-05 1992-12-09 Aeg Schneider Automation Method and arbitration bus for transmission of serial data
EP0525860A2 (en) * 1991-07-22 1993-02-03 International Business Machines Corporation High performance I/O processor

Family Cites Families (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3622985A (en) * 1969-11-25 1971-11-23 Ibm Optimum error-correcting code device for parallel-serial transmissions in shortened cyclic codes
NL7906578A (en) 1979-09-03 1981-03-05 Philips Nv TUNING SHIFT.
US4373183A (en) * 1980-08-20 1983-02-08 Ibm Corporation Bus interface units sharing a common bus using distributed control for allocation of the bus
FR2490434B1 (en) * 1980-09-12 1988-03-18 Quinquis Jean Paul DEVICE FOR RESOLVING CONFLICTS OF ACCESS AND ALLOCATION OF A BUS-TYPE LINK INTERCONNECTING A SET OF NON-HIERARCHISED PROCESSORS
JPS5837725A (en) 1981-08-31 1983-03-05 Toshiba Corp Control system for occupancy of bus line
US4434421A (en) * 1981-11-18 1984-02-28 General Electric Company Method for digital data transmission with bit-echoed arbitration
US4480307A (en) * 1982-01-04 1984-10-30 Intel Corporation Interface for use between a memory and components of a module switching apparatus
JPS58139190A (en) 1982-02-12 1983-08-18 松下電器産業株式会社 Keyboard type electronic musical instrument
US4608700A (en) * 1982-07-29 1986-08-26 Massachusetts Institute Of Technology Serial multi-drop data link
US4626843A (en) * 1983-09-27 1986-12-02 Trw Inc. Multi-master communication bus system with parallel bus request arbitration
US4570220A (en) * 1983-11-25 1986-02-11 Intel Corporation High speed parallel bus and data transfer method
US4646232A (en) * 1984-01-03 1987-02-24 Texas Instruments Incorporated Microprocessor with integrated CPU, RAM, timer, bus arbiter data for communication system
US4914574A (en) * 1984-08-16 1990-04-03 Mitsubishi Denki Kabushiki Kaisha Data transmission apparatus having cascaded data processing modules for daisy chain data transfer
IT8423267V0 (en) * 1984-09-21 1984-09-21 Bs Smogless S P A MODULAR PLASTIC FILLING FOR THE BIOLOGICAL TREATMENT OF WASTEWATER THROUGH PERCOLATIONS.
US4656627A (en) * 1984-11-21 1987-04-07 At&T Company Multiphase packet switching system
US4768145A (en) * 1984-11-28 1988-08-30 Hewlett-Packard Company Bus system
US4675865A (en) * 1985-10-04 1987-06-23 Northern Telecom Limited Bus interface
US4719458A (en) * 1986-02-24 1988-01-12 Chrysler Motors Corporation Method of data arbitration and collision detection in a data bus
US4744079A (en) * 1986-10-01 1988-05-10 Gte Communication Systems Corporation Data packet multiplexer/demultiplexer
JPS63132365A (en) * 1986-11-22 1988-06-04 Nec Corp Bus adjustment control system
US4974148A (en) * 1987-07-06 1990-11-27 Motorola Computer X, Inc. Bus arbiter with equitable priority scheme
CA1320767C (en) * 1988-05-11 1993-07-27 Robert C. Frame Atomic sequence for phase transitions
US5253347A (en) * 1988-11-18 1993-10-12 Bull Hn Information Systems Italia S.P.A. Centralized arbitration system using the status of target resources to selectively mask requests from master units
US5159551A (en) * 1989-08-09 1992-10-27 Picker International, Inc. Prism architecture for ct scanner image reconstruction
US5163131A (en) * 1989-09-08 1992-11-10 Auspex Systems, Inc. Parallel i/o network file server architecture
US5101482A (en) * 1989-10-16 1992-03-31 Massachusetts Institute Of Technology Bus-based priority arbitration system with optimum codewords
US5241628A (en) * 1990-01-04 1993-08-31 Intel Corporation Method wherein source arbitrates for bus using arbitration number of destination
US5396599A (en) * 1990-01-16 1995-03-07 Nec Electronics, Inc. Computer system with a bus controller
US5263163A (en) * 1990-01-19 1993-11-16 Codex Corporation Arbitration among multiple users of a shared resource
US5689657A (en) * 1991-03-30 1997-11-18 Deutsche Itt Industries Gmbh Apparatus and methods for bus arbitration in a multimaster system
US5440752A (en) * 1991-07-08 1995-08-08 Seiko Epson Corporation Microprocessor architecture with a switch network for data transfer between cache, memory port, and IOU
JP2531903B2 (en) * 1992-06-22 1996-09-04 インターナショナル・ビジネス・マシーンズ・コーポレイション Computer system and system expansion unit
JP3151966B2 (en) 1992-10-26 2001-04-03 日本電気株式会社 Bus controller
US5509126A (en) * 1993-03-16 1996-04-16 Apple Computer, Inc. Method and apparatus for a dynamic, multi-speed bus architecture having a scalable interface
JPH0773138A (en) 1993-09-02 1995-03-17 Pfu Ltd Arbitration method for bus use right and arbitration device
US5572687A (en) * 1994-04-22 1996-11-05 The University Of British Columbia Method and apparatus for priority arbitration among devices in a computer system
US5561669A (en) * 1994-10-26 1996-10-01 Cisco Systems, Inc. Computer network switching system with expandable number of ports
DE69632289T2 (en) * 1995-07-25 2005-05-19 Jin-Young Cho DISTRIBUTED SERIAL ARBITRATION
US5740174A (en) * 1995-11-02 1998-04-14 Cypress Semiconductor Corp. Method and apparatus for performing collision detection and arbitration within an expansion bus having multiple transmission repeater units
US5884051A (en) * 1997-06-13 1999-03-16 International Business Machines Corporation System, methods and computer program products for flexibly controlling bus access based on fixed and dynamic priorities
US6157963A (en) * 1998-03-24 2000-12-05 Lsi Logic Corp. System controller with plurality of memory queues for prioritized scheduling of I/O requests from priority assigned clients

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4156277A (en) * 1977-09-26 1979-05-22 Burroughs Corporation Access request mechanism for a serial data input/output system
EP0022170A2 (en) * 1979-06-29 1981-01-14 International Business Machines Corporation Method of attaining communication of data packets on a local shared bus network and local shared bus network
FR2519443A1 (en) * 1982-01-07 1983-07-08 Western Electric Co SYSTEM FOR ALLOCATING ACCESS TO A RESOURCE USED IN SHARED ON DEMAND MODE
US4667192A (en) * 1983-05-24 1987-05-19 The Johns Hopkins University Method and apparatus for bus arbitration using a pseudo-random sequence
EP0517609A1 (en) * 1991-06-05 1992-12-09 Aeg Schneider Automation Method and arbitration bus for transmission of serial data
EP0525860A2 (en) * 1991-07-22 1993-02-03 International Business Machines Corporation High performance I/O processor

Also Published As

Publication number Publication date
CN1228723C (en) 2005-11-23
US6823412B2 (en) 2004-11-23
KR20000022283A (en) 2000-04-25
ATE216100T1 (en) 2002-04-15
EP1174798A3 (en) 2003-12-17
HK1017108A1 (en) 1999-11-12
CA2259257A1 (en) 1997-12-31
US6405272B1 (en) 2002-06-11
CA2259257C (en) 2001-05-08
CN1223730A (en) 1999-07-21
DE907921T1 (en) 1999-10-21
EP0907921A1 (en) 1999-04-14
JP3604398B2 (en) 2004-12-22
ES2137909T3 (en) 2002-11-16
US20020184422A1 (en) 2002-12-05
DE69711877D1 (en) 2002-05-16
HK1044388A1 (en) 2002-10-18
EP0907921B1 (en) 2002-04-10
US5754803A (en) 1998-05-19
CN1442795A (en) 2003-09-17
ES2137909T1 (en) 2000-01-01
AU3649597A (en) 1998-01-14
JPH11513158A (en) 1999-11-09
KR100321490B1 (en) 2002-06-20
US20050097251A1 (en) 2005-05-05
DE69711877T2 (en) 2002-11-28
DK0907921T3 (en) 2002-08-05
CN1107913C (en) 2003-05-07
JP2004318901A (en) 2004-11-11
EP1174798A2 (en) 2002-01-23
PT907921E (en) 2002-09-30

Similar Documents

Publication Publication Date Title
EP0907921B1 (en) Parallel packetized intermodule arbitrated high speed control and data bus
US4570220A (en) High speed parallel bus and data transfer method
US5535341A (en) Apparatus and method for determining the status of data buffers in a bridge between two buses during a flush operation
US4807109A (en) High speed synchronous/asynchronous local bus and data transfer method
US6351780B1 (en) Network controller using held data frame monitor and decision logic for automatically engaging DMA data transfer when buffer overflow is anticipated
US5600799A (en) Status batching and filtering in a media access control/host system interface unit
US5761450A (en) Bus bridge circuit flushing buffer to a bus during one acquire/relinquish cycle by providing empty address indications
US5878217A (en) Network controller for switching into DMA mode based on anticipated memory overflow and out of DMA mode when the host processor is available
AU675501B2 (en) Apparatus, method and network adapter with host interrupt and indication management
JP3340738B2 (en) Method and apparatus for a parallel packet bus
US6970921B1 (en) Network interface supporting virtual paths for quality of service
EP0576240B1 (en) Computer system and system expansion unit
US20020161978A1 (en) Multi-service system-on-chip including on-chip memory with multiple access path
AU4930093A (en) A device with host indication combination
JPH07134690A (en) Multimaster serial bus system
EP0508634B1 (en) Memory access for data transfer within an I/O device
US7860120B1 (en) Network interface supporting of virtual paths for quality of service with dynamic buffer allocation
EP0114523B1 (en) Distributed priority logic network
EP0886218B1 (en) Time multiplexed scheme for deadlock resolution in distributed arbitration
EP0576241A1 (en) Computer system and system expansion unit
US7047284B1 (en) Transfer request bus node for transfer controller with hub and ports
JP2933039B2 (en) Communication controller
JPS61175841A (en) Fast multi-bus construction and data transfer

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 97195970.6

Country of ref document: CN

AK Designated states

Kind code of ref document: A1

Designated state(s): AL AM AT AU AZ BA BB BG BR BY CA CH CN CU CZ DE DK EE ES FI GB GE HU IL IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK TJ TM TR TT UA UG UZ VN AM AZ BY KG KZ MD RU TJ TM

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH KE LS MW SD SZ UG ZW AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
ENP Entry into the national phase

Ref document number: 2259257

Country of ref document: CA

Ref document number: 2259257

Country of ref document: CA

Kind code of ref document: A

ENP Entry into the national phase

Ref document number: 1998 503614

Country of ref document: JP

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 1997933270

Country of ref document: EP

Ref document number: 1019980710704

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 1997933270

Country of ref document: EP

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWP Wipo information: published in national office

Ref document number: 1019980710704

Country of ref document: KR

WWG Wipo information: grant in national office

Ref document number: 1019980710704

Country of ref document: KR

WWG Wipo information: grant in national office

Ref document number: 1997933270

Country of ref document: EP