WO1999045582A1 - A method for generation of electrical conducting or semiconducting structures in three dimensions and methods for erasure of the same structures - Google Patents
A method for generation of electrical conducting or semiconducting structures in three dimensions and methods for erasure of the same structures Download PDFInfo
- Publication number
- WO1999045582A1 WO1999045582A1 PCT/NO1999/000023 NO9900023W WO9945582A1 WO 1999045582 A1 WO1999045582 A1 WO 1999045582A1 NO 9900023 W NO9900023 W NO 9900023W WO 9945582 A1 WO9945582 A1 WO 9945582A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- structures
- electrical conducting
- layers
- semiconducting
- radiation
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims abstract description 115
- 239000000463 material Substances 0.000 claims abstract description 209
- 230000005855 radiation Effects 0.000 claims abstract description 115
- 239000011159 matrix material Substances 0.000 claims abstract description 39
- 230000004044 response Effects 0.000 claims abstract description 36
- 238000006243 chemical reaction Methods 0.000 claims description 37
- 239000000758 substrate Substances 0.000 claims description 28
- 239000002245 particle Substances 0.000 claims description 20
- 230000003595 spectral effect Effects 0.000 claims description 19
- 230000001678 irradiating effect Effects 0.000 claims description 15
- 239000002131 composite material Substances 0.000 claims description 13
- 238000000151 deposition Methods 0.000 claims description 13
- 230000007704 transition Effects 0.000 claims description 13
- 238000010521 absorption reaction Methods 0.000 claims description 12
- 230000008859 change Effects 0.000 claims description 12
- 239000000654 additive Substances 0.000 claims description 11
- 230000005670 electromagnetic radiation Effects 0.000 claims description 11
- 230000008021 deposition Effects 0.000 claims description 10
- 150000002500 ions Chemical class 0.000 claims description 10
- 239000000126 substance Substances 0.000 claims description 10
- 238000003475 lamination Methods 0.000 claims description 9
- 238000010438 heat treatment Methods 0.000 claims description 6
- 230000000996 additive effect Effects 0.000 claims description 4
- 238000000862 absorption spectrum Methods 0.000 claims description 2
- 238000010030 laminating Methods 0.000 claims description 2
- 238000012546 transfer Methods 0.000 abstract description 5
- 239000010410 layer Substances 0.000 description 209
- 238000004519 manufacturing process Methods 0.000 description 29
- 239000010409 thin film Substances 0.000 description 29
- 238000005516 engineering process Methods 0.000 description 24
- 239000010408 film Substances 0.000 description 23
- 238000012545 processing Methods 0.000 description 19
- 239000004065 semiconductor Substances 0.000 description 19
- 229920000767 polyaniline Polymers 0.000 description 16
- 229920000642 polymer Polymers 0.000 description 12
- 230000008569 process Effects 0.000 description 11
- 239000004020 conductor Substances 0.000 description 10
- -1 quarts Chemical compound 0.000 description 10
- 239000000975 dye Substances 0.000 description 9
- 230000003287 optical effect Effects 0.000 description 9
- 238000000059 patterning Methods 0.000 description 9
- 239000011247 coating layer Substances 0.000 description 8
- 238000004377 microelectronic Methods 0.000 description 8
- 238000011065 in-situ storage Methods 0.000 description 7
- 229910052751 metal Inorganic materials 0.000 description 7
- 239000002184 metal Substances 0.000 description 7
- 229920000553 poly(phenylenevinylene) Polymers 0.000 description 7
- 239000002356 single layer Substances 0.000 description 6
- 238000011161 development Methods 0.000 description 5
- 230000018109 developmental process Effects 0.000 description 5
- 230000005684 electric field Effects 0.000 description 5
- 150000002739 metals Chemical class 0.000 description 5
- 239000011368 organic material Substances 0.000 description 5
- 239000002243 precursor Substances 0.000 description 5
- 230000002441 reversible effect Effects 0.000 description 5
- 238000012937 correction Methods 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 230000000694 effects Effects 0.000 description 4
- 230000006870 function Effects 0.000 description 4
- 238000005304 joining Methods 0.000 description 4
- 239000007788 liquid Substances 0.000 description 4
- 238000001459 lithography Methods 0.000 description 4
- 230000000873 masking effect Effects 0.000 description 4
- 230000015654 memory Effects 0.000 description 4
- 230000007935 neutral effect Effects 0.000 description 4
- 229920002647 polyamide Polymers 0.000 description 4
- 238000011282 treatment Methods 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 229910021417 amorphous silicon Inorganic materials 0.000 description 3
- 230000008901 benefit Effects 0.000 description 3
- 239000013626 chemical specie Substances 0.000 description 3
- 239000002322 conducting polymer Substances 0.000 description 3
- 229920001940 conductive polymer Polymers 0.000 description 3
- 229920000547 conjugated polymer Polymers 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 238000005286 illumination Methods 0.000 description 3
- 238000003384 imaging method Methods 0.000 description 3
- 238000010884 ion-beam technique Methods 0.000 description 3
- 239000002861 polymer material Substances 0.000 description 3
- 230000009467 reduction Effects 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 239000004952 Polyamide Substances 0.000 description 2
- 239000011149 active material Substances 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 229910021419 crystalline silicon Inorganic materials 0.000 description 2
- 238000013500 data storage Methods 0.000 description 2
- 238000003618 dip coating Methods 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 239000012776 electronic material Substances 0.000 description 2
- 238000003379 elimination reaction Methods 0.000 description 2
- 238000011049 filling Methods 0.000 description 2
- 230000003993 interaction Effects 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 150000003839 salts Chemical class 0.000 description 2
- 238000007650 screen-printing Methods 0.000 description 2
- 230000009291 secondary effect Effects 0.000 description 2
- 230000000699 topical effect Effects 0.000 description 2
- 238000007704 wet chemistry method Methods 0.000 description 2
- DWJXWSIJKSXJJA-UHFFFAOYSA-N 4-n-[4-(4-aminoanilino)phenyl]benzene-1,4-diamine Chemical group C1=CC(N)=CC=C1NC(C=C1)=CC=C1NC1=CC=C(N)C=C1 DWJXWSIJKSXJJA-UHFFFAOYSA-N 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 239000007848 Bronsted acid Substances 0.000 description 1
- RWSOTUBLDIXVET-UHFFFAOYSA-N Dihydrogen sulfide Chemical class S RWSOTUBLDIXVET-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 206010034972 Photosensitivity reaction Diseases 0.000 description 1
- 229920001103 Poly(o-methoxyaniline) Polymers 0.000 description 1
- 229920001665 Poly-4-vinylphenol Polymers 0.000 description 1
- 238000002679 ablation Methods 0.000 description 1
- 239000002253 acid Substances 0.000 description 1
- 150000007513 acids Chemical class 0.000 description 1
- 230000004913 activation Effects 0.000 description 1
- 238000004026 adhesive bonding Methods 0.000 description 1
- 229920006125 amorphous polymer Polymers 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000012993 chemical processing Methods 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 239000012141 concentrate Substances 0.000 description 1
- 239000002772 conduction electron Substances 0.000 description 1
- 238000001816 cooling Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000002425 crystallisation Methods 0.000 description 1
- 230000008025 crystallization Effects 0.000 description 1
- 238000005520 cutting process Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000003467 diminishing effect Effects 0.000 description 1
- 238000005553 drilling Methods 0.000 description 1
- 238000010894 electron beam technology Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 238000013213 extrapolation Methods 0.000 description 1
- 230000002349 favourable effect Effects 0.000 description 1
- 229920005570 flexible polymer Polymers 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 230000020169 heat generation Effects 0.000 description 1
- 238000005470 impregnation Methods 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 239000003999 initiator Substances 0.000 description 1
- 229910052742 iron Inorganic materials 0.000 description 1
- 230000002427 irreversible effect Effects 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 229910052744 lithium Inorganic materials 0.000 description 1
- 229920002521 macromolecule Polymers 0.000 description 1
- 230000001404 mediated effect Effects 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 239000013080 microcrystalline material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000005442 molecular electronic Methods 0.000 description 1
- 239000000178 monomer Substances 0.000 description 1
- 125000002524 organometallic group Chemical group 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 230000010363 phase shift Effects 0.000 description 1
- 230000036211 photosensitivity Effects 0.000 description 1
- 229920000867 polyelectrolyte Polymers 0.000 description 1
- 229920006254 polymer film Polymers 0.000 description 1
- 229920000123 polythiophene Polymers 0.000 description 1
- 229910052700 potassium Inorganic materials 0.000 description 1
- 239000002244 precipitate Substances 0.000 description 1
- 238000007639 printing Methods 0.000 description 1
- 239000000047 product Substances 0.000 description 1
- 238000004080 punching Methods 0.000 description 1
- 230000000191 radiation effect Effects 0.000 description 1
- 239000000376 reactant Substances 0.000 description 1
- 230000036632 reaction speed Effects 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 238000012827 research and development Methods 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 229910052708 sodium Inorganic materials 0.000 description 1
- 238000001228 spectrum Methods 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 238000010561 standard procedure Methods 0.000 description 1
- 238000003786 synthesis reaction Methods 0.000 description 1
- 238000010345 tape casting Methods 0.000 description 1
- 230000001052 transient effect Effects 0.000 description 1
- 238000009281 ultraviolet germicidal irradiation Methods 0.000 description 1
- 235000012431 wafers Nutrition 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K71/00—Manufacture or treatment specially adapted for the organic devices covered by this subclass
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8221—Three dimensional integrated circuits stacked in different levels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K71/00—Manufacture or treatment specially adapted for the organic devices covered by this subclass
- H10K71/50—Forming devices by joining two substrates together, e.g. lamination techniques
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76886—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
- H01L21/76888—By rendering at least a portion of the conductor non conductive, e.g. oxidation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76886—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
- H01L21/76892—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances modifying the pattern
- H01L21/76894—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances modifying the pattern using a laser, e.g. laser cutting, laser direct writing, laser repair
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the invention concerns a method for generating electrical conducting or semiconducting structures in three dimensions in a composite matrix, wherein the matrix comprises two or more materials provided in spatially separate and homogenous material structures and wherein the materials in response to the supply of energy can undergo specific physical and/or chemical changes of state which cause transition from an electrical non- conducting state to an electrical conducting or semiconducting state or vice versa, or a change in the electrical conduction mode of the material.
- the invention also concerns methods for erasing electrical conducting or semiconducting structures generated in three dimensions in a composite matrix, wherein the matrix comprises two or more material provided in spatially separated and homogenous material structures, wherein the materials in response to the supply of energy can undergo specific physical and/ or chemical changes of state which cause transitions from an electrical non-conducting state to an electrical conducting or semiconducting state or vice versa or a change in the electrical conduction mode of the material, wherein each material structure comprises a generated pattern of substantially two-dimensional electrical conducting or semiconducting structures represented by a determined protocol, and wherein electrical conducting or semiconducting structures in three dimensions can be generated anew in the matrix after erasure with the use of the method as stated in any of the claims 1-5 and 12-22 and according to another determined protocol for two-dimensional electrical conducting or semiconducting structures in each material structure, and a method for erasing globally electrical conducting or semiconducting structures generated in three dimensions in a composite matrix, wherein the matrix comprises two or more materials provided in spatially separate and homo
- the present invention concerns the fabrication of two- and three-dimensional isolating, resistive, conducting or semiconducting patterns and structures for use in electronic circuits which most particularly consist of a single or several stacked layers of thin films.
- microelectronic technology shows a steady trend towards smaller dimensions and reduced costs of the devices.
- Well-substantiated predictions show that the performance is going to increase, while the price per unit or device will decrease.
- today's microelectronic technology is substantially based on crystalline silicon and shows an increasing tendency towards diminishing returns, mainly due to the inherent limitations associated with the complexity of ultra-high resolution lithography and increasing demands of the material processing.
- Extrapolations of the present technologies based on crystalline silicon may hence not be expected to offer dramatic breakthroughs in regard of either performance or price and future improvements shall require manufacturing plants and manufacturing equipment which are extremely capital-intensive.
- Microelectronics based on thin-film technology may on the other hand confidently be predicted to deliver in the near future products representing real breakthroughs in regard of performance as well as of price.
- the shift from crystalline inorganic semiconductors to microcrystalline, polycrystalline or amorphous inorganic or organic semiconductors will introduce entirely novel boundary conditions with regard to the production of microelectronics and particularly by the blanks having form factors which make large areas possible, i.e. the substrates may be large sheets instead of wafers cut from blanks of limited size, and great flexibility with regard to architectures, something which will be essential factors in the expected development of tomorrow's electronic technology.
- special emphasis will be placed on the use of organic materials due to the ease whereby they may be processed with basis in the use of large areas and multilayer blanks with precisely controllable thickness, as well as their vast potential for chemical tailoring of the desired material properties.
- 5 378 916 (Mantell) known a photo-sensitive device in the form of a single-crystal structure, wherein different portions of the structure may have different compositions.
- the structure forms a two-dimensional array and a first photosensitive portion comprises a material which generates electron-hole pairs when it is exposed to light within a predetermined first wavelength range, while another photosensitive portion comprises a material which is adapted to generate electron-hole pairs when it is exposed to light within another wavelength range distinctively different from the first wavelength range.
- US patent 5 677 041 (Samyling) known a transistor device which is made by forming a doped layer of radiation-sensitive material on a substrate.
- the radiation-sensitive material may among others be polyamid, polymer, an organic dielectric, a conductor or a semiconductor.
- the substrate may be silicon, quarts, gallium arsenide, glass, ceramic, metal or polyamid.
- a neutral or undoped layer of another radiation sensitive material is formed over the doped layer.
- First and second source/drain areas are then formed in the neutral layer and extend down to a top portion of the doped layer.
- a gate area is formed in the top portion of the neutral layer between the first source/drain area and the second source/drain area such that a channel area in the doped layer is provided under the gate area.
- Drain/source and gate electrodes as formed by irradiation of the uppermost neutral layer through a mask patterned in accordance with the desired electrode pattern and realized such that it intensity-modulates the radiation.
- the mask may also be realized as a phase-shifting mask.
- a photo-initiator is added to the solution which has been deposited on a suitable substrate such as a polyamide film.
- a photo-initiator is added to the solution which has been deposited on a suitable substrate such as a polyamide film.
- the initially conducting polyaniline is converted in the exposed areas to the non-conducting leucoemeraldine form.
- the starting point here is accordingly a conducting polymer material, the area resistance of which initially is 1 kiloohm/square, but which after the exposure obtains an area resistance of more than 10 13 ohm/square. In this manner dielectric structures may be generated in an otherwise conducting matrix.
- Fig. 1 shows a MISFET according to Leeuw & al.
- the still conducting areas 3 in the PANI film define respectively the source and drain electrode of a MISFET transistor.
- a further layer 4 is deposited in the form of a thin film of polythienylenevinylene or PTV which is an organic semiconductor material. This layer 4 substantially determines the electrical parameter of the MISFET transistor.
- a film 5 of polyvinyl phenol PVP which forms the gate isolator of the transistor and is opaque to UV radiation and visible light is deposited over the PTV film 4.
- Another PANI film is again deposited on the top of the PTV film 5 and patterned by radiation with UV light such that isolating structures 6 are formed.
- a still electrical conducting area 2 forms the gate electrode of the MISFET structure.
- the main object of the present invention is to provide improved fabrication methods for conducting connections and electrodes in microelectronic components and particularly microelectronic devices with large areas on flexible substrates by means of processes which combine high-volume fabrication at low costs.
- the present invention will thereby make possible flexible and cheap, but simultaneously also singularly simple and precise fabrication of devices such as flat display devices, logic circuits, memory devices etc.
- the invention it is advantageous selecting electromagnetic radiation used for the irradiation among one or more of the spectral ranges gamma, x-ray, ultraviolet, visible light, infrared and microwave, or selecting particle radiation used for the irradiation among one or more of the following types of particles, viz. elementary particles including protons, neutrons or electrons; ions, molecules or material aggregates.
- the invention advantageous modulating the radiation spatially in a plane substantially parallel with a material structure, by means of a mask which is patterned according to the determined protocol, the mask modulating intensity and/or phase of the radiation incident thereto for generating electrical and semiconducting structures in the material structure, or modulating the radiation spatially in a plane substantially parallel with the material structure by concentrating the radiation into a beam with dimensions compatible with the dimensions of the electrical conducting or semiconducting structures and scanning the material structure with the beam which is intensity-modulated according to the determined protocol for generating two-dimensional electrical conducting or semiconducting structures in the material structure.
- the multilayer structure formed by successive deposition of two or more layers it is advantageous generating the two-dimensional electrical conducting or semiconducting structures in a layer immediately after the deposition of the layer on the substrate or an adjacent layer and before depositing a further layer on the first-mentioned layer.
- connection preferably one or more two-dimensional electrical conducting or semiconducting structures are generated in the layer, such that they according to the protocol register with one or more two-dimensional electrical conducting or semiconducting structures generated in an adjacent, already deposited layer, whereby one or more vertical electrical conducting or semiconducting channels are generated in the cross-direction between the layers.
- the multilayer structure is formed by lamination of two or more self-supporting layers
- one or more layers for generating electrical conducting or semiconducting structure are selected by irradiating the selected layer or layers with radiation of specific radiation characteristics or a given power, the selected layer or layers being formed of a material which responds to one or more of the radiation characteristics and/or the power or combinations thereof.
- the specific radiation characteristics are intensity and/or frequency; one or more layers for generating electrical conducting or semiconducting structure preferably being selected by irradiation with electromagnetic radiation on two or more frequencies or within two or more wavelength bands, such that the irradiation on a given frequency or in a given wavelength band causes a response in one or more, but not all layers.
- the electrical conducting or semiconductor structures in two or more layers are advantageously generated in positions where one or more electrical conducting or semiconducting structures according to the protocol respectively form one or more vertical electrical conducting or semiconducting channels in the cross-direction through the layers in the stacked configuration, and then preferably providing according to the protocol the electrical conducting or semiconducting structures which form a vertical channel through the layer according in electrical conducting or semiconducting connection with one or more two-dimensional electrical conducting or semiconducting structures in this layer.
- each channel is formed with a conductivity or conduction mode which is constant between the layers or with a conductivity or conduction mode which varies between the layers.
- a method for erasing which is characterized by irradiating each material structure with radiation of a given intensity and/or frequency characteristic adapted to the specific response of the material to the energy supplied by the radiation, and by modulating the radiation spatially in each case according to the protocol which represents the generated pattern of electrical conducting or semiconducting structures in the relevant material structure, whereby the two-dimensional electrical conducting or semiconducting structures present in the material structures in response to the energy supplied by the irradiation are erased according to the protocol, such that the material of the material structure thereafter in its entirety arrives in the electrical non-conducting state.
- the electromagnetic radiation used for the irradiation is selected among one or more of the spectral ranges gamma, x-ray, ultraviolet visible light, infrared and microwave; or selecting particle radiation used for the irradiation among one or more of following particles, viz. elementary particles including protons, neutrons and electrons; ions, molecules and material aggregates.
- the method for erasing advantageous modulating the radiation spatially in a plane substantially parallel to a material structure by means of a mask which is patterned according to the determined protocol, the mask modulating intensity and/or phase of the radiation incident thereto for erasing the electrical conducting or semiconducting structures in the material structure or modulating the radiation spatially in a plane substantially parallel with the material structure by concentrating the radiation into a beam with dimensions compatible with the dimensions of the electrical conducting or semiconducting structures, and scanning the material structure by the beam which is intensity-modulated according to the determined protocol for erasing of electrical conducting or semiconducting structures in the material structure.
- the material structures in the matrix are formed by thin layers in stacked configuration
- fig. 1 shows a MISFET with electrodes formed of a photoconvertible material according to prior art
- figs. 2a, b, c schematically steps in the method for generating according to the present invention
- fig. 3 schematically the joining of self-supporting layer to a multilayered structure
- fig. 4a schematically another embodiment of the method for generating according to the invention
- fig. 4b schematically the spectral responses of photoconvertible materials used in the embodiment in fig. 4a, fig.
- FIG. 5 a schematic section through a laminated multilayer structure which comprises conducting or semiconducting structures generated by the method according to the present invention
- fig. 6 a schematic section through a diode structure generated by the method according to the present invention
- fig. 7 a schematic section through a MOSFET structure generated by the method according to the present invention
- fig. 8 a schematic section through a logic inverter structure based on the MOSFET structure in fig. 7 and generated by the method according to the present invention
- fig. 9 the equivalent diagram of an AND gate realized in CMOS technology
- figs. lOa-d in plan view sublayers in an AND gate structure generated by the method according to the invention and according to the equivalent diagram in fig.
- fig. 8 with the use of MOSFET structures as shown in fig. 7, fig. 11 the AND gate structure in fig. 10 as a stacked multilayer configuration, but exploded in sublayers, fig. 12 schematically another variant of the AND gate structure in fig. 10 and with the separate CMOS structures provided mutually connected in a vertical configuration, fig. 13 a schematic production line for multilayer circuits on a substrate and using the method for generating according to the present invention, and fig. 14 schematically the spectral response of photoconvertible materials as used in the embodiment in fig. 13.
- the three-dimensional electrical conducting or semiconducting structures can be generated as two-dimensional structures of this kind by direct local influence of the radiation on a single layer and appears as three-dimensional by joining single layers into a multilayer structure.
- the electrical conductive or semiconductive structures may be generated by additives which, when stimulated by the irradiation, influence the convertible material such that its electronic properties are changed.
- the radiation influence must be spatially defined in a corresponding three-dimensional pattern.
- the explanation of the method in the following essentially will be directed towards multilayer structures or layered structures where the three-dimensional definition of the electrical conducting or semiconducting structures is obtained by a different responsitivity to the radiation effect in two or more layers of convertible material which form a stack.
- the convertible material will be an organic material, for instance a molecule, an oligomer or a polymer where a phase transition from an initial first state to a new second state takes place upon irradiating, for instance with light in a given wavelength band.
- the most important change taking place from the first to the second state is the degree of electrical conduction.
- the method for generating and erasing of electrical conducting or semiconducting structure will be exemplified by spatially controlled irradiation of layered or layerwise built-up irradiation convertible materials (ICM).
- Multilayer stacks of irradiation convertible material are of particular interest in connection with multilayer thin-film circuits where it is required to generate electrical conducting lines, current paths, connection points or electrodes in several layers such that the conducting structures in one layer has a precisely controlled spatial relationship to the conducting structures in the layers which are located above or below.
- TFET thin-film field effect transistors
- Another example is electrical connections between the layers where traditional solutions in many cases are unsatisfactory, for instance by incorporating a number of steps such as forming open channels or vias between suitable points which then shall be electrically connected in the different layers and with subsequent filling or casing of the channels with a conducting material, such as this finds its parallel in the use of through-plated holes in circuit boards to obtain a connection from the front to the back of the circuit board.
- a third instance is the generation of capacitors by defining conducting areas which are aligned mutually opposite in two layers separated by an isolating layer.
- Multilayer structures as described herein are of particular interest when they are integrated with thin-film semiconductors in order to form complete circuits.
- the present standard procedures for fabricating microelectronic circuits which exploit the semiconducting properties of a common silicon substrate restrict automatically the realizable architectures to the kind which allows access to the substrate for all active devices.
- the method according to the present invention is used for generating electrical conducting or semiconducting structures in three dimensions by means of stacked layers, whole devices may be generated in this manner without any essential restriction with regard to the size or complexity as scaling quite simply takes place by joining more layers to the stack.
- each layer may be made thin, for instance with an order of magnitude of 10-100 nm, the resulting volumetric density for the circuit patterns and hence the performance per weight or volume unit may be extremely high.
- Further hybrid architectures may be realized with the use of layers which includes irradiation-converted electronic structures which are formed on the top of and function in cooperation with additional silicon-based electronic circuits.
- the basic object of the present invention is the generation of electrical conducting, semiconducting or resistive structures in three-dimensions in a multilayer material in a monolithic format and may be realized using a number of different fabrication procedures. Such procedures will be described separately in the following.
- the first step is a patterned conversion of a single-layer irradiation-convertible material ICM with subsequent sequential combination of the layers into a multilayer stack.
- Multilayer structures may be formed in the irradiation convertible materials which are deposited and processed sequentially as a set of thin film layers SSI, SS2, SS3 on a common substrate 1, such this is shown in figs. 2a, b, c.
- the substrate 1 may be a rigid or flexible sheet with arbitrary thickness or it may be a continuous tape in a reel-to-reel process.
- the sequential process takes place as follows.
- a first coating layer SSI is applied to the substrate followed by a spatially controlled irradiation which forms conducting structures 9.
- the irradiation takes place through a first mask or spatial light modulator (SLM) 7a.
- SLM spatial light modulator
- the irradiation will cause the direct conversion into another conduction state or generate a latent image which may be developed in a post-irradiation process.
- the last process step may be exposure to suitable chemical species in liquid or gaseous state and may in some cases also be stimulated by global irradiation.
- An example of direct photoconversion from conducting to a substantially non-conducting state without a process step after irradiation is the use of deep UV irradiation with polyaniline as mentioned above with reference to the paper by de Leeuw & al.
- An example of photoconversion from conducting to a substantially non-conducting state with the use of wet chemistry is the exposure of antraquinon-2-sulphinic acid-(AQSA) doped polypyrrol to blue or ultraviolet light, followed by wet processing.
- a second layer SS2 is applied on the top of the first, for instance by evaporation, sputtering, application of a liquid (for instance by spin or dip coating), doctor blading or by lamination of a thin film onto the first layer SSI .
- the photoconversion of the second layer SS2 takes place by means of spatially controlled irradiation and for instance conducting structures 9 are generated through the mask or SLM 7b. If the photoconversion takes place directly, i.e. is effected by means of irradiation alone, measures must be taken to prevent activation of the underlying layer SSI.
- This may for instance take place by incorporating a radiation shielding layer between the two layers SSI, SS2, as the radiation-shielding layer may be a spectral filter or absorbing or reflecting media, or by using coating layers with different spectral photosensitivities.
- measures must be taken to prevent that chemical reactants penetrate to the second coating layer SS2 or changes or damages the first coating layer SSI. In this case such measures may include control of the intrusion of chemical species in the second layer via a strict processing protocol or by choosing materials in the first coating layer which are not influenced by the chemical processing means used on the second coating layer SS2.
- a third coating layer SS3 is applied on the top of the second, possibly followed by a fourth, fifth, sixth layer etc., as required.
- the third layer SS3 may for instance after the conversion comprise semiconducting structures 10 generated by the irradiation through the mask or SLM 7c. As before care must be taken to avoid that the processing of a given layer disturbs or damages the underlying layers.
- the measures which may be used shall incorporate an extension of those already mentioned above in connection with the processing of the two first coating layers.
- the method as mentioned in connection with figs. 2a, b, c may also be used for patterned irradiation of self-supporting single films or tapes of irradiation convertible material ICM, followed by an assembly into a multilayer stack.
- An embodiment of method of this kind is particularly suited for processing in reel-to-reel such this is shown schematically in fig. 3.
- Each film is in fig. 3 shown as three films ICMi, ICM 2 , ICM 3 and is subjected to photoconversion in the desired spatial pattern, for instance by means of masks 7 followed by an assembly into a multilayer structure, for instance by gluing together or heat-assisted lamination.
- a flexible tape MLS results which either may be folded or rolled together or cut into segments.
- this embodiment of the method for generating according to the invention is compatible with both wet or dry processing after the irradiation.
- this embodiment of the method will be more difficult to implement than the alternatives which are described above with reference to figs. 2a, 2b and 2c or which shall be discussed below with reference to figs. 4a, b.
- irradiation convertible material ICM is drawn from respectively rolls R a and guided via adjustment rolls R b ⁇ , R b2 , ••• for tightening and positioning of the tape through the masking device 7.
- the completed patterned films ICMi, ICM 2 , ICM 3 are then conveyed over a guide roll R c and after further position adjustment through a lamination step R D and laminated into the multilayer structure MLS.
- a patterned photoconversion may also be implemented on a pre-formed multilayer stack of irradiation convertible material ICM such this is shown in fig. 4a.
- a multilayer stack of such materials is made by repeated applications of a number of supporting layers SSI, SS2... or films on a carrier substrate or assembly.
- Each layer SS in the stack may change its electrical characteristics under influence of spatially defined irradiation or possibly heat generation as result of such an irradiation.
- the material in each layer SS is selected such that the response to irradiation becomes different from layer to layer and a selective patterning in a given layer is obtained by suitable choice of radiation characteristics.
- fig. 4b The spectral responses for the wavelengths ⁇ i, ⁇ 2 , ⁇ 3 , ⁇ 4 , are shown in fig. 4b, and imply that a given layer in the stack may be selected by using light of a suitable wavelength.
- fig. 4a shows addressing and masking of the layer SS2 with light on the wavelength ⁇ 2 .
- the irradiation makes the material change from a non-conducting to a conducting state.
- the patterned irradiation takes place by illumination through a mask 7, but other alternatives may be used such as raster-scanning with focused laser beams or illumination with near-field imaging or projection imaging of luminous pixels in an addressable matrix light source.
- This light source might for instance be a cluster laser or an array of laser diodes.
- optical active elements in the form of lenslets or diffractive structures may be used.
- controllable masking devices could be used allowing a spatial reconfiguration of the pattern according to some determined protocol or other.
- a controllable masking device of this kind may for instance be a spatial light modulator. It could also be topical for determined purposes to use masks which allow intensity modulation or phase shift.
- the light source could additionally be global.
- the contribution from the separate light source could merge with a contribution from neighbouring light sources such that the structures which are generated in the irradiation convertible material becomes overlapping and continuous without spatial variation in the electrical properties.
- light sources of this kind may be made such that intensity or frequency may be tuned. In the latter case it will in combination with diffractive elements for instance be possible to obtain a focusing to a determined depth in the matrix of an irradiation convertible material and to define a multilayer structure in the matrix, if the material first is converted at an e.g. determined threshold of energy density of the radiation.
- light sources, masks and modulators for the purpose of the present invention do not form a part of the invention, and that they generally in any case must be supposed to be known to persons skilled in the art.
- a number of the candidate irradiation convertible materials will initially be in a conductive state with high broadband optical absorption and convert to a bleached conductance state in response to the irradiation.
- Measures to avoid crosstalk between layers due to such phenomena may include two-sided illumination, i.e. both from the top and the bottom of the stack, in the latter case through a transparent substrate if present; including a blocking layer in the stack, for instance a light-absorbing and light-reflecting layer provided between layers which may be subjected to crosstalk; sequential conversion of the layers, starting with the one being farthest away from the radiation source, for instance the bottom layer SSI in fig.
- the basic principle of in situ irradiation conversion of materials is to generate conducting or semiconducting structures by means of different radiation types, for instance ultraviolet radiation, visible light or near infrared radiation, thermal infrared radiation, x-ray radiation or particle radiation.
- the conversion may additionally be reversible or irreversible. Concrete examples of this will be given below.
- the subsequent listing of possible applicable irradiation convertible materials ICM shall, however, in no way be regarded as exhaustive. These materials are for the time being in an early development stage and it is to be expected that ongoing research and development activities in the field dramatically shall increase the number of available materials. Below follows examples of such materials.
- Example 1 Irradiation convertible materials for use with ultraviolet, visible and infrared light a) Transition from conducting to isolating state: Most conjugated polymers may in irradiation with light, e.g. ultraviolet light, be converted from conducting to isolating, for instance the above-mentioned polyaniline. b) Transition from isolating to conducting state: Different conjugated polymers patterned by irradiation with light become conducting by subsequent exposure to a suitable dopant in gaseous or liquid form, e.g. a dimethoxyphenylene derivative of poly(phenylene vinylene) (DMEO-PPV).
- DMEO-PPV dimethoxyphenylene derivative of poly(phenylene vinylene)
- DMEO-PPV may transfer from isolating to semiconducting state by an elimination reaction of polyelectrolyte films formed thereof. It will then be generated a poly conjugated chain by irradiation with laser light on 514.5 nm at 10 W/cm 2 (cf. F.A. Torres-Filho & R.W. Lenz, "Electrical, thermal and photo properties of poly(phenylene vinylene) precursors; I.
- Example 2 Conversion with x-ray radiation a) Transition from isolating to conducting state: Thin films of polyaniline and poly(o-methoxyaniline) was exposed to x-ray radiation and subjected to a humid atmosphere (cf. LA: Malmonge and L.H.C. Mattoso, "Doping of Polyaniline and Dervatives Induced by X-Ray Radiation", Synthetic Metals: Proceedings of the 1996 International conference on Science and Technology of Synthetic Metals, vol. 1984, no. 1-3, part 1 :779-780, Elsevier Science S.A. Lausanne, Switzerland 1997 (ISSN: 0379-6779)).
- Poly(phenylene vinylene) has been derived from a sulphonium salt precursors by ion irradiation at 1000 keV Ne + (cf. J. Davenas, V. Massardier & V.H. Tran, "Conducting polymer synthesis via ion beam precursor conversion", Nuclear Instruments & Methods in Physics Research, Section B: Beam Interactions with Materials and Atoms. J+C on New Trends in Ion Beam Processing from Ions and Cluster Ion Beams to Engineering Issues, Proceedings of the 1995 E-MRS Symposium, France 1995).
- Poly anilines og polythiophenes may be doped by exposure to electron beams or light, as salts of complex cathions, so-called onium salts admixed in the polymer are decomposed during the irradiation and generate bronsted acids (proton acids) which acts as in situ dopants, (jf. M. Angelopolous, J.M. Shaw, W.S, Huang & R.D. Kaplan, "In-situ radiation-induced doping of conducting polymers", Molecular Crystals and Liquid Crystals, 189:221-225 (1990)).
- bronsted acids proton acids
- Example 5 - Thermal conversion may be regarded as a secondary effect of the irradiation, whether it takes place by means of electromagnetic irradiation or particle irradiation. Thermally induced conversion will very often be a threshold effect and it will then as a rule only be topical to use radiation which may be focused such that a controlled energy density is obtained within a volume element in the matrix. Treatment of single layers may also be performed for instance in connection with the method for generating and then after the generation has taken place in order to control conducting or semiconducting properties, for instance by conversion of monomer to oligomer, doping, crystallization etc. Such processes are well-known and are widely used and specific examples shall hence not be given here.
- a thermal post-treatment which is applied with the method according to the present invention may take place globally, i.e. in the composite or monolithic matrix and need not then necessarily be induced as a secondary effect of irradiation.
- 3 conversion from isolating to semiconducting state by means of ion irradiation was discussed.
- An alternative may be to subject a semiconducting microcrystalline material to a short radiation pulse which causes fast transient heating and cooling with conversion to an amorphous non-semiconducting state.
- Laser-induced conversion between amorphous and quasi-crystalline state in polymers is a well-established technology for data storage on optical disks and shall hence not be discussed in further detail here.
- Example 6 Dye-mediated selectivity in a multilayer stack
- conversion in specific layers of irradiation convertible materials may be obtained by spectral-selective irradiation with for instance light or other types of electromagnetic radiation.
- cross-talk between the layers in the different irradiation convertible materials restricts the achievable contrast and reduces the achievable number of layers in the stack.
- the trade-off between layer selectivity and irradiation on one hand and the irradiation convertible materials' electrical performance on the other hand will lead to undesired limitations of the total performance of a device thus generated. This problem may be solved by de-coupling the selectivity from the electrical performance.
- optical dyes which cover the whole spectrum from ultraviolet over visible light to near-infrared with high absorptivity in well-defined spectral bands which may be selected with mutual complementary absorption ranges which precisely correspond to the those evident from fig. 4b.
- An admixture of a dye of this kind in a weakly absorbing irradiation convertible material such that the mixture obtains the absorption characteristics of the dye provides a spectral "tool" which may be used to obtain the desired selectivity for converting given layers in a stack. Energy absorbed in a dye from the irradiation is converted to heat in a very short time and causes a local temperature rise.
- a heat-activated irradiation convertible material in this range may be influenced indirectly via absorption in the dye.
- the thermal field which is caused by the absorbed energy in the dye must precisely controlled. This is achieved by using radiation pulses which are short and intense.
- a sudden temperature increase in an infinitesimally thin layer in the material or in the matrix will make itself felt to a distance from this layer corresponding to a thermal diffusion length defined by the formula:
- K thermal conductivity
- p the density of the material
- c the specific heat of the material.
- Example 7 Electrical connections between layers
- connection as well as active and passive devices may be generated in the same processing sequence which defines the electrical conducting and semiconducting structures in each layer, i.e. with the same kind of spatial precision as the structures themselves and without resorting to further and other types of manufacturing steps.
- Fig. 5 shows the basic principle for the particular case where a single conducting path 9 shall be generated between a portion of for instance of a conducting structure in a layer SS5 and a portion of another conducting structure 9 in a layer SS8 spaced apart from the former.
- a column 9' of conducting material is formed as shown in fig.
- the cross-section of column 9' may be defined arbitrarily via the selected irradiation pattern.
- a number of parallel conducting columns may be generated by direct extension of this procedure and the columns may begin and end in different layers such this is apparent from fig. 5.
- the latter shall be made concurrently with other conducting or semiconducting structures 10 which are patterned in this layer, for instance SS6 in fig. 5, i.e. without having to carry out other or different processing steps.
- the degree of conversion from a non-conducting to a conducting state or vice versa can be controlled by the irradiation, for instance via the dose, intensity, spectral content etc.
- a column which connects points in two different layers may be formed such that it functions as a resistor in a circuit by choosing the degree of conductivity in segments from layer to layer along the column.
- Certain irradiation convertible materials may be made brought from a conducting state by irradiation and other external influences and remain in this state until they are subjected to for instance another kind of irradiation or external influence which brings the material back to the initial state.
- This is among other the case of different organic macromolecules and other materials which generally are known as molecular electronic materials.
- An instance of a material of this kind is disclosed in the paper "A new material for optical, electrical and electronic thin film memories" by Z.Y. Hua & G.R. Chen, Vacuum, Vol. 43, No. 11 : 1019-1023 (1992).
- This material is an organometallic charge-transfer complex M(TCNQ) formed by TCNQ (7,7,8,8-tetracyanoquinodimetan, C 12 H 4 N 4 ) which functions as an electron acceptor molecule with different metals as electron-rich donors.
- the metals may be Li, Na, K, Ag, Cu or Fe.
- M(TCNQ) may under the influence of light radiation and for the sake of that also energy supplied in the form of heat or electrical fields transfer from a high impedance state to a low impedance state.
- the reaction may be written as [M + (TCNQ) " ]n ⁇ - ⁇ hv ' E ⁇ Mx + (TCNQ)x + [M + (TCNQ) " ]n- x
- the process is reversible, as the return reaction may be obtained by supplying energy ⁇ in the form of heat, electrical fields or photon radiation.
- the reversible reaction result in that M(TCNQ) may be used for generating a bistable switching medium, for instance an erasable memory material.
- the method according to the present invention is based on the use of irradiation and not electrical fields, and it may then be relevant that the electron donors 25
- M(TCNQ) are selected among the above-mentioned metals which yield modifications of M(TCNQ) that are sensitive to certain wavelengths of light.
- M(TCNQ) has non-linear current-voltage characteristics, something which may be used for realizing memories of the type ROM and RAM.
- M(TCNQ) stably and reproducably allows current-controlled bistable electrical switching.
- the high impedance state may be used for representing binary 1 and the low impedance state binary 0.
- the transition time between two such states is less than 400 ns. - Further examples of relevant materials are discussed in W.
- a first method for erasing may be realized by irradiating the separate material structure and will allow erasing of electrical conducting or semiconducting structures in close analogy with the method for generating the structures.
- a selective erasing of the structures may, however, be achieved by modulating the radiation spatially in a plane, substantially parallel with the material structure by means of a mask which is patterned according to a determined protocol, as the mask then either modulates the intensity or the phase of the incident radiation for erasing the electrical conducting or semiconducting structures in this material structure.
- the radiation may also be modulated spatially in a plane by concentrating it to a beam with dimensions which are compatible with the dimensions of the electrical conducting or semiconduting structures and by scanning the material structure with a beam which is parallel to the plane and intensity-modulated according to a determined protocol, thereby erasing the electrical conducting or semiconducting structures which are present in the layer.
- the radiation will be directed from the side of a possibly stacked structure and modulated spatially such that it becomes parallel with and confined to the structure.
- a selective irradiation where one or more layers in a stacked configuration shall be erased, and the radiation in this case will as usual be incident perpendicularly to the plane of the layer.
- the selectivity may then be obtained by the relevant layers being formed of a material which responds to one or more radiation characteristics or a given power of the radiation.
- Possibly erasing may also take place with focused and scanning beams which are focused to a selected layer and in a volume element of this layer concentrates energy to such a density that it exceeds a possibly well-defined threshold in order to cause erasing.
- Fig. 6 shows a forward-biased pn junction diode with conducting and semiconducting structures generated by the method according the invention and realised in thin-film technology with four sublayers SS1-SS4.
- the layers SS2 and SS3 contain the active semiconducting material provided between the elctrodes 11 in respectively the sublayers SSI and SS4.
- the active material 10 in the sublayer SS2 is an n-doped semiconductor, while the adjacent active material 10' in the sublayer SS3 is a p-doped semiconductor.
- the electrodes 11 in the layers SSI and SS4 are contacted by horizontal electrical conducting structures or conducting paths 4 in the same layer.
- the separate layer in the diode structure in fig. 6 has typically a thickness of about 100 nm such that the whole structure forms a multilayer structure with a thickness less than l ⁇ m.
- Fig. 7 shows schematically a MOSFET for use in the present invention and realized wholly in organic material in thin-film technology.
- the gate electrode 12 is provided in the sublayer SSI and connected with a horizontal conducting structure 9, while the sublayer SS2 constitutes the gate isolator 13.
- the active semiconducting material 10 is provided in the sublayer SS3 and registers with the gate electrode 10.
- the source and drain electrodes 14 are provided in the following top layer SS4 and are contacted by horizontal electrical conducting structures 9 in the same layer.
- Each of the layers comprises either electrical conducting structures or a semiconducting structure, as well as dielectric areas.
- the thickness of a MOSFET of this kind may be V_ ⁇ m, while the extension in the horizontal plane such as may be realized with present technology will be from at most a few ⁇ m to less than l ⁇ m.
- the MOSFET structure in fig. 7 may now be used in logic gates, for instance a logic inverter in CMOS technology as shown in fig. 8.
- An inverter of this kind is formed by parallel connection of the drain and source electrode in respectively an n-MOSFET and a p-MOSFET in a back-to-back configuration, with common gate electrode.
- a vertical conducting structure 15 is generated and passes through all sublayers SS1-SS7 and connects the elctrodes 14'.
- the output signal from the inverter is conveyed on this conducting structure 15 to a horizontal connecting structure 9 at left in the figure.
- the common gate electrode 12 of the MOSFET receive the input signal via the horizontal conducting structure 9 in the sublayer SS4 at right in the figure.
- the thickness of all sublayers will then be less than l ⁇ m, typically realized with about a thickness of about 0,7 ⁇ m, while the horizontal extension of the inverter will have the sametechnisch .
- Active components like the MOSFET structures shown in fig. 7 may be used for forming integrated circuits by stacking of sublayers with structures which have the desired electrical properties and wholly are realized in an organic thin-film technology. Specifically the following example is connected with an AND gate realized in CMOS technology with the use of the transistor structure as shown in fig. 7.
- CMOS technology complementary MOS technology
- the CMOS AND gate is realized with respectively n-MOSFETS and p-MOSFETS of the enrichment type as switches.
- Two input signals A and B are conveyed respectively to the gate electrodes on p-MOS Q ⁇ and Q 2 and the gate electrodes on n-MOS Q 3 and Q . If both input signals switches A and B are high, the output signal X will be low. In this case Q 3 and Q will both be on and the p MOS switches Qj and Q 2 will both off, i.e. no current flows and the output signal X hence goes low.
- Figs. lOa-lOd show the AND gate wholly realized in thin-film technology and with the active and passive devices provided in four sublayers SSI, SS3-SS5.
- the first sublayer SSI (fig. 10a) contains the gate electrodes g g 6 where the subscript points to the corresponding subscript for the MOSFETs QrQ 6 in fig. 9.
- the inputs A and B are conveyed to respectively the gate electrodes g 1 ⁇ g 3 and g 2> g and via horizontal conducting structures or current paths 9.
- the gate electrodes g 5 , g 6 in the inverter are connected with a horizontal current path 9.
- a vertical electrical conducting structure is denoted 15, the symbol ⁇ indicating that it extends upwards in vertical direction from the sublayers SSI.
- the symbols ⁇ and V indicate that the vertical conductor structure 15 in the layer SS3 extend vertically through this layer and on both sides thereof.
- the vertical layer SS3 comprises areas with active semiconductor materials b ⁇ -b 6 (corresponding to 10 in fig. 7) which are assigned to and register with the corresponding gate electrodes g ⁇ -g 6 in the layer SSI .
- a layer SS2 exclusively, apart from the vertical conductor structure 15 which also extends through this sublayer on both sides thereof, consists of dielectric material which forms a common gate isolator for the MOSFETs QrQ 6 which realize the AND gate.
- the layer SS2 is, of course, located between SSI and SS3, but has been excluded from the drawing.
- the layer SS4 fig. 10c is provided above and adjacent to the layer SS3 and comprises respectively the source electrodes S ⁇ -s 6 and the drain electrodes d]-d 6 for the corresponding MOSFETs QrQ ⁇ -
- the active semiconductor material dj-d 6 which is located in the layer SS3 is here indicated by stitched lines.
- the vertical current path 15 also extends also to the layer SS4 and to both sides thereof and contacts a horizontal current path 9 in the sublayer SS5 as shown in fig. lOd.
- This horizontal current path lOd corresponds to the connection between the drain electrodes d 2 and d 3 for the corresponding MOSFETs Q 2 , Q 3 and is additionally also connected with the drain electrode di on Qi .
- Another horizontal current path 9 realizes the serial connection between the source electrode Si on Q 3 and the drain electrode d 4 on Q .
- the source electrodes s and s 6 are grounded on further horizontal conductor structures 9, while horizontal conducting structure 9 farthest to right in the layer SS5 is supplied with a voltage V dd and connects the source electrodes s ⁇ , s 2 , s 5 on respectively Q b Q 2 and Q 5 .
- a further horizontal current path 9 uppermost in fig. lOd forms the parallel connection between the drain electrodes d 5 ,d 6 on Q 5 , Q 6 and the output line, denoted with X.
- the output signal X from the NAND gate consisting of Qi, Q 2 , Q 3 , Q 4 is conveyed on the vertical current path 15.
- Fig. 11 shows schematically how the layers in fig.
- the stack is shown exploded in its separate sublayers SS1-SS5, but with correct registration and the course of the vertical current path 15 through every sublayers is indicated by the stitched line.
- the total AND structure as shown in fig. 11 may have a thickness of 0,75 ⁇ m and an area of about 100 ⁇ m 2 (12-8 ⁇ m 2 ). The volume of the structure will hence be about 75 ⁇ m 3 .
- the vertical AND gate structure exploits the fact that the gate electrodes gi and g 3 of the transistors Qi, Q 3 are at the same common potential, the gate electrodes g 2 and g 4 in Q 2 , Q 4 on another common potential and the gate electrodes g 5 and g 5 in Q 5 , Q 6 on a third common potential.
- the transistors QrQ 6 are implemented as CMOS circuits in a pairwise back-to-back configuration by common gate electrode g ⁇ ,g 3 ; g 2 ,g ; gs,g6 for the corresponding MOSFET structures Q ⁇ ,Q 3 ; Q 25 Q 4 ; Q 5 ,Q O -
- Each CMOS circuit is provided on an isolating layer which in fig. 12 is located below Q 3 , between and Q 4 and between Q 2 and Q 5 in each of the MOSFET structures.
- the gate electrodes g are also, of course, isolated from the active semiconductor material by not explicitly denoted isolating layers which comprise the respective gate isolators.
- the vertical AND gate structure in fig. 12 including the substrate 1 is generated by a total of 24 sublayers, of which 6 relatively thick isolating layers form the gate isolators and three corresponding thick isolating layers isolate the paired combinations of MOSFET structures mutually.
- the whole stacked layer configuration in fig. 12 hence will have a thickness of about 3.0 ⁇ m and be provided on an area of 16 ⁇ m .
- the total volume thus becomes less than 50 ⁇ m 3 , a reduction of the volume of 1/3 relative to the configuration in fig. 11.
- the current paths which in the configuration in fig. 11 from the indicated dimensions will have a length of 52 ⁇ m, may in the configuration in fig.
- the configuration in fig. 11 may realize about 10 5 logic gates of the kind shown on 1 mm 2 and with a layer thickness well below l ⁇ m, while the configuration in fig. 12 might realize about 6-10 5 gates on the same area with a somewhat better form factor, such that the increase in the device density becomes about 33% relative to the device density of the configuration in fig. 11.
- the processing step in the method for generating according to the present invention may be made compatible with reel-to-reel processing on a continuous tape which is conveyed over rolls 16, as shown schematically in fig. 13.
- a layerwise deposition of photo-convertible material takes place on a flexible substrate 1 , here in the form of three layers ICMi, ICM 2 , ICM 3 , where the photo-convertible or irradiation convertible material ICM in each layer has a different spectral response, for instance, concentrated to wavelenghts ⁇ ⁇ 2 , ⁇ 3 .
- the deposition of photo-convertible material ICM may for instance take place by dip-coating in containers wherein the photo-convertible material is provided in the form of a solution.
- a multilayer structure MLS is now obtained and forms the composite matrix and it is conveyed after a possible not shown post-treatment onto a drum 17 where on the inside of the continuous tape in respectively first, second and third sectors Si, S 2 , S 3 via masks 1 ⁇ , 1 2 , 7 3 which in each case form the desired pattern, or a spatial light modulator, takes place a patterning of the layers ICMi, ICM 2 , ICM 3 , with the desired electrical conducting or semiconducting structures.
- Masks 7, possibly spatial light modulators, may then be provided on a co-rotating drum 18 provided therewithin such that an optimum spatial resolution is ensured within the time window of the desired exposure.
- a co-rotating drum 18 provided therewithin such that an optimum spatial resolution is ensured within the time window of the desired exposure.
- not shown light sources for the exposure and possibly optical devices for instance for field correction, collimation etc.
- the not shown light sources may be provided integrated with the masks, for instance in the form of laser diode array and the exposure take place in a near field arrangement.
- the layer ICM] closest to the substrate for the patterning can be addressed selectively with light of the wavelength ⁇ t , in the next sector S 2 addressing takes place to the abovelying layer ICM 2 with light of the wavelength ⁇ 2 and in the following sector S 3 for instance to the uppermost layer ICM 3 with light of the wavelength ⁇ 3 .
- the response diagram of the photo-convertible materials ICMi, ICM 2 , ICM 3 is schematically rendered in fig. 14 for the relevant wavelengths ⁇ i, ⁇ 2 , ⁇ 3 .
- the irradiation may take place by suitable not shown devices from the outside radially towards the centre of the drum 17 and then in reverse order of what is shown in fig. 13, viz, with light of wavelength ⁇ 3 in the first sector etc. It must, however, be supposed that the embodiment for reel-to-reel processing most simply is realized as shown in fig. 13 with regard to obtaining accurate registration and co-rotation of masks/spatial modulators and light sources during the exposure.
- the multilayer structure MLS appears with the electronic circuits IC, in fig. 13 indicated as IC k+ i, IC k , IC k - ⁇ , ... generated in stacked configuration and the tape is conveyed further to optional, not shown work stations e.g. cutting or separating into the single circuits IC.
- Processing of separate layers i.e. the generation of electrical conducting and semiconducting structures may also take place in separate reel-to-reel paths such that each layer is subjected to the photo-conversion processes in different paths.
- Suitably possible post-treatments and corrections for instance a possible heat treatment may then take place before each separate layer is joined to a multilayer structure and forms a stacked circuit configuration.
- a processing of this kind may take place in a layout as already shown in fig. 3. Again with respect to the patterning of the separate layers the movement of the path must be taken into consideration with a view of achieving an optimum spatial resolution of the desired structures generated in the photo-conversion.
- the protocol for a given circuit configuration in multilayer design may be generated far from the manufacturing location of the circuit and transmitted thereto for downloading to for instance a control device which controls the generation of the physical circuit patterns in situ at a manufacturing location.
- a user may hence thereby generate and produce circuits by tele-processing according to own specifications solely by transmitting the necessary instructions and information.
- the present invention may thus furnish the concept application and customer specific circuit production a radically new content.
Abstract
Description
Claims
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2000535041A JP2002515641A (en) | 1998-01-28 | 1999-01-28 | Method for producing three-dimensional conductive or semiconductive structure and method for erasing this structure |
US09/381,995 US6403396B1 (en) | 1998-01-28 | 1999-01-28 | Method for generation of electrically conducting or semiconducting structures in three dimensions and methods for erasure of the same structures |
AU23032/99A AU739848B2 (en) | 1998-01-28 | 1999-01-28 | A method for generation of electrical conducting or semiconducting structures in three dimensions and methods for erasure of the same structures |
CA002319428A CA2319428C (en) | 1998-01-28 | 1999-01-28 | A method for generation of electrical conducting or semiconducting structures in three dimensions and methods for erasure of the same structures |
EP99902942A EP1051741A1 (en) | 1998-01-28 | 1999-01-28 | A method for generation of electrical conducting or semiconducting structures in three dimensions and methods for erasure of the same structures |
HK01106030A HK1035602A1 (en) | 1998-01-28 | 2001-08-27 | A method for generation of electrial conducting orsemiconducting structures in three dimensions and methods for erasure of the same structures. |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
NO980385A NO980385D0 (en) | 1998-01-28 | 1998-01-28 | Circuits generated by in situ conversion |
NO19980385 | 1998-01-28 | ||
NO982518A NO308149B1 (en) | 1998-06-02 | 1998-06-02 | Scalable, integrated data processing device |
NO19982518 | 1998-06-02 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO1999045582A1 true WO1999045582A1 (en) | 1999-09-10 |
WO1999045582A9 WO1999045582A9 (en) | 1999-11-11 |
Family
ID=26648814
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/NO1999/000022 WO1999044229A1 (en) | 1998-01-28 | 1999-01-28 | A method for generating electrical conducting or semiconducting structures in two or three dimensions, a method for erasing the same structures and an electric field generator/modulator for use with the method for generating |
PCT/NO1999/000023 WO1999045582A1 (en) | 1998-01-28 | 1999-01-28 | A method for generation of electrical conducting or semiconducting structures in three dimensions and methods for erasure of the same structures |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/NO1999/000022 WO1999044229A1 (en) | 1998-01-28 | 1999-01-28 | A method for generating electrical conducting or semiconducting structures in two or three dimensions, a method for erasing the same structures and an electric field generator/modulator for use with the method for generating |
Country Status (12)
Country | Link |
---|---|
US (3) | US6403396B1 (en) |
EP (2) | EP1051745B1 (en) |
JP (2) | JP2002515641A (en) |
KR (2) | KR100375864B1 (en) |
CN (2) | CN1171301C (en) |
AT (1) | ATE377842T1 (en) |
AU (2) | AU739848B2 (en) |
CA (2) | CA2319428C (en) |
DE (1) | DE69937485T2 (en) |
HK (2) | HK1035602A1 (en) |
RU (2) | RU2210834C2 (en) |
WO (2) | WO1999044229A1 (en) |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2003009359A1 (en) * | 2001-07-16 | 2003-01-30 | Boris Aronovich Gurovich | Method for forming a multilayer structure provided with predetermined parameters |
WO2003088333A1 (en) * | 2002-04-18 | 2003-10-23 | Boris Aronovich Gurovich | Method for producing a volume conductive and/or semiconductive structure |
EP1540734A2 (en) * | 2002-07-02 | 2005-06-15 | Motorola, Inc. | Integrated circuit including field effect transistor and method of manufacture |
US20080198644A1 (en) * | 2005-06-14 | 2008-08-21 | Thin Film Electronics Asa | Data Storage Device |
WO2010031192A1 (en) * | 2008-09-18 | 2010-03-25 | Visualsonics Inc. | Methods for manufacturing ultrasound transducers and other components |
US7700402B2 (en) | 2003-10-24 | 2010-04-20 | Leonhard Kurz Stiftung & Co. Kg | Method for production of a film |
US20110147620A1 (en) * | 2009-12-23 | 2011-06-23 | Imra America, Inc. | Laser patterning using a structured optical element and focused beam |
US9935254B2 (en) | 2008-09-18 | 2018-04-03 | Fujifilm Sonosite, Inc. | Methods for manufacturing ultrasound transducers and other components |
US9990965B2 (en) | 2011-12-15 | 2018-06-05 | Semiconductor Energy Laboratory Co., Ltd. | Storage device |
US10596597B2 (en) | 2008-09-18 | 2020-03-24 | Fujifilm Sonosite, Inc. | Methods for manufacturing ultrasound transducers and other components |
US11209880B2 (en) | 2012-01-23 | 2021-12-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
Families Citing this family (120)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6859548B2 (en) | 1996-09-25 | 2005-02-22 | Kabushiki Kaisha Toshiba | Ultrasonic picture processing method and ultrasonic picture processing apparatus |
AU6365900A (en) | 1999-07-21 | 2001-02-13 | E-Ink Corporation | Use of a storage capacitor to enhance the performance of an active matrix drivenelectronic display |
EP1208603A1 (en) | 1999-08-31 | 2002-05-29 | E Ink Corporation | Transistor for an electronically driven display |
WO2001033649A1 (en) * | 1999-11-02 | 2001-05-10 | Koninklijke Philips Electronics N.V. | Method of producing vertical interconnects between thin film microelectronic devices and products comprising such vertical interconnects |
EP1136942A1 (en) * | 2000-03-22 | 2001-09-26 | Infineon Technologies AG | Circuit assembly for protection of a circuit against analysis and manipulation |
US7893435B2 (en) | 2000-04-18 | 2011-02-22 | E Ink Corporation | Flexible electronic circuits and displays including a backplane comprising a patterned metal foil having a plurality of apertures extending therethrough |
EP1310004A2 (en) * | 2000-08-18 | 2003-05-14 | Siemens Aktiengesellschaft | Organic field-effect transistor (ofet), a production method therefor, an integrated circuit constructed from the same and their uses |
US7875975B2 (en) * | 2000-08-18 | 2011-01-25 | Polyic Gmbh & Co. Kg | Organic integrated circuit completely encapsulated by multi-layered barrier and included in RFID tag |
KR100394028B1 (en) * | 2000-12-28 | 2003-08-06 | 엘지.필립스 엘시디 주식회사 | Liquid crystal display device and method for manufacturing the same |
DE10043204A1 (en) * | 2000-09-01 | 2002-04-04 | Siemens Ag | Organic field-effect transistor, method for structuring an OFET and integrated circuit |
DE10044842A1 (en) * | 2000-09-11 | 2002-04-04 | Siemens Ag | Organic rectifier, circuit, RFID tag and use of an organic rectifier |
EP1323195A1 (en) * | 2000-09-22 | 2003-07-02 | Siemens Aktiengesellschaft | Electrode and/or conductor track for organic components and production method therefor |
DE10061299A1 (en) * | 2000-12-08 | 2002-06-27 | Siemens Ag | Device for determining and / or forwarding at least one environmental influence, production method and use thereof |
DE10061297C2 (en) * | 2000-12-08 | 2003-05-28 | Siemens Ag | Procedure for structuring an OFET |
DE10063721A1 (en) * | 2000-12-20 | 2002-07-11 | Merck Patent Gmbh | Organic semiconductor, manufacturing process therefor and uses |
DE10105914C1 (en) * | 2001-02-09 | 2002-10-10 | Siemens Ag | Organic field effect transistor with photo-structured gate dielectric and a method for its production |
WO2002078052A2 (en) * | 2001-03-26 | 2002-10-03 | Siemens Aktiengesellschaft | Device with at least two organic electronic components and method for producing the same |
WO2002091496A2 (en) | 2001-05-07 | 2002-11-14 | Advanced Micro Devices, Inc. | Reversible field-programmable electric interconnects |
US6855977B2 (en) * | 2001-05-07 | 2005-02-15 | Advanced Micro Devices, Inc. | Memory device with a self-assembled polymer film and method of making the same |
US6781868B2 (en) * | 2001-05-07 | 2004-08-24 | Advanced Micro Devices, Inc. | Molecular memory device |
US6809955B2 (en) * | 2001-05-07 | 2004-10-26 | Advanced Micro Devices, Inc. | Addressable and electrically reversible memory switch |
US6873540B2 (en) * | 2001-05-07 | 2005-03-29 | Advanced Micro Devices, Inc. | Molecular memory cell |
CN1276518C (en) | 2001-05-07 | 2006-09-20 | 先进微装置公司 | Floating gate memory device using composite molecular material |
US6756620B2 (en) * | 2001-06-29 | 2004-06-29 | Intel Corporation | Low-voltage and interface damage-free polymer memory device |
US6624457B2 (en) | 2001-07-20 | 2003-09-23 | Intel Corporation | Stepped structure for a multi-rank, stacked polymer memory device and method of making same |
US6768157B2 (en) | 2001-08-13 | 2004-07-27 | Advanced Micro Devices, Inc. | Memory device |
US6858481B2 (en) | 2001-08-13 | 2005-02-22 | Advanced Micro Devices, Inc. | Memory device with active and passive layers |
US6992323B2 (en) * | 2001-08-13 | 2006-01-31 | Advanced Micro Devices, Inc. | Memory cell |
US6806526B2 (en) | 2001-08-13 | 2004-10-19 | Advanced Micro Devices, Inc. | Memory device |
US6838720B2 (en) * | 2001-08-13 | 2005-01-04 | Advanced Micro Devices, Inc. | Memory device with active passive layers |
DE10151036A1 (en) * | 2001-10-16 | 2003-05-08 | Siemens Ag | Isolator for an organic electronic component |
DE10151440C1 (en) | 2001-10-18 | 2003-02-06 | Siemens Ag | Organic electronic component for implementing an encapsulated partially organic electronic component has components like a flexible foil as an antenna, a diode or capacitor and an organic transistor. |
DE10160732A1 (en) * | 2001-12-11 | 2003-06-26 | Siemens Ag | OFET used e.g. in RFID tag, comprises an intermediate layer on an active semiconductor layer |
KR100433407B1 (en) * | 2002-02-06 | 2004-05-31 | 삼성광주전자 주식회사 | Upright-type vacuum cleaner |
DE10212639A1 (en) * | 2002-03-21 | 2003-10-16 | Siemens Ag | Device and method for laser structuring functional polymers and uses |
DE10212640B4 (en) * | 2002-03-21 | 2004-02-05 | Siemens Ag | Logical components made of organic field effect transistors |
DE10226370B4 (en) * | 2002-06-13 | 2008-12-11 | Polyic Gmbh & Co. Kg | Substrate for an electronic component, use of the substrate, methods for increasing the charge carrier mobility and organic field effect transistor (OFET) |
US8044517B2 (en) * | 2002-07-29 | 2011-10-25 | Polyic Gmbh & Co. Kg | Electronic component comprising predominantly organic functional materials and a method for the production thereof |
EP1526902B1 (en) * | 2002-08-08 | 2008-05-21 | PolyIC GmbH & Co. KG | Electronic device |
ATE355566T1 (en) | 2002-08-23 | 2006-03-15 | Polyic Gmbh & Co Kg | ORGANIC COMPONENT FOR SURGE PROTECTION AND ASSOCIATED CIRCUIT |
US7012276B2 (en) * | 2002-09-17 | 2006-03-14 | Advanced Micro Devices, Inc. | Organic thin film Zener diodes |
RU2317613C2 (en) | 2002-10-02 | 2008-02-20 | Леонхард Курц Гмбх Унд Ко. Кг | Film with organic semiconductors |
US6870183B2 (en) | 2002-11-04 | 2005-03-22 | Advanced Micro Devices, Inc. | Stacked organic memory devices and methods of operating and fabricating |
EP1559148A2 (en) * | 2002-11-05 | 2005-08-03 | Siemens Aktiengesellschaft | Organic electronic component with high-resolution structuring and method for the production thereof |
DE10253154A1 (en) * | 2002-11-14 | 2004-05-27 | Siemens Ag | Biosensor, used to identify analyte in liquid sample, has test field with detector, where detector registers field changes as electrical signals for evaluation |
US7442954B2 (en) * | 2002-11-19 | 2008-10-28 | Polyic Gmbh & Co. Kg | Organic electronic component comprising a patterned, semi-conducting functional layer and a method for producing said component |
EP1563554B1 (en) * | 2002-11-19 | 2012-01-04 | PolyIC GmbH & Co. KG | Organic electronic component comprising the same organic material for at least two functional layers |
US6905908B2 (en) * | 2002-12-26 | 2005-06-14 | Motorola, Inc. | Method of fabricating organic field effect transistors |
DE10300521A1 (en) * | 2003-01-09 | 2004-07-22 | Siemens Ag | Organoresistive memory |
EP1586127B1 (en) * | 2003-01-21 | 2007-05-02 | PolyIC GmbH & Co. KG | Organic electronic component and method for producing organic electronic devices |
DE10302149A1 (en) * | 2003-01-21 | 2005-08-25 | Siemens Ag | Use of conductive carbon black / graphite blends for the production of low-cost electronics |
MXPA05007878A (en) * | 2003-01-29 | 2006-02-08 | Polylc Gmbh & Co Kg | Organic storage component and corresponding triggering circuit. |
JP2004311845A (en) * | 2003-04-09 | 2004-11-04 | National Institute Of Advanced Industrial & Technology | Visible-ray transmitting structure having power generating function |
US7049153B2 (en) * | 2003-04-23 | 2006-05-23 | Micron Technology, Inc. | Polymer-based ferroelectric memory |
JP4583004B2 (en) * | 2003-05-21 | 2010-11-17 | 株式会社 日立ディスプレイズ | Manufacturing method of active matrix substrate |
DE10330064B3 (en) * | 2003-07-03 | 2004-12-09 | Siemens Ag | Organic logic gate has load field effect transistor with potential-free gate electrode in series with switching field effect transistor |
DE10330062A1 (en) * | 2003-07-03 | 2005-01-27 | Siemens Ag | Method and device for structuring organic layers |
RU2243613C1 (en) * | 2003-07-16 | 2004-12-27 | Гурович Борис Аронович | Method for bulk structure production |
DE10338277A1 (en) * | 2003-08-20 | 2005-03-17 | Siemens Ag | Organic capacitor with voltage controlled capacity |
DE10339036A1 (en) | 2003-08-25 | 2005-03-31 | Siemens Ag | Organic electronic component with high-resolution structuring and manufacturing method |
DE10340643B4 (en) * | 2003-09-03 | 2009-04-16 | Polyic Gmbh & Co. Kg | Printing method for producing a double layer for polymer electronics circuits, and thereby produced electronic component with double layer |
DE10340644B4 (en) * | 2003-09-03 | 2010-10-07 | Polyic Gmbh & Co. Kg | Mechanical controls for organic polymer electronics |
WO2005031890A1 (en) * | 2003-09-24 | 2005-04-07 | E.I. Dupont De Nemours And Company | Process for laminating a dielectric layer onto a semiconductor |
JP4729843B2 (en) * | 2003-10-15 | 2011-07-20 | 凸版印刷株式会社 | Thin film transistor manufacturing method |
DE102004002024A1 (en) * | 2004-01-14 | 2005-08-11 | Siemens Ag | Self-aligning gate organic transistor and method of making the same |
JP4501444B2 (en) * | 2004-02-04 | 2010-07-14 | ソニー株式会社 | Method of forming wiring structure in transistor and method of manufacturing field effect transistor |
WO2005104210A2 (en) | 2004-04-20 | 2005-11-03 | Visualsonics Inc. | Arrayed ultrasonic transducer |
US7122489B2 (en) * | 2004-05-12 | 2006-10-17 | Matsushita Electric Industrial Co., Ltd. | Manufacturing method of composite sheet material using ultrafast laser pulses |
WO2005112591A2 (en) * | 2004-05-14 | 2005-12-01 | Wavezero, Inc. | Radiofrequency antennae and identification tags and methods of manufacturing radiofrequency antennae and radiofrequency identification tags |
US7019328B2 (en) * | 2004-06-08 | 2006-03-28 | Palo Alto Research Center Incorporated | Printed transistors |
GB0413749D0 (en) * | 2004-06-19 | 2004-07-21 | Koninkl Philips Electronics Nv | Active matrix electronic array device |
DE102004040831A1 (en) * | 2004-08-23 | 2006-03-09 | Polyic Gmbh & Co. Kg | Radio-tag compatible outer packaging |
RU2284267C2 (en) * | 2004-11-10 | 2006-09-27 | Броня Цой | Material for the components of the radio-electronic devices |
DE102004059467A1 (en) * | 2004-12-10 | 2006-07-20 | Polyic Gmbh & Co. Kg | Gate made of organic field effect transistors |
DE102004059465A1 (en) * | 2004-12-10 | 2006-06-14 | Polyic Gmbh & Co. Kg | recognition system |
DE102004059464A1 (en) * | 2004-12-10 | 2006-06-29 | Polyic Gmbh & Co. Kg | Electronic component with modulator |
DE102004063435A1 (en) | 2004-12-23 | 2006-07-27 | Polyic Gmbh & Co. Kg | Organic rectifier |
DE102005009819A1 (en) | 2005-03-01 | 2006-09-07 | Polyic Gmbh & Co. Kg | electronics assembly |
DE102005009820A1 (en) * | 2005-03-01 | 2006-09-07 | Polyic Gmbh & Co. Kg | Electronic assembly with organic logic switching elements |
DE102005017655B4 (en) * | 2005-04-15 | 2008-12-11 | Polyic Gmbh & Co. Kg | Multilayer composite body with electronic function |
KR100719346B1 (en) * | 2005-04-19 | 2007-05-17 | 삼성전자주식회사 | Resistive memory cell, method for forming the same and resistive memory array using the same |
US7420442B1 (en) * | 2005-06-08 | 2008-09-02 | Sandia Corporation | Micromachined microwave signal control device and method for making same |
DE102005031448A1 (en) | 2005-07-04 | 2007-01-11 | Polyic Gmbh & Co. Kg | Activatable optical layer |
DE602005023597D1 (en) * | 2005-07-08 | 2010-10-28 | St Microelectronics Srl | Method for realizing an electrical connection in a semiconductor electronic device between a nanometric circuit architecture and standard electronic components |
DE102005035590A1 (en) * | 2005-07-29 | 2007-02-01 | Polyic Gmbh & Co. Kg | Electronic component has flexible substrate and stack of layers including function layer on substratesurface |
DE102005035589A1 (en) | 2005-07-29 | 2007-02-01 | Polyic Gmbh & Co. Kg | Manufacturing electronic component on surface of substrate where component has two overlapping function layers |
DE102005042166A1 (en) * | 2005-09-06 | 2007-03-15 | Polyic Gmbh & Co.Kg | Organic device and such a comprehensive electrical circuit |
DE102005044306A1 (en) * | 2005-09-16 | 2007-03-22 | Polyic Gmbh & Co. Kg | Electronic circuit and method for producing such |
EP1952175B1 (en) | 2005-11-02 | 2013-01-09 | Visualsonics, Inc. | Digital transmit beamformer for an arrayed ultrasound transducer system |
JP2007252249A (en) * | 2006-03-22 | 2007-10-04 | Oki Electric Ind Co Ltd | Apparatus for synthesizing organic compound, light irradiation apparatus, substrate for synthesizing organic compound and method for synthesizing organic compound |
US20070279230A1 (en) * | 2006-06-01 | 2007-12-06 | Wavezero, Inc. | System and Method for Attaching Radiofrequency Identification Chips to Metalized Antenna |
JP2008021814A (en) * | 2006-07-13 | 2008-01-31 | Hitachi Ltd | Field-effect transistor, organic thin film transistor, and method of manufacturing organic transistor |
TWI300251B (en) * | 2006-07-14 | 2008-08-21 | Ind Tech Res Inst | Manufacturing method of vertical thin film transistor |
US7851786B2 (en) * | 2006-09-01 | 2010-12-14 | Alcatel-Lucent Usa Inc. | Programmable polyelectrolyte electrical switches |
JP5250981B2 (en) * | 2007-02-21 | 2013-07-31 | セイコーエプソン株式会社 | Organic device manufacturing method and electronic device |
US9520563B2 (en) * | 2007-11-21 | 2016-12-13 | The Board Of Trustees Of The Leland Stanford Junior University | Patterning of organic semiconductor materials |
US10441185B2 (en) * | 2009-12-16 | 2019-10-15 | The Board Of Trustees Of The University Of Illinois | Flexible and stretchable electronic systems for epidermal electronics |
US8656333B1 (en) * | 2010-02-16 | 2014-02-18 | Deca Technologies, Inc. | Integrated circuit package auto-routing |
US9196509B2 (en) | 2010-02-16 | 2015-11-24 | Deca Technologies Inc | Semiconductor device and method of adaptive patterning for panelized packaging |
US8799845B2 (en) | 2010-02-16 | 2014-08-05 | Deca Technologies Inc. | Adaptive patterning for panelized packaging |
US8502159B2 (en) * | 2010-04-29 | 2013-08-06 | Battelle Energy Alliance, Llc | Apparatuses and methods for generating electric fields |
US20110266436A1 (en) * | 2010-04-29 | 2011-11-03 | Battelle Energy Alliance, Llc | Apparatuses and methods for forming electromagnetic fields |
RU2461151C1 (en) * | 2011-01-25 | 2012-09-10 | Федеральное государственное автономное образовательное учреждение высшего профессионального образования "Национальный исследовательский ядерный университет "МИФИ" (НИЯУ МИФИ) | Ion diode for generating neutrons |
RU2479890C1 (en) * | 2011-12-07 | 2013-04-20 | Открытое акционерное общество "Научно-исследовательский институт полупроводникового машиностроения" | Cassette for photoconverter process satellites |
JP2013161878A (en) * | 2012-02-02 | 2013-08-19 | Renesas Electronics Corp | Semiconductor device and semiconductor device manufacturing method |
US8753904B2 (en) | 2012-06-07 | 2014-06-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and system for semiconductor device pattern loading effect characterization |
US9482518B2 (en) | 2012-06-07 | 2016-11-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Systems and methods for semiconductor device process determination using reflectivity measurement |
RU2504046C1 (en) * | 2012-07-12 | 2014-01-10 | Открытое акционерное общество "Концерн радиостроения "Вега" | Method to produce interconnections in high-density electronic modules |
CN103338596A (en) * | 2013-06-18 | 2013-10-02 | 华南理工大学 | Manufacturing method of whole addition circuit board without photoresist |
US9040316B1 (en) | 2014-06-12 | 2015-05-26 | Deca Technologies Inc. | Semiconductor device and method of adaptive patterning for panelized packaging with dynamic via clipping |
CN104282250B (en) * | 2014-10-24 | 2016-08-31 | 深圳市华星光电技术有限公司 | In TFT MIS structure design control method and system |
JP6504497B2 (en) * | 2015-03-04 | 2019-04-24 | 株式会社アルバック | Touch panel and transparent conductive substrate |
CN105353590B (en) * | 2015-12-11 | 2018-01-02 | 中国电子科技集团公司第四十一研究所 | The exposure method of photoresist and substrate bearing device in thin film circuit plated through-hole |
US10157803B2 (en) | 2016-09-19 | 2018-12-18 | Deca Technologies Inc. | Semiconductor device and method of unit specific progressive alignment |
US10573601B2 (en) | 2016-09-19 | 2020-02-25 | Deca Technologies Inc. | Semiconductor device and method of unit specific progressive alignment |
US10482976B2 (en) * | 2017-06-29 | 2019-11-19 | SK Hynix Inc. | Memory device performing UV-assisted erase operation |
RU185725U1 (en) * | 2018-07-02 | 2018-12-17 | федеральное государственное бюджетное научное учреждение "Научно-исследовательский институт перспективных материалов и технологий" | MICROWAVE DEVICE FOR THERMAL PROCESSING OF POLYMER COMPOSITE MATERIALS |
RU2700231C1 (en) * | 2018-10-24 | 2019-09-13 | Федеральное государственное автономное образовательное учреждение высшего образования "Национальный исследовательский университет "Московский институт электронной техники" | Method of forming three-dimensional structures of functional layer topological elements on the surface of substrates |
EP3953739A1 (en) * | 2019-04-12 | 2022-02-16 | Queen Mary University of London | Radiation detector |
CN113179605B (en) * | 2021-05-14 | 2023-06-13 | Oppo广东移动通信有限公司 | Shell, manufacturing method thereof, wearable device and electronic device |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0478368A1 (en) * | 1990-09-28 | 1992-04-01 | Texas Instruments Incorporated | Integrated circuits and processes of manufacture |
US5378916A (en) * | 1993-02-17 | 1995-01-03 | Xerox Corporation | Color imaging charge-coupled array with multiple photosensitive regions |
WO1995009438A1 (en) * | 1993-09-30 | 1995-04-06 | Kopin Corporation | Three-dimensional processor using transferred thin film circuits |
US5537108A (en) * | 1994-02-08 | 1996-07-16 | Prolinx Labs Corporation | Method and structure for programming fuses |
US5572409A (en) * | 1994-02-08 | 1996-11-05 | Prolinx Labs Corporation | Apparatus including a programmable socket adapter for coupling an electronic component to a component socket on a printed circuit board |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4371883A (en) * | 1980-03-14 | 1983-02-01 | The Johns Hopkins University | Current controlled bistable electrical organic thin film switching device |
US4507672A (en) * | 1980-03-14 | 1985-03-26 | The Johns Hopkins University | Method of fabricating a current controlled bistable electrical organic thin film switching device |
US5407851A (en) | 1981-02-23 | 1995-04-18 | Unisys Corporation | Method of fabricating an electrically alterable resistive component on an insulating layer above a semiconductor substrate |
US4825408A (en) * | 1984-04-25 | 1989-04-25 | The Johns Hopkins University | Multistate optical switching and memory apparatus using an amphoteric organic charge transfer material |
IL86162A (en) * | 1988-04-25 | 1991-11-21 | Zvi Orbach | Customizable semiconductor devices |
US5427941A (en) | 1985-08-08 | 1995-06-27 | Schering Corporation | Actinomadura brunnea var. antibiotica strains |
KR900008647B1 (en) * | 1986-03-20 | 1990-11-26 | 후지쓰 가부시끼가이샤 | A method for manufacturing three demensional i.c. |
EP0263574A1 (en) * | 1986-09-08 | 1988-04-13 | THORN EMI North America Inc. | A method of manufacturing a semiconductor device, and a semiconductor device, having at least one selectively actuable conductive line |
US4806995A (en) * | 1987-02-02 | 1989-02-21 | Olin Corporation | Optical and electrical switching devices and a polymer composition containing pendant organic charge transfer salt moieties useful in switching devices |
DE3853675T2 (en) * | 1988-06-01 | 1995-08-31 | Texas Instruments Inc | Optical switching device. |
JPH07103190B2 (en) * | 1989-02-15 | 1995-11-08 | 松下電器産業株式会社 | Organic conductive thin film and manufacturing method thereof |
US5043251A (en) | 1989-11-29 | 1991-08-27 | The United States Of America As Represented By The Secretary Of The Navy | Process of three dimensional lithography in amorphous polymers |
US5282312A (en) * | 1991-12-31 | 1994-02-01 | Tessera, Inc. | Multi-layer circuit construction methods with customization features |
DE69413436T2 (en) | 1993-03-09 | 1999-05-20 | Koninkl Philips Electronics Nv | Manufacturing process of a pattern of an electrically conductive polymer on a substrate surface and metallization of such a pattern |
US5427841A (en) | 1993-03-09 | 1995-06-27 | U.S. Philips Corporation | Laminated structure of a metal layer on a conductive polymer layer and method of manufacturing such a structure |
US5567550A (en) * | 1993-03-25 | 1996-10-22 | Texas Instruments Incorporated | Method of making a mask for making integrated circuits |
US5808351A (en) | 1994-02-08 | 1998-09-15 | Prolinx Labs Corporation | Programmable/reprogramable structure using fuses and antifuses |
JP3770631B2 (en) * | 1994-10-24 | 2006-04-26 | 株式会社ルネサステクノロジ | Manufacturing method of semiconductor device |
US5703394A (en) * | 1996-06-10 | 1997-12-30 | Motorola | Integrated electro-optical package |
JP4509228B2 (en) * | 1997-08-22 | 2010-07-21 | コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ | Field effect transistor made of organic material and method of manufacturing the same |
-
1999
- 1999-01-28 AU AU23032/99A patent/AU739848B2/en not_active Ceased
- 1999-01-28 RU RU2000122454/28A patent/RU2210834C2/en not_active IP Right Cessation
- 1999-01-28 EP EP99907966A patent/EP1051745B1/en not_active Expired - Lifetime
- 1999-01-28 DE DE69937485T patent/DE69937485T2/en not_active Expired - Fee Related
- 1999-01-28 RU RU2000122445/28A patent/RU2183882C2/en not_active IP Right Cessation
- 1999-01-28 US US09/381,995 patent/US6403396B1/en not_active Expired - Fee Related
- 1999-01-28 KR KR10-2000-7008278A patent/KR100375864B1/en not_active IP Right Cessation
- 1999-01-28 US US09/381,994 patent/US6432739B1/en not_active Expired - Fee Related
- 1999-01-28 CN CNB998044377A patent/CN1171301C/en not_active Expired - Fee Related
- 1999-01-28 EP EP99902942A patent/EP1051741A1/en not_active Withdrawn
- 1999-01-28 CN CNB998044903A patent/CN1187793C/en not_active Expired - Fee Related
- 1999-01-28 AU AU27495/99A patent/AU733522B2/en not_active Ceased
- 1999-01-28 AT AT99907966T patent/ATE377842T1/en not_active IP Right Cessation
- 1999-01-28 JP JP2000535041A patent/JP2002515641A/en active Pending
- 1999-01-28 KR KR10-2000-7008287A patent/KR100375392B1/en not_active IP Right Cessation
- 1999-01-28 JP JP2000533897A patent/JP4272353B2/en not_active Expired - Fee Related
- 1999-01-28 CA CA002319428A patent/CA2319428C/en not_active Expired - Fee Related
- 1999-01-28 WO PCT/NO1999/000022 patent/WO1999044229A1/en active IP Right Grant
- 1999-01-28 CA CA002319430A patent/CA2319430C/en not_active Expired - Fee Related
- 1999-01-28 WO PCT/NO1999/000023 patent/WO1999045582A1/en not_active Application Discontinuation
-
2001
- 2001-08-27 HK HK01106030A patent/HK1035602A1/en not_active IP Right Cessation
- 2001-08-28 HK HK01106070A patent/HK1035438A1/en not_active IP Right Cessation
- 2001-10-17 US US09/978,043 patent/US6776806B2/en not_active Expired - Fee Related
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0478368A1 (en) * | 1990-09-28 | 1992-04-01 | Texas Instruments Incorporated | Integrated circuits and processes of manufacture |
US5378916A (en) * | 1993-02-17 | 1995-01-03 | Xerox Corporation | Color imaging charge-coupled array with multiple photosensitive regions |
WO1995009438A1 (en) * | 1993-09-30 | 1995-04-06 | Kopin Corporation | Three-dimensional processor using transferred thin film circuits |
US5537108A (en) * | 1994-02-08 | 1996-07-16 | Prolinx Labs Corporation | Method and structure for programming fuses |
US5572409A (en) * | 1994-02-08 | 1996-11-05 | Prolinx Labs Corporation | Apparatus including a programmable socket adapter for coupling an electronic component to a component socket on a printed circuit board |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2003009359A1 (en) * | 2001-07-16 | 2003-01-30 | Boris Aronovich Gurovich | Method for forming a multilayer structure provided with predetermined parameters |
WO2003088333A1 (en) * | 2002-04-18 | 2003-10-23 | Boris Aronovich Gurovich | Method for producing a volume conductive and/or semiconductive structure |
EP1540734A2 (en) * | 2002-07-02 | 2005-06-15 | Motorola, Inc. | Integrated circuit including field effect transistor and method of manufacture |
EP1540734A4 (en) * | 2002-07-02 | 2010-10-27 | Motorola Inc | Integrated circuit including field effect transistor and method of manufacture |
US7700402B2 (en) | 2003-10-24 | 2010-04-20 | Leonhard Kurz Stiftung & Co. Kg | Method for production of a film |
US8184467B2 (en) * | 2005-06-14 | 2012-05-22 | Thin Film Electronics Asa | Card-like memory unit with separate read/write unit |
US20080198644A1 (en) * | 2005-06-14 | 2008-08-21 | Thin Film Electronics Asa | Data Storage Device |
US9935254B2 (en) | 2008-09-18 | 2018-04-03 | Fujifilm Sonosite, Inc. | Methods for manufacturing ultrasound transducers and other components |
CN102308375A (en) * | 2008-09-18 | 2012-01-04 | 视声公司 | Methods for manufacturing ultrasound transducers and other components |
WO2010031192A1 (en) * | 2008-09-18 | 2010-03-25 | Visualsonics Inc. | Methods for manufacturing ultrasound transducers and other components |
US10596597B2 (en) | 2008-09-18 | 2020-03-24 | Fujifilm Sonosite, Inc. | Methods for manufacturing ultrasound transducers and other components |
US11094875B2 (en) | 2008-09-18 | 2021-08-17 | Fujifilm Sonosite, Inc. | Methods for manufacturing ultrasound transducers and other components |
US11845108B2 (en) | 2008-09-18 | 2023-12-19 | Fujifilm Sonosite, Inc. | Methods for manufacturing ultrasound transducers and other components |
WO2011079006A1 (en) * | 2009-12-23 | 2011-06-30 | Imra America, Inc. | Laser patterning using a structured optical element and focused beam |
US20110147620A1 (en) * | 2009-12-23 | 2011-06-23 | Imra America, Inc. | Laser patterning using a structured optical element and focused beam |
CN102656421A (en) * | 2009-12-23 | 2012-09-05 | Imra美国公司 | Laser patterning using a structured optical element and focused beam |
US9990965B2 (en) | 2011-12-15 | 2018-06-05 | Semiconductor Energy Laboratory Co., Ltd. | Storage device |
US11209880B2 (en) | 2012-01-23 | 2021-12-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US11934243B2 (en) | 2012-01-23 | 2024-03-19 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
Also Published As
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6403396B1 (en) | Method for generation of electrically conducting or semiconducting structures in three dimensions and methods for erasure of the same structures | |
Chen et al. | Visible‐Light Ultrasensitive Solution‐Prepared Layered Organic–Inorganic Hybrid Perovskite Field‐Effect Transistor | |
US7348653B2 (en) | Resistive memory cell, method for forming the same and resistive memory array using the same | |
CN101111937B (en) | Electronic device array | |
JP5525132B2 (en) | Semiconductor device | |
EP1590839B1 (en) | Electronic device | |
Lai et al. | High‐Performance Flexible Self‐Powered Photodetectors Utilizing Spontaneous Electron and Hole Separation in Quasi‐2D Halide Perovskites | |
Panigrahi et al. | Optically controlled ternary logic circuits based on organic antiambipolar transistors | |
Jeong et al. | Interdigitated ambipolar active layer for organic phototransistor with balanced charge transport | |
JP2004327615A (en) | Field effect transistor and its manufacturing method | |
JP3802831B2 (en) | Compound semiconductor and compound insulator manufacturing method using chemical reaction and diffusion by heating, compound semiconductor and compound insulator by this method, photovoltaic cell, electronic circuit, transistor and memory using the same | |
Zschieschang | i, United States Patent (10) Patent No.: US 9.012259 B2 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 99804490.3 Country of ref document: CN |
|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AL AM AT AU AZ BA BB BG BR BY CA CH CN CU CZ DE DK EE ES FI GB GE GH HR HU ID IL IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT UA UG US UZ VN YU ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GH GM KE LS MW SD SZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG |
|
WWE | Wipo information: entry into national phase |
Ref document number: 09381995 Country of ref document: US |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
AK | Designated states |
Kind code of ref document: C2 Designated state(s): AL AM AT AU AZ BA BB BG BR BY CA CH CN CU CZ DE DK EE ES FI GB GE GH HR HU ID IL IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT UA UG US UZ VN YU ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: C2 Designated state(s): GH GM KE LS MW SD SZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG |
|
COP | Corrected version of pamphlet |
Free format text: REQUEST FOR RECTIFICATION UNDER RULE 91.1 (F) ADDED (8 PAGES) (WITH AN UPDATED VERSION OF THE PAMPHLET FRONT PAGE) |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 23032/99 Country of ref document: AU |
|
ENP | Entry into the national phase |
Ref document number: 2319428 Country of ref document: CA Ref document number: 2319428 Country of ref document: CA Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020007008278 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1999902942 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1999902942 Country of ref document: EP |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8642 |
|
WWP | Wipo information: published in national office |
Ref document number: 1020007008278 Country of ref document: KR |
|
WWG | Wipo information: grant in national office |
Ref document number: 23032/99 Country of ref document: AU |
|
WWG | Wipo information: grant in national office |
Ref document number: 1020007008278 Country of ref document: KR |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 1999902942 Country of ref document: EP |