WO2000072163A1 - High-speed digital distribution system - Google Patents

High-speed digital distribution system Download PDF

Info

Publication number
WO2000072163A1
WO2000072163A1 PCT/US2000/014306 US0014306W WO0072163A1 WO 2000072163 A1 WO2000072163 A1 WO 2000072163A1 US 0014306 W US0014306 W US 0014306W WO 0072163 A1 WO0072163 A1 WO 0072163A1
Authority
WO
WIPO (PCT)
Prior art keywords
transmission line
interface
reference signal
line bus
digital
Prior art date
Application number
PCT/US2000/014306
Other languages
French (fr)
Inventor
Thomas F. Knight
Nandu J. Marketkar
Original Assignee
High Speed Solutions Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by High Speed Solutions Corporation filed Critical High Speed Solutions Corporation
Priority to AU51607/00A priority Critical patent/AU5160700A/en
Publication of WO2000072163A1 publication Critical patent/WO2000072163A1/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0264Arrangements for coupling to transmission lines
    • H04L25/0266Arrangements for providing Galvanic isolation, e.g. by means of magnetic or capacitive coupling
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • G06F13/4063Device-to-bus coupling
    • G06F13/4068Electrical coupling
    • G06F13/4086Bus impedance matching, e.g. termination
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0264Arrangements for coupling to transmission lines
    • H04L25/0266Arrangements for providing Galvanic isolation, e.g. by means of magnetic or capacitive coupling
    • H04L25/0268Arrangements for providing Galvanic isolation, e.g. by means of magnetic or capacitive coupling with modulation and subsequent demodulation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/12Compensating for variations in line impedance
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0237High frequency adaptations
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0237High frequency adaptations
    • H05K1/0239Signal transmission by AC coupling
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/14Structural association of two or more printed circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/36Assembling printed circuits with other printed circuits
    • H05K3/361Assembling flexible printed circuits with other printed circuits

Definitions

  • CPU Processor Unit
  • the internal bus is connected via a high-speed interface to a narrow external bus.
  • the internal bus - 2 - 144/128-bit data path operates at 16 bytes every 10 ns internally, which is transformed into an
  • SIMMs SIMMs or DIMMs
  • motherboard signal trace which runs between
  • SIMM connectors Figure 1
  • this line is driven with a series resistance, and treated as
  • K 4
  • Such a high speed digital distribution system to include a bus interface that is electrically
  • system to include one or more digital component interfaces that can be connected to or
  • a high-speed digital distribution system which relates to a transmission line bus that carries modulated digital signals and reference signals.
  • the transmission line bus has a
  • the bus interface modulates digital data onto - 4 - said transmission line bus and demodulates modulated digital data signals that it receives from
  • the bus interface can transmit and receive a reference signal. At least
  • one digital component interface is in electromagnetic communication with the transmission line
  • the digital component interface can also modulate digital data onto the transmission line
  • the transmission line bus can demodulate modulated digital data signals received from the transmission line bus, and can transmit and receive a reference signal.
  • the transmission line bus communicates
  • the system includes a reference source which can provide a reference signal to at
  • the system includes a digital component that is electrically interfaced with the at least
  • At least one digital component interface and that transmits and receives the digital data and the
  • the digital data is quadrature amplitude modulated
  • the digital data is quadrature amplitude modulated with an encoding
  • the transmission line bus has characteristic impedance
  • the digital component interface includes a transmission line that can couple electromagnetic radiation to and from the transmission line bus.
  • the digital component interface includes a directional coupler that can
  • the digital component interface is removably attached to the system.
  • the digital component interface can be - 5 - attached to or removed from the system while the system is in operation.
  • the digital component interface includes an electrical connection to a power supply.
  • the present invention further relates to an apparatus for distributing digital signals, which
  • a transmission line bus having a first end.
  • a first interface is electrically connected to
  • a reference signal source that provides a reference signal including a
  • a first digital device is electrically
  • One of the first interface and the second interface modulates digital data provided by
  • the digital data device connected thereto with the reference signal to encode the digital data in a quadrature amplitude modulated signal and transmits the modulated data onto the transmission
  • modulated digital data and provides demodulated data to the digital device connected thereto.
  • the present invention also relates to a method of distributing digital signals, which
  • both interfaces adapted to receive and to transmit the
  • the method further includes the steps of providing digital data to the first
  • the method comprises: causing the second interface to receive and demodulate the modulated digital data in conjunction with the reference signal.
  • the method includes the step of causing the first interface to quadrature amplitude modulate the digital data with the reference signal in which the encoding uses from one to five bits for a phase component and from zero to
  • the data is frequency
  • the data is spread spectrum modulated.
  • the data is spread spectrum modulated.
  • the data is amplitude modulated. In still a further embodiment, the data is single
  • the present invention further relates to a high-speed digital distribution system which
  • transmission line bus which has a first end that carries modulated digital signals
  • a bus interface electrically connected to the first end of the transmission line
  • bus interface can modulate digital data onto the transmission line bus and can
  • the bus interface can transmit and receive a reference signal.
  • the system also includes at least one digital
  • component can modulate digital data onto the transmission line bus and can demodulate
  • the digital component receives modulated digital data signals received from the transmission line bus.
  • the digital component receives modulated digital data signals received from the transmission line bus.
  • the transmission line bus can transmit and can receive a reference signal.
  • the transmission line bus communicates modulated digital data in association with a reference signal between and among an external
  • the system includes a reference source which can provide a reference signal to at least one of the bus interface and the at least one digital component.
  • a reference signal includes a phase component and an amplitude component.
  • a reference signal is quadrature amplitude modulated.
  • the digital data is encoded using from one to five bits for the phase component and from zero to
  • the digital data may be modulated using frequency modulation, spread spectrum modulation, amplitude modulation, or single sideband encoding.
  • the system may include a characteristic
  • impedance may be terminated with matched terminations at its first end and at a second end.
  • the system includes a series impedance substantially equal to the
  • system includes a bus interface that represents a current source, a
  • the digital component includes a directional coupler in electromagnetic
  • the digital component is removably attached to the system.
  • the digital component can be attached to or detached from the system while the system is in operation.
  • the digital component includes a connection to a power supply.
  • line bus can modulate data in conjunction with a reference signal and impress the modulated data on the transmission line bus in conjunction with the reference signal, and a second interface that
  • the transmission line bus can receive modulated data in conjunction with a reference signal from the transmission line bus and can demodulate the
  • FIG. 1 depicts a conventional prior art memory interconnection bus with lumped
  • FIG. 2 depicts an embodiment of a point-to-point signal carrying transmission line
  • FIG. 3 depicts an embodiment of a point-to-point signal carrying transmission line
  • FIG. 4 depicts an embodiment of a point-to-point signal carrying transmission line
  • FIG. 5 depicts an embodiment of a parallel terminated multidrop transmission line.
  • FIG. 6 depicts an electrical model of the multidrop transmission line of FIG. 5.
  • FIG. 7A depicts an embodiment of a multidrop transmission line having a series
  • FIG. 7B depicts an embodiment of a multidrop transmission line having terminations at
  • FIG. 8 depicts an embodiment of a multidrop transmission line with multiple connectors
  • FIG. 9 depicts an embodiment of a prior art traditional bus with power splitters.
  • FIG. 10 depicts an embodiment of a prior art traditional network with power splitters.
  • FIG. 11 depicts a prior art power splitter design using series terminations consisting of resistors having the characteristic impedance value of the transmission line.
  • FIG. 12 depicts a prior art power splitter design, the so-called "Wilkerson” power splitter.
  • FIG. 13 depicts an embodiment of coupled striplines lying in a single plane.
  • FIGs. 14A, 14B and 14C depict three views of an embodiment of the transmission line of
  • FIG. 15 depicts an embodiment of a digital device interface electromagnetically
  • FIGs. 16A and 16B depict an alternative embodiment of a digital device interface of the
  • present invention showing connections for the provision of DC power and ground signals.
  • FIG. 17 depicts in schematic form an embodiment of the invention.
  • FIG. 18 depicts an embodiment of a quadrature amplitude modulator according to the
  • FIG. 19 depicts an embodiment of a quadrature amplitude demodulator according to the
  • a relative measure may be expressed as N megahertz or gigahertz, where N is a number.
  • bandwidth may be expressed in units such as octaves, an octave representing a range in
  • gigahertz wide channel between two and three gigahertz, than between zero and one gigahertz.
  • the channel dispersion is negligible; in the second, dominant.
  • modems are used in sending modulated
  • invention contemplates performing similar transformations on digital data, and transmitting such modulated data at rates unheard of in current modem technology.
  • present invention contemplates performing similar transformations on digital data, and transmitting such modulated data at rates unheard of in current modem technology.
  • present invention contemplates performing similar transformations on digital data, and transmitting such modulated data at rates unheard of in current modem technology.
  • present invention contemplates performing similar transformations on digital data, and transmitting such modulated data at rates unheard of in current modem technology.
  • the present invention contemplates performing similar transformations on digital data, and transmitting such modulated data at rates unheard of in current modem technology.
  • present invention contemplates performing similar transformations on digital data, and transmitting such modulated data at rates unheard of in current modem technology.
  • present invention contemplates performing similar transformations on digital data, and transmitting such modulated data at rates unheard of in current modem technology.
  • present invention contemplates performing similar transformations on digital data, and transmitting
  • Quadrature Amplitude Modulation QAM
  • modulation techniques including such methods as phase, frequency, amplitude, single sideband,
  • FIG. 1 depicts a conventional prior art memory interconnection
  • driver 20 which can be for example a
  • the driver 20 is electrically connected to a bus 30.
  • Bus 30 is depicted as having a plurality of memory devices 40 connected to it at a number of
  • a plurality of devices 40 connected in parallel is referred to as having a "fan-out" of X-to 1,
  • Fan-out is typically - 11 - measured in terms of current required to operate a device as a load.
  • the signal bus connects to each destination in an arbitrary way, as depicted in FIG. 1. No deliberate attempt is made to control the impedance,
  • FIG. 2 depicts an embodiment of a point-to-point signal carrying transmission line
  • a digital device generally 200, terminated with a parallel resistance 240 at the end remote from the driver 210, and equal in value to the characteristic impedance of the transmission line 220.
  • FIG. 3 depicts an embodiment of a point-to-point signal carrying transmission line
  • a digital device 330 is also depicted as
  • the signal propagating along the transmission line 320 is of half the amplitude of the
  • FIG. 4 depicts an embodiment of a point-to-point signal carrying transmission line
  • a digital device 430 is also depicted as being attached to
  • FIG. 5 depicts an embodiment of a parallel terminated multidrop transmission line, generally 500.
  • Driver 510 applies a driver signal to the transmission line bus 520 that is parallel
  • a characteristic impedance 540 terminated by a characteristic impedance 540.
  • receivers 530 in electrical
  • Each receiver 530 will see a (differently) delayed version of the
  • the copies can be used to drive
  • FIG. 6 depicts an electrical model of the multidrop transmission line of FIG. 5.
  • receiver 530 of FIG. 5 acts electrically as a lumped capacitive
  • a lumped capacitive load 630 causes impedance
  • FIG. 7A depicts an attempted implementation of a multidrop transmission line, generally
  • FIG. 7B depicts an embodiment of a multidrop transmission line, generally 700, having
  • FIG. 8 depicts an embodiment of a multidrop transmission line bus, generally 800, with
  • the transmission line bus 820 can be terminated at both ends with the characteristic impedance 840, 850. In general, such a
  • transmission line bus 820 can be constructed using different PC board materials. Different
  • inductance at the relevant signal frequency connect the transmission line bus 820 sections to one
  • capactive loads are not evenly distributed along the line, resulting in further
  • FIG. 9 depicts an embodiment of a prior art traditional bus, generally 900, with driver 910
  • Each load 930 can then be
  • splitters 915 used in this structure are chosen to typically couple only a small portion of the
  • FIG. 10 depicts an alternative embodiment of a prior art traditional network, generally
  • the loads 1030 are arranged in a tree.
  • Power splitters 1015 are located at each intersection of branches.
  • the power splitters 1015 in - 15 - this structure are typically chosen to divide the power roughly equally between each branch of the
  • data may be transmitted backward through the power splitters 1015,
  • FIG. 11 depicts a prior art power splitter design, generally 1100, using series terminations
  • FIG. 12 depicts a prior art power splitter design, the so-called "Wilkerson” power splitter.
  • a stripline or microstrip transmission line is split, with the
  • resistor 1280 dissipates no power in the normal case, since the voltage across it is zero (by
  • the resistor 1280 dissipates power that would otherwise be reflected, and that would cause
  • FIG. 13 depicts an embodiment of coupled striplines, generally 1300, lying in the same
  • the two transmission lines have parallel portions, which
  • the coupler further has an insulating layer or dielectric 1304 that carries the two striplines 1320 and 1322, and there is a ground plane 1302 on the opposite surface of the dielectric layer 1304.
  • FIGs. 14A, 14B, 14C and 14D depict various views of embodiments of the transmission line bus and digital device interface of the present invention.
  • the coupled power splitters of FIG. 13 can be fabricated as a pair of physically separable units 1400, 1400' as shown in FIGs. 14A, 14B, 14C and 14D.
  • Each unit 1400, 1400' consists of a ground plane 1402, 1402', a dielectric material 1404, 1404', and a microstrip transmission line 1406, 1406'.
  • the two units 1400, 1400' are placed one atop the other, such that the ground planes 1402, 1402' are relatively outermost, while the microstrip lines 1406, 1406' are parallel, and separated by a dielectric layer (air or another dielectric material) 1408.
  • insulators 1407, 1407' can be placed on top of one or more of the microstrip lines 1406, 1406'.
  • the power splitter, or directional coupler, formed with this technique is an intrinsically high frequency structure, capable of performance well into the microwave region. Such a structure is unable to transmit DC or low frequency signals, although it has dramatic advantages over conventional connector techniques for transmitting high frequency signals.
  • FIG. 14B can be replicated multiple times in parallel, to form multiple transmission line paths. Two such paths can be used for differential signaling. Multiple paths can similarly be used to transmit parallel data streams. One or more of such parallel paths can be used as one possible method to carry the required reference signal or signals.
  • the modulated data and a reference signal are carried on the same microstrip line 1406, 1406'. - 17 -
  • One or both of the dielectric layers 1404, 1404' of FIG. 14 can be constructed from a
  • microstrip line on one of the units of FIG. 14 can be wider than that of the other unit, allowing
  • the two units of FIG. 14 can be held together with a mechanical clamping arrangement
  • An elastomeric material can be used to
  • one or more of the units can itself act as such a compliant material.
  • the bending of a flexible printed circuit board material will exert force that can be used to hold one unit in
  • FIG. 15 depicts an embodiment of a digital device interface electromagnetically
  • a stripline 1520 is present on an
  • the dielectric can be made from any one of a number of insulating materials, such as
  • a 'digital device 1564 is electrically connected to digital device interface 1560.
  • the digital device 1564 can include a modulator/demodulator capability, or alternatively such capability can be provided by another device (not shown) that is attached to digital device interface 1560.
  • - 18 One possible fabrication technique for the embodiments depicted in FIGs. 14 and 15 is
  • Portions of such a board could be rigid, providing mechanical
  • DC connections can be
  • FIGs. 16A and 16B depict an alternative embodiment of a digital device interface of the
  • FIG. 1 is a diagrammatic representation of the present invention showing connections for the provision of DC power and ground signals.
  • FIG. 16A is a top view
  • FIG. 16B is a side view, of an embodiment in which there are shown a plurality of striplines 1620, 1620', each of which is capable of performing as a transmission line
  • a common dielectric insulator sheet 1604 supports these striplines.
  • a ground plane 1602 is present on the opposite surface of dielectric sheet 1604, which is
  • Digital device interface 1660 is positioned adjacent the striplines
  • an air gap may be maintained between the striplines 1620, 1620' and
  • an insulator of suitable thickness may be interposed
  • FIG. 17 depicts in schematic form an embodiment 1700 of the invention. Transmission
  • line bus 1710 carries modulated digital signals and reference signals driven or received by bus
  • Transmission of modulated digital data in the reverse direction can also be
  • the modulated data signal can be any modulated data signal.
  • bus interface 1720 can then demodulate the modulated digital data in conjunction with a reference signal.
  • bus interface 1720 can then demodulate the modulated digital data in conjunction with a reference signal.
  • interface for example, 1740, can modulate digital data in conjunction with a reference signal and
  • the modulated digital data signal can then be received by digital component interfaces
  • the modulated digital data in conjunction with a reference signal.
  • FIG. 18 depicts an embodiment of a quadrature amplitude modulator 1800 according to
  • An input reference signal 1810 drives a delay controllable, multiple output
  • Phase comparator output signal 1835 is low pass filtered
  • delay control signal 1845 which controls the delay of variable delay
  • taps 1850, 1850', 1850" and output reference signal 1825 of delay line 1820 each provide a copy
  • One of these delayed signals 1825, 1850, 1850', 1850" is selected by selector 1860, which is controlled by digital input signal 1870.
  • selector 1860 which is controlled by digital input signal 1870.
  • phase modulated signal 1880 controls the phase of phase modulated signal 1880.
  • output data signal 1892 that carries both phase and amplitude modulated information.
  • Reference phase signal input 1825 is also sent through selector 1893 substantially matched to selector 1860, and through amplitude modulator 1895, substantially matched to
  • FIG. 19 depicts an embodiment of a quadrature amplitude demodulator 1900 according to
  • Reference input signal 1910 drives a delay controllable, multiple output - 21 - delay line 1920.
  • An output signal 1922 of the delay line 1920 drives phase comparator or mixer
  • phase comparator 1930 drives a low pass filter 1940, whose output signal 1945 controls the delay of delay line 1920.
  • Reference input signal 1910 is analyzed by amplitude measuring device 1911 which
  • Measured reference amplitude 1914 controls the
  • variable gain amplifier 1912 which acts on data input signal 1913 to produce gain
  • Delay line output 1923 and 1922 of delay line 1920 are substantially in quadrature and driver mixers or phase comparators 1950, 1950' whose other input is the gain normalized input
  • Quadrature components 1957 and 1958 drive comparator and digitizer 1960 which produce digital output values 1961, representing decoded versions of gain
  • QAM signals are differentially driven onto a pair of microstrip transmission lines, located
  • microstrip lines are series
  • the parallel termination is done with a pair of
  • Digital device interfaces or modules are coupled to the motherboard traces, using a
  • Microstrip transmission lines are fabricated on a .005
  • module transmission lines have a reduced width of approximately .008 inches, providing a similar width
  • the length of the interconnection is small compared to a quarter- wavelength of the electrical signals, this coupling is perhaps best modeled as a capacitance, although inductive coupling
  • the coupled transmission lines behave as microwave directional couplers.
  • - 23 The module transmission lines are also terminated at both ends by chip resistors and
  • Module chip components are mounted on the ground plane side of
  • the connector assembly for the module consists primarily of a mechanical
  • solder mask layer covering the connection region provides spacing between the module and
  • motherboard transmission line are split, reduced in amplitude, and coupled smoothly into the
  • Phase and amplitude reference signals are propagated from the transmitter to the receiver
  • phase of the reference signal is used to generate a phase locked set of reference clocks that are then used to demodulate the QAM signal.
  • Eight distinct phases are - 24 - generated, in true and complement form, using a set of variable delay differential inverters.
  • the delayed version of the reference signal is phase compared to an undelayed copy of itself, to lock
  • the amplitude of the reference signal is used to drive an automatic gain control circuit

Abstract

A high-speed digital distribution system is presented that includes a transmission line bus that carriers modulated digital signals and reference signals. The transmission line bus has a first end electrically connected to a bus interface that modulates digital data onto said transmission line bus and demodulates modulated digital data signals that it receives from the transmission line bus. The bus interface can transmit and receive a reference signal. At least one digital component interface is in electromagnetic communication with the transmission line bus, and each digital component interface can also modulate digital data onto the transmission line bus and can demodulate modulated digital data signals received from the transmission line bus, and can transmit and receive a reference signal. The transmission line bus communicates modulated digital data in association with the reference signal between and among an external device connected to the bus interface and the at least one digital component interface. In one embodiment, the digital data is quadrature amplitude modulated with an encoding that uses one to five bits for the phase component and zero to three bits for the amplitude component. In another embodiment the transmission line bus has characteristic impedance and has matched terminations at its first and second ends.

Description

HIGH-SPEED DIGITAL DISTRIBUTION SYSTEM
FIELD OF THE INVENTION The present invention relates to an apparatus and method for the communication of
digital signals at high speed, and more particularly the communication of modulated digital
signals.
BACKGROUND The communication of digital information within a computer system can represent one of
the bottlenecks in achieving high rates of computation. It is becoming apparent to many that
conventional technologies for moving data between semiconductor memory and a Central
Processor Unit (CPU), while much faster than moving data between other types of storage
devices, such as CD-ROMs or magnetic disks, and the CPU, are approaching a practical upper
limit. One solution that has been applied to try to solve this problem of communication speed is
to increase the system clock rate. However, given the pinout geometries of conventional memory
systems, it is difficult to operate such systems at speeds above about 100 MHz. Another approach that could be taken is to attempt to clock data at both the rising edge and the falling
edge of clock signals. This approach places severe constraints on clock access times, requiring at
least a factor of two improvement in output delay of the memory chip. Another approach
involves the use of a wider bus, employing 128 bits rather than 64 bits of width. Such an
approach involves many changes in computer system design, including a major redesign of PCB
board layouts, changes in pinouts and significant increases of pin counts for packages, and changes in the length of words in software design, for example.
Yet another approach is the Direct Rambus DRAM technology. In this approach, a wide
internal bus is connected via a high-speed interface to a narrow external bus. The internal bus - 2 - 144/128-bit data path operates at 16 bytes every 10 ns internally, which is transformed into an
external 2-byte wide 1.25 ns bus. The system uses a bus clock at 400 MHz. Because data
transfers are synchronized to both clock edges, the rate is effectively raised to 800 MHz. This
system is stated to yield a 1 ,600Mbyte/s bandwidth. One significant electrical difference from
conventional systems is that memory modules are connected such that any data signal must
sequentially traverse all the memory modules present, rather than reaching a particular module without passing all of the others.
Conventional processor to memory interconnection buses drive a set of memory
components, typically SIMMs or DIMMs, with a motherboard signal trace which runs between
SIMM connectors (Figure 1). Typically, this line is driven with a series resistance, and treated as
a single lumped capacitive load. Signals are driven with a single polarity, rail to rail, as baseband
digital signals.
The impedance of such a bus wire is very low, because of the periodic capacitive stubs
added by the connector and SIMM traces and components. An initially unloaded 100 ohm
impedance line, constructed as a stripline on commercial FR-4 material having K = 4, has a
capacitance per unit length of .67 pF/cm. When loaded with a relatively modest 20 pF load each
2 cm, the effective capacitance per unit length rises to 10.67 pF/cm, resulting in an impedance of
about 25 ohms, and a reduction in the speed of propagation from half the speed of light (c/2) to
approximately one-eighth the speed of light (c/8). This dramatic speed and impedance reduction
makes it impractical, from a noise and power standpoint, to correctly terminate the bus with a parallel termination. Series terminations cannot be used for high quality signals because of the
signal stairstep behavior at intermediate positions in a multidrop environment.
Moreover, the equivalent electrical line length of the 2 cm connector spacing rises to 16
cm, with approximately 500 ps of delay. This delay is significant compared to the risetime of a
typical digital signal. The delay encourages stub reflections in a correctly terminated environment. Most such buses are driven with a series resistance to intentionally slow the
incident edges, resulting in poor bandwidth, and sloppy signaling.
Conventional high-speed digital systems suffer from a variety of problems. An article
entitled "Controlling crosstalk in high-speed digital systems," which appeared in the May 1999
issue of Electronic Systems at page 31 , makes reference to crosstalk in the following terms.
"The advent of higher switching speeds in modern digital systems has introduced a host of
difficult-to-solve problems: signal reflections, delay-time degradation, crosstalk, and
electromagnetic-compatibility failures. At driver-IC switching times of 4 to 5 ns or less, PCB
traces begin to exhibit their circuit characteristics. Unfortunately, these parameters are generally unwelcome and must be carefully designed around. Of all high-speed effects, crosstalk is
perhaps the least understood and the hardest to predict. Yet, it can be controlled and even
eliminated."
SUMMARY OF THE INVENTION It is therefore a principal object of this invention to provide a high-speed digital
distribution system that includes a transmission line bus that carries modulated digital signals and
reference signals. It is another principal object for such a high speed digital distribution system
to modulate digital data using quadrature amplitude modulation. It is another principal object for
such a high speed digital distribution system to include a bus interface that is electrically
connected to the bus and one or more digital component interfaces that are electromagnetically
connected to the bus. It is another principal object for such a high speed digital distribution
system to include one or more digital component interfaces that can be connected to or
disconnected from the bus while the system is in operation.
A high-speed digital distribution system is presented which relates to a transmission line bus that carries modulated digital signals and reference signals. The transmission line bus has a
first end electrically connected to a bus interface. The bus interface modulates digital data onto - 4 - said transmission line bus and demodulates modulated digital data signals that it receives from
the transmission line bus. The bus interface can transmit and receive a reference signal. At least
one digital component interface is in electromagnetic communication with the transmission line
bus. The digital component interface can also modulate digital data onto the transmission line
bus and can demodulate modulated digital data signals received from the transmission line bus, and can transmit and receive a reference signal. The transmission line bus communicates
modulated digital data in association with the reference signal between and among an external
device connected to the bus interface and the at least one digital component interface. In another
embodiment, the system includes a reference source which can provide a reference signal to at
least one of the bus interface and the at least one digital component interface. In yet another
embodiment, the system includes a digital component that is electrically interfaced with the at
least one digital component interface, and that transmits and receives the digital data and the
address signal. In still another embodiment, the digital data is quadrature amplitude modulated
with the reference signal.
In a further embodiment, the digital data is quadrature amplitude modulated with an encoding
that uses one to five bits for the phase component and zero to three bits for the amplitude
component. In yet a further embodiment the transmission line bus has characteristic impedance
and has matched terminations at its first and second ends. In another embodiment, the reference
signal and the modulated data signal can be multiplexed onto the same conductor of the
transmission line bus. In another embodiment, the digital component interface includes a transmission line that can couple electromagnetic radiation to and from the transmission line bus.
In another embodiment, the digital component interface includes a directional coupler that can
communicate with the transmission line bus by coupling electromagnetic radiation to and from
the transmission line bus. In another embodiment, the digital component interface is removably attached to the system. In yet another embodiment, the digital component interface can be - 5 - attached to or removed from the system while the system is in operation. In still another
embodiment, the digital component interface includes an electrical connection to a power supply.
The present invention further relates to an apparatus for distributing digital signals, which
includes a transmission line bus having a first end. A first interface is electrically connected to
the transmission line bus, and a second interface is electromagnetically coupled to the
transmission line bus. A reference signal source that provides a reference signal including a
phase component and an amplitude component is provided. A first digital device is electrically
connected to the first interface and a second digital device is electrically connected to the second
interface. One of the first interface and the second interface modulates digital data provided by
the digital data device connected thereto with the reference signal to encode the digital data in a quadrature amplitude modulated signal and transmits the modulated data onto the transmission
line bus, and another of the first interface and the second interface receives and demodulates the
modulated digital data and provides demodulated data to the digital device connected thereto.
The present invention also relates to a method of distributing digital signals, which
includes the steps of providing a reference signal, providing a transmission line bus, and
providing a first interface and a second interface, at least one interface being electrically
connected to the transmission line bus, and at least one interface being electromagnetically
coupled to the transmission line bus, both interfaces adapted to receive and to transmit the
reference signal. The method further includes the steps of providing digital data to the first
interface, causing the first interface to modulate the digital data in conjunction with the reference
signal and to impress the modulated data onto the transmission line bus in conjunction with the
reference signal, and causing the second interface to receive and demodulate the modulated digital data in conjunction with the reference signal. In another embodiment, the method
includes the step of causing the first interface to quadrature amplitude modulate the digital data
with the reference signal and to impress the modulated data onto the transmission line bus in - 6 - conjunction with the reference signal. In yet another embodiment, the method includes the step of causing the first interface to quadrature amplitude modulate the digital data with the reference signal in which the encoding uses from one to five bits for a phase component and from zero to
three bits for and amplitude component. In still another embodiment, the data is frequency
modulated. In a further embodiment, the data is spread spectrum modulated. In still a further
embodiment, the data is amplitude modulated. In still a further embodiment, the data is single
sideband modulated.
The present invention further relates to a high-speed digital distribution system which
includes a transmission line bus which has a first end that carries modulated digital signals and
reference signals, a bus interface electrically connected to the first end of the transmission line
bus so that the bus interface can modulate digital data onto the transmission line bus and can
demodulate modulated digital data signals received from the transmission line bus. The bus interface can transmit and receive a reference signal. The system also includes at least one digital
component in electromagnetic communication with the transmission line bus so that the digital
component can modulate digital data onto the transmission line bus and can demodulate
modulated digital data signals received from the transmission line bus. The digital component
can transmit and can receive a reference signal. The transmission line bus communicates modulated digital data in association with a reference signal between and among an external
device connected to the bus interface and the at least one digital component. In another
embodiment, the system includes a reference source which can provide a reference signal to at least one of the bus interface and the at least one digital component. In still another embodiment, a reference signal includes a phase component and an amplitude component. In still a further
embodiment, a reference signal is quadrature amplitude modulated. In yet a further embodiment,
the digital data is encoded using from one to five bits for the phase component and from zero to
three bits for the amplitude component. In other embodiments, the digital data may be modulated using frequency modulation, spread spectrum modulation, amplitude modulation, or single sideband encoding. In a further embodiment, the system may include a characteristic
impedance and may be terminated with matched terminations at its first end and at a second end.
In a still further embodiment, the system includes a series impedance substantially equal to the
characteristic impedance and connected between the bus interface, that represents a voltage
source, and the first end of the bus, and a parallel impedance substantially equal to the
characteristic impedance and connected between the second end of the bus and ground. In yet a
further embodiment, the system includes a bus interface that represents a current source, a
parallel impedance substantially equal to the characteristic impedance that is connected between the first end of the bus and ground, and a parallel impedance substantially equal to the
characteristic impedance and connected between the second end of the bus and ground. In
another embodiment, the digital component includes a directional coupler in electromagnetic
communication with the transmission line bus. In still another embodiment, the digital
component is removably attached to the system. In yet another embodiment, the digital component can be attached to or detached from the system while the system is in operation. In
still a further embodiment, the digital component includes a connection to a power supply. In a
still further embodiment, one interface that is electromagnetically coupled to the transmission
line bus can modulate data in conjunction with a reference signal and impress the modulated data on the transmission line bus in conjunction with the reference signal, and a second interface that
is electromagnetically coupled to the transmission line bus can receive modulated data in conjunction with a reference signal from the transmission line bus and can demodulate the
modulated data in conjunction with the reference signal.
BRIEF DESCRIPTION OF THE DRAWINGS
The invention is pointed out with particularity in the appended claims. The advantages of
the invention described above, as well as further advantages of the invention, may be better - 8 - understood by reference to the following description taken in conjunction with the accompanying
drawings, in which:
FIG. 1 depicts a conventional prior art memory interconnection bus with lumped
capacitive interconnections.
FIG. 2 depicts an embodiment of a point-to-point signal carrying transmission line,
terminated with a parallel resistance at the end remote from the driver, equal in value to the
characteristic impedance of the transmission line.
FIG. 3 depicts an embodiment of a point-to-point signal carrying transmission line,
terminated with a series resistance at the driver, equal in value to the characteristic impedance of
the transmission line.
FIG. 4 depicts an embodiment of a point-to-point signal carrying transmission line,
terminated with a series resistance at the driver and terminated with a parallel resistance at the
end remote from the driver, both equal in value to the characteristic impedance of the
transmission line.
FIG. 5 depicts an embodiment of a parallel terminated multidrop transmission line.
FIG. 6 depicts an electrical model of the multidrop transmission line of FIG. 5.
FIG. 7A depicts an embodiment of a multidrop transmission line having a series
termination at one end.
FIG. 7B depicts an embodiment of a multidrop transmission line having terminations at
both ends.
FIG. 8 depicts an embodiment of a multidrop transmission line with multiple connectors
attached at different locations.
FIG. 9 depicts an embodiment of a prior art traditional bus with power splitters.
FIG. 10 depicts an embodiment of a prior art traditional network with power splitters. FIG. 11 depicts a prior art power splitter design using series terminations consisting of resistors having the characteristic impedance value of the transmission line.
FIG. 12 depicts a prior art power splitter design, the so-called "Wilkerson" power splitter.
FIG. 13 depicts an embodiment of coupled striplines lying in a single plane.
FIGs. 14A, 14B and 14C depict three views of an embodiment of the transmission line of
the present invention.
FIG. 15 depicts an embodiment of a digital device interface electromagnetically
connected to a transmission line bus of the present invention.
FIGs. 16A and 16B depict an alternative embodiment of a digital device interface of the
present invention showing connections for the provision of DC power and ground signals.
FIG. 17 depicts in schematic form an embodiment of the invention.
FIG. 18 depicts an embodiment of a quadrature amplitude modulator according to the
present invention.
FIG. 19 depicts an embodiment of a quadrature amplitude demodulator according to the
present invention.
DETAILED DESCRIPTION OF THE INVENTION Many of the difficulties in digital signaling arise from a poor match between the channel
characteristics and the signaling technique. As the speed of signaling rises, and the electrical
behavior of on chip and on board wiring channels remains the same, or deteriorates, there is a
growing mismatch between the traditional approaches of baseband signaling and the channel characteristics. Typical modern wiring layers are thinner, closer, and more resistive than older
wiring. This, together with dielectric insulator losses, leads to highly dispersive behavior at
gigabit signaling rates. - 10 - One can express bandwidth in both absolute measure and relative measure. An absolute
measure may be expressed as N megahertz or gigahertz, where N is a number. A relative measure
of bandwidth may be expressed in units such as octaves, an octave representing a range in
frequency space that covers a change in frequency by a factor of 2. It is far easier to maintain a
gigahertz wide channel between two and three gigahertz, than between zero and one gigahertz.
In the first case, we have a half-octave wide channel; in the second, an infinite number of
octaves. In the first case, the channel dispersion is negligible; in the second, dominant.
One can make use of this behavior by using modulation techniques for transmitting
signals over modern wiring channels. For example, modems are used in sending modulated
digital data over telephone lines at far lower rates than is contemplated here, by modulating the
data and transmitting the information in the form of tones in a series of frequencies. These
signals can be received, demodulated, and reconverted to digital information. The present
invention contemplates performing similar transformations on digital data, and transmitting such modulated data at rates unheard of in current modem technology. In particular, the present
invention contemplates the use of Quadrature Amplitude Modulation (QAM) techniques for such
signaling, although similar spectrum engineering advantages accrue to the use of other
modulation techniques, including such methods as phase, frequency, amplitude, single sideband,
wavelet, or spread spectrum modulation.
Referring now to FIG. 1 , which depicts a conventional prior art memory interconnection
bus 10 with lumped capacitive interconnections, there is a driver 20, which can be for example a
computer Central Processing Unit (CPU). The driver 20 is electrically connected to a bus 30.
Bus 30 is depicted as having a plurality of memory devices 40 connected to it at a number of
locations. For TTL technology, this type of connection, where one driver 10 communicates with
a plurality of devices 40 connected in parallel, is referred to as having a "fan-out" of X-to 1,
where X is the number of devices 40 being driven by the one driver 10. Fan-out is typically - 11 - measured in terms of current required to operate a device as a load. In a circuit having X parallel
legs, the voltage across each of the legs is the same, and the total current is the sum of the
currents drawn by each of the legs. For CMOS technology, a measure of fanout is the total input
capacitance that is present with respect to the loads.
However, if X devices are connected in series, the current through each device is
common to all, while the voltage drop across each device can in principle be different for each device. The Rambus technology attempts to make use of the possibility of serial connection of
memory devices. However, a cost must be incurred to operate memory devices in a serial
fashion. The signals which are intended for a specific device pass through every device, so there
must be a method by which the signal is encoded to communicate which device is the intended
recipient of the signal. This requires the use of additional bits which must be transmitted with
the data, and which must be encoded and decoded.
Another limitation in the design of conventional multidrop signal distribution schemes is
that the wire carrying the signal must make electrical contact with each of the data recipients.
Thus in the lumped capacitive distribution model, the signal bus connects to each destination in an arbitrary way, as depicted in FIG. 1. No deliberate attempt is made to control the impedance,
the length, or other important properties of the wiring. This wiring strategy is suitable only for
wires which are short compared to the wavelength of significant frequency signal components,
and thus can only be used in relatively low frequency (and long wavelength) systems.
FIG. 2 depicts an embodiment of a point-to-point signal carrying transmission line,
generally 200, terminated with a parallel resistance 240 at the end remote from the driver 210, and equal in value to the characteristic impedance of the transmission line 220. A digital device
230 is also depicted as being attached to the transmission line 220 at the end remote from the
driver 210. Wiring of this kind exhibits delay, but otherwise the signal propagates without distortion. This strategy is suitable for high speed point-to-point communications between components.
FIG. 3 depicts an embodiment of a point-to-point signal carrying transmission line,
generally 300, terminated with a series resistance 350 at the driver 310, and equal in value to the
characteristic impedance of the transmission line 320. A digital device 330 is also depicted as
being attached to the transmission line 320 at the end remote from the driver 310. In this
scheme, the signal propagating along the transmission line 320 is of half the amplitude of the
logic signal swing, due to the series resistance 350. The high impedance at the end of the transmission line 320 induces a full amplitude reflection, which, when superposed with the
incoming signal results in a full amplitude signal at the receiver 330, undistorted except for
delay. Note, however, that signals at other locations along the transmission line 320 will consist
of a superposition of the forward and backward propagating signals, and will, in general, be
useless for driving digital signals. Thus this approach is suitable only for point-to-point signals. FIG. 4 depicts an embodiment of a point-to-point signal carrying transmission line,
generally 400, terminated with a series resistance 450 at the driver 410 and terminated with a
parallel resistance 440 at the end remote from the driver, both equal in value to the characteristic
impedance of the transmission line 420. A digital device 430 is also depicted as being attached to
the transmission line 420 at the end remote from the driver 410. By terminating with both series resistance 450 and parallel resistance 440 terminations, the forward signal is terminated at the
receiver 430, and no signal doubling results. There should ideally be no backward propagating
signal. However, the series driver resistance 450 terminates any backward propagating signal
which might result from a mismatch. This scheme is much more robust against transmission line
420 imperfections and crosstalk than either the purely parallel scheme of FIG. 2 or the purely
series scheme of FIG. 3. One difficulty of this scheme is a reduction of signal amplitude at the receiver 430 by a factor of two, since there is no the reflection at the receiver 430 as in FIG. 3. A - 13 - benefit that results from this dual termination configuration is that the signal will be undistorted at all positions along the transmission line 420.
FIG. 5 depicts an embodiment of a parallel terminated multidrop transmission line, generally 500. Driver 510 applies a driver signal to the transmission line bus 520 that is parallel
terminated by a characteristic impedance 540. There are a plurality of receivers 530 in electrical
communication with bus 520. Each receiver 530 will see a (differently) delayed version of the
driver signal in undistorted form. This is the traditional approach for constructing multidrop high
speed signal distribution systems.
As has been described above in connection with FIG. 2, undistorted copies of the signal are
present at all positions along the transmission line bus 520, the copies can be used to drive
receivers 530 as shown.
FIG. 6 depicts an electrical model of the multidrop transmission line of FIG. 5. Each
receiver 530 of FIG. 5, and the wire stub for that receiver, acts electrically as a lumped capacitive
load 630 on the transmission line bus 620. A lumped capacitive load 630 causes impedance
discontinuities and reflections at high frequencies and a lowering of both the line impedance and
the signal propagation speed on the transmission line bus 620. This results in significant
increases in power dissipation, in increased power required to drive the transmission line bus
630, and in increased delays in the arrival of the signal at distant points along the line.
FIG. 7A depicts an attempted implementation of a multidrop transmission line, generally
700, using series termination 750 approaches. Here, the distortion of the signal caused by the
superposition of the forward and backward waves, as described by FIG. 3, makes this scheme unworkable.
FIG. 7B depicts an embodiment of a multidrop transmission line, generally 700, having
terminations at both ends. Addition of a parallel termination 740 at the end of the transmission - 14 - line eliminates the reflected backward wave but the signal amplitude is reduced by a factor of two, resulting in improper data being received by receivers 730.
FIG. 8 depicts an embodiment of a multidrop transmission line bus, generally 800, with
multiple connectors attached at different locations. The transmission line bus 820 can be terminated at both ends with the characteristic impedance 840, 850. In general, such a
transmission line bus 820 can be constructed using different PC board materials. Different
sections of the transmission line bus 820 will therefore have different characteristic impedances,
due to manufacturing variations. Electrical connectors 860 that have significant series
inductance at the relevant signal frequency connect the transmission line bus 820 sections to one
another. The capactive loads are not evenly distributed along the line, resulting in further
changes in the effective impedance of transmission line bus 820 that will be seen at driver 810.
FIG. 9 depicts an embodiment of a prior art traditional bus, generally 900, with driver 910
and power splitters 915. In this alternative arrangement, the loads on the transmission line 920
are isolated from the line and from one another by use of power splitters 915. The key insight is
that one need not deliver all the signal power to each load pin. Instead one splits the power,
delivering only a fraction of the destination power to each load 930. Each load 930 can then
terminate the received power, and, at the cost of reduced signal amplitude, a multidrop
transmission line can be constructed with nearly ideal electrical performance. The power
splitters 915 used in this structure are chosen to typically couple only a small portion of the
power transferred along the main transmission line 920 into each load 930. In addition, data may
be transmitted backward through the power splitters 915, leading to an attenuated signal at the
input.
FIG. 10 depicts an alternative embodiment of a prior art traditional network, generally
1000, with driver 1010 and power splitters 1015. Here, the loads 1030 are arranged in a tree.
Power splitters 1015 are located at each intersection of branches. The power splitters 1015 in - 15 - this structure are typically chosen to divide the power roughly equally between each branch of the
structure. In addition, data may be transmitted backward through the power splitters 1015,
leading to an attenuated signal at the input. Several alternatives are possible in constructing power splitters.
FIG. 11 depicts a prior art power splitter design, generally 1100, using series terminations
consisting of resistors 1150, 1150' having the characteristic impedance value of the transmission
line 1120. The correct choice of the resistance values results in impedance matching of the line to all of the loads.
FIG. 12 depicts a prior art power splitter design, the so-called "Wilkerson" power splitter.
In this structure, a stripline or microstrip transmission line, generally 1200, is split, with the
impedance of each branch 1270, 1270' equal to twice the impedance of the root 1220. The
resistor 1280 dissipates no power in the normal case, since the voltage across it is zero (by
symmetry), but in the event of unbalanced or non-ideal termination of one leg of the stripline
1220, the resistor 1280 dissipates power that would otherwise be reflected, and that would cause
problems with the signals flowing down each leg.
FIG. 13 depicts an embodiment of coupled striplines, generally 1300, lying in the same
plane, which can behave as power splitters. In this structure, one couples the electric and
magnetic fields associated with a signal propagating on a first transmission line 1320 into a second parallel transmission line 1322. The two transmission lines have parallel portions, which
is the region where the coupling occurs, and may have other regions where they diverge from one
another or lie relatively far apart, so that there is substantially no interaction between them.
When the parallel transmission lines are suitably closely spaced, a signal propagated along the
first can induce a signal in the second. As is well known from transmission line theory, this coupling results in a forward propagating wave induced on the undriven transmission line,
proportional to the derivative of the driven waveform. The magnitude of this waveform is - 16 - controlled by the geometry of the coupler, increasing for closer spacing of the lines. The coupler further has an insulating layer or dielectric 1304 that carries the two striplines 1320 and 1322, and there is a ground plane 1302 on the opposite surface of the dielectric layer 1304.
FIGs. 14A, 14B, 14C and 14D, which will be referred to generally as FIG. 14, depict various views of embodiments of the transmission line bus and digital device interface of the present invention. The coupled power splitters of FIG. 13 can be fabricated as a pair of physically separable units 1400, 1400' as shown in FIGs. 14A, 14B, 14C and 14D. Each unit 1400, 1400'consists of a ground plane 1402, 1402', a dielectric material 1404, 1404', and a microstrip transmission line 1406, 1406'. The two units 1400, 1400' are placed one atop the other, such that the ground planes 1402, 1402' are relatively outermost, while the microstrip lines 1406, 1406' are parallel, and separated by a dielectric layer (air or another dielectric material) 1408. In one embodiment, insulators 1407, 1407' can be placed on top of one or more of the microstrip lines 1406, 1406'. The power splitter, or directional coupler, formed with this technique is an intrinsically high frequency structure, capable of performance well into the microwave region. Such a structure is unable to transmit DC or low frequency signals, although it has dramatic advantages over conventional connector techniques for transmitting high frequency signals. Among such advantages are the lack of metal interfaces, eliminating corrosion and the need for precious metals, the lack of most parasitic capacitance and inductance associated with conventional connectors, and the ease of fabrication using conventional lithographic methods of circuit manufacture. The basic structure of FIG. 14B can be replicated multiple times in parallel, to form multiple transmission line paths. Two such paths can be used for differential signaling. Multiple paths can similarly be used to transmit parallel data streams. One or more of such parallel paths can be used as one possible method to carry the required reference signal or signals. In one embodiment, the modulated data and a reference signal are carried on the same microstrip line 1406, 1406'. - 17 - One or both of the dielectric layers 1404, 1404' of FIG. 14 can be constructed from a
flexible printed circuit board material, such that the mechanical interface between the two units
1400, 1400' allows for mechanical misalignment and imperfection. Similarly, the width of the
microstrip line on one of the units of FIG. 14 can be wider than that of the other unit, allowing
some tolerance to mechanical misalignment of
the two units, with little effect on the magnitude of the electrical and magnetic coupling.
The two units of FIG. 14 can be held together with a mechanical clamping arrangement,
such that they will not be subject to vibration or slippage. An elastomeric material can be used to
allow compliance in such a clamping arrangement. The elastomeric properties of the dielectric in
one or more of the units can itself act as such a compliant material. For example, the bending of a flexible printed circuit board material will exert force that can be used to hold one unit in
contact with the other, as shown in FIG. 15.
FIG. 15 depicts an embodiment of a digital device interface electromagnetically
connected to a transmission line bus of the present invention. A stripline 1520 is present on an
upper surface of a dielectric sheet 1504 that has a ground plane 1502 attached to its lower
surface. The dielectric can be made from any one of a number of insulating materials, such as
fiberglass-epoxy, polyimide, RT-Duroid or alumina. In this embodiment, a digital device
interface 1560 which is constructed as shown in FIG. 14D is held in position adjacent to stripline
1520 so that signals propagating in one object may generate or induce signals that propagate in
the other object. A 'digital device 1564 is electrically connected to digital device interface 1560.
The digital device 1564 can include a modulator/demodulator capability, or alternatively such capability can be provided by another device (not shown) that is attached to digital device interface 1560. - 18 - One possible fabrication technique for the embodiments depicted in FIGs. 14 and 15 is
the construction of a printed circuit board comprising one or more layers of flexible PC board
materials. Portions of such a board could be rigid, providing mechanical
support and conventional advantages of printed wiring boards. Other portions could be flexible,
enabling easy use of those sections in configurations such as depicted in FIG. 15.
Typically, one or more DC power and ground connections are required between
independently fabricated components. In one embodiment, such DC connections can be
provided through the use of conventional connector techniques. One embodiment for the design
of such connectors is to place the connectors on each side of the digital device interface as shown in FIGs. 16A and l6B.
FIGs. 16A and 16B depict an alternative embodiment of a digital device interface of the
present invention showing connections for the provision of DC power and ground signals. FIG.
16A is a top view, and FIG. 16B is a side view, of an embodiment in which there are shown a plurality of striplines 1620, 1620', each of which is capable of performing as a transmission line
bus of the present invention. A common dielectric insulator sheet 1604 supports these striplines.
A ground plane 1602 is present on the opposite surface of dielectric sheet 1604, which is
depicted only in FIG. 16B. Digital device interface 1660 is positioned adjacent the striplines
1620, 1620' and spaced a suitable distance from the striplines 1620, 1620' so that there is no
direct contact between the striplines 1620, 1620' and the corresponding stripline conductors (not
shown) that are present on the surface of the digital device interface nearest the striplines 1620, 1620'. In one embodiment, an air gap may be maintained between the striplines 1620, 1620' and
the corresponding stripline conductors (not shown) that are present on the surface of the digital device interface. In another embodiment, an insulator of suitable thickness may be interposed
between the striplines 1620, 1620' and the corresponding stripline conductors (not shown) that
are present on the surface of the digital device interface. In one embodiment, there are a plurality - 19 - of clamps 1690 which support the dielectric insulator sheet 1604 and the digital device interface
1660 in appropriate relative position and orientation to allow electromagnetic communication
between the corresponding stripline conductors 1420, 1420' while preventing the conductors
from touching each other, and with the provision of a direct connection between the required DC
power conductor and ground conductor present on the digital device interface and corresponding DC power conductor 1616 and ground conductor 1618 present on the surface of the dielectric
insulator sheet adjacent to the striplines 1620, 1620'.
When such DC connections are used to deliver power and ground, it is often
advantageous to filter and bypass such power and ground signals on the module. Because power
and ground connections are carefully controlled, and no DC power can flow elsewhere between
the units, it is advantageous to bring the DC power through a balun, to assure balanced current
flow. Similarly, it is advantageous to bypass the power with relatively large capacitances on the
unit.
FIG. 17 depicts in schematic form an embodiment 1700 of the invention. Transmission
line bus 1710 carries modulated digital signals and reference signals driven or received by bus
interface 1720, communicating through an electromagnetic coupling 1730, 1730', 1730",
1730'", to one or more of the digital component interfaces 1740, 1740' 1740", 1740'",
respectively. Transmission of modulated digital data in the reverse direction can also be
accomplished by causing a digital component interface, for example, 1740, to modulate digital
data in conjunction with a reference signal and can impress the modulated digital data onto
transmission line bus 1710 via electromagnetic coupling 1730. The modulated data signal can
then be received by bus interface 1720, and bus interface 1720 can then demodulate the modulated digital data in conjunction with a reference signal. Furthermore, a digital component
interface, for example, 1740, can modulate digital data in conjunction with a reference signal and
can impress the modulated digital data onto transmission line bus 1710 via electromagnetic - 20 - coupling 1730. The modulated data signal can then be received by digital component interfaces
1740', 1740" and 1740'" via electromagnetic couplings 1730', 1730" and 1730'", respectively,
and the intended recipient digital component interface, for example 1740', can then demodulate
the modulated digital data in conjunction with a reference signal.
FIG. 18 depicts an embodiment of a quadrature amplitude modulator 1800 according to
the present invention. An input reference signal 1810 drives a delay controllable, multiple output
delay line 1820. Output reference signal 1825, a delayed version of input reference signal 1810,
is phase compared to input reference signal 1810 in phase comparator or mixer 1830, producing a phase comparator output signal 1835. Phase comparator output signal 1835 is low pass filtered
in filter 1840, producing delay control signal 1845 which controls the delay of variable delay
1820, thus locking the delay of delay line 1820 to the period of reference input 1810. Output
taps 1850, 1850', 1850" and output reference signal 1825 of delay line 1820 each provide a copy
of input reference signal 1810 with different delays depending on the location of the output tap
1850, 1850', 1850". One of these delayed signals 1825, 1850, 1850', 1850" is selected by selector 1860, which is controlled by digital input signal 1870. The selected delayed signal 1825,
1850, 1850', 1850" controls the phase of phase modulated signal 1880. Phase modulated signal
1880 then drives into amplitude modulator 1891, controlled by digital input 1890, producing
output data signal 1892 that carries both phase and amplitude modulated information.
Reference phase signal input 1825 is also sent through selector 1893 substantially matched to selector 1860, and through amplitude modulator 1895, substantially matched to
amplitude modulator 1891, to produce output reference signal 1897. Control signals 1894 and
1896 are provided as selected values. These control signals 1894 and 1896 allow reference
output 1897 to have known phase and amplitude.
FIG. 19 depicts an embodiment of a quadrature amplitude demodulator 1900 according to
the present invention. Reference input signal 1910 drives a delay controllable, multiple output - 21 - delay line 1920. An output signal 1922 of the delay line 1920 drives phase comparator or mixer
1930, which is also driven by reference input signal 1910. The phase comparator output signal
1935 of phase comparator 1930 drives a low pass filter 1940, whose output signal 1945 controls the delay of delay line 1920.
Reference input signal 1910 is analyzed by amplitude measuring device 1911 which
produces measured reference amplitude 1914. Measured reference amplitude 1914 controls the
gain of variable gain amplifier 1912 which acts on data input signal 1913 to produce gain
normalized input signal 1955.
Delay line output 1923 and 1922 of delay line 1920 are substantially in quadrature and driver mixers or phase comparators 1950, 1950' whose other input is the gain normalized input
signal 1955, recovering I and Q quadrature components of gain normalized input signal 1955 on
outputs 1957 and 1958. Quadrature components 1957 and 1958 drive comparator and digitizer 1960 which produce digital output values 1961, representing decoded versions of gain
normalized input signal 1955.
- 22 - An Example of One System Design
QAM signals are differentially driven onto a pair of microstrip transmission lines, located
on a dielectric insulator sheet, which can be a motherboard. The microstrip lines are series
terminated in their characteristic impedance at the driver, and parallel terminated in their
characteristic impedance at the far end of the line. The parallel termination is done with a pair of
chip resistors tied to a large, grounded, NPO chip capacitor, augmented with a high performance PC board fabricated capacitor.
The motherboard microstrip transmission lines are designed with a characteristic
impedance of 50 ohms, over a .010 inch thick dielectric layer on a solid ground plane. The resulting line width of approximately .017 inch is sufficiently wide to provide mechanical
margins for the connector assembly, as described below.
Digital device interfaces, or modules, are coupled to the motherboard traces, using a
flexible printed wiring board technology. Microstrip transmission lines are fabricated on a .005
inch thick dielectric material flexible PC board, over a solid copper ground plane. These module transmission lines have a reduced width of approximately .008 inches, providing a similar width
to length (W/L) ratio as the motherboard traces, and thus a similar 50 ohm characteristic impedance. These traces are spaced on the same center to center spacing as the motherboard
traces.
When the module traces are overlaid on the motherboard traces, a pair of coupled transmission lines is formed, fabricating a microwave directional coupler. At frequencies where
the length of the interconnection is small compared to a quarter- wavelength of the electrical signals, this coupling is perhaps best modeled as a capacitance, although inductive coupling
components exist even in this situation. For longer coupling lengths, or for higher frequencies,
the coupled transmission lines behave as microwave directional couplers. - 23 - The module transmission lines are also terminated at both ends by chip resistors and
capacitors in a similar configuration to the motherboard on one end, and by on-chip receiver
terminations on the other end. Module chip components are mounted on the ground plane side of
the flexible PC board, to avoid interference with the mechanical coupling of the module to the motherboard traces. The connector assembly for the module consists primarily of a mechanical
alignment jig that holds the module in position. The fact that module traces are significantly
narrower than the motherboard traces assures that precise alignment is not necessary to achieve near perfect matching of the characteristics of the two differential signals. Misalignments of up
to .004 inches are allowed with little change in coupled capacitance or inductance. An insulating
solder mask layer covering the connection region provides spacing between the module and
motherboard traces. Control of layer thickness provides a mechanism for adjusting the coupling
strength of the microwave coupler.
With this design, one can largely eliminate the parasitic components normally associated
with design of multi-drop memory module wiring. No longer is there a reflective stub, series
inductance due to poor connector design, or high capacitive loading of the bus leading to low
impedance levels and slow signal propagation speed. Instead, signals propagating down the
motherboard transmission line are split, reduced in amplitude, and coupled smoothly into the
module assembly.
Phase and amplitude reference signals are propagated from the transmitter to the receiver
on a dedicated differential pair, similar in all aspects to the signal wiring. Since the phase and
amplitude of this reference signal is known, one can compare the phase and amplitude of the
received data with it to compensate for unknown delay and loss in the transmission line
environment.
In particular, the phase of the reference signal is used to generate a phase locked set of reference clocks that are then used to demodulate the QAM signal. Eight distinct phases are - 24 - generated, in true and complement form, using a set of variable delay differential inverters. The delayed version of the reference signal is phase compared to an undelayed copy of itself, to lock
the loop.
The amplitude of the reference signal is used to drive an automatic gain control circuit,
adjusting the gain of the amplifier for the reference signal so that it matches an internal reference
standard. The same gain is then applied to all of the other received signals, assuring a good
match of the amplitude of the received signals with the reference amplitude.
Variations, modifications, and other implementations of what is described herein will
occur to those of ordinary skill in the art without departing from the spirit and the scope of the invention as claimed. Accordingly, the invention is to be defined not by the preceding
illustrative description but instead by the spirit and scope of the following claims.

Claims

- 25 - CLAIMS:What is claimed is:
1. A high speed digital distribution system comprising: a transmission line bus that carries modulated digital signals and reference signals, said transmission line bus comprising a first end;
a bus interface electrically connected to said first end of said transmission line bus, said bus interface modulating digital data onto said transmission line bus and demodulating modulated digital data signals received from said transmission line bus, and being adapted to transmit and to receive a reference signal; and
at least one digital component interface in electromagnetic communication with said transmission line bus, said digital component interface modulating digital data onto said transmission line bus and demodulating modulated digital data signals received from said transmission line bus, and being adapted to transmit and to receive a reference signal;
wherein said transmission line bus communicates modulated digital data in association with said reference signal between and among an external device connected to said bus interface and said at least one digital component interface.
2. The system of claim 1 further comprising a reference source adapted to provide a reference signal to at least one of said bus interface and said at least one digital component interface.
3. The system of claim 1 further comprising a digital component electrically connected to one of said at least one digital component interface, said component being adapted to transmit and to receive said digital data in conjunction with said reference signal.
4. The system of claim 1 wherein said reference signal comprises a phase component and an amplitude component.
5. The system of claim 4 wherein said digital data is quadrature amplitude modulated with said reference signal.
6. The system of claim 5 wherein said digital data is encoded using one to five bits for the phase component and zero to three bits for the amplitude component.
- 26 - 7. The system of claim 1 wherein the digital data is frequency modulated with said reference signal.
8. The system of claim 1 wherein the digital data is spread spectrum encoded with said reference signal.
9. The system of claim 1 wherein the digital data is amplitude modulation encoded with said reference signal.
10. The system of claim 1 wherein the digital data is single sideband encoded with said reference signal.
11. The system of claim 1 wherein said bus further comprises a second end, a characteristic impedance, and a matched termination attached to one of said first end and said second end of said transmission line bus.
12. The system of claim 11 further comprising a plurality of matched terminations wherein said matched terminations comprise a series termination impedance substantially equal to said characteristic impedance, said series termination connected between said first end of said transmission line bus and said bus interface, said bus interface representing a voltage source, and a parallel termination impedance substantially equal to said characteristic impedance, said parallel termination connected between said second end of said transmission line bus and ground.
13. The system of claim 11 further comprising a plurality of matched terminations wherein said matched terminations comprise a parallel termination impedance substantially equal to said characteristic impedance, said parallel termination connected between said first end of said transmission line bus and ground, said bus interface representing a current source, and a parallel termination impedance substantially equal to said characteristic impedance, said parallel termination connected between said second end of said transmission line bus and ground.
14. The system of claim 1 wherein the digital component interface further comprises an interface transmission line that couples electromagnetic radiation to and from the transmission line bus.
- 27 - 15. The system of claim 14 wherein said interface transmission line further comprises a characteristic impedance termination at a first end.
16. The system of claim 1 wherein said digital component interface further comprises a directional coupler in communication with said transmission line bus, said directional coupler coupling electromagnetic radiation to and from the transmission line bus.
17. The system of claim 16 wherein said digital component interface is removably attached to said system.
18. The system of claim 17 wherein said digital component interface is adapted to be attached or detached from said system while said system is in operation.
19. The system according to claim 1 wherein the digital component interface further comprises an electrical connection to a power supply.
20. An apparatus for distributing digital signals, the apparatus comprising:
a transmission line bus having a first end;
a first interface, said interface being electrically connected to said first end of said transmission line bus;
a second interface, said interface being electromagnetically coupled to said transmission line bus;
a reference signal source that provides a reference signal including a phase component and an amplitude component;
a first digital device electrically connected to said first interface; and
a second digital device electrically connected to said second interface;
wherein one of said first interface and said second interface modulates digital data provided by said digital data device connected thereto with said reference signal to encode the digital data in a quadrature amplitude modulated signal and transmits said modulated data onto said transmission line bus, and another of said first interface and said second interface receives and demodulates said modulated digital data and provides said demodulated data to said digital device connected thereto.
- 28 - 21. A method of distributing digital signals, the method comprising the steps of:
providing a reference signal;
providing a transmission line bus;
providing a first interface and a second interface, at least one interface being electrically connected to said transmission line bus, and at least one interface being electromagnetically coupled to said transmission line bus, both interfaces adapted to receive and to transmit said reference signal;
providing digital data to said first interface;
causing said first interface to modulate said digital data in conjunction with said reference signal and to impress said modulated data onto said transmission line bus in conjunction with said reference signal; and
causing said second interface to receive and demodulate said modulated digital data in conjunction with said reference signal.
22. The method according to claim 21 wherein the step of causing said first interface to modulate said digital data with said reference signal and to impress said modulated data onto said bus in conjunction with said reference signal comprises the step of causing said first interface to quadrature amplitude modulate said digital data with said reference signal and to impress said modulated data onto said transmission line bus in conjunction with said reference signal.
23. The method according to claim 22 wherein the digital data is encoded using one to five bits for a phase component and zero to three bits for an amplitude component.
24. The method according to claim 21 wherein the step of causing said first interface to modulate said digital data with said reference signal and to impress said modulated data onto said transmission line bus in conjunction with said reference signal comprises the step of causing said first interface to frequency modulate said digital data with said reference signal and to impress said modulated data onto said transmission line bus in conjunction with said reference signal.
- 29 - 25. The method according to claim 21 wherein the step of causing said first interface to modulate said digital data with said reference signal and to impress said modulated data onto said transmission line bus in conjunction with said reference signal comprises the step of causing said first interface to spread spectrum modulate said digital data with said reference signal and to impress said modulated data onto said transmission line bus in conjunction with said reference signal.
26. The method according to claim 21 wherein the step of causing said first interface to modulate said digital data with said reference signal and to impress said modulated data onto said transmission line bus in conjunction with said reference signal comprises the step of causing said first interface to amplitude modulate said digital data with said reference signal and to impress said modulated data onto said transmission line bus in conjunction with said reference signal.
27. The method according to claim 21 wherein the step of causing said first interface to modulate said digital data with said reference signal and to impress said modulated data onto said transmission line bus in conjunction with said reference signal comprises the step of causing said first interface to single sideband modulate said digital data with said reference signal and to impress said modulated data onto said transmission line bus in conjunction with said reference signal.
28. The method according to claim 21 further comprising the steps of providing an additional electromagnetically coupled interface to said transmission line bus while the transmission line bus is in operation; and when a plurality of electromagnetically coupled interfaces are present, removing an electromagnetically coupled interface while the transmission line bus is in operation.
29. The method according to claim 21 further comprising the step of transmitting modulated data between and among a plurality of electromagnetically coupled interfaces.
30. A high-speed digital distribution system comprising:
a transmission line bus that carries modulated digital signals and reference signals, said transmission line bus comprising a first end; - 30 - a bus interface electrically connected to said first end of said transmission line bus, said bus interface modulating digital data onto said transmission line bus and demodulating modulated digital data signals received from said transmission line bus, and being adapted to transmit and to receive a reference signal; and
at least one digital component in electromagnetic communication with said transmission line bus, said digital component modulating digital data onto said transmission line bus and demodulating modulated digital data signals received from said transmission line bus, and being adapted to transmit and to receive a reference signal;
wherein said transmission line bus communicates modulated digital data in association with said reference signal between and among an external device connected to said bus interface and said at least one digital component.
31. The system of claim 30 further comprising a reference source adapted to provide a reference signal to at least one of said bus interface and said at least one digital component.
32. The system of claim 30 wherein said reference signal comprises a phase component and an amplitude component.
33. The system of claim 32 wherein said digital data is quadrature amplitude modulated with said reference signal.
34. The system of claim 33 wherein said digital data is encoded using one to five bits for the phase component and zero to three bits for the amplitude component.
35. The system of claim 30 wherein the digital data is frequency modulated with said reference signal.
36. The system of claim 30 wherein the digital data is spread spectrum encoded with said reference signal.
37. The system of claim 30 wherein the digital data is amplitude modulation encoded with said reference signal.
38. The system of claim 30 wherein the digital data is single sideband encoded with said reference signal.
- 31 - 39. The system of claim 30 wherein said bus further comprises a second end, a characteristic impedance, and a matched termination attached to one of said first end and said second end of said transmission line bus.
40. The system of claim 39 further comprising a plurality of matched terminations wherein said matched terminations comprise a series termination impedance substantially equal to said characteristic impedance, said series termination connected between said first end of said transmission line bus and said bus interface, said bus interface representing a voltage source, and a parallel termination impedance substantially equal to said characteristic impedance, said parallel termination connected between said second end of said transmission line bus and ground.
41. The system of claim 39 further comprising a plurality of matched terminations wherein said matched terminations comprise a parallel termination impedance substantially equal to said characteristic impedance, said parallel termination connected between said first end of said transmission line bus and ground, said bus interface representing a current source, and a parallel termination impedance substantially equal to said characteristic impedance, said parallel termination connected between said second end of said transmission line bus and ground.
42. The system of claim 30 wherein said digital component further comprises a directional coupler in communication with said transmission line bus, said directional coupler coupling electromagnetic radiation to and from the transmission line bus.
43. The system of claim 42 wherein said digital component is removably attached to said system.
44. The system of claim 43 wherein said digital component is adapted to be attached or detached from said system while said system is in operation.
45. The system according to claim 30 wherein the digital component further comprises an electrical connection to a power supply.
46. A high-speed digital distribution system comprising:
a reference signal source that provides reference signals; a transmission line bus that carries modulated digital signals and reference signals, said transmission line bus comprising a first end;
a first interface and a second interface, each of said interfaces being electromagnetically coupled to said transmission line bus, both interfaces adapted to transmit and to receive a reference signal, said first interface being provided with digital data;
wherein said first interface modulates digital data in conjunction with said reference signal and impresses said modulated digital data onto said transmission line bus, and said second interface receives said modulated digital data and demodulates said modulated digital data received from said transmission line bus in conjunction with said reference signal.
47. A method of distributing digital signals, the method comprising the steps of:
providing a reference signal;
providing a transmission line bus;
providing a first interface and a second interface, each of said interfaces being electromagnetically coupled to said transmission line bus, each interface adapted to receive and to transmit said reference signal;
providing digital data to said first interface;
causing said first interface to modulate said digital data in conjunction with said reference signal and to impress said modulated data onto said transmission line bus in conjunction with said reference signal; and
causing said second interface to receive said modulated data in conjunction with said reference signal and to demodulate said modulated data in conjunction with said reference signal.
48. The high-speed digital distribution system of claim 1, further comprising a reference signal wherein said reference signal is multiplexed onto the same conductor of said transmission line bus as the modulated data signal.
PCT/US2000/014306 1999-05-25 2000-05-24 High-speed digital distribution system WO2000072163A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU51607/00A AU5160700A (en) 1999-05-25 2000-05-24 High-speed digital distribution system

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/318,287 1999-05-25
US09/318,287 US6449308B1 (en) 1999-05-25 1999-05-25 High-speed digital distribution system

Publications (1)

Publication Number Publication Date
WO2000072163A1 true WO2000072163A1 (en) 2000-11-30

Family

ID=23237511

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2000/014306 WO2000072163A1 (en) 1999-05-25 2000-05-24 High-speed digital distribution system

Country Status (3)

Country Link
US (1) US6449308B1 (en)
AU (1) AU5160700A (en)
WO (1) WO2000072163A1 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2002057928A2 (en) * 2000-11-15 2002-07-25 Intel Corporation Signaling on an electromagnetically-coupled bus
US6498305B1 (en) 1999-05-25 2002-12-24 Intel Corporation Interconnect mechanics for electromagnetic coupler
WO2003105427A1 (en) * 2002-06-05 2003-12-18 Intel Corporation Method and system for electromagnetically coupling devices to a bus
WO2003105428A1 (en) * 2002-06-05 2003-12-18 Intel Corporation Method and apparatus for coupling a device to a bus
US7068120B2 (en) 2002-06-25 2006-06-27 Intel Corporation Electromagnetic bus coupling having an electromagnetic coupling interposer
US7075795B2 (en) 2002-02-14 2006-07-11 Intel Corporation Electromagnetic bus coupling
US7252537B2 (en) 2002-12-30 2007-08-07 Intel Corporation Electromagnetic coupler registration and mating

Families Citing this family (52)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6625682B1 (en) * 1999-05-25 2003-09-23 Intel Corporation Electromagnetically-coupled bus system
US6823001B1 (en) * 2000-05-31 2004-11-23 Bitrage, Inc. Dual stage communication processor
US6665624B2 (en) * 2001-03-02 2003-12-16 Intel Corporation Generating and using calibration information
US6882239B2 (en) * 2001-05-08 2005-04-19 Formfactor, Inc. Electromagnetically coupled interconnect system
US7133972B2 (en) 2002-06-07 2006-11-07 Micron Technology, Inc. Memory hub with internal cache and/or memory access prediction
US7117316B2 (en) 2002-08-05 2006-10-03 Micron Technology, Inc. Memory hub and access method having internal row caching
US7836252B2 (en) 2002-08-29 2010-11-16 Micron Technology, Inc. System and method for optimizing interconnections of memory devices in a multichip module
US6820181B2 (en) 2002-08-29 2004-11-16 Micron Technology, Inc. Method and system for controlling memory accesses to memory modules having a memory hub architecture
CA2404183C (en) * 2002-09-19 2008-09-02 Scanimetrics Inc. Non-contact tester for integrated circuits
US7869974B2 (en) * 2003-01-15 2011-01-11 Plishner Paul J Connector or other circuit element having an indirectly coupled integrated circuit
US7002430B2 (en) * 2003-05-30 2006-02-21 Intel Corporation Compact non-linear geometry electromagnetic coupler for use with digital transmission systems
US7245145B2 (en) 2003-06-11 2007-07-17 Micron Technology, Inc. Memory module and method having improved signal routing topology
US7120727B2 (en) 2003-06-19 2006-10-10 Micron Technology, Inc. Reconfigurable memory module and method
US7260685B2 (en) 2003-06-20 2007-08-21 Micron Technology, Inc. Memory hub and access method having internal prefetch buffers
US7389364B2 (en) 2003-07-22 2008-06-17 Micron Technology, Inc. Apparatus and method for direct memory access in a hub-based memory system
US7210059B2 (en) 2003-08-19 2007-04-24 Micron Technology, Inc. System and method for on-board diagnostics of memory modules
US7136958B2 (en) 2003-08-28 2006-11-14 Micron Technology, Inc. Multiple processor system and method including multiple memory hub modules
US7310752B2 (en) 2003-09-12 2007-12-18 Micron Technology, Inc. System and method for on-board timing margin testing of memory modules
US7194593B2 (en) 2003-09-18 2007-03-20 Micron Technology, Inc. Memory hub with integrated non-volatile memory
US7230506B2 (en) * 2003-10-09 2007-06-12 Synopsys, Inc. Crosstalk reduction for a system of differential line pairs
US7120743B2 (en) 2003-10-20 2006-10-10 Micron Technology, Inc. Arbitration system and method for memory responses in a hub-based memory system
DE10351719B4 (en) 2003-10-31 2012-05-24 Ihp Gmbh - Innovations For High Performance Microelectronics / Leibniz-Institut Für Innovative Mikroelektronik processor chip
US7330992B2 (en) 2003-12-29 2008-02-12 Micron Technology, Inc. System and method for read synchronization of memory modules
US7188219B2 (en) 2004-01-30 2007-03-06 Micron Technology, Inc. Buffer control system and method for a memory system having outstanding read and write request buffers
US7788451B2 (en) 2004-02-05 2010-08-31 Micron Technology, Inc. Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system
US7466157B2 (en) * 2004-02-05 2008-12-16 Formfactor, Inc. Contactless interfacing of test signals with a device under test
US7366864B2 (en) 2004-03-08 2008-04-29 Micron Technology, Inc. Memory hub architecture having programmable lane widths
JP4364688B2 (en) * 2004-03-19 2009-11-18 株式会社日立製作所 Signal transmission circuit
US7414192B2 (en) * 2004-03-22 2008-08-19 Hubbell Incorporated Temporary attachment apparatus for an accessory
US7257683B2 (en) 2004-03-24 2007-08-14 Micron Technology, Inc. Memory arbitration system and method having an arbitration packet protocol
US7120723B2 (en) 2004-03-25 2006-10-10 Micron Technology, Inc. System and method for memory hub-based expansion bus
US6980042B2 (en) 2004-04-05 2005-12-27 Micron Technology, Inc. Delay line synchronizer apparatus and method
US7590797B2 (en) 2004-04-08 2009-09-15 Micron Technology, Inc. System and method for optimizing interconnections of components in a multichip memory module
US7363419B2 (en) 2004-05-28 2008-04-22 Micron Technology, Inc. Method and system for terminating write commands in a hub-based memory system
US7310748B2 (en) 2004-06-04 2007-12-18 Micron Technology, Inc. Memory hub tester interface and method for use thereof
US7519788B2 (en) 2004-06-04 2009-04-14 Micron Technology, Inc. System and method for an asynchronous data buffer having buffer write and read pointers
JP4486422B2 (en) * 2004-06-25 2010-06-23 矢崎総業株式会社 Centralized branch network system and joint connector
US7392331B2 (en) 2004-08-31 2008-06-24 Micron Technology, Inc. System and method for transmitting data packets in a computer system having a memory hub architecture
EP1739849B1 (en) * 2005-06-30 2015-09-16 Sabanci Universitesi A novel ultra wideband waveform generator circuit
US7342466B2 (en) * 2005-08-10 2008-03-11 Intel Corporation Hybrid coupler having resistive coupling and electromagnetic coupling
EP1788765B1 (en) * 2005-11-18 2012-08-01 STMicroelectronics Srl Transmission system of a digital signal
US7952375B2 (en) * 2006-06-06 2011-05-31 Formfactor, Inc. AC coupled parameteric test probe
US8407395B2 (en) 2006-08-22 2013-03-26 Mosaid Technologies Incorporated Scalable memory system
JP5575474B2 (en) * 2006-08-22 2014-08-20 コンバーサント・インテレクチュアル・プロパティ・マネジメント・インコーポレイテッド Scalable memory system
WO2008119179A1 (en) * 2007-04-03 2008-10-09 Scanimetrics Inc. Testing of electronic circuits using an active probe integrated circuit
US8362481B2 (en) 2007-05-08 2013-01-29 Scanimetrics Inc. Ultra high speed signal transmission/reception
CN101730918B (en) 2007-05-08 2013-03-27 斯卡尼梅特里科斯有限公司 Ultra high speed signal transmission/reception
CA2623257A1 (en) * 2008-02-29 2009-08-29 Scanimetrics Inc. Method and apparatus for interrogating an electronic component
US8984480B2 (en) 2012-07-10 2015-03-17 International Business Machines Corporation Automating and/or recommending data sharing coordination among applications in mobile devices
US8832847B2 (en) 2012-07-10 2014-09-09 International Business Machines Corporation Coordinating data sharing among applications in mobile devices
US9478494B1 (en) * 2015-05-12 2016-10-25 Harris Corporation Digital data device interconnects
US9437911B1 (en) 2015-05-21 2016-09-06 Harris Corporation Compliant high speed interconnects

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4654843A (en) * 1982-09-17 1987-03-31 U.S. Philips Corporation Signal distribution system
US5315617A (en) * 1992-05-29 1994-05-24 General Electric Company QAM encoding for high-definition television system
US5838727A (en) * 1991-02-15 1998-11-17 Schlumberger Technology Corporation Method and apparatus for transmitting and receiving digital data over a bandpass channel

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR1548848A (en) * 1967-01-13 1968-12-06
US5301208A (en) * 1992-02-25 1994-04-05 The United States Of America As Represented By The Secretary Of The Air Force Transformer bus coupler
US5365205A (en) * 1993-05-20 1994-11-15 Northern Telecom Limited Backplane databus utilizing directional couplers
US6728113B1 (en) 1993-06-24 2004-04-27 Polychip, Inc. Method and apparatus for non-conductively interconnecting integrated circuits
JP3399630B2 (en) * 1993-09-27 2003-04-21 株式会社日立製作所 Bus system
DE4437721A1 (en) * 1994-10-21 1996-04-25 Giesecke & Devrient Gmbh Contactless electronic module
US6091739A (en) * 1997-10-31 2000-07-18 Nortel Networks Corporation High speed databus utilizing point to multi-point interconnect non-contact coupler technology achieving a multi-point to multi-point interconnect

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4654843A (en) * 1982-09-17 1987-03-31 U.S. Philips Corporation Signal distribution system
US5838727A (en) * 1991-02-15 1998-11-17 Schlumberger Technology Corporation Method and apparatus for transmitting and receiving digital data over a bandpass channel
US5315617A (en) * 1992-05-29 1994-05-24 General Electric Company QAM encoding for high-definition television system

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6697420B1 (en) 1999-05-25 2004-02-24 Intel Corporation Symbol-based signaling for an electromagnetically-coupled bus system
US6498305B1 (en) 1999-05-25 2002-12-24 Intel Corporation Interconnect mechanics for electromagnetic coupler
US8204138B2 (en) 1999-05-25 2012-06-19 Intel Corporation Symbol-based signaling device for an electromagnetically-coupled bus system
US6533586B2 (en) 1999-05-25 2003-03-18 Intel Corporation Electromagnetic coupler socket
US7075996B2 (en) 1999-05-25 2006-07-11 Intel Corporation Symbol-based signaling device for an electromagnetically-coupled bus system
US6836016B2 (en) 1999-05-25 2004-12-28 Intel Corporation Electromagnetic coupler alignment
GB2388000A (en) * 2000-11-15 2003-10-29 Intel Corp Symbol-based signaling for an electromagnetically-coupled bus system
GB2388000B (en) * 2000-11-15 2005-03-09 Intel Corp Symbol-based signaling for an electromagnetically-coupled bus system
WO2002057928A2 (en) * 2000-11-15 2002-07-25 Intel Corporation Signaling on an electromagnetically-coupled bus
WO2002057928A3 (en) * 2000-11-15 2003-01-23 Intel Corp Signaling on an electromagnetically-coupled bus
US7075795B2 (en) 2002-02-14 2006-07-11 Intel Corporation Electromagnetic bus coupling
WO2003105428A1 (en) * 2002-06-05 2003-12-18 Intel Corporation Method and apparatus for coupling a device to a bus
WO2003105427A1 (en) * 2002-06-05 2003-12-18 Intel Corporation Method and system for electromagnetically coupling devices to a bus
US7088198B2 (en) 2002-06-05 2006-08-08 Intel Corporation Controlling coupling strength in electromagnetic bus coupling
US7126437B2 (en) 2002-06-05 2006-10-24 Intel Corporation Bus signaling through electromagnetic couplers having different coupling strengths at different locations
US7068120B2 (en) 2002-06-25 2006-06-27 Intel Corporation Electromagnetic bus coupling having an electromagnetic coupling interposer
US7252537B2 (en) 2002-12-30 2007-08-07 Intel Corporation Electromagnetic coupler registration and mating

Also Published As

Publication number Publication date
US6449308B1 (en) 2002-09-10
AU5160700A (en) 2000-12-12

Similar Documents

Publication Publication Date Title
US6449308B1 (en) High-speed digital distribution system
US8044746B2 (en) Flexible interconnect cable with first and second signal traces disposed between first and second ground traces so as to provide different line width and line spacing configurations
US8847696B2 (en) Flexible interconnect cable having signal trace pairs and ground layer pairs disposed on opposite sides of a flexible dielectric
US6081430A (en) High-speed backplane
US6797891B1 (en) Flexible interconnect cable with high frequency electrical transmission line
US8121544B2 (en) Communication system using transmit/receive slot antennas for near field electromagnetic coupling of data therebetween
KR100750038B1 (en) Compact electromagnetic coupler for use with digital transmission systems
EP1129520B1 (en) Bus through termination circuit
EP1011039B1 (en) Gap-coupling bus system
US6788163B2 (en) Digital network
US7199681B2 (en) Interconnecting of digital devices
SE514767C2 (en) 4-port hybrid
TWI231160B (en) A mechanism to cross high-speed differential pairs
US7307492B2 (en) Design, layout and method of manufacture for a circuit that taps a differential signal
US6091739A (en) High speed databus utilizing point to multi-point interconnect non-contact coupler technology achieving a multi-point to multi-point interconnect
US20070016707A1 (en) Configuration connector for information handling system circuit boards
CN217522992U (en) Multilayer wiring board and vehicle device having the same
WO2010082093A1 (en) Transmission device using a plurality of elementary return conductors
US20040225807A1 (en) Method and assembly having a matched filter connector
Tobajas et al. A novel gigabit multidrop serial link for high-speed digital systems
Osaka et al. A technique for high‐speed digital data transfer based on crosstalk
Serial Addressing the Signal Integrity Challenges in High-Speed Serial I/O Interfaces

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP