WO2001090864A2 - Timing control means for automatic compensation of timing uncertainties - Google Patents
Timing control means for automatic compensation of timing uncertainties Download PDFInfo
- Publication number
- WO2001090864A2 WO2001090864A2 PCT/RU2001/000202 RU0100202W WO0190864A2 WO 2001090864 A2 WO2001090864 A2 WO 2001090864A2 RU 0100202 W RU0100202 W RU 0100202W WO 0190864 A2 WO0190864 A2 WO 0190864A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- register
- signal
- clock
- channel
- timing
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/04—Generating or distributing clock signals or signals derived directly therefrom
- G06F1/10—Distribution of clock signals, e.g. skew
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/106—Data output latches
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1066—Output synchronization
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1087—Data input latches
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/22—Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/22—Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management
- G11C7/222—Clock generating, synchronizing or distributing circuits within memory device
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
- H03L7/0812—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
- H03L7/0814—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the phase shifting device being digitally controlled
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/14—Channel dividing arrangements, i.e. in which a single bit stream is divided between several baseband channels and reassembled at the receiver
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0016—Arrangements for synchronising receiver with transmitter correction of synchronization errors
- H04L7/0033—Correction by delay
- H04L7/0037—Delay of clock signal
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/22—Control and timing of internal memory operations
- G11C2207/2254—Calibration
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
Definitions
- the present invention relates to the reducing of timing uncertainties in high-performance multiple channel devices. More specifically, the present invention relates to a device and method for minimizing timing uncertainties due to asymmetry of rising and falling edges and also duty cycle inaccuracy.
- the invention can be employed in a digital interface between two items or within a circuit where there is a requirement for tight timing control such as requirement for a low skew between the channels of a register.
- the present invention is particularly applicable to digital systems of data transmission, interfaces to memory devices, to test equipment for testing semiconductor devices and to high speed communications, especially for systems with double data transmission rate (DDR).
- DDR double data transmission rate
- Transistor linewidths have been reducing according to Moore's Law since around 1971 : this involves a doubling of the density of transistors every 18 months.
- the speed of a transistor is proportional to the inverse of the square of the channel length, which means that many integrated circuits are now able to operate at speeds above 1GHz internally. Except for a small number of extremely complicated interfaces, or for serial interfaces, the interface speeds have been a small fraction of the maximum chip operating speed.
- Another problem has been the width of the interface: the problem of skew between signal lines has hitherto prevented wide interfaces from operating at high frequency, hence creating a fundamental limit to the bandwidth than an interface can carry.
- ATE Automatic Test Equipment
- set-up time is the time before the clock edge during which data are required to be present and stable
- hold time is the time after the clock edge during which data are required to be present and stable.
- Fig.7a a block scheme of a real flip-flop is presented, which consists of an ideal flip-flop FF which is noiseless, hysteresis-free and has zero setup and hold times.
- a real flip-flop additionally comprises delays Td and Tc in data and clock paths, respectively. Also, there is a source N of phase noise in clock path and a source of hysteresis H.
- the delays Td and Tc depend on such parameters as temperature, supply voltage, direction of transition (rising or falling edge), frequency of signal and others.
- phase noise extends setup and hold times for the value of phase noise.
- Flip-flops are often used to synchronize signals operating at different frequencies to a local clock. However, since the signals are asynchronous to the local clock, the setup and hold time specifications associated with the flip-flop are sure to be violated. When the setup and hold time is violated, the output response of the flip-flop is uncertain.
- the output may assume a "metastable" state, defined as the time period during which the output of a digital logic device is not at logic level 1 or logic level 0, but instead resides at an output level between logic level 0 and logic level 1.
- the voltage ranges corresponding to different logic levels are specified by the manufacturer of the device. For bipolar TTL technology, for example, the metastable region might lie between 0.8 volts and 2.0 volts.
- the metastable problem occurs when the signal being input to the flip-flop is undergoing a transition from one logic level to the other simultaneously with the active edge of the local clock pulse, causing the latch section of the flip-flop to latch at the intermediate voltage level. Since the input data is changing while it is being clocked, the system designer does not care if the flip-flop goes to either a high or low logic level in this instance, just so long as the output does not "hang- up" in the metastable region. Eventually, the output of the flip-flop will stabilize at a valid logic level; however, logic circuitry following the flip-flop depends upon the delay specification (stated time period from the clock pulse to a valid output) being met. A metastable output may cause this logic circuitry to fail.
- the metastable characteristics of the flip-flop used to synchronize an asynchronous data stream can influence overall system reliability.
- One approach to mitigate the problem of metastable outputs is to provide a second flip-flop in series with the first flip-flop, or more flip-flops cascaded as proposed in US 4,929,850.
- the clock to the second flip-flop is delayed relative to clock to the first flip-flop, thus allowing time for the output signal of the first flip- flop to stabilize at a valid logic level before clocking the data into the second flip- flop. In many applications, this delay is excessive.
- the logic may still fail if the output of the first flip-flop remains in the metastable region for a period greater than the delay between the clocks.
- t - is the moment of reading data
- P - is the probability function
- ⁇ - is rms (root-mean-square) value of phase noise.
- Fig.7b An example probability function for a typical flip-flop is shown in Fig.7b, where P is the probability, and t is the time difference between the actual moment when the data is read and the moment when the data crosses a threshold of the flip-flop. It is possible to measure this probability function experimentally, e.g. using procedure described in details in WO 00/00837, published on 06.01.2000, the description of which is incorporated herein by reference.
- timing uncertainty relates to uncertainty of the moment of reading data caused by different reasons including phase noise, static input offset and others and reflects the total effect caused by a sum of these factors.
- another term of high importance which is used within the context of the present invention and closely related to the uncertainty in reading data is "a probability of reading a desired symbol on a boundary of two symbols in a sequence of symbols transmitted through a channel”. It is obvious from the figure, that if the placement of the moment when the data is read on the probability function of transition from "0" to "1" is not controlled, no reliable data is obtained.
- a timing control means for the compensation of timing errors in multiple channel devices wherein for each register a corresponding feedback loop is associated for the relative alignment of register's channels timing in relation to the reference signal, said feedback loop comprising a means for detecting a deviation from a predetermined level of probability of reading by the register a desired symbol on a boundary of two reference channel symbols in a sequence to generate a feedback signal to compensate timing errors in said register.
- the actual moment of reading data may be determined with the accuracy equal to a very small fraction of the value of the phase noise causing this uncertainty that makes possible highly accurate (up to subpicoseconds) placement of the average position of the moment of reading data.
- the obtained accuracy is often insufficient when waveforms are asymmetrical with respect to the rising and falling edges.
- Another common problem for high speed data transmission is the inequity of duty cycles that is especially sensible in DDR systems.
- the object of the invention is the provision of a high speed digital interface having multiple channels, in which digital signals are latched at the proper time at very high data transfer rates and that would be insensible to the asymmetry of waveforms and inequity of duty cycles and other signal errors, as well as a system phase noise.
- an interface is provided involving drivers and receivers to have the minimum or predefined skew, regardless of whether that interface is within the same chip, within the same circuit board, or in different locations in the globe.
- the advantages of the present invention is a great reduction in the cost and complexity of high speed interfaces, combined with an increase in the potential bandwidth.
- the RAMBUS interface is essentially a serial interface straining the technology available to provide 9 to 18 bits of high speed parallel transfer.
- the present invention would involve no strain of technology, and give a bandwidth which could be one or two orders of magnitude higher than the fastest RAMBUS components available today.
- an ATE system could reduce by an order of magnitude the cost of the skew control circuitry, which forms a very large part of the cost of a test head.
- the invention concerns the control of timing within a register.
- the register may have any number of outputs.
- the invention enables any number of registers to have the same skew, which can even be controlled to be zero at all times during its operation.
- the invention is a timing control means for the compensation of timing errors in multiple channel devices comprising at least one register, the means comprising a clock for providing a clock signal; a referencesignal generator for providing a reference signal applicable through a reference channel to the register for deskewing the register's channels; wherein for each said register a corresponding feedback loop is associated for the relative alignment of register's channels timing in relation to the reference signal, said feedback loop comprising a means for detecting a deviation from a predetermined level of probabilityof reading by the register a desired symbol on a boundary of two reference channel symbols in a sequence and a set of delay means which uses the determined information on deviation from the fixed level of this probability to generate a feedback signal to compensate timing errors in said register.
- the invention uses a channel of the register to take a reference signal which is offset in phase from the register's clock.
- a reference signal which is offset in phase from the register's clock.
- it can be the clock signal delayed by a stable structure such as a pcb track.
- the output of the register taking this reference channel is applied to an integrator which implements the detecting means to create a negative feedback signal which is applied to a delay circuit with a monotonic transfer function on the clock input to the register.
- Fig.10c which is called an eye diagram
- a predetermined level of probability which may be chosen as, e.g. the point where there is the maximum uncertainty, which means that 50% of the values are 0 and 50% are 1 in a binary digital system.
- This point is close to or the same as the point where metastability occurs and may include metastable phenomena in susceptible registers.
- metastability refer to "Metastability and the ECLinPSTM Family" by Rennie Wm. Dover and Todd Pearson, AN 1504, Motorola Inc., 1996; and also "High-Speed Digital Design: A Handbook of Black Magic" by Howard W.Johnson and Martin Graham, Prentice Hall PTR, 1993, Englewood Cliffs, New Jersey 17632.
- a self calibrating receiver comprises a register having a plurality of channels having inputs and outputs; a clock for providing a clock signal to the register; a reference signal generator connectable to the input of at least one said channel of said register for supplying reference signals for deskewing the register; a detecting means connectable to the output of at least one said channel of said register for detecting a deviation from a predetermined level of probability of reading by said register a desired symbol on a boundary of two reference channel symbols in a sequence; wherein the output of the detecting means is connectable to a set of delay means which uses the information received by said detecting means to generate a feedback signal to compensate timing errors in said register.
- the register has a degree of hysteresis
- This hunting is typically +/-45ps for registers using ALVCH technology - it appears to be a result of the use of a non-differential external clock which is passed through an inverter internally to the register, as well as other factors.
- the reference signal can be modulated in phase to produce a feedback signal which extends in time to be wider than the width of the hysteresis.
- the integrator will then have the effect within the feedback system of adjusting the clock phase to contain an equal number of 0s and 1 s in a binary system, removing all hunting, without any detriment to the deskew accuracy.
- a self calibrating transmitter with expandable data width comprises at least one register having at least one channel having an input and output; a clock means for providing a clock signal to said register; a reference signal for supplying reference signals for deskewing said register's channel output in relation to the reference signal; a phase comparator, one input of which is connected to the reference signal and another input is connected to a sense signal at the register's output; and at least one feedback loop associated with the output of said phase comparator, the feedback loop comprising a set of delay means to compensate the timing errors in transmitter channels, wherein the reference signal is connectable to the input of the phase comparator; and an input of at least one said channel of said register is connectable to another signal for providing the sense signal to the phase comparator for deskewing the register.
- the phase comparator serves as the detecting means for detecting a deviation from a predetermined level of probability of reading by said register a desired symbol on a boundary of two reference channel symbols in a sequence; wherein the information received by said phase comparator is used to generate a feedback signal to compensate timing errors in said register.
- the present invention provides also the means for enhancing the timing accuracy for high speed digital data transmission systems experiencing asymmetry of rising and falling edges as illustrated in Fig. ⁇ a, and/or inequity of duty cycles as shown in Fig.8b. It shall be noted that rising edge in even data transmission slots and odd data transmission slots will be called even and odd rising edges, respectively, for the convenience of further explanation.
- the self-calibrating transmitter comprises the features as stated for the third embodiment, wherein said phase comparator comprises at least one channel for providing rising edge sense signal and at least one channel for providing falling edge sense signal for deskewing the register, while the calibration is effected for even rising, even falling and odd rising edges.
- a system using the present invention will have a skew not more than the intra-register skew, which is caused for example by the parasitics of the device package and can be eliminated such as by compensatory track lengths in the printed circuit board (pcb) or by delays or verniers on each line or channel.
- pcb printed circuit board
- the above disclosed technique can be effectively applied for improving transmission parameters of high speed transmission systems including DDR systems, such as Rambus, or other systems in which the data rate is multiple of a main clock frequency.
- Fig.1 a shows a general block diagram of a timing control means according to the present invention.
- Fig.1 b shows wave forms for a Clock, Reference and Sample Enable signals generated in the system of Fig.1a.
- Fig. 2a is a block diagram of a self calibrated receiver with a means for obviating the internal register's hysteresis using a modulator signal according to a second example embodiment of the present invention.
- Fig.2b shows an example of an analog monotonic delay vernier which may be used as a variable delay 8 in Figs.1a and 2a.
- Fig.2c is an example of a low pass filter 14 in Fig.2a.
- Fig.2d is an example of an integrator 16 in Fig.2a.
- Fig.3 is a detailed circuit diagram showing an example implementation of a source of modulator signal for obviating the internal register's hysteresis using the modulator signal generated from the same register.
- Figs.4a-4c illustrate wave forms for a modulator signal (Fig.4a) which is in this case an output signal from integrator 26 and clock signal (Fig.4b) applicable to the system shown in Fig.3 according to the present invention and a resulting reference signal which is a superposition thereof (Fig.4c).
- Figs.4d-4e show a DQ1 output signal from register 12 shown in Fig.3 in the absence of modulator signal (Fig.4d) and in the presence of modulator signal Fig.4f shows a transfer function graph for monotonic delay vernier 28 and low pass filter 25 for a feedback loop shown in Fig.3.
- Fig.5 is a block diagram of a self calibrated transmitter in accordance with a third example embodiment of the present invention.
- Fig.6 is a block diagram of a self calibrated transmitter wherein an auxiliary self calibrated register is used to maintain output zero skew between multiple driving registers.
- Fig.7a is a schematic representation of a non-ideal flip-flop.
- Fig.7b shows an example probability function for a non-ideal flip-flop.
- Fig.7c shows partially an "eye diagram" for a typical flip-flop.
- Fig. ⁇ a illustrates how the differences in wave forms for high and low voltage data cause timing inaccuracies.
- Fig.8b shows wave forms for an initial clock signal (upper), a clock signal at the input of clock doubler corresponding to different values of control voltage at the input of duty cycle correction stage called threshold as shown in Fig. ⁇ c (middle) and a resulting doubled clock at the output of clock doubler (bottom).
- Fig. ⁇ c is a block diagram of the duty cycle correction stage and clock doubler according to the present invention.
- Fig.9 is a block diagram of a self calibrated transmitter wherein one auxiliary self calibrated register is used for rising edge calibration on even cycles and another self calibrated register is used for falling edge calibration with respect to reference and rising edge calibration on odd cycles.
- Fig.10a is a block diagram of a self calibrated transmission system comprising a driver and a receiver according to the present invention.
- Fig.10b shows wave forms for a clock and reference signals provided in the system of Fig.10a.
- Fig.10c is an eye diagram illustrating the preferred placement of signals with reference to each other according to the present invention.
- register 12 has a plurality of channels having inputs 2 and outputs 18, wherein one of the channels, DO - DQO, is used to deskew the register using a reference signal 11.
- Reference signal 11 in this example embodiment is preferably supplied by the reference generator 3 that generates the signals having wave forms shown in Fig.1 b.
- any media including transmission lines, clock networks, etc is frequency dependent.
- a reference signal is provided, as described above, which seldom changes thereby allowing complete settlement, so that its history pattern would not affect the moment of reading data.
- the reference signal changes state, its value is maintained at the same logic value for a certain number of clock periods to allow all reflections to dissipate so that to obtain a reference signal which is free of changes caused by previous transition as illustrated in Fig.1 b.
- the reference signal generator 3 provides also a Sample Enable signal which shall be active for not more than one period of clock signal during the cycle following the referenced edge as shown in Fig.1 b.
- the obtained Sample Enable signal is supplied to a Sample Hold device 13.
- the obtained Sample Enable signal may be simply connected to Clock Enable input of the flip-flop connected to the output of register 12. In this case, the flip-flop would provide the function of the Sample Hold Device 13 shown in Fig.1 a.
- the system comprises a variable delay 8 which may be implemented as described in detail below.
- the output of the register is connected to detecting means 15 for determining a deviation from some predetermined level of probability of reading a desired symbol by said register.
- the detecting means may be implemented in an integrator shown in Fig.2d and a low pass filter shown in Fig.2c, or as a phase comparator as shown in the embodiment of Fig.5. Other suitable means may be selected by a specialist in the art.
- the output of the detecting means 15 is fed to the delay ⁇ , for example such as shown in Fig.2b, which uses the determined information on deviation from the predetermined level of probability to generate a feedback signal to compensate timing errors in said register.
- a range of probability (shown as ⁇ P) shall be considered as an important feature of the invention as it defines the accuracy of placement of the moment of reading data with respect to a reference (shown as ⁇ t) and thus, the performance of the system in whole.
- an integrator in Fig.4 obviously, can provide some reference that is defined by a threshold of element 216, however, this threshold itself depends on temperature and supply voltage and therefore, would have an indefinite position on the curve of Fig.7b, e.g. within an interval ⁇ P ! of probability giving the wide interval ⁇ for a moment of reading data in respect to the reference, while the narrow predetermined level of probability shown by ⁇ P 2 would result in accurate placing of the moment of reading data within the range ⁇ 2 and thus, in accurate reading of data.
- a second example embodiment of the present invention is shown in Fig.2a.
- a self calibrating system according to this embodiment comprises a receiver implemented in register 12 which in this case has a degree of hysteresis, a low pass filter 14, integrator 16, a fixed delay 6, a variable delay 8 and additionally a source 4 of modulator signal.
- Reference signal 11 generated by a reference signal generator 3 in this example embodiment is delayed by a fixed delay 6, preferably to centre the reference transition in the middle of the programmable range of the variable delay 8 on the clock path.
- the output DQO of the reference channel D0-DQ0 from the register is passed into a low pass filter 14, such as detailed in Fig.2c, then to an integrator 16 (a suitable integrator may be such as presented in Fig.2d, or some other integrator may be selected by a specialist in the art).
- the output of the integrator 16 is used to control an analog delay 8 with a monotonic transfer function such as detailed in Fig.2b, or a digital delay, such as MC 100E195 manufactured by Motorola Inc.
- register 12 has a hysteresis, for example, due to input voltage hysteresis, bushold function or, timing hysteresis caused by setup time dependence on the register's output state.
- this signal can be a saw tooth, a triangular wave, such as, for example, shown in Fig.4a, or even white noise to maintain the accuracy of the reference signal.
- the modulator signal imposes a phase, or other manipulation with a phase component of the clock signal, such as adding periodic signal on the clock signal.
- the resulting reference signal 11 will be as shown in Fig.4c.
- circuitry as described in Fig.2a may be simplified by omitting the above described means for generating the modulator signal.
- the means for generating a modulator signal according to the second example embodiment of the present invention may be implemented as described in detail with reference to Fig.3.
- an advantageous method of generating and applying the modulator signal is to use another channel of the same register to produce a triangle signal formed by low pass filter 24, inverting integrator 26 and resistors 22 and 23, where feedback from a low pass filter or integrator connected to the output of that channel back to the input causes a triangular wave to be generated.
- the transfer function corresponding to the case when the feedback loop is opened is presented in graph 2 of Fig.4f, which illustrates effect of hysteresis in register 12. While in the case of absence of hysteresis, the transfer function will be as shown in graph 1 of Fig.4f (in some cases the transfer function may be linear, in some cases not linear).
- an additional objects of the present invention according to this embodiment is converting the system having a hysteresis into a hysteresis-free system.
- the signal at the output of the register 12 will have a randomly modulated pulse width as shown in Fig.4e, instead of random values of this output, as shown in Fig.4d.
- the mean value of the signal at the output of the filter 14 is equal to the half amplitude of the signal at the output of the register 12 that corresponds to the maximum level of phase noise where the probability to capture "1" and "O" is equal to each other, i.e. 50/50.
- the ratio between resistors 22 and 23 determines the amplitude of the triangle modulating signal imposed on the reference being divided by the ratio between terminating resistor 21 and reference source impedance.
- the depth of modulation of the reference signal shall slightly exceed the hysteresis loop width that allows to calculate the optimal ratio for resistors 22, 23.
- a third example embodiment of the present invention illustrates how the problem of eliminating output channel skew may be solved with respect to a transmitter by using the self calibration according to the present invention.
- Fig.5 is a block diagram of a transmitter with expandable data width (i.e. with a great number of channels) which can be much higher than provided by a single register, in accordance with the third embodiment of the present invention wherein a phase comparator is used to maintain output zero skew between multiple driving registers.
- phase comparators may be used for deskewing the transmitter, for example, a flip-flop may be exploited.
- this flip-flop which may be either a clock input, or data input
- the reference signal is connected, while to the other input a sense signal is connected.
- the phase comparator 20 can be made as a circuitry shown in Fig.1a, with the addition of integrator shown in Fig.2d. It shall be evident for a specialist in the art that data transmitting lines of the register may be used as sense signals for the phase comparator, however, in this case, the comparator shall ignore cycles which do not have any transitions that may be implemented by using signals on inputs of the register on a previous cycle.
- the important advantage of the proposed invention is that it allows to compensate and eliminate the skew "on the fly" during the operation.
- FIG.6 A detailed example embodiment of the self calibrated transmitter is illustrated in Fig.6.
- the phase comparator is implemented in a receiver shown in Fig.2a. It is also appreciated that circuitry elements in this figure designated by the same position numbers as in Figs. 2a and 3 are the same as already described, or equivalents thereof.
- register 12 is an auxiliary register which serves to deskew transmitting register 30; both registers being connected in series, with the feedback circuit comprising low pass filters 32 and 14 feeding integrators 33 and 16, to generate feedback signals to deskew the outputs of register 30 and inputs of register 12 to transmitter reference signal using verniers or analogue delay elements 8 and 37.
- the total skew in this situation amounts to a sum of intra- channel input skew of the auxiliary register 12 and intra-channel output skew of register 30.
- phase comparators are also implemented in receivers shown in Fig.2a. It is also appreciated that circuitry elements in this figure designated by the same position numbers as in Figs. 2a, 3 and 6 are the same as already described, or equivalents thereof.
- registers 12, 52 are auxiliary registers for deskewing transmitting register 30.
- Register 52 is connected to the falling edge sense line of transmitter 30 to control the falling edge of the transmitter's output with respect to the reference clock and register 12 is connected to the rising edge sense line of the transmitter to control the rising edge respectively.
- the auxiliary self-calibrated receiver 52 serves for controlling falling edge and odd rising edge timings and comprises three feedback circuits.
- the first feedback circuit serves for self-calibration of register 52 and includes a low pass filter 54 feeding integrator 56 for generating a feedback signal using analogue delay element 37 similarly to as has been already described with reference to Fig.6.
- the second feedback circuit serves for deskewing the odd rising edge of register 30 and includes low pass filter 53 feeding integrator 55 and duty cycle correction stage and frequency doubler 41.
- the third feedback circuit includes low pass filter 35 feeding integrator 36 and serves for controlling the transmitter's 30 power supply voltage (V) and balance the threshold transition points (DD corresponding, e.g. to high and low power supply voltages as explained in Fig. ⁇ b.
- the auxiliary self-calibrated receiver 12 serves for controlling even rising edge timings and comprises two feedback circuits, the first being for self- calibration of register 12 and includes a low pass filter 14 feeding integrator 16 for generating a feedback signal using analogue delay element ⁇ , and the second for generating a rising edge feedback signal to deskew the even rising edge of the output of register 30 with respect to transmitter reference signal using verniers or analogue delay elements 37.
- the total skew in this situation amounts to a sum of intra-channel input skew of the auxiliary registers 12 and 52 and intra-channel output skew of register 30.
- variable delay ⁇ is at minimum. This means the system will have a maximum negative skew. In this situation, the clock obeys all setup requirements for the reference line and register 12 will be stable, that is it will not be in its timing uncertainty region of operation. Assuming inverting feedback, the register will produce a steady binary 1 on its output, which after the low pass filter 14 and integrator 16 causes a rising voltage on the output of the integrator, i.e. on the input to the clock vernier ⁇ . This will cause the clock vernier ⁇ to increase in its delay value until the clock reaches a zero skew with respect to the reference signal after taking into account all setup and hold requirements caused by a difference between the propagation delay in the clock and data paths within the register.
- the modulator signal will push the reference signal in and out of the timing uncertainty region on each side (as illustrated in Figs.4a-4f). This will produce signal which will vary from continuous binary 0s on the corresponding output channel of the register, to continuous binary 1s, with the phase noise state framed equally by these two stable states, such that if the output of the register was sampled then the number of 1 s and 0s appearing would be equal.
- the channel D1-DQ1 of register 12 will produce a steady binary 1 on its output DQ1 , which after the low pass filter 32 and integrator 33 causes a rising voltage on the output of the integrator 33, i.e. on the input to the clock vernier 37.
- This will cause the clock vernier 37 to increase in its delay value until matching the level of probability which corresponds to the maximum level of phase noise within the channel D1-DQ1 of register 12, that is with 50% of the output DQ1 of register 12 being a binary 1 and 50% being a binary 0, i.e. the sense signal from channel DQO of the transmitter 30 reaches a zero skew with respect to the transmitter reference assuming the skew on the input DO of register 12 in relation to transmitter reference is already zero.
- the position of the falling edge is determined with respect to the reference clock.
- the falling edge crosses the threshold line earlier than the reference clock, it means that the power supply voltage is low.
- an error signal produced by the phase comparator 52 passes through low pass filter 35 and causes integrator 36 to increase its output voltage which is supplied into the transmitter 30 so that the transmitter's power supply voltage also rises.
- Each step of the correction moves the transition point to the right until it coincides with the reference clock and the error signal at the output of the phase comparator 52 corresponds to the maximum of timing uncertainty as has been described in detail above.
- a driver transmits two bits of information per each clock period
- a driver transmitter
- a driver transmitter
- a driver transmitter
- a clock doubler which forms two rising edges per each clock cycle out of the falling and rising edges of an input clock signal.
- an error signal produced by the phase comparator 52 passes through low pass filter 53 and causes integrator 55 to decrease its output voltage.
- the duty cycle of the clock signal at the output of the duty cycle correction stage incorporated in unit 41 shown in Fig.9 increases.
- the odd rising edge is being delayed until it matches the transmitter's reference.
- odd rising edges are also placed exactly in the position of the transmitter's reference edges. Being reminded that even rising edges are simultaneously deskewed as has been described above, the skew caused by rising and falling edge asymmetry is practically eliminated.
- BER bit error rate
- the system illustrated in Fig.10a comprises a driver 61 , a receiver 62 and a generator 63 for generating reference signals for driver 61 and receiver 62.
- the reference signal generator generates signals as shown in Fig.10b.
- Fig.10c illustrating a channel of data transferred through a media.
- the probability of reading a symbol an a sequence of symbols in a channel can be described by a probability curve from Fig.7b. Using this curve, it is possible to define the amount of time for which a moment of reading data shall be ahead of the driver's reference where the probability corresponds to a predefined level, e.g. 50/50 to correspond to the required BER.
- the invention may be applied to compensating skews in communication systems that can serve to increase the bandwidth of signal transmission. Also, it can be used to reduce the distribution of the phase noise and its effect on changes in the clock to output delays or changes in the actual setup and hold time. It can be applied to reduce timing dispersion of a signal in cases when signals are transmitted via an optical cable or via the ether and in various other applications including application specific integrated circuits (ASIC) comprising digital interfaces requiring low skew.
- ASIC application specific integrated circuits
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
AU2001274700A AU2001274700A1 (en) | 2000-05-22 | 2001-05-22 | Timing control means for automatic compensation of timing uncertainties |
JP2001587191A JP2004501554A (en) | 2000-05-22 | 2001-05-22 | Timing control means for automatically compensating for timing uncertainty |
EP01941340A EP1360569A2 (en) | 2000-05-22 | 2001-05-22 | Timing control means for automatic compensation of timing uncertainties |
US09/898,250 US6834255B2 (en) | 2000-05-22 | 2001-07-03 | Timing control means for automatic compensation of timing uncertainties |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
RUPCT/RU00/00188 | 2000-05-22 | ||
PCT/RU2000/000188 WO2001091131A1 (en) | 2000-05-22 | 2000-05-22 | Timing control means for automatic compensation of timing uncertainties |
US22811500P | 2000-08-28 | 2000-08-28 | |
US60/228,115 | 2000-08-28 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/898,250 Continuation-In-Part US6834255B2 (en) | 2000-05-22 | 2001-07-03 | Timing control means for automatic compensation of timing uncertainties |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2001090864A2 true WO2001090864A2 (en) | 2001-11-29 |
WO2001090864A3 WO2001090864A3 (en) | 2003-01-03 |
Family
ID=26653587
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/RU2001/000202 WO2001090864A2 (en) | 2000-05-22 | 2001-05-22 | Timing control means for automatic compensation of timing uncertainties |
Country Status (5)
Country | Link |
---|---|
US (1) | US6834255B2 (en) |
EP (1) | EP1360569A2 (en) |
JP (1) | JP2004501554A (en) |
AU (1) | AU2001274700A1 (en) |
WO (1) | WO2001090864A2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1816748A1 (en) * | 2006-02-03 | 2007-08-08 | Yokogawa Electric Corporation | Phase control circuit |
Families Citing this family (38)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4118536B2 (en) * | 2001-07-03 | 2008-07-16 | 株式会社東芝 | Clock delay setting method |
US7231306B1 (en) * | 2002-04-30 | 2007-06-12 | Rambus Inc. | Method and apparatus for calibrating static timing offsets across multiple outputs |
US7072355B2 (en) * | 2003-08-21 | 2006-07-04 | Rambus, Inc. | Periodic interface calibration for high speed communication |
US7050919B1 (en) * | 2003-11-19 | 2006-05-23 | Analog Devices, Inc. | Method and apparatus for autocalibrating a plurality of phase-delayed clock signal edges within a reference clock period |
US8422568B2 (en) | 2004-01-28 | 2013-04-16 | Rambus Inc. | Communication channel calibration for drift conditions |
US7400670B2 (en) | 2004-01-28 | 2008-07-15 | Rambus, Inc. | Periodic calibration for communication channels by drift tracking |
US7095789B2 (en) | 2004-01-28 | 2006-08-22 | Rambus, Inc. | Communication channel calibration for drift conditions |
US7158536B2 (en) | 2004-01-28 | 2007-01-02 | Rambus Inc. | Adaptive-allocation of I/O bandwidth using a configurable interconnect topology |
US6961862B2 (en) | 2004-03-17 | 2005-11-01 | Rambus, Inc. | Drift tracking feedback for communication channels |
US7061285B2 (en) * | 2004-04-15 | 2006-06-13 | Woods Paul R | Clock doubler |
US7024326B2 (en) * | 2004-04-30 | 2006-04-04 | Infineon Technologies Ag | Method of optimizing the timing between signals |
US7978754B2 (en) * | 2004-05-28 | 2011-07-12 | Rambus Inc. | Communication channel calibration with nonvolatile parameter store for recovery |
US7516029B2 (en) | 2004-06-09 | 2009-04-07 | Rambus, Inc. | Communication channel calibration using feedback |
US7535958B2 (en) * | 2004-06-14 | 2009-05-19 | Rambus, Inc. | Hybrid wired and wireless chip-to-chip communications |
GB2415555B (en) * | 2004-06-26 | 2008-05-28 | Plus Design Ltd | Signalling method |
US7551646B1 (en) * | 2004-09-10 | 2009-06-23 | Xilinx, Inc. | Data alignment and deskewing module |
US7489739B2 (en) * | 2004-09-17 | 2009-02-10 | Rambus, Inc. | Method and apparatus for data recovery |
US7457589B2 (en) * | 2004-11-30 | 2008-11-25 | Infineon Technologies Ag | Circuit and method for transmitting a signal |
US7262637B2 (en) | 2005-03-22 | 2007-08-28 | Micron Technology, Inc. | Output buffer and method having a supply voltage insensitive slew rate |
US7647028B2 (en) * | 2005-04-06 | 2010-01-12 | Skyworks Solutions, Inc. | Internal calibration system for a radio frequency (RF) transmitter |
US7212045B2 (en) * | 2005-07-25 | 2007-05-01 | Logan Technology Corp. | Double frequency signal generator |
US7233170B2 (en) * | 2005-08-25 | 2007-06-19 | International Business Machines Corporation | Programmable driver delay |
US7536579B2 (en) * | 2006-08-03 | 2009-05-19 | Avalon Microelectronics, Inc. | Skew-correcting apparatus using iterative approach |
US7760836B2 (en) * | 2006-08-03 | 2010-07-20 | Avalon Microelectronics, Inc. | Skew-correcting apparatus using external communications element |
US7546494B2 (en) * | 2006-08-03 | 2009-06-09 | Avalon Microelectronics Inc. | Skew-correcting apparatus using dual loopback |
US20080253491A1 (en) * | 2007-04-13 | 2008-10-16 | Georgia Tech Research Corporation | Method and Apparatus for Reducing Jitter in Multi-Gigahertz Systems |
JP5258343B2 (en) * | 2008-03-27 | 2013-08-07 | ルネサスエレクトロニクス株式会社 | Semiconductor device and semiconductor integrated circuit |
US7831856B1 (en) | 2008-04-03 | 2010-11-09 | Lattice Semiconductor Corporation | Detection of timing errors in programmable logic devices |
WO2010100730A1 (en) * | 2009-03-04 | 2010-09-10 | 富士通株式会社 | Data transfer device, data transmission device, data reception device, and control method |
US8582706B2 (en) * | 2009-10-29 | 2013-11-12 | National Instruments Corporation | Training a data path for parallel data transfer |
US8276014B2 (en) * | 2010-02-12 | 2012-09-25 | The Regents Of The University Of Michigan | Stalling synchronisation circuits in response to a late data signal |
WO2011161828A1 (en) * | 2010-06-25 | 2011-12-29 | 富士通株式会社 | Data transmission system, data transmission method, and transmission device |
US8774228B2 (en) | 2011-06-10 | 2014-07-08 | International Business Machines Corporation | Timing recovery method and apparatus for an input/output bus with link redundancy |
US9474492B2 (en) | 2012-05-22 | 2016-10-25 | Siemens Medical Solutions Usa, Inc. | Adaptive ECG trigger signal jitter detection and compensation for imaging systems |
CN104052710B (en) * | 2014-06-24 | 2017-07-14 | 华为技术有限公司 | Modulation circuit, digital transmitter and the signal modulating method of digital transmitter |
US9985618B2 (en) | 2015-12-23 | 2018-05-29 | Qualcomm Incorporated | Digital duty cycle correction for frequency multiplier |
US10551869B2 (en) * | 2016-02-26 | 2020-02-04 | Arizona Board Of Regents On Behalf Of Arizona State University | Clock skewing strategy to reduce dynamic power and eliminate hold-time violations in synchronous digital VLSI designs |
US11217298B2 (en) * | 2020-03-12 | 2022-01-04 | Micron Technology, Inc. | Delay-locked loop clock sharing |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH09181711A (en) * | 1995-12-26 | 1997-07-11 | Nec Corp | Clock pulse phase control circuit |
US6002282A (en) * | 1996-12-16 | 1999-12-14 | Xilinx, Inc. | Feedback apparatus for adjusting clock delay |
EP0967724A2 (en) * | 1998-06-24 | 1999-12-29 | Siemens Aktiengesellschaft | Calibrated delay locked loop for DDR SDRAM applications |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4929850A (en) | 1987-09-17 | 1990-05-29 | Texas Instruments Incorporated | Metastable resistant flip-flop |
US5249132A (en) | 1990-10-31 | 1993-09-28 | Tektronix, Inc. | Digital pulse generator |
US5767715A (en) | 1995-09-29 | 1998-06-16 | Siemens Medical Systems, Inc. | Method and apparatus for generating timing pulses accurately skewed relative to clock |
-
2001
- 2001-05-22 AU AU2001274700A patent/AU2001274700A1/en not_active Abandoned
- 2001-05-22 EP EP01941340A patent/EP1360569A2/en not_active Withdrawn
- 2001-05-22 JP JP2001587191A patent/JP2004501554A/en not_active Abandoned
- 2001-05-22 WO PCT/RU2001/000202 patent/WO2001090864A2/en not_active Application Discontinuation
- 2001-07-03 US US09/898,250 patent/US6834255B2/en not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH09181711A (en) * | 1995-12-26 | 1997-07-11 | Nec Corp | Clock pulse phase control circuit |
US6002282A (en) * | 1996-12-16 | 1999-12-14 | Xilinx, Inc. | Feedback apparatus for adjusting clock delay |
EP0967724A2 (en) * | 1998-06-24 | 1999-12-29 | Siemens Aktiengesellschaft | Calibrated delay locked loop for DDR SDRAM applications |
Non-Patent Citations (1)
Title |
---|
PATENT ABSTRACTS OF JAPAN vol. 1997, no. 11, 28 November 1997 (1997-11-28) -& JP 09 181711 A (NEC CORP), 11 July 1997 (1997-07-11) * |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1816748A1 (en) * | 2006-02-03 | 2007-08-08 | Yokogawa Electric Corporation | Phase control circuit |
Also Published As
Publication number | Publication date |
---|---|
AU2001274700A1 (en) | 2001-12-03 |
JP2004501554A (en) | 2004-01-15 |
US20010056332A1 (en) | 2001-12-27 |
WO2001090864A3 (en) | 2003-01-03 |
US6834255B2 (en) | 2004-12-21 |
EP1360569A2 (en) | 2003-11-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6834255B2 (en) | Timing control means for automatic compensation of timing uncertainties | |
US6820234B2 (en) | Skew calibration means and a method of skew calibration | |
US6047346A (en) | System for adjusting slew rate on an output of a drive circuit by enabling a plurality of pre-drivers and a plurality of output drivers | |
US6002282A (en) | Feedback apparatus for adjusting clock delay | |
US7278069B2 (en) | Data transmission apparatus for high-speed transmission of digital data and method for automatic skew calibration | |
US6748549B1 (en) | Clocking an I/O buffer, having a selectable phase difference from the system clock, to and from a remote I/O buffer clocked in phase with the system clock | |
KR100696957B1 (en) | Duty cycle correction circuit, delay locked loop circuit and their methods | |
US7809052B2 (en) | Test circuit, system, and method for testing one or more circuit components arranged upon a common printed circuit board | |
US7528640B2 (en) | Digital pulse-width control apparatus | |
US7039824B2 (en) | Calibrating return time with cross-coupled arbiter/delay circuits to compare clock signals | |
EP0476585A2 (en) | Reference delay generator and electronic device using the same | |
US20110156776A1 (en) | Locked Loop Circuit With Clock Hold Function | |
US20030001650A1 (en) | Delay compensation circuit including a feedback loop | |
US7256627B1 (en) | Alignment of local transmit clock to synchronous data transfer clock having programmable transfer rate | |
US7135903B2 (en) | Phase jumping locked loop circuit | |
US20040183559A1 (en) | Method and apparatus for test and characterization of semiconductor components | |
US20040223559A1 (en) | Integrated data jitter generator for the testing of high-speed serial interfaces | |
US5191295A (en) | Phase shift vernier for automatic test systems | |
EP1746428B1 (en) | Timing generator and semiconductor testing apparatus | |
US6452433B1 (en) | High phase margin low power flip-flop | |
US20070152727A1 (en) | Clock signal generating apparatus and clock signal receiving apparatus | |
US6922091B2 (en) | Locked loop circuit with clock hold function | |
US6735732B2 (en) | Clock adjusting method and circuit device | |
US7627069B2 (en) | Digital transmit phase trimming | |
US6917561B2 (en) | Memory controller and method of aligning write data to a memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 09898250 Country of ref document: US |
|
ENP | Entry into the national phase |
Ref country code: JP Ref document number: 2001 587191 Kind code of ref document: A Format of ref document f/p: F |
|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2001941340 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2001941340 Country of ref document: EP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 2001941340 Country of ref document: EP |