WO2002003113A1 - Integrated circuits with optical signal propagation - Google Patents

Integrated circuits with optical signal propagation Download PDF

Info

Publication number
WO2002003113A1
WO2002003113A1 PCT/US2001/016728 US0116728W WO0203113A1 WO 2002003113 A1 WO2002003113 A1 WO 2002003113A1 US 0116728 W US0116728 W US 0116728W WO 0203113 A1 WO0203113 A1 WO 0203113A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
signal
integrated circuit
optical
electrical
Prior art date
Application number
PCT/US2001/016728
Other languages
French (fr)
Inventor
Charles W. Shanley
Original Assignee
Motorola, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola, Inc. filed Critical Motorola, Inc.
Priority to AU2001261810A priority Critical patent/AU2001261810A1/en
Publication of WO2002003113A1 publication Critical patent/WO2002003113A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B6/00Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
    • G02B6/10Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type
    • G02B6/12Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings of the optical waveguide type of the integrated circuit kind
    • G02B6/12004Combinations of two or more optical elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/15Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components with at least one potential-jump barrier or surface barrier specially adapted for light emission
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/12Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof structurally associated with, e.g. formed in or on a common substrate with, one or more electric light sources, e.g. electroluminescent light sources, and electrically or optically coupled thereto
    • H01L31/16Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof structurally associated with, e.g. formed in or on a common substrate with, one or more electric light sources, e.g. electroluminescent light sources, and electrically or optically coupled thereto the semiconductor device sensitive to radiation being controlled by the light source or sources
    • H01L31/167Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof structurally associated with, e.g. formed in or on a common substrate with, one or more electric light sources, e.g. electroluminescent light sources, and electrically or optically coupled thereto the semiconductor device sensitive to radiation being controlled by the light source or sources the light sources and the devices sensitive to radiation all being semiconductor devices characterised by at least one potential or surface barrier
    • H01L31/173Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof structurally associated with, e.g. formed in or on a common substrate with, one or more electric light sources, e.g. electroluminescent light sources, and electrically or optically coupled thereto the semiconductor device sensitive to radiation being controlled by the light source or sources the light sources and the devices sensitive to radiation all being semiconductor devices characterised by at least one potential or surface barrier formed in, or on, a common substrate
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B6/00Light guides; Structural details of arrangements comprising light guides and other optical elements, e.g. couplings
    • G02B6/24Coupling light guides
    • G02B6/42Coupling light guides with opto-electronic elements
    • G02B6/43Arrangements comprising a plurality of opto-electronic elements and associated optical interconnections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/026Monolithically integrated components, e.g. waveguides, monitoring photo-detectors, drivers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/026Monolithically integrated components, e.g. waveguides, monitoring photo-detectors, drivers
    • H01S5/0261Non-optical elements, e.g. laser driver components, heaters
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/026Monolithically integrated components, e.g. waveguides, monitoring photo-detectors, drivers
    • H01S5/0262Photo-diodes, e.g. transceiver devices, bidirectional devices
    • H01S5/0264Photo-diodes, e.g. transceiver devices, bidirectional devices for monitoring the laser-output
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01SDEVICES USING THE PROCESS OF LIGHT AMPLIFICATION BY STIMULATED EMISSION OF RADIATION [LASER] TO AMPLIFY OR GENERATE LIGHT; DEVICES USING STIMULATED EMISSION OF ELECTROMAGNETIC RADIATION IN WAVE RANGES OTHER THAN OPTICAL
    • H01S5/00Semiconductor lasers
    • H01S5/02Structural details or components not essential to laser action
    • H01S5/026Monolithically integrated components, e.g. waveguides, monitoring photo-detectors, drivers
    • H01S5/0265Intensity modulators

Definitions

  • This invention relates to signal propagation on integrated circuits. -'More particularly, this invention relates to " optical signal propagation on integrated circuits having conventional electrical semiconductor circuit elements.
  • a chip is a piece of semiconductor material having fabricated thereon -a number of interconnected circuit elements (such as, for example, transistors, diodes, resistors, and capacitors) .
  • circuit elements such as, for example, transistors, diodes, resistors, and capacitors.
  • multiple identical chips are fabricated on a single wafer, which is a larger piece of semiconductor material.
  • An integrated wafer has multiple circuits fabricated thereon that are interconnected to form a single circuit the full size of the wafer. This is commonly known as wafer-scale integration.
  • Many integrated circuit architectures require certain signals to be supplied to many circuits. For example, many circuits may need to receive the same clock or control signals.
  • circuits may need to receive the same data signals.
  • each of several data or control signals may need to go to respective different groups of circuits. Accordingly, as integrated circuits become larger and denser, signal routing becomes more difficult, causing more valuable integrated circuit area to be used for routing data busses and global clock and control lines.
  • Skew refers to different amounts of delay associated with clock signals reaching different circuits .
  • long complex clock lines usually need additional circuitry to re-synchronize the phasing of the clock signal.
  • a more complex system design can be used to compensate for the clock skew.
  • Such a system design may involve, for example, circuitry to delay the signals of some portions of the circuit, thereby slowing overall operations. In either case, additional integrated circuit area is needed to support the additional clock circuitry, which further increases power dissipation on the integrated circuit .
  • FIGs. 1, 2, 3, 9, 10 illustrate schematically, in cross section, device structures that can be used in accordance with various embodiments of the invention
  • FIG. 4 illustrates graphically the relationship between maximum attainable film thickness and lattice mismatch between a host crystal and a grown crystalline overlayer
  • FIG. 5 is a high resolution Transmission Electron Micrograph (TEM) of illustrative semiconductor material manufactured in accordance with what is shown herein;
  • FIG. 6 is an x-ray diffraction taken on an illustrative semiconductor structure manufactured in accordance with what is shown herein;
  • FIG. 7 illustrates a high resolution Transmission Electron Micrograph of a structure including an amorphous oxide layer
  • FIG. 8 illustrates an x-ray diffraction spectrum of a structure including an amorphous oxide layer
  • FIGs. 11-15 include illustrations of cross- sectional views of a portion of an integrated circuit that includes a compound semiconductor portion, a bipolar portion, and an MOS portion in accordance with what is shown herein;
  • FIGs. 16-22 include illustrations of cross- sectional views of a portion of another integrated circuit that includes a semiconductor laser and a MOS transistor in accordance with what is shown herein;
  • FIG. 23 is simplified plan view of a conventional semiconductor integrated circuit
  • FIG. 24 is a simplified cross-sectional view of an exemplary embodiment of an optical bus in accordance with what is shown herein;
  • FIG. 25 is a simplified plan view of an exemplary embodiment of an integrated circuit employing the optical bus of FIG. 24 in accordance with the invention.
  • FIG. 26 is a simplified cross-sectional view of other exemplary embodiments of the optical bus of FIG. 24 in accordance with the invention.
  • FIG. 27 is a simplified plan view of an exemplary embodiment of a beam splitter shown in FIG. 25 in accordance with the invention.
  • the present invention involves semiconductor structures of particular types.
  • these semiconductor structures are sometimes referred to as "composite semiconductor structures" or “composite integrated circuits” because they include two (or more) significantly different types of semiconductor devices in one integrated structure or circuit.
  • one of these two types of devices may be silicon-based devices such as CMOS devices, and the other of these two types of devices may be compound semiconductor devices such GaAs devices.
  • Illustrative composite semiconductor structures and methods for making such structures are disclosed in Ramdani et al. U.S. Patent Application No. 09/502,023, filed February 10, 2000, which is hereby incorporated by reference herein in its entirety. Certain material from that reference is substantially repeated below to ensure that there is support herein for references to composite semiconductor structures and composite integrated circuits.
  • FIG. 1 illustrates schematically, in cross section, a portion of a semiconductor structure 20 which may be relevant to or useful in connection with certain embodiments of the present invention.
  • Semiconductor structure 20 includes a monocrystalline substrate 22, accommodating buffer layer 24 comprising a monocrystalline material, and a layer 26 of a monocrystalline compound semiconductor material.
  • monocrystalline shall have the meaning commonly used within the semiconductor industry.
  • the term shall refer to materials that are a single crystal or that are substantially a single crystal and shall include those materials having a relatively small number of defects such as dislocations and the like as are commonly found in substrates of silicon or germanium or mixtures of silicon and germanium and epitaxial layers of such materials commonly found in the semiconductor industry.
  • structure 20 also includes an amorphous intermediate layer 28 positioned between substrate 22 and accommodating buffer layer 24.
  • Structure 20 may also include a template layer 30 between accommodating buffer layer 24 and compound semiconductor layer 26.
  • template layer 30 helps to initiate the growth of compound semiconductor layer 26 on accommodating buffer layer 24.
  • Amorphous intermediate layer 28 helps to relieve the strain in accommodating buffer layer 24 and by doing so, aids in the growth of a high crystalline quality accommodating buffer layer 24.
  • Substrate 22, in accordance with one embodiment, is a monocrystalline semiconductor wafer, preferably of large diameter. The wafer can be of a material from Group IV of the periodic table, and preferably a material from Group IVA.
  • Group IV semiconductor materials include silicon, germanium, mixed silicon and germanium, mixed silicon arid carbon, mixed silicon, germanium and carbon, and the like.
  • substrate 22 is a wafer containing silicon or germanium, and most preferably is a high quality monocrystalline silicon wafer as used in the semiconductor industry.
  • Accommodating buffer layer 24 is preferably a monocrystalline oxide or nitride material epitaxially grown on the underlying substrate 22.
  • amorphous intermediate layer 28 is grown on substrate 22 at the interface between substrate 22 and the growing accommodating buffer layer 24 by the oxidation of substrate 22 during the growth of layer 24.
  • Amorphous intermediate layer 28 serves to relieve strain that might otherwise occur in monocrystalline accommodating buffer layer 24 as a result of differences in the lattice constants of substrate 22 and buffer layer 24.
  • lattice constant refers to the distance between atoms of a cell measured in the plane of the surface. If such strain is not relieved by amorphous intermediate layer 28, the strain may cause defects in the crystalline structure of accommodating buffer layer 24. Defects in the crystalline structure of accommodating buffer layer 24, in turn, would make it difficult to achieve a high quality crystalline structure in monocrystalline compound semiconductor layer 26.
  • Accommodating buffer layer 24 is preferably a monocrystalline oxide or nitride material selected for its crystalline compatibility with underlying substrate 22 and with overlying compound semiconductor material 26.
  • the material could be an oxide or nitride having a lattice structure matched to substrate 22 and to the subsequently applied semiconductor material 26.
  • Materials that are suitable for accommodating buffer layer 24 include metal oxides such as the alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, perovskite oxides such as alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide.
  • nitrides such as gallium nitride, aluminum nitride, and boron nitride may also be used for accommodating buffer layer 24.
  • Most of these materials are insulators, although strontium ruthenate, for example, is a conductor.
  • these materials are metal oxides or metal nitrides, and more particularly, these metal oxide or nitrides typically include at least two different metallic elements . In some specific applications, the metal oxides or nitride may include three or more different metallic elements.
  • Amorphous interface layer 28 is preferably an oxide formed by the oxidation of the surface of substrate 22, and more preferably is composed of a silicon oxide.
  • the thickness of layer 28 is sufficient to relieve strain attributed to mismatches between the lattice constants of substrate 22 and accommodating buffer layer 24.
  • layer 28 has a thickness in the range of approximately 0.5-5 nm.
  • the compound semiconductor material of layer 26 can be selected, as needed for a particular semiconductor structure, from any of the Group IIIA and VA elements (III-V semiconductor compounds) , mixed III-V compounds, Group II (A or B) and VIA elements (II-VI semiconductor compounds) , and mixed II-VI compounds.
  • Examples include gallium arsenide (GaAs), gallium indium arsenide (GalnAs) , gallium aluminum arsenide (GaAlAs) , indium phosphide (InP) , cadmium sulfide (CdS) , cadmium mercury telluride (CdHgTe) , zinc selenide (ZnSe) , zinc sulfur selenide (ZnSSe) , and the like.
  • Suitable template 30 materials chemically bond to the surface of the accommodating buffer layer 24 at selected sites and provide sites for the nucleation of the epitaxial growth of the subsequent compound semiconductor layer 26. Appropriate materials for template 30 are discussed below.
  • FIG. 2 illustrates, in cross section, a portion of a semiconductor structure 40 in accordance with a further embodiment.
  • Structure 40 is similar to the previously described semiconductor structure 20 except that an additional buffer layer 32 is positioned between accommodating buffer layer 24 and layer of monocrystalline compound semiconductor material 26.
  • additional buffer layer 32 is positioned between the template layer 30 and the overlying layer 26 of compound semiconductor material.
  • Additional buffer layer 32 formed of a semiconductor or compound semiconductor material, serves to provide a lattice compensation when the lattice constant of accommodating buffer layer 24 cannot be adequately matched to the overlying monocrystalline compound semiconductor material layer 26.
  • FIG. 3 schematically illustrates, in cross section, a portion of a semiconductor structure 34 in accordance with another exemplary embodiment of the invention. Structure 34 is similar to structure 20, except that structure 34 includes an amorphous layer 36, rather than accommodating buffer layer 24 and amorphous interface layer 28, and an additional semiconductor layer 38.
  • amorphous layer 36 may be formed by first forming an accommodating buffer layer and an amorphous interface layer in a similar manner to that described above. Monocrystalline semiconductor layer 26 is then formed (by epitaxial growth) overlying the monocrystalline accommodating buffer layer. The accommodating buffer layer is then exposed to an anneal process to convert the monocrystalline accommodating buffer layer to an amorphous layer. Amorphous layer 36 formed in this manner comprises materials from both the accommodating buffer and interface layers, which amorphous layers may or may not amalgamate. Thus, layer 36 may comprise one or two amorphous layers. Formation of amorphous layer 36 between substrate 22 and semiconductor layer 38 (subsequent to layer 38 formation) relieves stresses between layers 22 and 38 and provides a true compliant substrate for subsequent processing--e.gr., compound semiconductor layer 26 formation.
  • semiconductor layer 38 may include any of the materials described throughout this application in connection with either of compound semiconductor material layer 26 or additional buffer layer 32.
  • layer 38 may include monocrystalline Group IV or monocrystalline compound semiconductor materials.
  • semiconductor layer 38 serves as an anneal cap during layer 36 formation and as a template for subsequent semiconductor layer 26 formation. Accordingly, layer 38 is preferably thick enough to provide a suitable template for layer 26 growth (at least one monolayer) and thin enough to allow layer 38 to form as a substantially defect free monocrystalline semiconductor compound.
  • semiconductor layer 38 comprises compound semiconductor material (e . g. , a material discussed above in connection with compound semiconductor layer 26) that is thick enough to form devices within layer 38.
  • compound semiconductor material e . g. , a material discussed above in connection with compound semiconductor layer 26
  • a semiconductor structure in accordance with the present invention does not include compound semiconductor layer 26.
  • the semiconductor structure in accordance with this embodiment only includes one compound semiconductor layer disposed above amorphous oxide layer 36.
  • the layer formed on substrate 22, whether it includes only accommodating buffer layer 24 , accommodating buffer layer 24 with amorphous intermediate or interface layer 28, or an amorphous layer such as layer 36 formed by annealing layers 24 and 28 as described above in connection with FIG. 3, may be referred to generically as an "accommodating layer. "
  • monocrystalline substrate 22 is a silicon substrate oriented in the (100) direction.
  • Silicon substrate 22 can be, for example, a silicon substrate as is commonly used in making complementary metal oxide semiconductor (CMOS) integrated circuits having a diameter of about 200-300 mm.
  • accommodating buffer layer 24 is a monocrystalline layer of Sr z Ba 1 _ z Ti0 3 where z ranges from 0 to 1 and amorphous intermediate layer 28 is a layer of silicon oxide (SiO x ) formed at the interface between silicon substrate 22 and accommodating buffer layer 24. The value of z is selected to obtain one or more lattice constants closely matched to corresponding lattice constants of the subsequently formed layer 26.
  • Accommodating buffer layer 24 can have a thickness of about 2 to about 100 nanometers (nm) and preferably has a thickness of about 10 nm. In general, it is desired to have an accommodating buffer layer 24 thick enough to isolate compound semiconductor layer 26 from substrate 22 to obtain the desired electrical and optical properties. Layers thicker than 100 nm usually provide little additional benefit while increasing cost unnecessarily; however, thicker layers may be fabricated if needed.
  • the amorphous intermediate layer 28 of silicon oxide can have a thickness of about 0.5-5 nm, and preferably a thickness of about 1.5-2.5 nm.
  • compound semiconductor material layer 26 is a layer of gallium arsenide (GaAs) or aluminum gallium arsenide (AlGaAs) having a thickness of about 1 nm to about 100 micrometers ( ⁇ m) and preferably a thickness of about 0.5 ⁇ m to 10 ⁇ m. The thickness generally depends on the application for which the layer is being prepared.
  • a template layer 30 is formed by capping the oxide layer. Template layer 30 is preferably 1-10 monolayers of Ti-As, Sr-O-As, Sr-Ga-O, or Sr-Al-0. By way of a preferred example, 1-2 monolayers 30 of Ti-As or Sr-Ga-O have been shown to successfully grow GaAs layers 26.
  • monocrystalline substrate 22 is a silicon substrate as described above.
  • Accommodating buffer layer 24 is a monocrystalline oxide of strontium or barium zirconate or hafnate in a cubic or orthorhombic phase with an amorphous intermediate layer 28 of silicon oxide formed at the interface between silicon substrate 22 and accommodating buffer layer 24.
  • Accommodating buffer layer 24 can have a thickness of about 2-100 nm and preferably has a thickness of at least 5 nm to ensure adequate crystalline and surface quality and is formed of a monocrystalline SrZr0 3 , BaZr0 3 , SrHf0 3 , BaSn0 3 or BaHf0 3 .
  • a monocrystalline oxide layer of BaZr0 3 can grow at a temperature of about 700 degrees C.
  • the lattice structure of the resulting crystalline oxide exhibits a 45 degree rotation with respect to the substrate 22 silicon lattice structure.
  • An accommodating buffer layer 24 formed of these zirconate or hafnate materials is suitable for the growth of compound semiconductor materials 26 in the indium phosphide (InP) system.
  • the compound semiconductor material 26 can be, for example, indium phosphide (InP) , indium gallium arsenide (InGaAs) , aluminum indium arsenide, (AlInAs) , or aluminum gallium indium arsenic phosphide (AlGalnAsP) , having a thickness of about 1.0 nm to 10 ⁇ m.
  • a suitable template 30 for this structure is 1-10 monolayers of zirconium-arsenic (Zr-As) , zirconium-phosphorus (Zr- P) , hafnium-arsenic (Hf-As) , hafnium-phosphorus (Hf- P) , strontium-oxygen-arsenic (Sr-O-As) , strontium- oxygen-phosphorus (Sr-O-P) , barium-oxygen-arsenic (Ba- O-As) , indium-strontium-oxygen (In-Sr-O) , or barium- oxygen-phosphorus (Ba-O-P) , and preferably 1-2 monolayers of one of these materials.
  • a barium zirconate accommodating buffer layer 24 the surface is terminated with 1-2 monolayers of zirconium followed by deposition of 1-2 monolayers of arsenic to form a Zr-As template 30.
  • a monocrystalline layer 26 of the compound semiconductor material from the indium phosphide system is then grown on template layer 30.
  • the resulting lattice structure of the compound semiconductor material 26 exhibits a 45 degree rotation with respect to the accommodating buffer layer 24 lattice structure and a lattice mismatch to (100) InP of less than 2.5%/ and preferably less than about 1.0%.
  • a structure is provided that is suitable for the growth of an epitaxial film of a II-VI material overlying a silicon substrate 22.
  • the substrate 22 is preferably a silicon wafer as described above.
  • a suitable accommodating buffer layer 24 material is Sr x Ba 1 . x Ti0 3 , where x ranges from 0 to 1, having a thickness of about 2-100 nm and preferably a thickness of about 5- 15 nm.
  • the II-VI compound semiconductor material 26 can be, for example, zinc selenide (ZnSe) or zinc sulfur selenide (ZnSSe) .
  • a suitable template 30 for this material system includes 1-10 monolayers of zinc- oxygen (Zn-0) followed by 1-2 monolayers of an excess of zinc followed by the selenidation of zinc on the surface.
  • a template 30 can be, for example, 1-10 monolayers of strontium-sulfur (Sr-S) followed by the ZnSeS .
  • Example 4 This embodiment of the invention is an example of structure 40 illustrated in FIG. 2.
  • Substrate 22, monocrystalline oxide layer 24, and monocrystalline compound semiconductor material layer 26 can be similar to those described in example 1.
  • an additional buffer layer 32 serves to alleviate any strains that might result from a mismatch of the crystal lattice of the accommodating buffer layer and the lattice of the monocrystalline semiconductor material.
  • Buffer layer 32 can be a layer of germanium or a GaAs, an aluminum gallium arsenide (AlGaAs) , an indium gallium phosphide (InGaP) , an aluminum gallium phosphide (AlGaP) , an indium gallium arsenide (InGaAs) , an aluminum indium phosphide (AllnP) , a gallium arsenide phosphide
  • buffer layer 32 includes a GaAs x P x . x superlattice, wherein the value of x ranges from 0 to 1.
  • buffer layer 32 includes an In y Ga x . y P superlattice, wherein the value of y ranges from 0 to 1.
  • compositions of other materials may also be similarly varied to manipulate the lattice constant of layer 32 in a like manner.
  • the superlattice can have a thickness of about 50-500 nm and preferably has a thickness of about 100-200 nm.
  • the template for this structure can be the same of that described in example 1.
  • buffer layer 32 can be a layer of monocrystalline germanium having a thickness of 1-50 nm and preferably having a thickness of about 2-20 nm.
  • a template layer of either germanium-strontium (Ge-Sr) or germanium-titanium (Ge-Ti) having a thickness of about one monolayer can be used as a nucleating site for the subsequent growth of the monocrystalline compound semiconductor material layer.
  • the formation of the oxide layer is capped with either a monolayer ⁇ of strontium or a monolayer of titanium to act as a nucleating site for the subsequent deposition of the monocrystalline germanium.
  • the monolayer of strontium or titanium provides a nucleating site to which the first monolayer of germanium can bond.
  • buffer layer 32 is inserted between accommodating buffer layer 24 and overlying monocrystalline compound semiconductor material layer 26.
  • Buffer layer 32 a further monocrystalline semiconductor material, can be, for example, a graded layer of indium gallium arsenide (InGaAs) or indium aluminum arsenide (InAlAs) .
  • buffer layer 32 includes InGaAs, in which the indium composition varies from 0 to about 47%. Buffer layer 32 preferably has a thickness of about 10-30 nm.
  • Varying the composition of buffer layer 32 from GaAs to InGaAs serves to provide a lattice match between the underlying monocrystalline oxide material 24 and the overlying layer 26 of monocrystalline compound semiconductor material.
  • Such a buffer layer 32 is especially advantageous if there is a lattice mismatch between accommodating buffer layer 24 and monocrystalline compound semiconductor material layer 26.
  • Substrate material 22, template layer 30, and monocrystalline compound semiconductor material layer 26 may be the same as those described above in connection with example 1.
  • Amorphous layer 36 is an amorphous oxide layer which is suitably formed of a combination of amorphous intermediate layer materials (e.g., layer 28 materials as described above) and accommodating buffer layer materials (e.g., layer 24 materials as described above) .
  • amorphous layer 36 may include a combination of SiOx and SrzBal-z Ti03 (where z ranges from 0 to 1) , hich combine or mix, at least partially, during an anneal process to form amorphous oxide layer 36.
  • amorphous layer 36 may vary from application to application and may depend on such factors as desired insulating properties of layer 36, type of semiconductor material comprising layer 26, and the like. In accordance with one exemplary aspect of the present embodiment, layer 36 thickness is about 2 nm to about 100 nm, preferably about 2-10 nm, and more preferably about 5-6 nm.
  • Layer 38 comprises a monocrystalline compound semiconductor material that can be grown -li
  • layer 38 includes the same materials as those comprising layer 26.
  • layer 38 also includes GaAs.
  • layer 38 may include materials different * from those used to form layer 26.
  • layer 38 is about 1 monolayer to about 100 nm thick.
  • substrate 22 is a monocrystalline substrate such as a monocrystalline silicon substrate.
  • the crystalline structure of the monocrystalline substrate is characterized by a lattice constant and by a lattice orientation.
  • accommodating buffer layer 24 is also a monocrystalline material and the lattice of that monocrystalline material is characterized by a lattice constant and a crystal orientation.
  • the lattice constants of accommodating buffer layer 24 and monocrystalline substrate 22 must be closely matched or, alternatively, must be such that upon rotation of one crystal orientation with respect to the other crystal orientation, a substantial match in lattice constants is achieved.
  • the terms "substantially equal” and “substantially matched” mean that there is sufficient similarity between the lattice constants to permit the growth of a high quality crystalline layer on the underlying layer.
  • FIG. 4 illustrates graphically the relationship of the achievable thickness of a grown crystal layer of high crystalline quality as a function of the mismatch between the lattice constants of the host crystal and the grown crystal.
  • Curve 42 illustrates the boundary of high crystalline quality material. The area to the right of curve 42 represents layers that tend to be polycrystalline . With no lattice mismatch, it is theoretically possible to grow an infinitely thick, high quality epitaxial layer on the host crystal. As the mismatch in lattice constants increases, the thickness of achievable, high quality crystalline layer decreases rapidly.
  • substrate 22 is a (100) or (111) oriented monocrystalline silicon wafer and accommodating buffer layer 24 is a layer of strontium barium titanate. Substantial matching of lattice constants between these two materials is achieved by rotating the crystal orientation of the titanate material 24 by 45° with respect to the crystal orientation of the silicon substrate wafer 22.
  • a silicon oxide layer in this example serves to reduce strain in the titanate monocrystalline layer 24 that might result from any mismatch in the lattice constants of the host silicon wafer 22 and the grown titanate layer 24. As a result, a high quality, thick, monocrystalline titanate layer 24 is achievable .
  • layer 26 is a layer of epitaxially grown monocrystalline material and that crystalline material is also characterized by a crystal lattice constant and a crystal orientation.
  • the lattice constant of layer 26 differs from the lattice constant of substrate 22.
  • accommodating buffer layer 24 must be of high crystalline quality.
  • substantial matching between the crystal lattice constant of the host crystal, in this case, monocrystalline accommodating buffer layer 24, and grown crystal 26 is desired.
  • host material 24 is a strontium or barium zirconate or a strontium or barium hafnate or barium tin oxide and compound semiconductor layer 26 is indium phosphide or gallium indium arsenide or aluminum indium arsenide
  • substantial matching of crystal lattice constants can be achieved by rotating the orientation of grown crystal layer 26 by 45° with respect to host oxide crystal 24.
  • a crystalline semiconductor buffer layer 32 between host oxide 24 and grown compound semiconductor layer 26 can be used to reduce strain in grown monocrystalline compound semiconductor layer 26 that might result from small differences in lattice constants . Better crystalline quality in grown monocrystalline compound semiconductor layer 26 can thereby be achieved.
  • the following example illustrates a process, in accordance with one embodiment, for fabricating a semiconductor structure such as the structures depicted in FIGS. 1-3.
  • the process starts by providing a monocrystalline semiconductor substrate 22 comprising silicon or germanium.
  • semiconductor substrate 22 is a silicon wafer having a (100) orientation.
  • Substrate 22 is preferably oriented on axis or, at most, about 0.5° off axis.
  • At least a portion of semiconductor substrate 22 has a bare surface, although other portions of the substrate, as described below, may encompass other structures.
  • the term "bare" in this context means that the surface in the portion of substrate 22 has been cleaned to remove any oxides, contaminants, or other foreign material.
  • bare silicon is highly reactive and readily forms a native oxide.
  • the term "bare" is intended to encompass such a native oxide.
  • a thin silicon oxide may also be intentionally grown on the semiconductor substrate, although such a grown oxide is not essential to the process.
  • the native oxide layer In order to epitaxially grow a monocrystalline oxide layer 24 overlying monocrystalline substrate 22, the native oxide layer must first be removed to expose the crystalline structure of underlying substrate 22. The following process is preferably carried out by molecular beam epitaxy (MBE) , although other epitaxial processes may also be used in accordance with the present invention.
  • MBE molecular beam epitaxy
  • the native oxide can be removed by first thermally depositing a thin layer of strontium, barium, a combination of strontium and barium, or other alkali earth metals or combinations of alkali earth metals in an MBE apparatus .
  • the substrate 22 is then heated to a temperature of about 750°C to cause the strontium to react with the native silicon oxide layer.
  • the strontium serves to reduce the silicon oxide to leave a silicon oxide-free surface.
  • the resultant surface which exhibits an ordered 2x1 structure, includes strontium, oxygen, and silicon.
  • the ordered 2x1 structure forms a template for the ordered growth of an overlying layer 24 of a monocrystalline oxide.
  • the template provides the necessary chemical and physical properties to nucleate the crystalline growth of an overlying layer 24.
  • the native silicon oxide can be converted and the surface of substrate 22 can be prepared for the growth of a monocrystalline oxide layer 24 by depositing an alkali earth metal oxide, such as strontium oxide or barium oxide, onto the substrate surface by MBE at a low temperature and by subsequently heating the structure to a temperature of about 750°C. At this temperature a solid state reaction takes place between the strontium oxide and the native silicon oxide causing the reduction of the native silicon oxide and leaving an ordered 2x1 structure with strontium, oxygen, and silicon remaining on the substrate 22 surface. Again, this forms a template for the subsequent growth of an ordered monocrystalline oxide layer 24.
  • an alkali earth metal oxide such as strontium oxide or barium oxide
  • the substrate is cooled to a temperature in the range of about 200-800°C and a layer 24 of strontium titanate is grown on the template layer by molecular beam epitaxy.
  • the MBE process is initiated by opening shutters in the MBE apparatus to expose strontium, titanium and oxygen sources.
  • the ratio of strontium and titanium is approximately 1:1.
  • the partial pressure of oxygen is initially set at a minimum value to grow stochiometric strontium titanate at a growth rate of about 0.3-0.5 nm per minute. After initiating growth of the strontium titanate, the partial pressure of oxygen is increased above the initial minimum value.
  • the overpressure of oxygen causes the growth of an amorphous silicon oxide layer 28 at the interface between underlying substrate 22 and the growing strontium titanate layer 24.
  • the growth of silicon oxide layer 28 results from the diffusion of oxygen through the growing strontium titanate layer 24 to the interface where the oxygen reacts with silicon at the surface of underlying substrate 22.
  • the strontium titanate grows as an ordered monocrystal 24 with the crystalline orientation rotated by 45° with respect to the ordered 2x1 crystalline structure of underlying substrate 22. Strain that otherwise might exist in strontium titanate layer 24 because of the small mismatch in lattice constant between silicon substrate 22 and the growing crystal 24 is relieved in amorphous silicon oxide intermediate layer 28.
  • the monocrystalline strontium titanate is capped by a template layer 30 that is conducive to the subsequent growth of an epitaxial layer of a desired compound semiconductor material 26.
  • the MBE growth of strontium titanate monocrystalline layer 24 can be capped by terminating the growth with 1-2 monolayers of titanium, 1-2 monolayers of titanium-oxygen or with 1- 2 monolayers of strontium-oxygen.
  • arsenic is deposited to form a Ti-As bond, a Ti-O-As bond or a Sr-O-As.
  • gallium arsenide monocrystalline layer 26 Any of these form an appropriate template 30 for deposition and formation of a gallium arsenide monocrystalline layer 26. Following the formation of template 30, gallium is subsequently introduced to the reaction with the arsenic and gallium arsenide 26 forms. Alternatively, gallium can be deposited on the capping layer to form a Sr-O-Ga bond, and arsenic is subsequently introduced with the gallium to form the GaAs.
  • FIG. 5 is a high resolution Transmission Electron Micrograph (TEM) of semiconductor material manufactured in accordance with the present invention.
  • Single crystal SrTi03 accommodating buffer layer 24 was grown epitaxially on silicon substrate 22. During this growth process, amorphous interfacial layer 28 is formed which relieves strain due to lattice mismatch.
  • GaAs compound semiconductor layer 26 was then grown epitaxially using template layer 30.
  • FIG. 6 illustrates an x-ray diffraction spectrum taken on structure including GaAs compound semiconductor layer 26 grown on silicon substrate 22 using accommodating buffer layer 24.
  • the peaks in the spectrum indicate that both the accommodating buffer layer 24 and GaAs compound semiconductor layer 26 are single crystal and (100) orientated.
  • the structure illustrated in FIG. 2 can be formed by the process discussed above with the addition of an additional buffer layer 32 deposition step.
  • Buffer layer 32 is formed overlying template layer 30 before the deposition of monocrystalline compound semiconductor layer 26. If buffer layer 32 is a compound semiconductor superlattice, such a superlattice can be deposited, by MBE for example, on the template 30 described above. If instead buffer layer 32 is a layer of germanium, the process above is modified to cap strontium titanate monocrystalline layer 24 with a final layer of either strontium or titanium and then by depositing germanium to react with the strontium or titanium. The germanium buffer layer 32 can then be deposited directly on this template 30. Structure 34, illustrated in FIG.
  • the accommodating buffer layer may be formed by growing an accommodating buffer layer, forming an amorphous oxide layer over substrate 22, and growing semiconductor layer 38 over the accommodating buffer layer, as described above.
  • the accommodating buffer layer and the amorphous oxide layer are then exposed to an anneal process sufficient to change the crystalline structure of the accommodating buffer layer from monocrystalline to amorphous, thereby forming an amorphous layer such that the combination of the amorphous oxide layer and the now amorphous accommodating buffer layer form a single amorphous oxide layer 36.
  • Layer 26 is then subsequently grown over layer 38.
  • the anneal process may be carried out subsequent to growth of layer 26.
  • layer 36 is formed by exposing substrate 22, the accommodating buffer layer, the amorphous oxide layer, and semiconductor layer 38 to a rapid thermal anneal process with a peak temperature of about 700°C to about 1000°C and a process time of about 1 to about 10 minutes.
  • suitable anneal processes may be employed to convert the accommodating buffer layer to an amorphous layer in accordance with the present invention.
  • laser annealing or "conventional" thermal annealing processes in the proper environment
  • an overpressure of one or more constituents of layer 30 may be required to prevent degradation of layer 38 during the anneal process.
  • the anneal environment preferably includes an overpressure of arsenic to mitigate degradation of layer 38.
  • layer 38 of structure 34 may include any materials suitable for either of layers 32 or 26. Accordingly, any deposition or growth methods described in connection with either layer 32 or 26, may be employed to deposit layer 38.
  • FIG. 7 is a high resolution Transmission Electron Micrograph (TEM) of semiconductor material manufactured in accordance with the embodiment of the invention illustrated in FIG. 3.
  • TEM Transmission Electron Micrograph
  • a single crystal SrTi03 accommodating buffer layer was grown epitaxially on silicon substrate 22. During this growth process, an amorphous interfacial layer forms as described above.
  • GaAs layer 38 is formed above the accommodating buffer layer and the accommodating buffer layer is exposed to an anneal process to form amorphous oxide layer 36.
  • FIG. 8 illustrates an x-ray diffraction spectrum taken on a structure including GaAs compound semiconductor layer 38 and amorphous oxide layer 36 formed on silicon substrate 22.
  • the peaks in the spectrum indicate that GaAs compound semiconductor layer 38 is single crystal and (100) orientated and the lack of peaks around 40 to 50 degrees indicates that layer 36 is amorphous.
  • the process described above illustrates a process for forming a semiconductor structure including a silicon substrate 22, an overlying oxide layer, and a monocrystalline gallium arsenide compound semiconductor layer 26 by the process of molecular beam epitaxy.
  • the process can also be carried out by the process of chemical vapor deposition (CVD) , metal organic chemical vapor deposition (MOCVD) , migration enhanced epitaxy (MEE) , atomic layer epitaxy (ALE) , physical vapor deposition (PVD) , chemical solution deposition (CSD) , pulsed laser deposition (PLD) , or the like.
  • CVD chemical vapor deposition
  • MOCVD metal organic chemical vapor deposition
  • MEE migration enhanced epitaxy
  • ALE atomic layer epitaxy
  • PVD physical vapor deposition
  • CSSD chemical solution deposition
  • PLD pulsed laser deposition
  • monocrystalline accommodating buffer layers 24 such as alkaline earth metal titanates, zirconates, hafnates, tantalates, vanadates, ruthenates, and niobates, perovskite oxides such as alkaline earth metal tin- based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide can also be grown.
  • other III-V and II-VI monocrystalline compound semiconductor layers 26 can be deposited overlying monocrystalline oxide accommodating buffer layer 24.
  • each of the variations of compound semiconductor materials 26 and monocrystalline oxide accommodating buffer layer 24 uses an appropriate template 30 for initiating the growth of the compound semiconductor layer.
  • accommodating buffer layer 24 is an alkaline earth metal zirconate
  • the oxide can be capped by a thin layer of zirconium.
  • the deposition of zirconium can be followed by the deposition of arsenic or phosphorus to react with the zirconium as a precursor to depositing indium gallium arsenide, indium aluminum arsenide, or indium phosphide respectively.
  • monocrystalline oxide accommodating buffer layer 24 is an alkaline earth metal hafnate, the oxide layer can be capped by a thin layer of hafnium.
  • hafnium is followed by the deposition of arsenic or phosphorous to react with the hafnium as a precursor to the growth of an indium gallium arsenide, indium aluminum arsenide, or indium phosphide layer 26, respectively.
  • strontium titanate 24 can be capped with a layer of strontium or strontium and oxygen
  • barium titanate 24 can be capped with a layer of barium or barium and oxygen.
  • Each of these depositions can be followed by the deposition of arsenic or phosphorus to react with the capping material to form a template 30 for the deposition of a compound semiconductor material layer 26 comprising indium gallium arsenide, indium aluminum arsenide, or indium phosphide.
  • FIG. 9 illustrates schematically, in cross section, a device structure 50 in accordance with a further embodiment.
  • Device structure 50 includes a monocrystalline semiconductor substrate 52, preferably a monocrystalline silicon wafer.
  • Monocrystalline semiconductor substrate 52 includes two regions, 53 and 54.
  • An electrical semiconductor component generally indicated by the dashed line 56 is formed, at least partially, in region 53.
  • Electrical component 56 can be a resistor, a capacitor, an active semiconductor component such as a diode or a transistor or an integrated circuit such as a CMOS integrated circuit.
  • electrical semiconductor component 56 can be a CMOS integrated circuit configured to perform digital signal processing or another function for which silicon integrated circuits are well suited.
  • the electrical semiconductor component in region 53 can be formed by conventional semiconductor processing as well known and widely practiced in the semiconductor industry.
  • a layer of insulating material 58 such as a layer of silicon dioxide or the like may overlie electrical semiconductor component 56. Insulating material 58 and any other layers that may have been formed or deposited during the processing of semiconductor component 56 in region 53 are removed from the surface of region 54 to provide a bare silicon surface in that region. As is well known, bare silicon surfaces are highly reactive and a native silicon oxide layer can quickly form on the bare surface .
  • a layer of barium or barium and oxygen is deposited onto the native oxide layer on the surface of region 54 and is reacted with the oxidized surface to form a first template layer (not shown) .
  • a monocrystalline oxide layer is formed overlying the template layer by a process of molecular beam epitaxy.
  • Reactants including barium, titanium and oxygen are deposited onto the template layer to form the monocrystalline oxide layer.
  • the partial pressure of oxygen is kept near the minimum necessary to fully react with the barium and titanium to form monocrystalline barium titanate layer.
  • the partial pressure of oxygen is then increased to provide an overpressure of oxygen and to allow oxygen to diffuse through the growing monocrystalline oxide layer.
  • the oxygen diffusing through the barium titanate reacts with silicon at the surface of region 54 to form an amorphous layer of silicon oxide on second region 54 and at the interface between silicon substrate 52 and the monocrystalline oxide.
  • Layers 60 and 62 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer.
  • the step of depositing the monocrystalline oxide layer is terminated by depositing a second template layer 60, which can be 1-10 monolayers of titanium, barium, barium and oxygen, or titanium and oxygen.
  • a layer 66 of a monocrystalline compound semiconductor material is then deposited overlying second template layer 64 by a process of molecular beam epitaxy. The deposition of layer 66 is initiated by depositing a layer of arsenic onto template 64. This initial step is followed by depositing gallium and arsenic to form monocrystalline gallium arsenide 66 .
  • strontium can be substituted for barium in the above example .
  • a semiconductor component is formed in compound semiconductor layer 66.
  • Semiconductor component 68 can be formed by processing steps conventionally used in the fabrication of gallium arsenide or other III-V compound semiconductor material devices .
  • Semiconductor component 68 can be any active or passive component, and preferably is a semiconductor laser, light emitting diode, photodetector, heterojunction bipolar transistor (HBT) , high frequency MESFET, or other component that utilizes and takes advantage of the physical properties of compound semiconductor materials.
  • HBT heterojunction bipolar transistor
  • a metallic conductor schematically indicated by the line 70 can be formed to electrically couple device 68 and device 56, thus implementing an integrated device that includes at least one component formed in silicon substrate 52 and one device formed in monocrystalline compound semiconductor material layer 66.
  • illustrative structure 50 has been described as a structure formed on a silicon substrate 52 and having a barium (or strontium) titanate layer 60 and a gallium arsenide layer 66, similar devices can be fabricated using other substrates, monocrystalline oxide layers and other compound semiconductor layers as described elsewhere in this disclosure.
  • FIG. 10 illustrates a semiconductor structure 72 in accordance with a further embodiment .
  • Structure 72 includes a monocrystalline semiconductor substrate 74 such as a monocrystalline silicon wafer that includes a region 75 and a region 76.
  • An electrical component schematically illustrated by the dashed line 78 is formed in region 75 using conventional silicon device processing techniques commonly used in the semiconductor industry.
  • a monocrystalline oxide layer 80 and an intermediate amorphous silicon oxide layer 82 are formed overlying region 76 of substrate 74.
  • a template layer 84 and subsequently a monocrystalline semiconductor layer 86 are formed overlying monocrystalline oxide layer 80.
  • an additional monocrystalline oxide layer 88 is formed overlying layer 86 by process steps similar to those used to form layer 80, and an additional monocrystalline semiconductor layer 90 is formed overlying monocrystalline oxide layer 88 by process steps similar to those used to form layer 86.
  • at least one of layers 86 and 90 are formed from a compound semiconductor material. Layers 80 and 82 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer.
  • a semiconductor component generally indicated by a dashed line 92 is formed at least partially in monocrystalline semiconductor layer 86.
  • semiconductor component 92 may include a field effect transistor having a gate dielectric formed, in part, by monocrystalline oxide layer 88.
  • monocrystalline semiconductor layer 90 can be used to implement the gate electrode of that field effect transistor.
  • monocrystalline semiconductor layer 86 is formed from a group III-V compound and semiconductor component 92 is a radio frequency amplifier that takes advantage of the high mobility characteristic of group III-V component materials .
  • an electrical interconnection schematically illustrated by the line 94 electrically interconnects component 78 and component 92. Structure 72 thus integrates components that take advantage of the unique properties of the two monocrystalline semiconductor materials.
  • the illustrative composite semiconductor structure or integrated circuit 102 shown in FIGs. 6-10 includes a compound semiconductor portion 1022, a bipolar portion 1024, and a MOS portion 1026.
  • a p-type doped, monocrystalline silicon substrate 110 is provided having a compound semiconductor portion 1022, a bipolar portion 1024, and an MOS portion 1026.
  • the monocrystalline silicon substrate 110 is doped to form- an N + buried region 1102.
  • a lightly p-type doped epitaxial monocrystalline silicon layer 1104 is then formed over the buried region 1102 and the substrate 110.
  • a doping step is then performed to create a lightly n- type doped drift region 1117 above the N + buried region 1102.
  • the doping step converts the dopant type of the lightly p-type epitaxial layer within a section of the bipolar region 1024 to a lightly n-type monocrystalline silicon region.
  • a field isolation region 1106 is then formed between the bipolar portion 1024 and the MOS portion 1026.
  • a gate dielectric layer 1110 is formed over a portion of the epitaxial layer 1104 within MOS portion 1026, and the gate electrode 1112 is then formed over the gate dielectric layer 1110.
  • Sidewall spacers 1115 are formed along vertical sides of the gate electrode 1112 and gate dielectric layer 1110.
  • a p-type dopant is introduced into the drift region 1117 to form an active or intrinsic base region 1114.
  • An n-type, deep collector region 1108 is then formed within the bipolar portion 1024 to allow electrical connection to the buried region 1102.
  • Selective n-type doping is performed to form N + doped regions 1116 and the emitter region 1120.
  • N + doped regions 1116 are formed within layer 1104 along adjacent sides of the gate electrode 1112 and are source, drain, or source/drain regions for the MOS transistor.
  • the N + doped regions 1116 and emitter region 1120 have a doping concentration of at least 1E19 atoms per cubic centimeter to allow ohmic contacts to be formed.
  • a p-type doped region is formed to create the inactive or extrinsic base region 1118 which is a P + doped region (doping concentration of at least 1E19 atoms per cubic centimeter) .
  • processing steps have been performed but are not illustrated or further described, such as the formation of well regions, threshold adjusting implants, channel punchthrough prevention implants, field punchthrough prevention implants, as well as a variety of masking layers.
  • the formation of the device up to this point in the process is performed using conventional steps. As illustrated, a standard N-channel MOS transistor has been formed within the MOS region 1026, and a vertical NPN bipolar transistor has been formed within the bipolar portion 1024. As of this point, no circuitry has been formed within the compound semiconductor portion 1022.
  • the accommodating buffer layer 124 is then formed over the substrate 110 as illustrated in FIG. 12.
  • the accommodating buffer layer will form as a monocrystalline layer over the properly prepared (i.e., having the appropriate template layer) bare silicon surface in portion 1022.
  • the portion of layer 124 that forms over portions 1024 and 1026 may be polycrystalline or amorphous because it is formed over a material that is not monocrystalline, and therefore, does not nucleate monocrystalline growth.
  • the accommodating buffer layer 124 typically is a monocrystalline metal oxide or nitride layer and typically has a thickness in a range of approximately 2-100 nanometers. In one particular embodiment, the accommodating buffer layer is approximately 5-15 nm thick.
  • an amorphous intermediate layer 122 is formed along the uppermost silicon surfaces of the integrated circuit 102.
  • This amorphous intermediate layer 122 typically includes an oxide of silicon and has a thickness and range of approximately 1-5 nm. In one particular embodiment, the thickness is approximately 2 nm.
  • a template layer 126 is then formed and has a thickness in a range of approximately one to ten monolayers of a material .
  • the material includes titanium- arsenic, strontium-oxygen-arsenic, or other similar materials as previously described with respect to FIGS. 1-5.
  • Layers 122 and 124 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer .
  • a monocrystalline compound semiconductor layer 132 is then epitaxially grown overlying the monocrystalline portion of accommodating buffer layer 124 (or over the amorphous accommodating layer if the annealing process described above has been carried out) as shown in FIG. 13.
  • the portion of layer 132 that is grown over portions of layer 124 that are not monocrystalline may be polycrystalline or amorphous.
  • the monocrystalline compound semiconductor layer can be formed by a number of methods and typically includes a material such as gallium arsenide, aluminum gallium arsenide, indium phosphide, or other compound semiconductor materials as previously mentioned.
  • the thickness of the layer is in a range of approximately 1-5,000 nm, and more preferably 100-500 nm.
  • each of the elements within the template layer are also present in the accommodating buffer layer 124, the monocrystalline compound semiconductor material 132, or both. Therefore, the delineation between the template layer 126 and its two immediately adjacent layers disappears during processing. Therefore, when a transmission electron microscopy (TEM) photograph is taken, an interface between the accommodating buffer layer 124 and the monocrystalline compound semiconductor layer 132 is seen.
  • TEM transmission electron microscopy
  • the insulating layer 142 can include a number of materials such as oxides, nitrides, oxynitrides, low-k dielectrics, or the like. As used herein, low-k is a material having a dielectric constant no higher than approximately 3.5.
  • the insulating layer 142 After the insulating layer 142 has been deposited, it is then polished, removing portions of the insulating layer 142 that overlie monocrystalline compound semiconductor layer 132. A transistor 144 is then formed within the monocrystalline compound semiconductor portion 1022. A gate electrode 148 is then formed on the monocrystalline compound semiconductor layer 132. Doped regions 146 are then formed within the monocrystalline compound semiconductor layer 132. In this embodiment, the transistor 144 is a metal- semiconductor field-effect transistor (MESFET) . If the MESFET is an n-type MESFET, the doped regions 146 and monocrystalline compound semiconductor layer 132 are also n-type doped.
  • MESFET metal- semiconductor field-effect transistor
  • This particular embodiment includes an n-type MESFET, a vertical NPN J bipolar transistor, and a planar n-channel MOS transistor.
  • transistors including P-channel MOS transistors, p-type vertical bipolar transistors, p-type MESFETs, and combinations of vertical and planar transistors, can be used.
  • electrical components such as resistors, capacitors, diodes, and the like, may be formed in one or more of the portions 1022, 1024, and 1026.
  • An insulating layer 152 is formed over the substrate 110.
  • the insulating layer 152 may include an etch-stop or polish-stop region that is not illustrated in FIG. 15.
  • a second insulating layer 154 is then formed over the first insulating layer 152. Portions of layers 154, 152, 142, 124, and 122 are removed to define contact openings where the devices are to be interconnected. Interconnect trenches are formed within insulating layer 154 to provide the lateral connections between the contacts.
  • interconnect 1562 connects a source or drain region of the n-type MESFET within portion 1022 to the deep collector region 1108 of the NPN transistor within the bipolar portion 1024.
  • the emitter region 1120 of the NPN transistor is connected to one of the doped regions 1116 of the n-channel MOS transistor within the MOS portion 1026.
  • the other doped region 1116 is electrically connected to other portions of the integrated circuit that are not shown.
  • a passivation layer 156 is formed over the interconnects 1562, 1564, and 1566 and insulating layer 154. Other electrical connections are made to the transistors as illustrated as well as to other electrical or electronic components within the integrated circuit 102 but are not illustrated in the FIGs. Further, additional insulating layers and interconnects may be formed as necessary to form the proper interconnections between the various components within the integrated circuit 102.
  • active devices for both compound semiconductor and Group IV semiconductor materials can be integrated into a single integrated circuit . Because there is some difficulty in incorporating both bipolar transistors and MOS transistors within a same integrated circuit, it may be possible to move some of the components within bipolar portion into the compound semiconductor portion 1022 or the MOS portion 1024. Therefore, the requirement of special fabricating steps solely used for making a bipolar transistor can be eliminated. Therefore, there would only be a compound semiconductor portion and a MOS portion to the integrated circuit .
  • an integrated circuit can be formed such that it includes an optical laser in a compound semiconductor portion and an optical interconnect (waveguide) to a MOS transistor within a Group IV semiconductor region of the same integrated circuit.
  • FIGs. 16-22 include illustrations of one embodiment .
  • FIG. 16 includes an illustration of a cross- section view of a portion of an integrated circuit 160 that includes a monocrystalline silicon wafer 161.
  • An amorphous intermediate layer 162 and an accommodating buffer layer 164 similar to those previously described, have been formed over wafer 161.
  • Layers 162 and 164 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer.
  • the layers needed to form the optical laser will be formed first, followed by the layers needed for the MOS transistor.
  • the lower mirror layer 166 includes alternating layers of compound semiconductor materials.
  • the first, third, and fifth films within the optical laser may include a material such as gallium arsenide, and the second, fourth, and sixth films within the lower mirror layer 166 may include aluminum gallium arsenide or vice versa.
  • Layer 168 includes the active region that will be used for photon generation.
  • Upper mirror layer 170 is formed in a similar manner to the lower mirror layer 166 and includes alternating films of compound semiconductor materials .
  • the upper mirror layer 170 may be p-type doped compound semiconductor materials
  • the lower mirror layer 166 may be n-type doped compound semiconductor materials.
  • Another accommodating buffer layer 172 is formed over the upper mirror layer 170.
  • the accommodating buffer layers 164 and 172 may include different materials. However, their function is essentially the same in that each is used for making a transition between a compound semiconductor layer and a monocrystalline Group IV semiconductor layer.
  • Layer 172 may be subject to an annealing process as described above in connection with FIG. 3 to form an amorphous accommodating layer.
  • a monocrystalline Group IV semiconductor layer 174 is formed over the accommodating buffer layer 172.
  • the monocrystalline Group IV semiconductor layer 174 includes germanium, silicon germanium, silicon germanium carbide, or the like.
  • the MOS portion is processed to form electrical components within this upper monocrystalline Group IV semiconductor layer 174.
  • a field isolation region 171 is formed from a portion of layer 174.
  • a gate dielectric layer 173 is formed over the layer 174, and a gate electrode 175 is formed over the gate dielectric layer 173.
  • Doped regions 177 are source, drain, or source/drain regions for the transistor 181, as shown.
  • Sidewall spacers 179 are formed adjacent to the vertical sides of the gate electrode 175.
  • Other components can be made within at least a part of layer 174. These other components include other transistors (n-channel or p-channel) , capacitors, transistors, diodes, and the like.
  • a monocrystalline Group IV semiconductor layer is epitaxially grown over one of the doped regions 177.
  • An upper portion 184 is P+ doped, and a lower portion 182 remains substantially intrinsic (undoped) as illustrated in FIG. 17.
  • the layer can be formed using a selective epitaxial process.
  • an insulating layer (not shown) is formed over the transistor 181 and the field isolation region 171.
  • the insulating layer is patterned to define an opening that exposes one of the doped regions 177.
  • the selective epitaxial layer is formed without dopants.
  • the entire selective epitaxial layer may be intrinsic, or a p- type dopant can be added near the end of the formation of the selective epitaxial layer. If the selective epitaxial layer is intrinsic, as formed, a doping step may be formed by implantation or by furnace doping. Regardless how the P+ upper portion 184 is formed, the insulating layer is then removed to form the resulting structure shown in FIG. 17.
  • the next set of steps is performed to define the optical laser 180 as illustrated in FIG. 18.
  • the field isolation region 171 and the accommodating buffer layer 172 are removed over the compound semiconductor portion of the integrated circuit. Additional steps are performed to define the upper mirror layer 170 and active layer 168 of the optical laser 180.
  • the sides of the upper mirror layer 170 and active layer 168 are substantially coterminous.
  • Contacts 186 and 188 are formed for making electrical contact to the upper mirror layer 170 and the lower mirror layer 166, respectively, as shown in FIG. 18.
  • Contact 186 has an annular shape to allow light (photons) to pass out of the upper mirror layer 170 into a subsequently formed optical waveguide .
  • An insulating layer 190 is then formed and patterned to define optical openings extending to the contact layer 186 and one of the doped regions 177 as shown in FIG. 19.
  • the insulating material can be any number of different materials, including an oxide, nitride, oxynitride, low-k dielectric, or any combination thereof.
  • a higher refractive index material 202 is then formed within the openings to fill them and to deposit the layer over the insulating layer 190 as illustrated in FIG. 20. With respect to the higher refractive index material 202, "higher" is in relation to the material of the insulating layer 190 (i.e., material 202 has a higher refractive index compared to the insulating layer 190) .
  • a relatively thin lower refractive index film (not shown) could be formed before forming the higher refractive index material 202.
  • a hard mask layer 204 is then formed over the high refractive index layer 202. Portions of the hard mask layer 204, and high refractive index layer 202 are removed from portions overlying the opening and to areas closer to the sides of FIG. 15.
  • the balance of the formation of the optical waveguide, which is an optical interconnect, is completed as illustrated in FIG. 21.
  • a deposition procedure (possibly a dep-etch process) is performed to effectively create sidewalls sections 212.
  • the sidewall sections 212 are made of the same material as material 202.
  • the hard mask layer 204 is then removed, and a low refractive index layer 214 (low relative to material 202 and layer 212) is formed over the higher refractive index material 212 and 202 and exposed portions of the insulating layer 190.
  • the dash lines in FIG. 21 illustrate the border between the high refractive index materials 202 and 212. This designation is used to identify that both are made of the same material but are formed at different times.
  • a passivation layer 220 is then formed over the optical laser 180 and MOSFET transistor 181.
  • interconnects can include other optical waveguides or may include metallic interconnects .
  • other types of lasers can be formed.
  • another type of laser can emit light (photons) horizontally instead of vertically. If light is emitted horizontally, the MOSFET transistor could be formed within the substrate 161, and the optical waveguide would be reconfigured, so that the laser is properly coupled (optically connected) to the transistor.
  • the optical waveguide can include at least a portion of the accommodating buffer layer. Other configurations are possible.
  • the compound semiconductor portion may include light emitting diodes, photodetectors, diodes, or the like
  • the Group IV semiconductor can include digital logic, memory arrays, and most structures that can be formed in conventional MOS integrated circuits.
  • a monocrystalline Group IV wafer can be used in forming only compound semiconductor electrical components over the wafer.
  • the wafer is essentially a "handle" wafer used during the fabrication of the compound semiconductor electrical components within a monocrystalline compound semiconductor layer overlying the wafer. Therefore, electrical components can be formed within III-V or II-VI semiconductor materials over a wafer of at least approximately 200 millimeters in diameter and possibly at least approximately 300 millimeters .
  • a relatively inexpensive "handle" wafer overcomes the fragile nature of the compound semiconductor wafers by placing them over a relatively more durable and easy to fabricate base material.
  • FIG. 23 represents a portion of a conventional semiconductor integrated circuit 1800, which can be a portion of a chip or an integrated wafer.
  • Integrated circuit 1800 includes a plurality of electrical circuits 1802, data/control busses 1804, global clock wiring 1806, and optional clock generator 1808 (clock signals alternatively can be received by integrated circuit 1800 from a clock generator coupled to, but not located on, integrated circuit 1800) .
  • Fabrication of integrated circuit 1800 is typically based on a Group IV semiconductor, such as silicon or germanium. Signals on integrated circuit 1800 are generated, propagated, and processed electrically (i.e., based on signal voltage and current characteristics) .
  • Each electrical circuit 1802 represents a circuit area of any type, size, or complexity for performing one or more data processing, memory, or logic functions of any type or complexity.
  • one or more electrical circuits 1802 can be memory arrays or digital logic (e.g., arithmetic logic units or address generation units) .
  • One or more electrical circuits 1802 can be subprocessors or system controllers of a multi-processor integrated circuit. Still other electrical circuits 1802 can be simple multiplexers, latches, or inverters.
  • Electrical circuits 1802 can include various interconnections of transistors, diodes, capacitors, resistors, and other known electrical or electronic elements, components, or devices.
  • Transistors can be, for example, NPN or PNP bipolar transistors or NMOS or PMOS FETs.
  • Electrical circuits 1802 can be fabricated in any known semiconductor technology (e.g., a bipolar or CMOS technology) , or combinations of known technologies (e.g., bipolar and FET technologies). Each electrical circuit 1802 has at least one input and at least one output .
  • Data/control busses 1804 and global clock wiring 1806 are typically metal wires fabricated on one or more wiring planes.
  • Global clock wiring 1806 propagates clock signals to electrical circuits 1802, while busses 1804 propagate data and control signals from any electrical circuit 1802 to any other electrical circuit 1802.
  • Intersecting busses 1804 are selectively interconnected to enable data and control signals to be propagated to and from each electrical circuit 1802.
  • global clock signals may be routed through various wiring planes in order to reach each electrical circuit 1802. As shown, busses 1804 and global clock wiring 1806 typically consume large areas of integrated circuit 1800.
  • optical bus 1900 is disposed on a substantially monocrystalline semiconductor substrate 1909, such as silicon, upon which multiple epitaxial layers are deposited to permit formation of active optical devices, including solid state lasers and photodetectors, in the manner described above.
  • Optical bus 1900 preferably includes laser 1910 and includes waveguide 1912 and photodetector 1914.
  • Laser 1910 generates an optical signal 1911 preferably in response to an electrical signal received from, for example, an output of an electrical circuit 1802.
  • Laser 1910 is preferably a vertical cavity surface emitting laser ("VCSEL"), which has an active area that emits laser light along an axis substantially perpendicular to the substrate surface.
  • VCSEL vertical cavity surface emitting laser
  • VCSELs can be fabricated to emit light upward, as shown in FIG. 24, or downward. If a VCSEL is fabricated to emit light downward, waveguide 1912 is fabricated before and below laser 1910.
  • laser 1910 can be an edge-coupled laser. An edge-coupled laser is disposed on the surface of the substrate and has an active area that emits laser light in a plane parallel to the substrate surface.
  • Waveguide 1912 is a structure through which optical signals (i.e., light waves) propagate from a first location to a second location.
  • Waveguide 1912 is made of a material that has an index of refraction different from the index of refraction of adjacent insulating material.
  • the waveguide material has an index of refraction greater than the index of refraction of the insulating material. This facilitates operation of the waveguide in a single optical mode.
  • the waveguide preferably has cross-sectional dimensions that also facilitate operation of the waveguide in a single optical mode.
  • the insulating material can be an oxide, a nitride, an oxynitride, a low-k dielectric, or any combination thereof.
  • the waveguide material can be, for example, strontium titanate, barium titanate, strontium barium titanate, or a combination thereof.
  • waveguide 1912 is preferably constructed with materials having a sufficiently high index of refraction to cause substantially total internal reflection of the optical signals passing there through.
  • Waveguide 1912 is optically coupled to laser 1910 via an optical interconnect portion 1913 disposed above laser 1910.
  • Optical interconnect portion 1913 includes a side wall surface that reflects laser light about 90° so that the laser is properly coupled to an end of the waveguide .
  • the side wall can be formed according to any convenient process, such as photo-assisted etching, dep-etch processing, or preferential chemical etching.
  • Optical signals advantageously propagate more rapidly through a waveguide than do electrical signals through conventional electrical conductors and vias (which connect conductors on different planes) . This is primarily because of the greater impedance of such conductors and vias .
  • Photodetector 1914 is optically coupled to waveguide 1912, and is a photosensitive element that detects and converts optical signals to electrical signals.
  • Photodetector 1914 is preferably very sensitive, capable of detecting small optical signals, and can be, for example, a photodiode or phototransistor. Alternatively, photodetector 1914 can be any other suitable photosensitive element.
  • An illustrative method of fabricating optical bus 1900 on a semiconductor substrate is as follows. The substrate has a surface that at least includes a monocrystalline region above which a laser can be formed and a waveguide region (i.e., a monocrystalline, polycrystalline, or amorphous region) above which a waveguide can be formed.
  • the method includes (1) forming an accommodating layer on the substrate; (2) forming a laser above the accommodating layer over the monocrystalline region, using at least one compound semiconductor material; (3) growing a high refractive index layer over the waveguide region; (4) etching a waveguide pattern in the high refractive index layer to form a waveguide core having a longitudinal optical path; and (5) cladding the waveguide core with a suitable cladding material .
  • the cladding material may have a lower index of refraction than the high refractive index layer to support total internal reflection. In the case of a VCSEL that emits light downward, the steps of forming an accommodating layer, etching, and cladding occur before the laser is formed.
  • optical bus 1900 can be fabricated on an integrated circuit (such as integrated circuit 1800) preferably on top of conventional electrical circuitry.
  • conventional electrical circuitry can be fabricated on top of optical bus 1900.
  • Optical bus 1900 can therefore advantageously replace or supplement conventional data/control busses and global clock wiring.
  • an integrated circuit either can be made smaller or can include additional circuitry in the areas made available by the replaced busses and clock wiring.
  • optical bus 1900 can propagate clock and control signals and large amounts data over long distances more rapidly with less power or heat dissipation than can conventional electrical conductors .
  • Integrated circuit 2000 is preferably fabricated with both compound semiconductor portions and Group IV semiconductor portions (note that the invention is not limited to Group IV semiconductor portions) , as described in more detail above.
  • Integrated circuit 2000 is preferably a single chip or integrated wafer, and includes a plurality of Group IV-based electrical circuits 2002 (which are the same as or similar to electrical circuits 1802) , a plurality of lasers 1910 (shown as small squares) , a plurality of waveguides 1912, a plurality of beam splitters 2016, and a plurality of photodetectors 1914 (shown as small circles) .
  • Lasers 1910 are electrically coupled to one or more outputs of electrical circuits 2002 and are optically coupled to a waveguide 1912. Each laser 1910 is preferably controlled electronically by an electrical circuit 2002.
  • Photodetectors 1914 are optically coupled to waveguides 1912 and are electrically coupled to one or more inputs of electrical circuits 2002.
  • Waveguides 1912 can be in any convenient configuration, and can include one or more straight segments, curved segments (see, e.g., waveguide 1912a) , or combinations of both.
  • Waveguides 1912 also can be configured to make right angle turns (see, e.g., waveguide 1912b). Metal or another highly reflective material can be coated on the corner chamfer to increase reflectivity, thus creating an optical path that turns at right angles and is substantially lossless. Waveguides 1912 further can be stacked on top of each other to create additional optical signal propagation planes. An insulating material can be deposited between waveguide planes. Still further, a waveguide 1912 can lie in multiple planes. Thus optical signals can be generated in one plane and detected in another. Some of these optical bus 1900 features are illustrated cross-sectionally in the optical bus embodiments of FIG. 26. (For clarity, FIG. 26 does not show the individual component layers illustrated in previous FIGs.)
  • Beam splitters 2016 split an optical signal into two optical signals.
  • Alternative embodiments of beam splitters 2016 can split an optical signal into more than two optical signals.
  • Beam splitters 2016 are placed in the optical path of waveguide 1912 regardless of the waveguide's particular geometry, and can be formed, for example, from an air gap between two parallel plates or by a partly metallized mirror. Beam splitters 2016 are optically coupled between lasers 1910 and photodetectors 1914.
  • beam splitter 2016 can be integral with waveguide 1912 and includes beam splitter element 2218.
  • Element 2218 can include a thin sheet of a material that has an index of refraction different from the rest of the material of beam splitter 2106.
  • Element 2218 is positioned in the optical path of laser beam 2220 at an angle sufficient to divert first portion 2222 of beam 2220 toward a first photodetector 1914 and second portion 2224 of beam 2220 toward a second photodetector 1914.
  • beam splitter 2016 can be a separate structure optically coupled to two or more waveguides 1912.
  • an appropriate electrical signal is received by laser 1910, which preferably responds by generating an optical signal (in other words, lasers 1910 are preferably electrically modulated) .
  • the optical signal then propagates through a waveguide 1912 to one or more destinations. If a signal needs to be propagated to multiple destinations, beam splitters 2016 split the optical signal into two or more optical signals.
  • a photodetector 1914 detects and converts the optical signal to an electrical signal.
  • electrical signals converted by photodetectors 1914 Before being propagated to a receiving electrical circuit 2002, electrical signals converted by photodetectors 1914 preferably are first buffered to electrical values required by that receiving circuit 2002.
  • a photodetector 1914 can be coupled at that location (see, e.g., photodetectors 1914a and 1914b in FIG. 25) without significantly adversely affecting an optical signal propagating by that location, because only a fraction of the light signal will be propagating at the correct angle to couple into that photodetector 1914.
  • Optical busses 1900 also can be used in those integrated circuit 2000 embodiments in which a single clock generator and multiple clock drivers are replaced with simple retriggerable free running clocks located in each electrical circuit 2002. Such free running clocks merely require a periodic synchronizing signal that can be provided by a single laser 1910 coupled optically to multiple beam splitters 2016, waveguides 1912, and photodetectors 1914.
  • laser 1910 is not included in optical bus 1900. Instead, optical signals are generated on a separate structure by a laser or other suitable device that is appropriately coupled to a waveguide 1912. For example, some integrated circuits may receive optical data or clock signals from other integrated circuits that are part of the same interconnected system or machine. In those cases, optical bus 1900 is constructed without laser 1910 to.receive and propagate such externally-generated optical signals to photodetectors 1914.
  • optical busses 1900 advantageously provide high-speed signal propagation that can replace significant portions of conventional metal wiring, thus freeing integrated circuit area.
  • Optical busses 1900 that propagate clock signals advantageously eliminate the need for multiple clock drivers, thus reducing power dissipation and freeing additional integrated circuit area.
  • photodetectors 1914 are highly sensitive, optical signal losses caused by beam splitting or signal propagation through long waveguides do not adversely affect circuit performance or cause clock skewing problems .

Abstract

An integrated circuit (2000) is presented in which optical signal propagation replaces or supplements conventional electrical signal propagation. Optical lasers (1910), waveguides (1912), beam splitters (2016), and photodetectors (1914) are fabricated on top of or below conventional electrical semiconductor circuits (2002) to propagate data, clock, and control signals. Such optical signal propagation is generally more rapid than electrical signal propagation, and can free conventional electrical semiconductor circuit area by eliminating at least some conventional data busses and global clock and control wiring. Furthermore, optical clock signal propagation substantially eliminates clock skewing problems and reduces power consumption by significantly eliminating clock signal re-buffering.

Description

INTEGRATED CIRCUITS WITH OPTICAL SIGNAL PROPAGATION
Background of the Invention
This invention relates to signal propagation on integrated circuits. -'More particularly, this invention relates to "optical signal propagation on integrated circuits having conventional electrical semiconductor circuit elements.
Advances in integrated circuit fabrication technology make possible both larger and denser integrated circuits. These integrated circuits can be fabricated as a single chip or as an integrated wafer. A chip is a piece of semiconductor material having fabricated thereon -a number of interconnected circuit elements (such as, for example, transistors, diodes, resistors, and capacitors) . Typically, multiple identical chips are fabricated on a single wafer, which is a larger piece of semiconductor material. An integrated wafer has multiple circuits fabricated thereon that are interconnected to form a single circuit the full size of the wafer. This is commonly known as wafer-scale integration. Many integrated circuit architectures require certain signals to be supplied to many circuits. For example, many circuits may need to receive the same clock or control signals. Similarly, many circuits may need to receive the same data signals. In some cases, each of several data or control signals may need to go to respective different groups of circuits. Accordingly, as integrated circuits become larger and denser, signal routing becomes more difficult, causing more valuable integrated circuit area to be used for routing data busses and global clock and control lines.
Moreover, an increasing number of integrated circuit applications requires significantly increased performance, even ultra-high performance. However, large integrated circuits typically have long and complex signal paths in which signals are often routed through multiple wiring planes. Such long complex paths usually increase signal propagation delay, which can adversely affect performance, because the operating speed of an integrated circuit (i.e., its performance) is directly affected by signal propagation delay -- the longer the delay, the worse the performance. Accordingly, large amounts of data and clock and control signals need to be propagated at rapid rates of speed in order to meet such ultra-high performance requirements .
Furthermore, long complex clock lines can result in skewing problems, making clock synchronization more difficult. Skew refers to different amounts of delay associated with clock signals reaching different circuits . To reduce or eliminate clock skew, long complex clock lines usually need additional circuitry to re-synchronize the phasing of the clock signal. Alternatively, a more complex system design can be used to compensate for the clock skew. Such a system design may involve, for example, circuitry to delay the signals of some portions of the circuit, thereby slowing overall operations. In either case, additional integrated circuit area is needed to support the additional clock circuitry, which further increases power dissipation on the integrated circuit .
Accordingly, a need exists for large dense integrated circuits that have additional global wiring paths not requiring additional integrated circuit area. A need also exists for rapid data, clock, and control signal propagation; reduced power dissipation; and clock signals with little or no skew.
Brief Description of the Drawings
The features and advantages of the invention will be apparent upon consideration of the following detailed description, taken in conjunction with the accompanying drawings, in which like reference characters refer to like parts throughout, and in which:
FIGs. 1, 2, 3, 9, 10 illustrate schematically, in cross section, device structures that can be used in accordance with various embodiments of the invention;
FIG. 4 illustrates graphically the relationship between maximum attainable film thickness and lattice mismatch between a host crystal and a grown crystalline overlayer;
FIG. 5 is a high resolution Transmission Electron Micrograph (TEM) of illustrative semiconductor material manufactured in accordance with what is shown herein; FIG. 6 is an x-ray diffraction taken on an illustrative semiconductor structure manufactured in accordance with what is shown herein;
FIG. 7 illustrates a high resolution Transmission Electron Micrograph of a structure including an amorphous oxide layer;
FIG. 8 illustrates an x-ray diffraction spectrum of a structure including an amorphous oxide layer;
FIGs. 11-15 include illustrations of cross- sectional views of a portion of an integrated circuit that includes a compound semiconductor portion, a bipolar portion, and an MOS portion in accordance with what is shown herein;
FIGs. 16-22 include illustrations of cross- sectional views of a portion of another integrated circuit that includes a semiconductor laser and a MOS transistor in accordance with what is shown herein;
FIG. 23 is simplified plan view of a conventional semiconductor integrated circuit; FIG. 24 is a simplified cross-sectional view of an exemplary embodiment of an optical bus in accordance with what is shown herein;
FIG. 25 is a simplified plan view of an exemplary embodiment of an integrated circuit employing the optical bus of FIG. 24 in accordance with the invention;
FIG. 26 is a simplified cross-sectional view of other exemplary embodiments of the optical bus of FIG. 24 in accordance with the invention; and FIG. 27 is a simplified plan view of an exemplary embodiment of a beam splitter shown in FIG. 25 in accordance with the invention.
Skilled artisans will appreciate that in many cases elements in certain FIGs. are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in certain FIGs. may be exaggerated relative to other elements to help to improve understanding of what is being shown.
Detailed Description of the Invention
The present invention involves semiconductor structures of particular types. For convenience herein, these semiconductor structures are sometimes referred to as "composite semiconductor structures" or "composite integrated circuits" because they include two (or more) significantly different types of semiconductor devices in one integrated structure or circuit. For example, one of these two types of devices may be silicon-based devices such as CMOS devices, and the other of these two types of devices may be compound semiconductor devices such GaAs devices. Illustrative composite semiconductor structures and methods for making such structures are disclosed in Ramdani et al. U.S. Patent Application No. 09/502,023, filed February 10, 2000, which is hereby incorporated by reference herein in its entirety. Certain material from that reference is substantially repeated below to ensure that there is support herein for references to composite semiconductor structures and composite integrated circuits.
FIG. 1 illustrates schematically, in cross section, a portion of a semiconductor structure 20 which may be relevant to or useful in connection with certain embodiments of the present invention. Semiconductor structure 20 includes a monocrystalline substrate 22, accommodating buffer layer 24 comprising a monocrystalline material, and a layer 26 of a monocrystalline compound semiconductor material. In this context, the term "monocrystalline" shall have the meaning commonly used within the semiconductor industry. The term shall refer to materials that are a single crystal or that are substantially a single crystal and shall include those materials having a relatively small number of defects such as dislocations and the like as are commonly found in substrates of silicon or germanium or mixtures of silicon and germanium and epitaxial layers of such materials commonly found in the semiconductor industry.
In accordance with one embodiment, structure 20 also includes an amorphous intermediate layer 28 positioned between substrate 22 and accommodating buffer layer 24. Structure 20 may also include a template layer 30 between accommodating buffer layer 24 and compound semiconductor layer 26. As will be explained more fully below, template layer 30 helps to initiate the growth of compound semiconductor layer 26 on accommodating buffer layer 24. Amorphous intermediate layer 28 helps to relieve the strain in accommodating buffer layer 24 and by doing so, aids in the growth of a high crystalline quality accommodating buffer layer 24. Substrate 22, in accordance with one embodiment, is a monocrystalline semiconductor wafer, preferably of large diameter. The wafer can be of a material from Group IV of the periodic table, and preferably a material from Group IVA. Examples of Group IV semiconductor materials include silicon, germanium, mixed silicon and germanium, mixed silicon arid carbon, mixed silicon, germanium and carbon, and the like. Preferably substrate 22 is a wafer containing silicon or germanium, and most preferably is a high quality monocrystalline silicon wafer as used in the semiconductor industry. Accommodating buffer layer 24 is preferably a monocrystalline oxide or nitride material epitaxially grown on the underlying substrate 22. In accordance with one embodiment, amorphous intermediate layer 28 is grown on substrate 22 at the interface between substrate 22 and the growing accommodating buffer layer 24 by the oxidation of substrate 22 during the growth of layer 24. Amorphous intermediate layer 28 serves to relieve strain that might otherwise occur in monocrystalline accommodating buffer layer 24 as a result of differences in the lattice constants of substrate 22 and buffer layer 24. As used herein, lattice constant refers to the distance between atoms of a cell measured in the plane of the surface. If such strain is not relieved by amorphous intermediate layer 28, the strain may cause defects in the crystalline structure of accommodating buffer layer 24. Defects in the crystalline structure of accommodating buffer layer 24, in turn, would make it difficult to achieve a high quality crystalline structure in monocrystalline compound semiconductor layer 26. Accommodating buffer layer 24 is preferably a monocrystalline oxide or nitride material selected for its crystalline compatibility with underlying substrate 22 and with overlying compound semiconductor material 26. For example, the material could be an oxide or nitride having a lattice structure matched to substrate 22 and to the subsequently applied semiconductor material 26. Materials that are suitable for accommodating buffer layer 24 include metal oxides such as the alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, perovskite oxides such as alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide. Additionally, various nitrides such as gallium nitride, aluminum nitride, and boron nitride may also be used for accommodating buffer layer 24. Most of these materials are insulators, although strontium ruthenate, for example, is a conductor. Generally, these materials are metal oxides or metal nitrides, and more particularly, these metal oxide or nitrides typically include at least two different metallic elements . In some specific applications, the metal oxides or nitride may include three or more different metallic elements.
Amorphous interface layer 28 is preferably an oxide formed by the oxidation of the surface of substrate 22, and more preferably is composed of a silicon oxide. The thickness of layer 28 is sufficient to relieve strain attributed to mismatches between the lattice constants of substrate 22 and accommodating buffer layer 24. Typically, layer 28 has a thickness in the range of approximately 0.5-5 nm.
The compound semiconductor material of layer 26 can be selected, as needed for a particular semiconductor structure, from any of the Group IIIA and VA elements (III-V semiconductor compounds) , mixed III-V compounds, Group II (A or B) and VIA elements (II-VI semiconductor compounds) , and mixed II-VI compounds. Examples include gallium arsenide (GaAs), gallium indium arsenide (GalnAs) , gallium aluminum arsenide (GaAlAs) , indium phosphide (InP) , cadmium sulfide (CdS) , cadmium mercury telluride (CdHgTe) , zinc selenide (ZnSe) , zinc sulfur selenide (ZnSSe) , and the like. Suitable template 30 materials chemically bond to the surface of the accommodating buffer layer 24 at selected sites and provide sites for the nucleation of the epitaxial growth of the subsequent compound semiconductor layer 26. Appropriate materials for template 30 are discussed below.
FIG. 2 illustrates, in cross section, a portion of a semiconductor structure 40 in accordance with a further embodiment. Structure 40 is similar to the previously described semiconductor structure 20 except that an additional buffer layer 32 is positioned between accommodating buffer layer 24 and layer of monocrystalline compound semiconductor material 26. Specifically, additional buffer layer 32 is positioned between the template layer 30 and the overlying layer 26 of compound semiconductor material. Additional buffer layer 32, formed of a semiconductor or compound semiconductor material, serves to provide a lattice compensation when the lattice constant of accommodating buffer layer 24 cannot be adequately matched to the overlying monocrystalline compound semiconductor material layer 26. FIG. 3 schematically illustrates, in cross section, a portion of a semiconductor structure 34 in accordance with another exemplary embodiment of the invention. Structure 34 is similar to structure 20, except that structure 34 includes an amorphous layer 36, rather than accommodating buffer layer 24 and amorphous interface layer 28, and an additional semiconductor layer 38.
As explained in greater detail below, amorphous layer 36 may be formed by first forming an accommodating buffer layer and an amorphous interface layer in a similar manner to that described above. Monocrystalline semiconductor layer 26 is then formed (by epitaxial growth) overlying the monocrystalline accommodating buffer layer. The accommodating buffer layer is then exposed to an anneal process to convert the monocrystalline accommodating buffer layer to an amorphous layer. Amorphous layer 36 formed in this manner comprises materials from both the accommodating buffer and interface layers, which amorphous layers may or may not amalgamate. Thus, layer 36 may comprise one or two amorphous layers. Formation of amorphous layer 36 between substrate 22 and semiconductor layer 38 (subsequent to layer 38 formation) relieves stresses between layers 22 and 38 and provides a true compliant substrate for subsequent processing--e.gr., compound semiconductor layer 26 formation.
The processes previously described above in connection with FIGS. 1 and 2 are adequate for growing monocrystalline compound semiconductor layers over a monocrystalline substrate. However, the process described in connection with FIG. 3, which includes transforming a monocrystalline accommodating buffer layer to an amorphous oxide layer, may be better for growing monocrystalline compound semiconductor layers because it allows any strain in layer 26 to relax. Semiconductor layer 38 may include any of the materials described throughout this application in connection with either of compound semiconductor material layer 26 or additional buffer layer 32. For example, layer 38 may include monocrystalline Group IV or monocrystalline compound semiconductor materials.
In accordance with one embodiment of the present invention, semiconductor layer 38 serves as an anneal cap during layer 36 formation and as a template for subsequent semiconductor layer 26 formation. Accordingly, layer 38 is preferably thick enough to provide a suitable template for layer 26 growth (at least one monolayer) and thin enough to allow layer 38 to form as a substantially defect free monocrystalline semiconductor compound.
In accordance with another embodiment of the invention, semiconductor layer 38 comprises compound semiconductor material ( e . g. , a material discussed above in connection with compound semiconductor layer 26) that is thick enough to form devices within layer 38. In this case, a semiconductor structure in accordance with the present invention does not include compound semiconductor layer 26. In other words, the semiconductor structure in accordance with this embodiment only includes one compound semiconductor layer disposed above amorphous oxide layer 36.
The layer formed on substrate 22, whether it includes only accommodating buffer layer 24 , accommodating buffer layer 24 with amorphous intermediate or interface layer 28, or an amorphous layer such as layer 36 formed by annealing layers 24 and 28 as described above in connection with FIG. 3, may be referred to generically as an "accommodating layer. "
The following non-limiting, illustrative examples illustrate various combinations of materials useful in structures 20, 40 and 34 in accordance with various alternative embodiments. These examples are merely illustrative, and it is not intended that the invention be limited to these illustrative examples.
Example 1
In accordance with one embodiment, monocrystalline substrate 22 is a silicon substrate oriented in the (100) direction. Silicon substrate 22 can be, for example, a silicon substrate as is commonly used in making complementary metal oxide semiconductor (CMOS) integrated circuits having a diameter of about 200-300 mm. In accordance with this embodiment, accommodating buffer layer 24 is a monocrystalline layer of SrzBa1_zTi03 where z ranges from 0 to 1 and amorphous intermediate layer 28 is a layer of silicon oxide (SiOx) formed at the interface between silicon substrate 22 and accommodating buffer layer 24. The value of z is selected to obtain one or more lattice constants closely matched to corresponding lattice constants of the subsequently formed layer 26. Accommodating buffer layer 24 can have a thickness of about 2 to about 100 nanometers (nm) and preferably has a thickness of about 10 nm. In general, it is desired to have an accommodating buffer layer 24 thick enough to isolate compound semiconductor layer 26 from substrate 22 to obtain the desired electrical and optical properties. Layers thicker than 100 nm usually provide little additional benefit while increasing cost unnecessarily; however, thicker layers may be fabricated if needed. The amorphous intermediate layer 28 of silicon oxide can have a thickness of about 0.5-5 nm, and preferably a thickness of about 1.5-2.5 nm.
In accordance with this embodiment, compound semiconductor material layer 26 is a layer of gallium arsenide (GaAs) or aluminum gallium arsenide (AlGaAs) having a thickness of about 1 nm to about 100 micrometers (μm) and preferably a thickness of about 0.5 μm to 10 μm. The thickness generally depends on the application for which the layer is being prepared. To facilitate the epitaxial growth of the gallium arsenide or aluminum gallium arsenide on the monocrystalline oxide, a template layer 30 is formed by capping the oxide layer. Template layer 30 is preferably 1-10 monolayers of Ti-As, Sr-O-As, Sr-Ga-O, or Sr-Al-0. By way of a preferred example, 1-2 monolayers 30 of Ti-As or Sr-Ga-O have been shown to successfully grow GaAs layers 26.
Example 2 In accordance with a further embodiment, monocrystalline substrate 22 is a silicon substrate as described above. Accommodating buffer layer 24 is a monocrystalline oxide of strontium or barium zirconate or hafnate in a cubic or orthorhombic phase with an amorphous intermediate layer 28 of silicon oxide formed at the interface between silicon substrate 22 and accommodating buffer layer 24. Accommodating buffer layer 24 can have a thickness of about 2-100 nm and preferably has a thickness of at least 5 nm to ensure adequate crystalline and surface quality and is formed of a monocrystalline SrZr03, BaZr03, SrHf03, BaSn03 or BaHf03. For example, a monocrystalline oxide layer of BaZr03 can grow at a temperature of about 700 degrees C. The lattice structure of the resulting crystalline oxide exhibits a 45 degree rotation with respect to the substrate 22 silicon lattice structure.
An accommodating buffer layer 24 formed of these zirconate or hafnate materials is suitable for the growth of compound semiconductor materials 26 in the indium phosphide (InP) system. The compound semiconductor material 26 can be, for example, indium phosphide (InP) , indium gallium arsenide (InGaAs) , aluminum indium arsenide, (AlInAs) , or aluminum gallium indium arsenic phosphide (AlGalnAsP) , having a thickness of about 1.0 nm to 10 μm. A suitable template 30 for this structure is 1-10 monolayers of zirconium-arsenic (Zr-As) , zirconium-phosphorus (Zr- P) , hafnium-arsenic (Hf-As) , hafnium-phosphorus (Hf- P) , strontium-oxygen-arsenic (Sr-O-As) , strontium- oxygen-phosphorus (Sr-O-P) , barium-oxygen-arsenic (Ba- O-As) , indium-strontium-oxygen (In-Sr-O) , or barium- oxygen-phosphorus (Ba-O-P) , and preferably 1-2 monolayers of one of these materials. By way of an example, for a barium zirconate accommodating buffer layer 24, the surface is terminated with 1-2 monolayers of zirconium followed by deposition of 1-2 monolayers of arsenic to form a Zr-As template 30. A monocrystalline layer 26 of the compound semiconductor material from the indium phosphide system is then grown on template layer 30. The resulting lattice structure of the compound semiconductor material 26 exhibits a 45 degree rotation with respect to the accommodating buffer layer 24 lattice structure and a lattice mismatch to (100) InP of less than 2.5%/ and preferably less than about 1.0%.
Example 3
In accordance with a further embodiment, a structure is provided that is suitable for the growth of an epitaxial film of a II-VI material overlying a silicon substrate 22. The substrate 22 is preferably a silicon wafer as described above. A suitable accommodating buffer layer 24 material is SrxBa1.xTi03, where x ranges from 0 to 1, having a thickness of about 2-100 nm and preferably a thickness of about 5- 15 nm. The II-VI compound semiconductor material 26 can be, for example, zinc selenide (ZnSe) or zinc sulfur selenide (ZnSSe) . A suitable template 30 for this material system includes 1-10 monolayers of zinc- oxygen (Zn-0) followed by 1-2 monolayers of an excess of zinc followed by the selenidation of zinc on the surface. Alternatively, a template 30 can be, for example, 1-10 monolayers of strontium-sulfur (Sr-S) followed by the ZnSeS .
Example 4 This embodiment of the invention is an example of structure 40 illustrated in FIG. 2. Substrate 22, monocrystalline oxide layer 24, and monocrystalline compound semiconductor material layer 26 can be similar to those described in example 1. In addition, an additional buffer layer 32 serves to alleviate any strains that might result from a mismatch of the crystal lattice of the accommodating buffer layer and the lattice of the monocrystalline semiconductor material. Buffer layer 32 can be a layer of germanium or a GaAs, an aluminum gallium arsenide (AlGaAs) , an indium gallium phosphide (InGaP) , an aluminum gallium phosphide (AlGaP) , an indium gallium arsenide (InGaAs) , an aluminum indium phosphide (AllnP) , a gallium arsenide phosphide
(GaAsP) , or an indium gallium phosphide (InGaP) strain compensated superlattice. In accordance with one aspect of this embodiment, buffer layer 32 includes a GaAsxPx.x superlattice, wherein the value of x ranges from 0 to 1. In accordance with another aspect, buffer layer 32 includes an InyGax.yP superlattice, wherein the value of y ranges from 0 to 1. By varying the value of x or y, as the case may be, the lattice constant is varied from bottom to top across the superlattice to create a match between lattice constants of the underlying oxide and the overlying compound semiconductor material . The compositions of other materials, such as those listed above, may also be similarly varied to manipulate the lattice constant of layer 32 in a like manner. The superlattice can have a thickness of about 50-500 nm and preferably has a thickness of about 100-200 nm. The template for this structure can be the same of that described in example 1. Alternatively, buffer layer 32 can be a layer of monocrystalline germanium having a thickness of 1-50 nm and preferably having a thickness of about 2-20 nm. In using a germanium buffer layer, a template layer of either germanium-strontium (Ge-Sr) or germanium-titanium (Ge-Ti) having a thickness of about one monolayer can be used as a nucleating site for the subsequent growth of the monocrystalline compound semiconductor material layer. The formation of the oxide layer is capped with either a monolayer of strontium or a monolayer of titanium to act as a nucleating site for the subsequent deposition of the monocrystalline germanium. The monolayer of strontium or titanium provides a nucleating site to which the first monolayer of germanium can bond.
Example 5
This example also illustrates materials useful in a structure 40 as illustrated in FIG. 2. Substrate material 22, accommodating buffer layer 24, monocrystalline compound semiconductor material layer 26 and template layer 30 can be the same as those described above in example 2. In addition, a buffer layer 32 is inserted between accommodating buffer layer 24 and overlying monocrystalline compound semiconductor material layer 26. Buffer layer 32, a further monocrystalline semiconductor material, can be, for example, a graded layer of indium gallium arsenide (InGaAs) or indium aluminum arsenide (InAlAs) . In accordance with one aspect of this embodiment, buffer layer 32 includes InGaAs, in which the indium composition varies from 0 to about 47%. Buffer layer 32 preferably has a thickness of about 10-30 nm. Varying the composition of buffer layer 32 from GaAs to InGaAs serves to provide a lattice match between the underlying monocrystalline oxide material 24 and the overlying layer 26 of monocrystalline compound semiconductor material. Such a buffer layer 32 is especially advantageous if there is a lattice mismatch between accommodating buffer layer 24 and monocrystalline compound semiconductor material layer 26.
Example 6
This example provides exemplary materials useful in structure 34, as illustrated in FIG. 3. Substrate material 22, template layer 30, and monocrystalline compound semiconductor material layer 26 may be the same as those described above in connection with example 1.
Amorphous layer 36 is an amorphous oxide layer which is suitably formed of a combination of amorphous intermediate layer materials (e.g., layer 28 materials as described above) and accommodating buffer layer materials (e.g., layer 24 materials as described above) . For example, amorphous layer 36 may include a combination of SiOx and SrzBal-z Ti03 (where z ranges from 0 to 1) , hich combine or mix, at least partially, during an anneal process to form amorphous oxide layer 36.
The thickness of amorphous layer 36 may vary from application to application and may depend on such factors as desired insulating properties of layer 36, type of semiconductor material comprising layer 26, and the like. In accordance with one exemplary aspect of the present embodiment, layer 36 thickness is about 2 nm to about 100 nm, preferably about 2-10 nm, and more preferably about 5-6 nm.
Layer 38 comprises a monocrystalline compound semiconductor material that can be grown -li
epitaxially over a monocrystalline oxide material such as material used to form accommodating buffer layer 24. In accordance with one embodiment of the invention, layer 38 includes the same materials as those comprising layer 26. For example, if layer 26 includes GaAs, layer 38 also includes GaAs. However, in accordance with other embodiments of the present invention, layer 38 may include materials different * from those used to form layer 26. In accordance with one exemplary embodiment of the invention, layer 38 is about 1 monolayer to about 100 nm thick.
Referring again to FIGS. 1-3, substrate 22 is a monocrystalline substrate such as a monocrystalline silicon substrate. The crystalline structure of the monocrystalline substrate is characterized by a lattice constant and by a lattice orientation. In similar manner, accommodating buffer layer 24 is also a monocrystalline material and the lattice of that monocrystalline material is characterized by a lattice constant and a crystal orientation. The lattice constants of accommodating buffer layer 24 and monocrystalline substrate 22 must be closely matched or, alternatively, must be such that upon rotation of one crystal orientation with respect to the other crystal orientation, a substantial match in lattice constants is achieved. In this context the terms "substantially equal" and "substantially matched" mean that there is sufficient similarity between the lattice constants to permit the growth of a high quality crystalline layer on the underlying layer.
FIG. 4 illustrates graphically the relationship of the achievable thickness of a grown crystal layer of high crystalline quality as a function of the mismatch between the lattice constants of the host crystal and the grown crystal. Curve 42 illustrates the boundary of high crystalline quality material. The area to the right of curve 42 represents layers that tend to be polycrystalline . With no lattice mismatch, it is theoretically possible to grow an infinitely thick, high quality epitaxial layer on the host crystal. As the mismatch in lattice constants increases, the thickness of achievable, high quality crystalline layer decreases rapidly. As a reference point, for example, if the lattice constants between the host crystal and the grown layer are mismatched by more than about 2%, monocrystalline epitaxial layers in excess of about 20 nm cannot be achieved. In accordance with one embodiment, substrate 22 is a (100) or (111) oriented monocrystalline silicon wafer and accommodating buffer layer 24 is a layer of strontium barium titanate. Substantial matching of lattice constants between these two materials is achieved by rotating the crystal orientation of the titanate material 24 by 45° with respect to the crystal orientation of the silicon substrate wafer 22. The inclusion in the structure of amorphous interface layer 28, a silicon oxide layer in this example, if it is of sufficient thickness, serves to reduce strain in the titanate monocrystalline layer 24 that might result from any mismatch in the lattice constants of the host silicon wafer 22 and the grown titanate layer 24. As a result, a high quality, thick, monocrystalline titanate layer 24 is achievable .
Still referring to FIGS. 1-3, layer 26 is a layer of epitaxially grown monocrystalline material and that crystalline material is also characterized by a crystal lattice constant and a crystal orientation. In accordance with one embodiment of the invention, the lattice constant of layer 26 differs from the lattice constant of substrate 22. To achieve high crystalline quality in this epitaxially grown monocrystalline layer, accommodating buffer layer 24 must be of high crystalline quality. In addition, in order to achieve high crystalline quality in layer 26, substantial matching between the crystal lattice constant of the host crystal, in this case, monocrystalline accommodating buffer layer 24, and grown crystal 26 is desired. With properly selected materials this substantial matching of lattice constants is achieved as a result of rotation of the crystal orientation of grown crystal 26 with respect to the orientation of host crystal 24. If grown crystal 26 is gallium arsenide, aluminum gallium arsenide, zinc selenide, or zinc sulfur selenide and accommodating buffer layer 24 is monocrystalline SrxBa1-xTi03/ substantial matching of crystal lattice constants of the two materials is achieved, wherein the crystal orientation of grown layer 26 is rotated, by 45° with respect to the orientation of the host monocrystalline oxide 24. Similarly, if host material 24 is a strontium or barium zirconate or a strontium or barium hafnate or barium tin oxide and compound semiconductor layer 26 is indium phosphide or gallium indium arsenide or aluminum indium arsenide, substantial matching of crystal lattice constants can be achieved by rotating the orientation of grown crystal layer 26 by 45° with respect to host oxide crystal 24. In some instances, a crystalline semiconductor buffer layer 32 between host oxide 24 and grown compound semiconductor layer 26 can be used to reduce strain in grown monocrystalline compound semiconductor layer 26 that might result from small differences in lattice constants . Better crystalline quality in grown monocrystalline compound semiconductor layer 26 can thereby be achieved.
The following example illustrates a process, in accordance with one embodiment, for fabricating a semiconductor structure such as the structures depicted in FIGS. 1-3. The process starts by providing a monocrystalline semiconductor substrate 22 comprising silicon or germanium. In accordance with a preferred embodiment, semiconductor substrate 22 is a silicon wafer having a (100) orientation. Substrate 22 is preferably oriented on axis or, at most, about 0.5° off axis. At least a portion of semiconductor substrate 22 has a bare surface, although other portions of the substrate, as described below, may encompass other structures. The term "bare" in this context means that the surface in the portion of substrate 22 has been cleaned to remove any oxides, contaminants, or other foreign material. As is well known, bare silicon is highly reactive and readily forms a native oxide. The term "bare" is intended to encompass such a native oxide. A thin silicon oxide may also be intentionally grown on the semiconductor substrate, although such a grown oxide is not essential to the process. In order to epitaxially grow a monocrystalline oxide layer 24 overlying monocrystalline substrate 22, the native oxide layer must first be removed to expose the crystalline structure of underlying substrate 22. The following process is preferably carried out by molecular beam epitaxy (MBE) , although other epitaxial processes may also be used in accordance with the present invention. The native oxide can be removed by first thermally depositing a thin layer of strontium, barium, a combination of strontium and barium, or other alkali earth metals or combinations of alkali earth metals in an MBE apparatus . In the case where strontium is used, the substrate 22 is then heated to a temperature of about 750°C to cause the strontium to react with the native silicon oxide layer. The strontium serves to reduce the silicon oxide to leave a silicon oxide-free surface. The resultant surface, which exhibits an ordered 2x1 structure, includes strontium, oxygen, and silicon. The ordered 2x1 structure forms a template for the ordered growth of an overlying layer 24 of a monocrystalline oxide. The template provides the necessary chemical and physical properties to nucleate the crystalline growth of an overlying layer 24. In accordance with an alternate embodiment, the native silicon oxide can be converted and the surface of substrate 22 can be prepared for the growth of a monocrystalline oxide layer 24 by depositing an alkali earth metal oxide, such as strontium oxide or barium oxide, onto the substrate surface by MBE at a low temperature and by subsequently heating the structure to a temperature of about 750°C. At this temperature a solid state reaction takes place between the strontium oxide and the native silicon oxide causing the reduction of the native silicon oxide and leaving an ordered 2x1 structure with strontium, oxygen, and silicon remaining on the substrate 22 surface. Again, this forms a template for the subsequent growth of an ordered monocrystalline oxide layer 24.
Following the removal of the silicon oxide from the surface of substrate 22, the substrate is cooled to a temperature in the range of about 200-800°C and a layer 24 of strontium titanate is grown on the template layer by molecular beam epitaxy. The MBE process is initiated by opening shutters in the MBE apparatus to expose strontium, titanium and oxygen sources. The ratio of strontium and titanium is approximately 1:1. The partial pressure of oxygen is initially set at a minimum value to grow stochiometric strontium titanate at a growth rate of about 0.3-0.5 nm per minute. After initiating growth of the strontium titanate, the partial pressure of oxygen is increased above the initial minimum value. The overpressure of oxygen causes the growth of an amorphous silicon oxide layer 28 at the interface between underlying substrate 22 and the growing strontium titanate layer 24. The growth of silicon oxide layer 28 results from the diffusion of oxygen through the growing strontium titanate layer 24 to the interface where the oxygen reacts with silicon at the surface of underlying substrate 22. The strontium titanate grows as an ordered monocrystal 24 with the crystalline orientation rotated by 45° with respect to the ordered 2x1 crystalline structure of underlying substrate 22. Strain that otherwise might exist in strontium titanate layer 24 because of the small mismatch in lattice constant between silicon substrate 22 and the growing crystal 24 is relieved in amorphous silicon oxide intermediate layer 28.
After strontium titanate layer 24 has been grown to the desired thickness, the monocrystalline strontium titanate is capped by a template layer 30 that is conducive to the subsequent growth of an epitaxial layer of a desired compound semiconductor material 26. For the subsequent growth of a layer 26 of gallium arsenide, the MBE growth of strontium titanate monocrystalline layer 24 can be capped by terminating the growth with 1-2 monolayers of titanium, 1-2 monolayers of titanium-oxygen or with 1- 2 monolayers of strontium-oxygen. Following the formation of this capping layer, arsenic is deposited to form a Ti-As bond, a Ti-O-As bond or a Sr-O-As. Any of these form an appropriate template 30 for deposition and formation of a gallium arsenide monocrystalline layer 26. Following the formation of template 30, gallium is subsequently introduced to the reaction with the arsenic and gallium arsenide 26 forms. Alternatively, gallium can be deposited on the capping layer to form a Sr-O-Ga bond, and arsenic is subsequently introduced with the gallium to form the GaAs.
FIG. 5 is a high resolution Transmission Electron Micrograph (TEM) of semiconductor material manufactured in accordance with the present invention. Single crystal SrTi03 accommodating buffer layer 24 was grown epitaxially on silicon substrate 22. During this growth process, amorphous interfacial layer 28 is formed which relieves strain due to lattice mismatch. GaAs compound semiconductor layer 26 was then grown epitaxially using template layer 30.
FIG. 6 illustrates an x-ray diffraction spectrum taken on structure including GaAs compound semiconductor layer 26 grown on silicon substrate 22 using accommodating buffer layer 24. The peaks in the spectrum indicate that both the accommodating buffer layer 24 and GaAs compound semiconductor layer 26 are single crystal and (100) orientated.
The structure illustrated in FIG. 2 can be formed by the process discussed above with the addition of an additional buffer layer 32 deposition step. Buffer layer 32 is formed overlying template layer 30 before the deposition of monocrystalline compound semiconductor layer 26. If buffer layer 32 is a compound semiconductor superlattice, such a superlattice can be deposited, by MBE for example, on the template 30 described above. If instead buffer layer 32 is a layer of germanium, the process above is modified to cap strontium titanate monocrystalline layer 24 with a final layer of either strontium or titanium and then by depositing germanium to react with the strontium or titanium. The germanium buffer layer 32 can then be deposited directly on this template 30. Structure 34, illustrated in FIG. 3, may be formed by growing an accommodating buffer layer, forming an amorphous oxide layer over substrate 22, and growing semiconductor layer 38 over the accommodating buffer layer, as described above. The accommodating buffer layer and the amorphous oxide layer are then exposed to an anneal process sufficient to change the crystalline structure of the accommodating buffer layer from monocrystalline to amorphous, thereby forming an amorphous layer such that the combination of the amorphous oxide layer and the now amorphous accommodating buffer layer form a single amorphous oxide layer 36. Layer 26 is then subsequently grown over layer 38. Alternatively, the anneal process may be carried out subsequent to growth of layer 26.
In accordance with one aspect of this embodiment, layer 36 is formed by exposing substrate 22, the accommodating buffer layer, the amorphous oxide layer, and semiconductor layer 38 to a rapid thermal anneal process with a peak temperature of about 700°C to about 1000°C and a process time of about 1 to about 10 minutes. However, other suitable anneal processes may be employed to convert the accommodating buffer layer to an amorphous layer in accordance with the present invention. For example, laser annealing or "conventional" thermal annealing processes (in the proper environment) may be used to form layer 36. When conventional thermal annealing is employed to form layer 36, an overpressure of one or more constituents of layer 30 may be required to prevent degradation of layer 38 during the anneal process. For example, when layer 38 includes GaAs, the anneal environment preferably includes an overpressure of arsenic to mitigate degradation of layer 38.
As noted above, layer 38 of structure 34 may include any materials suitable for either of layers 32 or 26. Accordingly, any deposition or growth methods described in connection with either layer 32 or 26, may be employed to deposit layer 38.
FIG. 7 is a high resolution Transmission Electron Micrograph (TEM) of semiconductor material manufactured in accordance with the embodiment of the invention illustrated in FIG. 3. In Accordance with this embodiment, a single crystal SrTi03 accommodating buffer layer was grown epitaxially on silicon substrate 22. During this growth process, an amorphous interfacial layer forms as described above. Next, GaAs layer 38 is formed above the accommodating buffer layer and the accommodating buffer layer is exposed to an anneal process to form amorphous oxide layer 36.
FIG. 8 illustrates an x-ray diffraction spectrum taken on a structure including GaAs compound semiconductor layer 38 and amorphous oxide layer 36 formed on silicon substrate 22. The peaks in the spectrum indicate that GaAs compound semiconductor layer 38 is single crystal and (100) orientated and the lack of peaks around 40 to 50 degrees indicates that layer 36 is amorphous. The process described above illustrates a process for forming a semiconductor structure including a silicon substrate 22, an overlying oxide layer, and a monocrystalline gallium arsenide compound semiconductor layer 26 by the process of molecular beam epitaxy. The process can also be carried out by the process of chemical vapor deposition (CVD) , metal organic chemical vapor deposition (MOCVD) , migration enhanced epitaxy (MEE) , atomic layer epitaxy (ALE) , physical vapor deposition (PVD) , chemical solution deposition (CSD) , pulsed laser deposition (PLD) , or the like. Further, by a similar process, other monocrystalline accommodating buffer layers 24 such as alkaline earth metal titanates, zirconates, hafnates, tantalates, vanadates, ruthenates, and niobates, perovskite oxides such as alkaline earth metal tin- based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide can also be grown. Further, by a similar process such as MBE, other III-V and II-VI monocrystalline compound semiconductor layers 26 can be deposited overlying monocrystalline oxide accommodating buffer layer 24.
Each of the variations of compound semiconductor materials 26 and monocrystalline oxide accommodating buffer layer 24 uses an appropriate template 30 for initiating the growth of the compound semiconductor layer. For example, if accommodating buffer layer 24 is an alkaline earth metal zirconate, the oxide can be capped by a thin layer of zirconium. The deposition of zirconium can be followed by the deposition of arsenic or phosphorus to react with the zirconium as a precursor to depositing indium gallium arsenide, indium aluminum arsenide, or indium phosphide respectively. Similarly, if monocrystalline oxide accommodating buffer layer 24 is an alkaline earth metal hafnate, the oxide layer can be capped by a thin layer of hafnium. The deposition of hafnium is followed by the deposition of arsenic or phosphorous to react with the hafnium as a precursor to the growth of an indium gallium arsenide, indium aluminum arsenide, or indium phosphide layer 26, respectively.
In a similar manner, strontium titanate 24 can be capped with a layer of strontium or strontium and oxygen, and barium titanate 24 can be capped with a layer of barium or barium and oxygen. Each of these depositions can be followed by the deposition of arsenic or phosphorus to react with the capping material to form a template 30 for the deposition of a compound semiconductor material layer 26 comprising indium gallium arsenide, indium aluminum arsenide, or indium phosphide.
FIG. 9 illustrates schematically, in cross section, a device structure 50 in accordance with a further embodiment. Device structure 50 includes a monocrystalline semiconductor substrate 52, preferably a monocrystalline silicon wafer. Monocrystalline semiconductor substrate 52 includes two regions, 53 and 54. An electrical semiconductor component generally indicated by the dashed line 56 is formed, at least partially, in region 53. Electrical component 56 can be a resistor, a capacitor, an active semiconductor component such as a diode or a transistor or an integrated circuit such as a CMOS integrated circuit. For example, electrical semiconductor component 56 can be a CMOS integrated circuit configured to perform digital signal processing or another function for which silicon integrated circuits are well suited. The electrical semiconductor component in region 53 can be formed by conventional semiconductor processing as well known and widely practiced in the semiconductor industry. A layer of insulating material 58 such as a layer of silicon dioxide or the like may overlie electrical semiconductor component 56. Insulating material 58 and any other layers that may have been formed or deposited during the processing of semiconductor component 56 in region 53 are removed from the surface of region 54 to provide a bare silicon surface in that region. As is well known, bare silicon surfaces are highly reactive and a native silicon oxide layer can quickly form on the bare surface . A layer of barium or barium and oxygen is deposited onto the native oxide layer on the surface of region 54 and is reacted with the oxidized surface to form a first template layer (not shown) . In accordance with one embodiment, a monocrystalline oxide layer is formed overlying the template layer by a process of molecular beam epitaxy. Reactants including barium, titanium and oxygen are deposited onto the template layer to form the monocrystalline oxide layer. Initially during the deposition the partial pressure of oxygen is kept near the minimum necessary to fully react with the barium and titanium to form monocrystalline barium titanate layer. The partial pressure of oxygen is then increased to provide an overpressure of oxygen and to allow oxygen to diffuse through the growing monocrystalline oxide layer. The oxygen diffusing through the barium titanate reacts with silicon at the surface of region 54 to form an amorphous layer of silicon oxide on second region 54 and at the interface between silicon substrate 52 and the monocrystalline oxide. Layers 60 and 62 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer. In accordance with an embodiment , the step of depositing the monocrystalline oxide layer is terminated by depositing a second template layer 60, which can be 1-10 monolayers of titanium, barium, barium and oxygen, or titanium and oxygen. A layer 66 of a monocrystalline compound semiconductor material is then deposited overlying second template layer 64 by a process of molecular beam epitaxy. The deposition of layer 66 is initiated by depositing a layer of arsenic onto template 64. This initial step is followed by depositing gallium and arsenic to form monocrystalline gallium arsenide 66 . Alternatively, strontium can be substituted for barium in the above example . In accordance with a further embodiment, a semiconductor component, generally indicated by a dashed line 68 is formed in compound semiconductor layer 66. Semiconductor component 68 can be formed by processing steps conventionally used in the fabrication of gallium arsenide or other III-V compound semiconductor material devices . Semiconductor component 68 can be any active or passive component, and preferably is a semiconductor laser, light emitting diode, photodetector, heterojunction bipolar transistor (HBT) , high frequency MESFET, or other component that utilizes and takes advantage of the physical properties of compound semiconductor materials. A metallic conductor schematically indicated by the line 70 can be formed to electrically couple device 68 and device 56, thus implementing an integrated device that includes at least one component formed in silicon substrate 52 and one device formed in monocrystalline compound semiconductor material layer 66. Although illustrative structure 50 has been described as a structure formed on a silicon substrate 52 and having a barium (or strontium) titanate layer 60 and a gallium arsenide layer 66, similar devices can be fabricated using other substrates, monocrystalline oxide layers and other compound semiconductor layers as described elsewhere in this disclosure.
FIG. 10 illustrates a semiconductor structure 72 in accordance with a further embodiment . Structure 72 includes a monocrystalline semiconductor substrate 74 such as a monocrystalline silicon wafer that includes a region 75 and a region 76. An electrical component schematically illustrated by the dashed line 78 is formed in region 75 using conventional silicon device processing techniques commonly used in the semiconductor industry. Using process steps similar to those described above, a monocrystalline oxide layer 80 and an intermediate amorphous silicon oxide layer 82 are formed overlying region 76 of substrate 74. A template layer 84 and subsequently a monocrystalline semiconductor layer 86 are formed overlying monocrystalline oxide layer 80. In accordance with a further embodiment, an additional monocrystalline oxide layer 88 is formed overlying layer 86 by process steps similar to those used to form layer 80, and an additional monocrystalline semiconductor layer 90 is formed overlying monocrystalline oxide layer 88 by process steps similar to those used to form layer 86. In accordance with one embodiment, at least one of layers 86 and 90 are formed from a compound semiconductor material. Layers 80 and 82 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer. A semiconductor component generally indicated by a dashed line 92 is formed at least partially in monocrystalline semiconductor layer 86. In accordance with one embodiment, semiconductor component 92 may include a field effect transistor having a gate dielectric formed, in part, by monocrystalline oxide layer 88. In addition, monocrystalline semiconductor layer 90 can be used to implement the gate electrode of that field effect transistor. In accordance with one embodiment, monocrystalline semiconductor layer 86 is formed from a group III-V compound and semiconductor component 92 is a radio frequency amplifier that takes advantage of the high mobility characteristic of group III-V component materials . In accordance with yet a further embodiment, an electrical interconnection schematically illustrated by the line 94 electrically interconnects component 78 and component 92. Structure 72 thus integrates components that take advantage of the unique properties of the two monocrystalline semiconductor materials. Attention is now directed to a method for forming exemplary portions of illustrative composite semiconductor structures or composite integrated circuits like 50 or 72. In particular, the illustrative composite semiconductor structure or integrated circuit 102 shown in FIGs. 6-10 includes a compound semiconductor portion 1022, a bipolar portion 1024, and a MOS portion 1026. In FIG. 11, a p-type doped, monocrystalline silicon substrate 110 is provided having a compound semiconductor portion 1022, a bipolar portion 1024, and an MOS portion 1026. Within bipolar portion 1024, the monocrystalline silicon substrate 110 is doped to form- an N+ buried region 1102. A lightly p-type doped epitaxial monocrystalline silicon layer 1104 is then formed over the buried region 1102 and the substrate 110. A doping step is then performed to create a lightly n- type doped drift region 1117 above the N+ buried region 1102. The doping step converts the dopant type of the lightly p-type epitaxial layer within a section of the bipolar region 1024 to a lightly n-type monocrystalline silicon region. A field isolation region 1106 is then formed between the bipolar portion 1024 and the MOS portion 1026. A gate dielectric layer 1110 is formed over a portion of the epitaxial layer 1104 within MOS portion 1026, and the gate electrode 1112 is then formed over the gate dielectric layer 1110. Sidewall spacers 1115 are formed along vertical sides of the gate electrode 1112 and gate dielectric layer 1110. A p-type dopant is introduced into the drift region 1117 to form an active or intrinsic base region 1114. An n-type, deep collector region 1108 is then formed within the bipolar portion 1024 to allow electrical connection to the buried region 1102. Selective n-type doping is performed to form N+ doped regions 1116 and the emitter region 1120. N+ doped regions 1116 are formed within layer 1104 along adjacent sides of the gate electrode 1112 and are source, drain, or source/drain regions for the MOS transistor. The N+ doped regions 1116 and emitter region 1120 have a doping concentration of at least 1E19 atoms per cubic centimeter to allow ohmic contacts to be formed. A p-type doped region is formed to create the inactive or extrinsic base region 1118 which is a P+ doped region (doping concentration of at least 1E19 atoms per cubic centimeter) .
In the embodiment described, several processing steps have been performed but are not illustrated or further described, such as the formation of well regions, threshold adjusting implants, channel punchthrough prevention implants, field punchthrough prevention implants, as well as a variety of masking layers. The formation of the device up to this point in the process is performed using conventional steps. As illustrated, a standard N-channel MOS transistor has been formed within the MOS region 1026, and a vertical NPN bipolar transistor has been formed within the bipolar portion 1024. As of this point, no circuitry has been formed within the compound semiconductor portion 1022.
All of the layers that have been formed during the processing of the bipolar and MOS portions of the integrated circuit are now removed from the surface of compound semiconductor portion 1022. A bare silicon surface is thus provided for the subsequent processing of this portion, for example in the manner set forth above .
An accommodating buffer layer 124 is then formed over the substrate 110 as illustrated in FIG. 12. The accommodating buffer layer will form as a monocrystalline layer over the properly prepared (i.e., having the appropriate template layer) bare silicon surface in portion 1022. The portion of layer 124 that forms over portions 1024 and 1026, however, may be polycrystalline or amorphous because it is formed over a material that is not monocrystalline, and therefore, does not nucleate monocrystalline growth. The accommodating buffer layer 124 typically is a monocrystalline metal oxide or nitride layer and typically has a thickness in a range of approximately 2-100 nanometers. In one particular embodiment, the accommodating buffer layer is approximately 5-15 nm thick. During the formation of the accommodating buffer layer, an amorphous intermediate layer 122 is formed along the uppermost silicon surfaces of the integrated circuit 102. This amorphous intermediate layer 122 typically includes an oxide of silicon and has a thickness and range of approximately 1-5 nm. In one particular embodiment, the thickness is approximately 2 nm. Following the formation of the accommodating buffer layer 124 and the amorphous intermediate layer 122, a template layer 126 is then formed and has a thickness in a range of approximately one to ten monolayers of a material . In one particular embodiment, the material includes titanium- arsenic, strontium-oxygen-arsenic, or other similar materials as previously described with respect to FIGS. 1-5. Layers 122 and 124 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer .
A monocrystalline compound semiconductor layer 132 is then epitaxially grown overlying the monocrystalline portion of accommodating buffer layer 124 (or over the amorphous accommodating layer if the annealing process described above has been carried out) as shown in FIG. 13. The portion of layer 132 that is grown over portions of layer 124 that are not monocrystalline may be polycrystalline or amorphous. The monocrystalline compound semiconductor layer can be formed by a number of methods and typically includes a material such as gallium arsenide, aluminum gallium arsenide, indium phosphide, or other compound semiconductor materials as previously mentioned. The thickness of the layer is in a range of approximately 1-5,000 nm, and more preferably 100-500 nm. In this particular embodiment, each of the elements within the template layer are also present in the accommodating buffer layer 124, the monocrystalline compound semiconductor material 132, or both. Therefore, the delineation between the template layer 126 and its two immediately adjacent layers disappears during processing. Therefore, when a transmission electron microscopy (TEM) photograph is taken, an interface between the accommodating buffer layer 124 and the monocrystalline compound semiconductor layer 132 is seen.
At this point in time, sections of the compound semiconductor layer 132 and the accommodating buffer layer 124 (or of the amorphous accommodating layer if the annealing process described above has been carried out) are removed from portions overlying the bipolar portion 1024 and the MOS portion 1026 as shown in FIG. 14. After the section is removed, an insulating layer 142 is then formed over the substrate 110. The insulating layer 142 can include a number of materials such as oxides, nitrides, oxynitrides, low-k dielectrics, or the like. As used herein, low-k is a material having a dielectric constant no higher than approximately 3.5. After the insulating layer 142 has been deposited, it is then polished, removing portions of the insulating layer 142 that overlie monocrystalline compound semiconductor layer 132. A transistor 144 is then formed within the monocrystalline compound semiconductor portion 1022. A gate electrode 148 is then formed on the monocrystalline compound semiconductor layer 132. Doped regions 146 are then formed within the monocrystalline compound semiconductor layer 132. In this embodiment, the transistor 144 is a metal- semiconductor field-effect transistor (MESFET) . If the MESFET is an n-type MESFET, the doped regions 146 and monocrystalline compound semiconductor layer 132 are also n-type doped. If a p-type MESFET were to be formed, then the doped regions 146 and monocrystalline compound semiconductor layer 132 would have just the opposite doping type. The heavier doped (N+) regions 146 allow ohmic contacts to be made to the monocrystalline compound semiconductor layer 132. At this point in time, the active devices within the integrated circuit have been formed. This particular embodiment includes an n-type MESFET, a vertical NPNJ bipolar transistor, and a planar n-channel MOS transistor. Many other types of transistors, including P-channel MOS transistors, p-type vertical bipolar transistors, p-type MESFETs, and combinations of vertical and planar transistors, can be used. Also, other electrical components, such as resistors, capacitors, diodes, and the like, may be formed in one or more of the portions 1022, 1024, and 1026.
Processing continues to form a substantially completed integrated circuit 102 as illustrated in FIG. 15. An insulating layer 152 is formed over the substrate 110. The insulating layer 152 may include an etch-stop or polish-stop region that is not illustrated in FIG. 15. A second insulating layer 154 is then formed over the first insulating layer 152. Portions of layers 154, 152, 142, 124, and 122 are removed to define contact openings where the devices are to be interconnected. Interconnect trenches are formed within insulating layer 154 to provide the lateral connections between the contacts. As illustrated in FIG. 15, interconnect 1562 connects a source or drain region of the n-type MESFET within portion 1022 to the deep collector region 1108 of the NPN transistor within the bipolar portion 1024. The emitter region 1120 of the NPN transistor is connected to one of the doped regions 1116 of the n-channel MOS transistor within the MOS portion 1026. The other doped region 1116 is electrically connected to other portions of the integrated circuit that are not shown.
A passivation layer 156 is formed over the interconnects 1562, 1564, and 1566 and insulating layer 154. Other electrical connections are made to the transistors as illustrated as well as to other electrical or electronic components within the integrated circuit 102 but are not illustrated in the FIGs. Further, additional insulating layers and interconnects may be formed as necessary to form the proper interconnections between the various components within the integrated circuit 102.
As can be seen from the previous embodiment, active devices for both compound semiconductor and Group IV semiconductor materials can be integrated into a single integrated circuit . Because there is some difficulty in incorporating both bipolar transistors and MOS transistors within a same integrated circuit, it may be possible to move some of the components within bipolar portion into the compound semiconductor portion 1022 or the MOS portion 1024. Therefore, the requirement of special fabricating steps solely used for making a bipolar transistor can be eliminated. Therefore, there would only be a compound semiconductor portion and a MOS portion to the integrated circuit .
In still another embodiment, an integrated circuit can be formed such that it includes an optical laser in a compound semiconductor portion and an optical interconnect (waveguide) to a MOS transistor within a Group IV semiconductor region of the same integrated circuit. FIGs. 16-22 include illustrations of one embodiment .
FIG. 16 includes an illustration of a cross- section view of a portion of an integrated circuit 160 that includes a monocrystalline silicon wafer 161. An amorphous intermediate layer 162 and an accommodating buffer layer 164, similar to those previously described, have been formed over wafer 161. Layers 162 and 164 may be subject to an annealing process as described above in connection with FIG. 3 to form a single amorphous accommodating layer. In this specific embodiment, the layers needed to form the optical laser will be formed first, followed by the layers needed for the MOS transistor. In FIG. 16, the lower mirror layer 166 includes alternating layers of compound semiconductor materials. For example, the first, third, and fifth films within the optical laser may include a material such as gallium arsenide, and the second, fourth, and sixth films within the lower mirror layer 166 may include aluminum gallium arsenide or vice versa. Layer 168 includes the active region that will be used for photon generation. Upper mirror layer 170 is formed in a similar manner to the lower mirror layer 166 and includes alternating films of compound semiconductor materials . In one particular embodiment, the upper mirror layer 170 may be p-type doped compound semiconductor materials, and the lower mirror layer 166 may be n-type doped compound semiconductor materials.
Another accommodating buffer layer 172, similar to the accommodating buffer layer 164, is formed over the upper mirror layer 170. In an alternative embodiment, the accommodating buffer layers 164 and 172 may include different materials. However, their function is essentially the same in that each is used for making a transition between a compound semiconductor layer and a monocrystalline Group IV semiconductor layer. Layer 172 may be subject to an annealing process as described above in connection with FIG. 3 to form an amorphous accommodating layer. A monocrystalline Group IV semiconductor layer 174 is formed over the accommodating buffer layer 172. In one particular embodiment, the monocrystalline Group IV semiconductor layer 174 includes germanium, silicon germanium, silicon germanium carbide, or the like.
In FIG. 17, the MOS portion is processed to form electrical components within this upper monocrystalline Group IV semiconductor layer 174. As illustrated in FIG. 17, a field isolation region 171 is formed from a portion of layer 174. A gate dielectric layer 173 is formed over the layer 174, and a gate electrode 175 is formed over the gate dielectric layer 173. Doped regions 177 are source, drain, or source/drain regions for the transistor 181, as shown. Sidewall spacers 179 are formed adjacent to the vertical sides of the gate electrode 175. Other components can be made within at least a part of layer 174. These other components include other transistors (n-channel or p-channel) , capacitors, transistors, diodes, and the like.
A monocrystalline Group IV semiconductor layer is epitaxially grown over one of the doped regions 177. An upper portion 184 is P+ doped, and a lower portion 182 remains substantially intrinsic (undoped) as illustrated in FIG. 17. The layer can be formed using a selective epitaxial process. In one embodiment, an insulating layer (not shown) is formed over the transistor 181 and the field isolation region 171. The insulating layer is patterned to define an opening that exposes one of the doped regions 177. At least initially, the selective epitaxial layer is formed without dopants. The entire selective epitaxial layer may be intrinsic, or a p- type dopant can be added near the end of the formation of the selective epitaxial layer. If the selective epitaxial layer is intrinsic, as formed, a doping step may be formed by implantation or by furnace doping. Regardless how the P+ upper portion 184 is formed, the insulating layer is then removed to form the resulting structure shown in FIG. 17.
The next set of steps is performed to define the optical laser 180 as illustrated in FIG. 18. The field isolation region 171 and the accommodating buffer layer 172 are removed over the compound semiconductor portion of the integrated circuit. Additional steps are performed to define the upper mirror layer 170 and active layer 168 of the optical laser 180. The sides of the upper mirror layer 170 and active layer 168 are substantially coterminous.
Contacts 186 and 188 are formed for making electrical contact to the upper mirror layer 170 and the lower mirror layer 166, respectively, as shown in FIG. 18. Contact 186 has an annular shape to allow light (photons) to pass out of the upper mirror layer 170 into a subsequently formed optical waveguide .
An insulating layer 190 is then formed and patterned to define optical openings extending to the contact layer 186 and one of the doped regions 177 as shown in FIG. 19. The insulating material can be any number of different materials, including an oxide, nitride, oxynitride, low-k dielectric, or any combination thereof. After defining the openings 192, a higher refractive index material 202 is then formed within the openings to fill them and to deposit the layer over the insulating layer 190 as illustrated in FIG. 20. With respect to the higher refractive index material 202, "higher" is in relation to the material of the insulating layer 190 (i.e., material 202 has a higher refractive index compared to the insulating layer 190) . Optionally, a relatively thin lower refractive index film (not shown) could be formed before forming the higher refractive index material 202. A hard mask layer 204 is then formed over the high refractive index layer 202. Portions of the hard mask layer 204, and high refractive index layer 202 are removed from portions overlying the opening and to areas closer to the sides of FIG. 15. The balance of the formation of the optical waveguide, which is an optical interconnect, is completed as illustrated in FIG. 21. A deposition procedure (possibly a dep-etch process) is performed to effectively create sidewalls sections 212. In this embodiment, the sidewall sections 212 are made of the same material as material 202. The hard mask layer 204 is then removed, and a low refractive index layer 214 (low relative to material 202 and layer 212) is formed over the higher refractive index material 212 and 202 and exposed portions of the insulating layer 190. The dash lines in FIG. 21 illustrate the border between the high refractive index materials 202 and 212. This designation is used to identify that both are made of the same material but are formed at different times.
Processing is continued to form a substantially completed integrated circuit as illustrated in FIG. 22. A passivation layer 220 is then formed over the optical laser 180 and MOSFET transistor 181. Although not shown, other electrical or optical connections are made to the components within the integrated circuit but are not illustrated in FIG. 22. These interconnects can include other optical waveguides or may include metallic interconnects .
In other embodiments, other types of lasers can be formed. For example, another type of laser can emit light (photons) horizontally instead of vertically. If light is emitted horizontally, the MOSFET transistor could be formed within the substrate 161, and the optical waveguide would be reconfigured, so that the laser is properly coupled (optically connected) to the transistor. In one specific embodiment, the optical waveguide can include at least a portion of the accommodating buffer layer. Other configurations are possible.
Clearly, these embodiments of integrated circuits having compound semiconductor portions and Group IV semiconductor portions, are meant to illustrate what can be done and are not intended to be exhaustive of all possibilities or to limit what can be done. There is a multiplicity of other possible combinations and embodiments. For example, the compound semiconductor portion may include light emitting diodes, photodetectors, diodes, or the like, and the Group IV semiconductor can include digital logic, memory arrays, and most structures that can be formed in conventional MOS integrated circuits. By using what is shown and described herein, it is now simpler to integrate devices that work better in compound semiconductor materials with other components that work better in Group IV semiconductor materials. This allows a device to be shrunk, the manufacturing costs to decrease, and yield and reliability to increase .
Although not illustrated, a monocrystalline Group IV wafer can be used in forming only compound semiconductor electrical components over the wafer. In this manner, the wafer is essentially a "handle" wafer used during the fabrication of the compound semiconductor electrical components within a monocrystalline compound semiconductor layer overlying the wafer. Therefore, electrical components can be formed within III-V or II-VI semiconductor materials over a wafer of at least approximately 200 millimeters in diameter and possibly at least approximately 300 millimeters . By the use of this type of substrate, a relatively inexpensive "handle" wafer overcomes the fragile nature of the compound semiconductor wafers by placing them over a relatively more durable and easy to fabricate base material. Therefore, an integrated circuit can be formed such that all electrical components, and particularly all active electronic devices, can be formed within the compound semiconductor material even though the substrate itself may include a Group IV semiconductor material. Fabrication costs for compound semiconductor devices should decrease because larger substrates can be processed more economically and more readily, compared to the relatively smaller and more fragile, conventional compound semiconductor wafers. FIG. 23 represents a portion of a conventional semiconductor integrated circuit 1800, which can be a portion of a chip or an integrated wafer. Integrated circuit 1800 includes a plurality of electrical circuits 1802, data/control busses 1804, global clock wiring 1806, and optional clock generator 1808 (clock signals alternatively can be received by integrated circuit 1800 from a clock generator coupled to, but not located on, integrated circuit 1800) . Fabrication of integrated circuit 1800 is typically based on a Group IV semiconductor, such as silicon or germanium. Signals on integrated circuit 1800 are generated, propagated, and processed electrically (i.e., based on signal voltage and current characteristics) . Each electrical circuit 1802 represents a circuit area of any type, size, or complexity for performing one or more data processing, memory, or logic functions of any type or complexity. For example, one or more electrical circuits 1802 can be memory arrays or digital logic (e.g., arithmetic logic units or address generation units) . One or more electrical circuits 1802 can be subprocessors or system controllers of a multi-processor integrated circuit. Still other electrical circuits 1802 can be simple multiplexers, latches, or inverters. Electrical circuits 1802 can include various interconnections of transistors, diodes, capacitors, resistors, and other known electrical or electronic elements, components, or devices. Transistors can be, for example, NPN or PNP bipolar transistors or NMOS or PMOS FETs. Electrical circuits 1802 can be fabricated in any known semiconductor technology (e.g., a bipolar or CMOS technology) , or combinations of known technologies (e.g., bipolar and FET technologies). Each electrical circuit 1802 has at least one input and at least one output .
Data/control busses 1804 and global clock wiring 1806 are typically metal wires fabricated on one or more wiring planes. Global clock wiring 1806 propagates clock signals to electrical circuits 1802, while busses 1804 propagate data and control signals from any electrical circuit 1802 to any other electrical circuit 1802. Intersecting busses 1804 are selectively interconnected to enable data and control signals to be propagated to and from each electrical circuit 1802. Similarly, global clock signals may be routed through various wiring planes in order to reach each electrical circuit 1802. As shown, busses 1804 and global clock wiring 1806 typically consume large areas of integrated circuit 1800.
Advantageously, many long data busses and most, if not all, long global clock lines can be replaced with an optical bus 1900, an exemplary embodiment of which is shown in FIG. 24, in accordance with the present invention. (For clarity, FIG. 24 does not show the individual component layers illustrated in previous FIGs.) Optical bus 1900 is disposed on a substantially monocrystalline semiconductor substrate 1909, such as silicon, upon which multiple epitaxial layers are deposited to permit formation of active optical devices, including solid state lasers and photodetectors, in the manner described above. Optical bus 1900 preferably includes laser 1910 and includes waveguide 1912 and photodetector 1914.
Laser 1910 generates an optical signal 1911 preferably in response to an electrical signal received from, for example, an output of an electrical circuit 1802. Laser 1910 is preferably a vertical cavity surface emitting laser ("VCSEL"), which has an active area that emits laser light along an axis substantially perpendicular to the substrate surface.
VCSELs can be fabricated to emit light upward, as shown in FIG. 24, or downward. If a VCSEL is fabricated to emit light downward, waveguide 1912 is fabricated before and below laser 1910. Alternatively, laser 1910 can be an edge-coupled laser. An edge-coupled laser is disposed on the surface of the substrate and has an active area that emits laser light in a plane parallel to the substrate surface.
Waveguide 1912 is a structure through which optical signals (i.e., light waves) propagate from a first location to a second location. Waveguide 1912 is made of a material that has an index of refraction different from the index of refraction of adjacent insulating material. Preferably, the waveguide material has an index of refraction greater than the index of refraction of the insulating material. This facilitates operation of the waveguide in a single optical mode. Furthermore, the waveguide preferably has cross-sectional dimensions that also facilitate operation of the waveguide in a single optical mode. As discussed above, the insulating material can be an oxide, a nitride, an oxynitride, a low-k dielectric, or any combination thereof. As also discussed above, the waveguide material can be, for example, strontium titanate, barium titanate, strontium barium titanate, or a combination thereof. As shown, for example, in FIGs. 16-22, waveguide 1912 is preferably constructed with materials having a sufficiently high index of refraction to cause substantially total internal reflection of the optical signals passing there through.
Waveguide 1912 is optically coupled to laser 1910 via an optical interconnect portion 1913 disposed above laser 1910. Optical interconnect portion 1913 includes a side wall surface that reflects laser light about 90° so that the laser is properly coupled to an end of the waveguide . The side wall can be formed according to any convenient process, such as photo-assisted etching, dep-etch processing, or preferential chemical etching. Optical signals advantageously propagate more rapidly through a waveguide than do electrical signals through conventional electrical conductors and vias (which connect conductors on different planes) . This is primarily because of the greater impedance of such conductors and vias .
Photodetector 1914 is optically coupled to waveguide 1912, and is a photosensitive element that detects and converts optical signals to electrical signals. Photodetector 1914 is preferably very sensitive, capable of detecting small optical signals, and can be, for example, a photodiode or phototransistor. Alternatively, photodetector 1914 can be any other suitable photosensitive element. An illustrative method of fabricating optical bus 1900 on a semiconductor substrate is as follows. The substrate has a surface that at least includes a monocrystalline region above which a laser can be formed and a waveguide region (i.e., a monocrystalline, polycrystalline, or amorphous region) above which a waveguide can be formed. The method includes (1) forming an accommodating layer on the substrate; (2) forming a laser above the accommodating layer over the monocrystalline region, using at least one compound semiconductor material; (3) growing a high refractive index layer over the waveguide region; (4) etching a waveguide pattern in the high refractive index layer to form a waveguide core having a longitudinal optical path; and (5) cladding the waveguide core with a suitable cladding material . The cladding material may have a lower index of refraction than the high refractive index layer to support total internal reflection. In the case of a VCSEL that emits light downward, the steps of forming an accommodating layer, etching, and cladding occur before the laser is formed.
As also described in detail further above, optical bus 1900 can be fabricated on an integrated circuit (such as integrated circuit 1800) preferably on top of conventional electrical circuitry. Alternatively or additionally, conventional electrical circuitry can be fabricated on top of optical bus 1900. Optical bus 1900 can therefore advantageously replace or supplement conventional data/control busses and global clock wiring. Thus, an integrated circuit either can be made smaller or can include additional circuitry in the areas made available by the replaced busses and clock wiring. Moreover, optical bus 1900 can propagate clock and control signals and large amounts data over long distances more rapidly with less power or heat dissipation than can conventional electrical conductors . FIG. 25 shows a representative portion of an exemplary embodiment of integrated circuit 2000 using optical busses 1900 to replace conventional data/control busses and global clock lines in accordance with the present invention (for clarity, those busses and control lines not replaced by optical busses 1900 are not shown) . Integrated circuit 2000 is preferably fabricated with both compound semiconductor portions and Group IV semiconductor portions (note that the invention is not limited to Group IV semiconductor portions) , as described in more detail above. Integrated circuit 2000 is preferably a single chip or integrated wafer, and includes a plurality of Group IV-based electrical circuits 2002 (which are the same as or similar to electrical circuits 1802) , a plurality of lasers 1910 (shown as small squares) , a plurality of waveguides 1912, a plurality of beam splitters 2016, and a plurality of photodetectors 1914 (shown as small circles) . Lasers 1910 are electrically coupled to one or more outputs of electrical circuits 2002 and are optically coupled to a waveguide 1912. Each laser 1910 is preferably controlled electronically by an electrical circuit 2002. Photodetectors 1914 are optically coupled to waveguides 1912 and are electrically coupled to one or more inputs of electrical circuits 2002.
Waveguides 1912 can be in any convenient configuration, and can include one or more straight segments, curved segments (see, e.g., waveguide 1912a) , or combinations of both.
Waveguides 1912 also can be configured to make right angle turns (see, e.g., waveguide 1912b). Metal or another highly reflective material can be coated on the corner chamfer to increase reflectivity, thus creating an optical path that turns at right angles and is substantially lossless. Waveguides 1912 further can be stacked on top of each other to create additional optical signal propagation planes. An insulating material can be deposited between waveguide planes. Still further, a waveguide 1912 can lie in multiple planes. Thus optical signals can be generated in one plane and detected in another. Some of these optical bus 1900 features are illustrated cross-sectionally in the optical bus embodiments of FIG. 26. (For clarity, FIG. 26 does not show the individual component layers illustrated in previous FIGs.)
Beam splitters 2016 split an optical signal into two optical signals. Alternative embodiments of beam splitters 2016 can split an optical signal into more than two optical signals. Beam splitters 2016 are placed in the optical path of waveguide 1912 regardless of the waveguide's particular geometry, and can be formed, for example, from an air gap between two parallel plates or by a partly metallized mirror. Beam splitters 2016 are optically coupled between lasers 1910 and photodetectors 1914.
As shown more clearly in FIG. 27, beam splitter 2016 can be integral with waveguide 1912 and includes beam splitter element 2218. Element 2218 can include a thin sheet of a material that has an index of refraction different from the rest of the material of beam splitter 2106. Element 2218 is positioned in the optical path of laser beam 2220 at an angle sufficient to divert first portion 2222 of beam 2220 toward a first photodetector 1914 and second portion 2224 of beam 2220 toward a second photodetector 1914. Alternatively, beam splitter 2016 can be a separate structure optically coupled to two or more waveguides 1912.
To propagate data, clock, or control signals, an appropriate electrical signal is received by laser 1910, which preferably responds by generating an optical signal (in other words, lasers 1910 are preferably electrically modulated) . The optical signal then propagates through a waveguide 1912 to one or more destinations. If a signal needs to be propagated to multiple destinations, beam splitters 2016 split the optical signal into two or more optical signals. At a signal destination, a photodetector 1914 detects and converts the optical signal to an electrical signal. Before being propagated to a receiving electrical circuit 2002, electrical signals converted by photodetectors 1914 preferably are first buffered to electrical values required by that receiving circuit 2002. If a signal destination is located under a continuing waveguide 1912, a photodetector 1914 can be coupled at that location (see, e.g., photodetectors 1914a and 1914b in FIG. 25) without significantly adversely affecting an optical signal propagating by that location, because only a fraction of the light signal will be propagating at the correct angle to couple into that photodetector 1914. Optical busses 1900 also can be used in those integrated circuit 2000 embodiments in which a single clock generator and multiple clock drivers are replaced with simple retriggerable free running clocks located in each electrical circuit 2002. Such free running clocks merely require a periodic synchronizing signal that can be provided by a single laser 1910 coupled optically to multiple beam splitters 2016, waveguides 1912, and photodetectors 1914.
In other embodiments of the present invention, laser 1910 is not included in optical bus 1900. Instead, optical signals are generated on a separate structure by a laser or other suitable device that is appropriately coupled to a waveguide 1912. For example, some integrated circuits may receive optical data or clock signals from other integrated circuits that are part of the same interconnected system or machine. In those cases, optical bus 1900 is constructed without laser 1910 to.receive and propagate such externally-generated optical signals to photodetectors 1914.
In sum, optical busses 1900 advantageously provide high-speed signal propagation that can replace significant portions of conventional metal wiring, thus freeing integrated circuit area. Optical busses 1900 that propagate clock signals advantageously eliminate the need for multiple clock drivers, thus reducing power dissipation and freeing additional integrated circuit area. Furthermore, because photodetectors 1914 are highly sensitive, optical signal losses caused by beam splitting or signal propagation through long waveguides do not adversely affect circuit performance or cause clock skewing problems .
Thus it is seen that integrated circuits with optical signal propagation are provided that rapidly propagate signals, free conventional integrated circuit area, reduce power dissipation, and substantially eliminate clock skewing problems. One skilled in the art will appreciate that the present invention can be practiced by other than the .described embodiments, which are presented for purposes of illustration and not of limitation, and the present invention is limited only by the claims which follow.
Furthermore, as used herein, the terms
"comprises, " "comprising, " or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements includes not only those elements but may also include other elements not expressly listed or inherent to such process, method, article, or apparatus.

Claims

I CLAIM :
1 An integrated circuit comprising: a plurality of electrical circuits each having at least one input operable to receive an electrical signal, at least one of said electrical circuits comprising a transistor; a waveguide operable to propagate an optical signal selected from the group consisting of an optical data signal, an optical clock signal, and an optical control signal; and a photodetector operable to convert an optical signal to an electrical signal, said photodetector having an input coupled to said waveguide and an output coupled to an input of one of said electrical circuits.
2 The integrated circuit of claim 1 further comprising a laser operable to generate an optical signal, said laser having an output coupled to said waveguide.
3 The integrated circuit of claim 2 wherein: one of said electrical circuits has an output operable to output an electrical signal; and said laser has an input coupled to said electrical circuit output to receive said outputted electrical signal, said laser generating an optical signal in response to receiving said outputted electrical signal.
4 The integrated circuit of claim 2 wherein said laser comprises a vertical cavity surface emitting laser. 5 The integrated circuit of claim 1, wherein: at least some of the plurality of electrical circuits have at least one output operable to output an electrical signal; and further comprising: a plurality of waveguides each operable to propagate an optical signal, said waveguides disposed on top of at least a portion of said electrical circuits, said optical signal selected from the group consisting of an optical data signal, an optical clock signal, and an optical control signal; a plurality of lasers each operable to generate an optical signal in response to receiving an electrical signal, each said laser having an input coupled to one of said electrical circuit outputs and having an output coupled to one of said waveguides; and a plurality of photodetectors each operable to convert an optical signal to an electrical signal, each said photodetector having an input coupled to one of said waveguides and having an output coupled to one of said electrical circuit inputs.
6 The integrated circuit of claim 1 further comprising a beam splitter disposed on said integrated circuit to receive an optical signal, said beam splitter operable to split said optical signal into at least two optical signals.
7 The integrated circuit of claim 1 wherein said waveguide is disposed on a plane different than at least a portion of said electrical circuits . 8 The integrated circuit of claim 1 wherein said waveguide is at least partially non-straight .
9 A method of signal propagation on a single integrated circuit, said method comprising: propagating a signal optically from a first location to a second location, both locations on said integrated circuit, said signal selected from the group consisting of a data signal, a clock signal, and a control signal; converting said optically propagated signal to an electrical signal, said converting on said integrated circuit; and receiving said electrical signal at an input of an electrical semiconductor circuit on said integrated circuit .
10 The method of claim 9 further comprising: receiving an electrical signal from an output of an electrical semiconductor circuit; and generating an optical signal on said integrated circuit in response to said receiving an electrical signal.
11 The method of claim 9 further comprising splitting said optical signal into two optical signals on said integrated circuit.
12 The method of claim 9 wherein said propagating further comprises propagating a signal optically from a first location on a first plane to a second location on a second plane, said first plane being different from said second plane and both locations being on said integrated circuit.
13 The method of claim 9 wherein said propagating further comprises propagating a signal optically from a first location to a second location via a non-straight path, both locations on said integrated circuit.
PCT/US2001/016728 2000-06-30 2001-05-21 Integrated circuits with optical signal propagation WO2002003113A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU2001261810A AU2001261810A1 (en) 2000-06-30 2001-05-21 Integrated circuits with optical signal propagation

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/607,744 US6477285B1 (en) 2000-06-30 2000-06-30 Integrated circuits with optical signal propagation
US09/607,744 2000-06-30

Publications (1)

Publication Number Publication Date
WO2002003113A1 true WO2002003113A1 (en) 2002-01-10

Family

ID=24433543

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2001/016728 WO2002003113A1 (en) 2000-06-30 2001-05-21 Integrated circuits with optical signal propagation

Country Status (4)

Country Link
US (1) US6477285B1 (en)
AU (1) AU2001261810A1 (en)
TW (1) TW508834B (en)
WO (1) WO2002003113A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2002099897A1 (en) * 2001-06-01 2002-12-12 Motorola, Inc., A Corporation Of The State Of Delaware Optically-communicating integrated circuits
SG144744A1 (en) * 2002-02-26 2008-08-28 Intel Corp Waveguide and method
WO2018069158A1 (en) 2016-10-11 2018-04-19 Basf Se Protease resistant to natural inhibitors

Families Citing this family (52)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6693033B2 (en) * 2000-02-10 2004-02-17 Motorola, Inc. Method of removing an amorphous oxide from a monocrystalline surface
WO2002019481A1 (en) * 2000-09-01 2002-03-07 Photodigm Integrated grating-outcoupled surface-emitting lasers
US6709989B2 (en) 2001-06-21 2004-03-23 Motorola, Inc. Method for fabricating a semiconductor structure including a metal oxide interface with silicon
US20030015716A1 (en) * 2001-07-17 2003-01-23 Motorola, Inc. Structure and method for fabricating an optical bus
US6693298B2 (en) 2001-07-20 2004-02-17 Motorola, Inc. Structure and method for fabricating epitaxial semiconductor on insulator (SOI) structures and devices utilizing the formation of a compliant substrate for materials used to form same
US6639249B2 (en) * 2001-08-06 2003-10-28 Motorola, Inc. Structure and method for fabrication for a solid-state lighting device
US20030026310A1 (en) * 2001-08-06 2003-02-06 Motorola, Inc. Structure and method for fabrication for a lighting device
US6673667B2 (en) * 2001-08-15 2004-01-06 Motorola, Inc. Method for manufacturing a substantially integral monolithic apparatus including a plurality of semiconductor materials
US6980748B2 (en) * 2001-08-30 2005-12-27 International Business Machines Corporation SiGe or germanium flip chip optical receiver
US20030077529A1 (en) * 2001-10-15 2003-04-24 Honeywell Advanced Circuits, Inc. Check board replacement systems
US6831301B2 (en) * 2001-10-15 2004-12-14 Micron Technology, Inc. Method and system for electrically coupling a chip to chip package
CA2473222A1 (en) * 2002-01-15 2003-07-24 Sumitomo Electric Industries, Ltd. Optical waveguide module
US7169619B2 (en) * 2002-11-19 2007-01-30 Freescale Semiconductor, Inc. Method for fabricating semiconductor structures on vicinal substrates using a low temperature, low pressure, alkaline earth metal-rich process
US6813293B2 (en) 2002-11-21 2004-11-02 Finisar Corporation Long wavelength VCSEL with tunnel junction, and implant
US6806202B2 (en) 2002-12-03 2004-10-19 Motorola, Inc. Method of removing silicon oxide from a surface of a substrate
US7453129B2 (en) * 2002-12-18 2008-11-18 Noble Peak Vision Corp. Image sensor comprising isolated germanium photodetectors integrated with a silicon substrate and silicon circuitry
FR2857805B1 (en) * 2003-07-15 2006-04-21 Paul Ortais METHOD AND DEVICE FOR DATA TRANSMISSION
WO2005107026A2 (en) * 2004-04-15 2005-11-10 Binoptics Corporation Multi-level integrated photonic devices
US7348786B2 (en) * 2004-08-31 2008-03-25 Georgia Tech Research Corporation Probe module for testing chips with electrical and optical input/output interconnects, methods of use, and methods of fabrication
US20070126490A1 (en) * 2005-12-06 2007-06-07 Applied Materials, Inc. Patent Counsel, Legal Affairs Dept. Average time extraction circuit for eliminating clock skew
US20070127921A1 (en) * 2005-12-06 2007-06-07 Applied Materials, Inc. Average time extraction by multiplication
US20070127615A1 (en) * 2005-12-06 2007-06-07 Applied Materials, Inc. DC technique for eliminating phase ambiguity in clocking signals
US20070127922A1 (en) * 2005-12-06 2007-06-07 Applied Materials, Inc. Eliminating clock skew by using bidirectional signaling
US20070127930A1 (en) * 2005-12-06 2007-06-07 Applied Materials, Inc. Skew correction system eliminating phase ambiguity by using reference multiplication
US7639912B2 (en) * 2007-01-31 2009-12-29 Hewlett-Packard Development Company, L.P. Apparatus and method for subterranean distribution of optical signals
US7974505B2 (en) * 2007-10-17 2011-07-05 Bae Systems Information And Electronic Systems Integration Inc. Method for fabricating selectively coupled optical waveguides on a substrate
US8192638B2 (en) * 2007-10-18 2012-06-05 Bae Systems Information And Electronic Systems Integration Inc. Method for manufacturing multiple layers of waveguides
WO2009052479A2 (en) * 2007-10-19 2009-04-23 Bae Systems Information And Electronic Systems Integration Inc. Method for manufacturing vertical germanium detectors
WO2009055145A1 (en) * 2007-10-24 2009-04-30 Bae Systems Information And Electronic Systems Integration Inc. Method for fabricating a heater capable of adjusting refractive index of an optical waveguide
WO2009055778A1 (en) 2007-10-25 2009-04-30 Bae Systems Information And Electronic Systems Integration Inc. Method for manufacturing lateral germanium detectors
US7811844B2 (en) * 2007-10-26 2010-10-12 Bae Systems Information And Electronic Systems Integration Inc. Method for fabricating electronic and photonic devices on a semiconductor substrate
US8031343B2 (en) * 2007-10-29 2011-10-04 Bae Systems Information And Electronic Systems Integration Inc. High-index contrast waveguide optical gyroscope having segmented paths
WO2009058470A1 (en) * 2007-10-30 2009-05-07 Bae Systems Information And Electronic Systems Integration Inc. Method for fabricating butt-coupled electro-absorptive modulators
WO2009058580A1 (en) * 2007-10-31 2009-05-07 Bae Systems Information And Electronic Systems Integration Inc. High-injection heterojunction bipolar transistor
US7987066B2 (en) * 2008-08-29 2011-07-26 Bae Systems Information And Electronic Systems Integration Inc. Components and configurations for test and valuation of integrated optical busses
US7693354B2 (en) * 2008-08-29 2010-04-06 Bae Systems Information And Electronic Systems Integration Inc. Salicide structures for heat-influenced semiconductor applications
US8288290B2 (en) * 2008-08-29 2012-10-16 Bae Systems Information And Electronic Systems Integration Inc. Integration CMOS compatible of micro/nano optical gain materials
US7715663B2 (en) * 2008-08-29 2010-05-11 Bae Systems Information And Electronic Systems Integration Inc. Integrated optical latch
US7853101B2 (en) * 2008-08-29 2010-12-14 Bae Systems Information And Electronic Systems Integration Inc. Bi-rate adaptive optical transfer engine
US8148265B2 (en) * 2008-08-29 2012-04-03 Bae Systems Information And Electronic Systems Integration Inc. Two-step hardmask fabrication methodology for silicon waveguides
US7847353B2 (en) * 2008-12-05 2010-12-07 Bae Systems Information And Electronic Systems Integration Inc. Multi-thickness semiconductor with fully depleted devices and photonic integration
US8554025B2 (en) * 2009-06-30 2013-10-08 Oracle America, Inc. Optical connector with reduced mechanical-alignment sensitivity
US9305779B2 (en) * 2009-08-11 2016-04-05 Bae Systems Information And Electronic Systems Integration Inc. Method for growing germanium epitaxial films
US20110228803A1 (en) * 2010-03-19 2011-09-22 Finisar Corporation Vcsel with integral resistive region
US9450381B1 (en) 2015-03-19 2016-09-20 International Business Machines Corporation Monolithic integrated photonics with lateral bipolar and BiCMOS
US9372307B1 (en) 2015-03-30 2016-06-21 International Business Machines Corporation Monolithically integrated III-V optoelectronics with SI CMOS
EP3935763A4 (en) 2019-03-06 2022-12-07 Lightmatter, Inc. Photonic communication platform
CA3165628A1 (en) 2020-01-29 2021-08-05 Nikhil Kumar Low loss high efficiency photonic phase shifter
WO2021158500A1 (en) 2020-02-03 2021-08-12 Lightmatter, Inc. Photonic wafer communication systems and related packages
KR20220144410A (en) 2020-03-03 2022-10-26 사이퀀텀, 코퍼레이션 Fabrication Methods for Photonic Devices
CN111554814B (en) * 2020-05-11 2024-02-02 陕西师范大学 Integrated circuit based on perovskite material and preparation method thereof
WO2023064337A1 (en) 2021-10-13 2023-04-20 Lightmatter, Inc. Multi-tenant isolation on a multi-reticle photonic communication platform

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5051790A (en) * 1989-12-22 1991-09-24 David Sarnoff Research Center, Inc. Optoelectronic interconnections for integrated circuits

Family Cites Families (128)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4404265A (en) 1969-10-01 1983-09-13 Rockwell International Corporation Epitaxial composite and method of making
GB1319311A (en) 1970-06-04 1973-06-06 North American Rockwell Epitaxial composite and method of making
US3766370A (en) 1971-05-14 1973-10-16 Hewlett Packard Co Elementary floating point cordic function processor and shifter
US3802967A (en) 1971-08-27 1974-04-09 Rca Corp Iii-v compound on insulating substrate and its preparation and use
US4006989A (en) 1972-10-02 1977-02-08 Raytheon Company Laser gyroscope
US4174422A (en) 1977-12-30 1979-11-13 International Business Machines Corporation Growing epitaxial films when the misfit between film and substrate is large
US4284329A (en) 1978-01-03 1981-08-18 Raytheon Company Laser gyroscope system
JPS58158944A (en) 1982-03-16 1983-09-21 Futaba Corp Semiconductor device
US4484332A (en) 1982-06-02 1984-11-20 The United States Of America As Represented By The Secretary Of The Air Force Multiple double heterojunction buried laser device
US4482906A (en) 1982-06-30 1984-11-13 International Business Machines Corporation Gallium aluminum arsenide integrated circuit structure using germanium
US4661176A (en) 1985-02-27 1987-04-28 The United States Of America As Represented By The Secretary Of The Air Force Process for improving the quality of epitaxial silicon films grown on insulating substrates utilizing oxygen ion conductor substrates
US4846926A (en) 1985-08-26 1989-07-11 Ford Aerospace & Communications Corporation HcCdTe epitaxially grown on crystalline support
CA1292550C (en) 1985-09-03 1991-11-26 Masayoshi Umeno Epitaxial gallium arsenide semiconductor wafer and method of producing the same
JPS62119196A (en) 1985-11-18 1987-05-30 Univ Nagoya Method for growing compound semiconductor
FR2595509B1 (en) 1986-03-07 1988-05-13 Thomson Csf COMPONENT IN SEMICONDUCTOR MATERIAL EPITAXIA ON A SUBSTRATE WITH DIFFERENT MESH PARAMETER AND APPLICATION TO VARIOUS SEMICONDUCTOR COMPONENTS
JPS62216600A (en) 1986-03-18 1987-09-24 Oki Electric Ind Co Ltd Photo-acoustic transducing device
US4777613A (en) 1986-04-01 1988-10-11 Motorola Inc. Floating point numeric data processor
US4774205A (en) 1986-06-13 1988-09-27 Massachusetts Institute Of Technology Monolithic integration of silicon and gallium arsenide devices
US4891091A (en) 1986-07-14 1990-01-02 Gte Laboratories Incorporated Method of epitaxially growing compound semiconductor materials
US4815084A (en) 1987-05-20 1989-03-21 Spectra Diode Laboratories, Inc. Semiconductor laser with integrated optical elements
JPS6414949A (en) 1987-07-08 1989-01-19 Nec Corp Semiconductor device and manufacture of the same
US5081062A (en) 1987-08-27 1992-01-14 Prahalad Vasudev Monolithic integration of silicon on insulator and gallium arsenide semiconductor technologies
JPH0695554B2 (en) 1987-10-12 1994-11-24 工業技術院長 Method for forming single crystal magnesia spinel film
US4802182A (en) 1987-11-05 1989-01-31 Xerox Corporation Monolithic two dimensional waveguide coupled cavity laser/modulator
JP2691721B2 (en) 1988-03-04 1997-12-17 富士通株式会社 Semiconductor thin film manufacturing method
US4912087A (en) 1988-04-15 1990-03-27 Ford Motor Company Rapid thermal annealing of superconducting oxide precursor films on Si and SiO2 substrates
US5063166A (en) 1988-04-29 1991-11-05 Sri International Method of forming a low dislocation density semiconductor device
JPH01289108A (en) 1988-05-17 1989-11-21 Fujitsu Ltd Heteroepitaxy
US5221367A (en) 1988-08-03 1993-06-22 International Business Machines, Corp. Strained defect-free epitaxial mismatched heterostructures and method of fabrication
US4963949A (en) 1988-09-30 1990-10-16 The United States Of America As Represented Of The United States Department Of Energy Substrate structures for InP-based devices
DE68923756T2 (en) 1988-10-28 1996-03-07 Texas Instruments Inc Covered heat treatment.
US5286985A (en) 1988-11-04 1994-02-15 Texas Instruments Incorporated Interface circuit operable to perform level shifting between a first type of device and a second type of device
US4999842A (en) 1989-03-01 1991-03-12 At&T Bell Laboratories Quantum well vertical cavity laser
EP0417313B1 (en) 1989-03-20 1995-11-29 Idemitsu Kosan Company Limited Styrenic copolymer and production thereof
JPH02306680A (en) 1989-05-22 1990-12-20 Hikari Gijutsu Kenkyu Kaihatsu Kk Optoelectronic integrated circuit device and manufacture thereof
FR2650704B1 (en) 1989-08-01 1994-05-06 Thomson Csf PROCESS FOR THE MANUFACTURE BY EPITAXY OF MONOCRYSTALLINE LAYERS OF MATERIALS WITH DIFFERENT MESH PARAMETERS
US5310707A (en) 1990-03-28 1994-05-10 Superconductivity Research Laboratory International Substrate material for the preparation of oxide superconductors
FR2661040A1 (en) 1990-04-13 1991-10-18 Thomson Csf PROCESS FOR ADAPTING TWO CRYSTALLIZED SEMICONDUCTOR MATERIALS AND SEMICONDUCTOR DEVICE
US5173474A (en) 1990-04-18 1992-12-22 Xerox Corporation Silicon substrate having an epitaxial superconducting layer thereon and method of making same
US5358925A (en) 1990-04-18 1994-10-25 Board Of Trustees Of The Leland Stanford Junior University Silicon substrate having YSZ epitaxial barrier layer and an epitaxial superconducting layer
US5164359A (en) 1990-04-20 1992-11-17 Eaton Corporation Monolithic integrated circuit having compound semiconductor layer epitaxially grown on ceramic substrate
US5144409A (en) 1990-09-05 1992-09-01 Yale University Isotopically enriched semiconductor devices
US5442191A (en) 1990-09-05 1995-08-15 Yale University Isotopically enriched semiconductor devices
US5127067A (en) 1990-09-10 1992-06-30 Westinghouse Electric Corp. Local area network with star topology and ring protocol
DE4029060C2 (en) 1990-09-13 1994-01-13 Forschungszentrum Juelich Gmbh Process for the production of components for electronic, electro-optical and optical components
US5060031A (en) 1990-09-18 1991-10-22 Motorola, Inc Complementary heterojunction field effect transistor with an anisotype N+ ga-channel devices
US5418216A (en) 1990-11-30 1995-05-23 Fork; David K. Superconducting thin films on epitaxial magnesium oxide grown on silicon
US5225031A (en) 1991-04-10 1993-07-06 Martin Marietta Energy Systems, Inc. Process for depositing an oxide epitaxially onto a silicon substrate and structures prepared with the process
US5482003A (en) 1991-04-10 1996-01-09 Martin Marietta Energy Systems, Inc. Process for depositing epitaxial alkaline earth oxide onto a substrate and structures prepared with the process
US5116461A (en) 1991-04-22 1992-05-26 Motorola, Inc. Method for fabricating an angled diffraction grating
US5221413A (en) 1991-04-24 1993-06-22 At&T Bell Laboratories Method for making low defect density semiconductor heterostructure and devices made thereby
JP3130575B2 (en) 1991-07-25 2001-01-31 日本電気株式会社 Microwave and millimeter wave transceiver module
US5270298A (en) 1992-03-05 1993-12-14 Bell Communications Research, Inc. Cubic metal oxide thin film epitaxially grown on silicon
US5155658A (en) 1992-03-05 1992-10-13 Bell Communications Research, Inc. Crystallographically aligned ferroelectric films usable in memories and method of crystallographically aligning perovskite films
US5326721A (en) 1992-05-01 1994-07-05 Texas Instruments Incorporated Method of fabricating high-dielectric constant oxides on semiconductors using a GE buffer layer
EP0568064B1 (en) 1992-05-01 1999-07-14 Texas Instruments Incorporated Pb/Bi-containing high-dielectric constant oxides using a non-Pb/Bi-containing perovskite as a buffer layer
WO1994003931A1 (en) 1992-08-07 1994-02-17 Asahi Kasei Kogyo Kabushiki Kaisha Nitride based semiconductor device and manufacture thereof
US5514484A (en) 1992-11-05 1996-05-07 Fuji Xerox Co., Ltd. Oriented ferroelectric thin film
JPH06151872A (en) 1992-11-09 1994-05-31 Mitsubishi Kasei Corp Fet device
EP0600303B1 (en) 1992-12-01 2002-02-06 Matsushita Electric Industrial Co., Ltd. Method for fabrication of dielectric thin film
US5248564A (en) 1992-12-09 1993-09-28 Bell Communications Research, Inc. C-axis perovskite thin films grown on silicon dioxide
US5347157A (en) 1992-12-17 1994-09-13 Eastman Kodak Company Multilayer structure having a (111)-oriented buffer layer
US5293050A (en) 1993-03-25 1994-03-08 International Business Machines Corporation Semiconductor quantum dot light emitting/detecting devices
US5456205A (en) 1993-06-01 1995-10-10 Midwest Research Institute System for monitoring the growth of crystalline films on stationary substrates
US5444016A (en) 1993-06-25 1995-08-22 Abrokwah; Jonathan K. Method of making ohmic contacts to a complementary III-V semiconductor device
US5480829A (en) 1993-06-25 1996-01-02 Motorola, Inc. Method of making a III-V complementary heterostructure device with compatible non-gold ohmic contacts
US5450812A (en) 1993-07-30 1995-09-19 Martin Marietta Energy Systems, Inc. Process for growing a film epitaxially upon an oxide surface and structures formed with the process
US5576879A (en) 1994-01-14 1996-11-19 Fuji Xerox Co., Ltd. Composite optical modulator
GB2287327A (en) 1994-03-02 1995-09-13 Sharp Kk Electro-optic apparatus
US6469357B1 (en) 1994-03-23 2002-10-22 Agere Systems Guardian Corp. Article comprising an oxide layer on a GaAs or GaN-based semiconductor body
US5478653A (en) 1994-04-04 1995-12-26 Guenzer; Charles S. Bismuth titanate as a template layer for growth of crystallographically oriented silicon
US5528414A (en) 1994-05-05 1996-06-18 Lots Technology Two dimensional electro-optic modulator array
US5436759A (en) 1994-06-14 1995-07-25 The Regents Of The University Of California Cross-talk free, low-noise optical amplifier
DE4421007A1 (en) 1994-06-18 1995-12-21 Philips Patentverwaltung Electronic component and method for its production
US5828080A (en) 1994-08-17 1998-10-27 Tdk Corporation Oxide thin film, electronic device substrate and electronic device
US5635741A (en) 1994-09-30 1997-06-03 Texas Instruments Incorporated Barium strontium titanate (BST) thin films by erbium donor doping
US5778018A (en) 1994-10-13 1998-07-07 Nec Corporation VCSELs (vertical-cavity surface emitting lasers) and VCSEL-based devices
US5670798A (en) 1995-03-29 1997-09-23 North Carolina State University Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact non-nitride buffer layer and methods of fabricating same
US5606184A (en) 1995-05-04 1997-02-25 Motorola, Inc. Heterostructure field effect device having refractory ohmic contact directly on channel layer and method for making
US5790583A (en) 1995-05-25 1998-08-04 Northwestern University Photonic-well Microcavity light emitting devices
US5926496A (en) 1995-05-25 1999-07-20 Northwestern University Semiconductor micro-resonator device
US5825799A (en) 1995-05-25 1998-10-20 Northwestern University Microcavity semiconductor laser
US5614739A (en) 1995-06-02 1997-03-25 Motorola HIGFET and method
JP3335075B2 (en) 1995-06-06 2002-10-15 キヤノン株式会社 Network system, node device, and transmission control method
KR100189966B1 (en) 1995-06-13 1999-06-01 윤종용 Mos transistor of soi structure and method for manufacturing the same
US5753934A (en) 1995-08-04 1998-05-19 Tok Corporation Multilayer thin film, substrate for electronic device, electronic device, and preparation of multilayer oxide thin film
JPH0964477A (en) 1995-08-25 1997-03-07 Toshiba Corp Semiconductor light emitting element and its manufacture
JPH09113767A (en) 1995-09-29 1997-05-02 Motorola Inc Electronic part to match optical transmission structure
US5861966A (en) 1995-12-27 1999-01-19 Nynex Science & Technology, Inc. Broad band optical fiber telecommunications network
US5729394A (en) 1996-01-24 1998-03-17 Hewlett-Packard Company Multi-direction optical data port
FR2744578B1 (en) 1996-02-06 1998-04-30 Motorola Semiconducteurs HIGH FREQUENCY AMPLIFIER
US5729641A (en) 1996-05-30 1998-03-17 Sdl, Inc. Optical device employing edge-coupled waveguide geometry
US5733641A (en) 1996-05-31 1998-03-31 Xerox Corporation Buffered substrate for semiconductor devices
US5858814A (en) 1996-07-17 1999-01-12 Lucent Technologies Inc. Hybrid chip and method therefor
US5830270A (en) 1996-08-05 1998-11-03 Lockheed Martin Energy Systems, Inc. CaTiO3 Interfacial template structure on semiconductor-based material and the growth of electroceramic thin-films in the perovskite class
AU3632697A (en) 1996-08-12 1998-03-06 Energenius, Inc. Semiconductor supercapacitor system, method for making same and articles produced therefrom
US5764676A (en) 1996-09-26 1998-06-09 Xerox Corporation Transversely injected multiple wavelength diode laser array formed by layer disordering
JPH10126350A (en) 1996-10-15 1998-05-15 Nec Corp Optical network, optical branch insertion node, and fault recovery system
US5912068A (en) 1996-12-05 1999-06-15 The Regents Of The University Of California Epitaxial oxides on amorphous SiO2 on single crystal silicon
US5741724A (en) 1996-12-27 1998-04-21 Motorola Method of growing gallium nitride on a spinel substrate
US5778116A (en) 1997-01-23 1998-07-07 Tomich; John L. Photonic home area network fiber/power insertion apparatus
US5952695A (en) 1997-03-05 1999-09-14 International Business Machines Corporation Silicon-on-insulator and CMOS-on-SOI double film structures
US6114996A (en) 1997-03-31 2000-09-05 Qualcomm Incorporated Increased bandwidth patch antenna
US6008762A (en) 1997-03-31 1999-12-28 Qualcomm Incorporated Folded quarter-wave patch antenna
US5857049A (en) 1997-05-05 1999-01-05 Lucent Technologies, Inc., Precision alignment of optoelectronic devices
US5937285A (en) 1997-05-23 1999-08-10 Motorola, Inc. Method of fabricating submicron FETs with low temperature group III-V material
JP3535527B2 (en) 1997-06-24 2004-06-07 マサチューセッツ インスティテュート オブ テクノロジー Controlling threading dislocations in germanium-on-silicon using graded GeSi layer and planarization
JP3813740B2 (en) 1997-07-11 2006-08-23 Tdk株式会社 Substrates for electronic devices
US6222654B1 (en) 1997-08-04 2001-04-24 Lucent Technologies, Inc. Optical node system for a ring architecture and method thereof
US5940691A (en) 1997-08-20 1999-08-17 Micron Technology, Inc. Methods of forming SOI insulator layers and methods of forming transistor devices
US6002375A (en) 1997-09-02 1999-12-14 Motorola, Inc. Multi-substrate radio-frequency circuit
US5981400A (en) 1997-09-18 1999-11-09 Cornell Research Foundation, Inc. Compliant universal substrate for epitaxial growth
AU9674498A (en) 1997-10-10 1999-05-03 Cornell Research Foundation Inc. Methods for growing defect-free heteroepitaxial layers
US6058131A (en) 1997-11-17 2000-05-02 E-Tek Dynamics, Inc. Wavelength stabilization of laser source using fiber Bragg grating feedback
US6020222A (en) 1997-12-16 2000-02-01 Advanced Micro Devices, Inc. Silicon oxide insulator (SOI) semiconductor having selectively linked body
JPH11274467A (en) 1998-03-26 1999-10-08 Murata Mfg Co Ltd Photo-electronic integrated-circuit device
US6055179A (en) 1998-05-19 2000-04-25 Canon Kk Memory device utilizing giant magnetoresistance effect
US6064078A (en) 1998-05-22 2000-05-16 Xerox Corporation Formation of group III-V nitride films on sapphire substrates with reduced dislocation densities
US6113690A (en) 1998-06-08 2000-09-05 Motorola, Inc. Method of preparing crystalline alkaline earth metal oxides on a Si substrate
KR20000003975A (en) 1998-06-30 2000-01-25 김영환 Method for manufacturing bonding-type soi wafer having a field oxide
US6121642A (en) 1998-07-20 2000-09-19 International Business Machines Corporation Junction mott transition field effect transistor (JMTFET) and switch for logic and memory applications
US6128178A (en) 1998-07-20 2000-10-03 International Business Machines Corporation Very thin film capacitor for dynamic random access memory (DRAM)
US6103008A (en) 1998-07-30 2000-08-15 Ut-Battelle, Llc Silicon-integrated thin-film structure for electro-optic applications
JP3159255B2 (en) 1998-09-16 2001-04-23 日本電気株式会社 Sputter growth method for electrodes used in ferroelectric capacitors
US6355939B1 (en) 1998-11-03 2002-03-12 Lockheed Martin Corporation Multi-band infrared photodetector
US6173474B1 (en) 1999-01-08 2001-01-16 Fantom Technologies Inc. Construction of a vacuum cleaner head
US6180486B1 (en) 1999-02-16 2001-01-30 International Business Machines Corporation Process of fabricating planar and densely patterned silicon-on-insulator structure
US6143072A (en) 1999-04-06 2000-11-07 Ut-Battelle, Llc Generic process for preparing a crystalline oxide upon a group IV semiconductor substrate

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5051790A (en) * 1989-12-22 1991-09-24 David Sarnoff Research Center, Inc. Optoelectronic interconnections for integrated circuits

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2002099897A1 (en) * 2001-06-01 2002-12-12 Motorola, Inc., A Corporation Of The State Of Delaware Optically-communicating integrated circuits
SG144744A1 (en) * 2002-02-26 2008-08-28 Intel Corp Waveguide and method
WO2018069158A1 (en) 2016-10-11 2018-04-19 Basf Se Protease resistant to natural inhibitors

Also Published As

Publication number Publication date
US6477285B1 (en) 2002-11-05
TW508834B (en) 2002-11-01
AU2001261810A1 (en) 2002-01-14

Similar Documents

Publication Publication Date Title
US6477285B1 (en) Integrated circuits with optical signal propagation
US20020030246A1 (en) Structure and method for fabricating semiconductor structures and devices not lattice matched to the substrate
US20040232430A1 (en) Structure and method for fabricating semiconductor structures and devices for detecting an object
US20030015770A1 (en) Optical waveguide trenches in composite integrated circuits
US20030015720A1 (en) Structure and method for fabricating a printed circuit board utilizing a semiconductor structure and an embedded waveguide
US20030034538A1 (en) Tunable laser array in composite integrated circuitry
US20020195610A1 (en) Structure and method for fabricating a semiconductor device with a side interconnect
WO2003007334A2 (en) Semiconductor structures and devices for detecting chemical reactant
US20020181825A1 (en) Optical clock signal distribution
US6472276B1 (en) Using silicate layers for composite semiconductor
US20030036213A1 (en) Optical switch with multiplexed data and control signals separated by group velocity dispersion
WO2002003114A1 (en) Integrated circuits with optical interconnect
US20030022456A1 (en) Interferometer gating of an optical clock for an integrated circuit
US20040232431A1 (en) Semiconductor structure and method for implementing cross-point switch functionality
US20030013219A1 (en) Structure and method for fabricating semiconductor structures and devices utilizing electro-optic structures
US20030021515A1 (en) Semiconductor structure employing a multi-path wave guide to concurrently route signals
US20020181827A1 (en) Optically-communicating integrated circuits
WO2003007440A2 (en) Integrated light source for frequency adjustment
US20030038299A1 (en) Semiconductor structure including a compliant substrate having a decoupling layer, device including the compliant substrate, and method to form the structure and device
US20020175334A1 (en) Optical data converter
US20030034508A1 (en) Microprocessor in MOS with integrated cordic in compound semiconductor on a common substrate
US20020181828A1 (en) Structure for an optically switched device utilizing the formation of a compliant substrate for materials used to form the same
US20030007533A1 (en) Optically tuned transistor
US20030017625A1 (en) Structure and method for fabricating an optical device in a semiconductor structure
US20030022408A1 (en) Fabrication of an arrayed waveguide grating device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP