WO2003079662A9 - System and method for translation of sdram and ddr signals - Google Patents

System and method for translation of sdram and ddr signals

Info

Publication number
WO2003079662A9
WO2003079662A9 PCT/US2003/007403 US0307403W WO03079662A9 WO 2003079662 A9 WO2003079662 A9 WO 2003079662A9 US 0307403 W US0307403 W US 0307403W WO 03079662 A9 WO03079662 A9 WO 03079662A9
Authority
WO
WIPO (PCT)
Prior art keywords
sdram
ddr
memory
interface
signals
Prior art date
Application number
PCT/US2003/007403
Other languages
French (fr)
Other versions
WO2003079662A3 (en
WO2003079662A2 (en
Inventor
Hossein Amidi
Kelvin Marino
Original Assignee
Smart Modular Technologies Inc
Hossein Amidi
Kelvin Marino
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Smart Modular Technologies Inc, Hossein Amidi, Kelvin Marino filed Critical Smart Modular Technologies Inc
Priority to AU2003218081A priority Critical patent/AU2003218081A1/en
Publication of WO2003079662A2 publication Critical patent/WO2003079662A2/en
Publication of WO2003079662A3 publication Critical patent/WO2003079662A3/en
Publication of WO2003079662A9 publication Critical patent/WO2003079662A9/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/1063Control signal output circuits, e.g. status or busy flags, feedback command signals
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1072Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers for memories with random access ports synchronised on clock signal pulse trains, e.g. synchronous memories, self timed memories
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • G11C7/109Control signal input circuits

Definitions

  • the present invention relates generally to memory systems and more particularly to a system and method for translating signals between SDRAM and
  • SDRAM Synchronous Dynamic Random Access Memory
  • SDRAM is a type of computer memory that runs synchronously to the system clock.
  • SDRAM is tied to the system clock and is designed to be able to read or write from memory in a burst mode after a prescribed latency period (i.e., typically after an initial read or write latency).
  • SDRAM can write from memory at 1 clock cycle per access (zero wait states) at memory burst speed up to 133 MHZ or SDRAM can read from memory at 2 clock/3 clock cycles per access at memory burst speeds up to 133 MHZ or higher. For instance, memory is written or read from the SDRAM on the positive edge of the clock signal. Accordingly, data is only transferred once per clock cycle.
  • SDRAM memory has become a memory standard for modern personal computers (PC's) because its synchronized design permits support for high bus speeds. For proper operation, the entire memory must be fast enough for the bus speed of the system. Due to the increased speed of the SDRAM, it has become one of the leading standards for computer memories.
  • DDR SDRAM Double Data Rate SDRAM
  • the significant difference between SDRAM and DDR SDRAM is that data is written and read on both edges of the clock signal. For instance, data can be accessed on both the positive and negative edges thereby increasing the bandwidth of the memory by two.
  • the bandwidth of the DDR SDRAM system is increased because data can be accessed on both edges (i.e. positive and negative) of the system clock thereby doubling the speed of the system. Furthermore, in a DDR SDRAM system, the data is written/read with a Data Strobe (DQS) signal which is an asynchronous signal.
  • DQS Data Strobe
  • DDR SDRAM and regular SDRAM memory are not interchangeable. Accordingly, a system designed for DDR SDRAM cannot use regular SDRAM memory. Conversely, a system designed for regular SDRAM memory cannot be upgraded to DDR SDRAM by simply inserting the DDR SDRAM memory. This may be inconvenient for owner's and manufacturers of PC's because they might already have a large stockpile of only one type of memory. For instance, a manufacturer of PC's might have a large stock of regular SDRAM memory that needs to be used. However, the PC's are designed for DDR SDRAM memory. The stock of regular SDRAM memory cannot be used in the PC's due to incompatibility such that the regular SDRAM memory will be wasted.
  • the present invention addresses the above-mentioned deficiencies in the different memory systems by providing a translator that can make systems designed for one type of memory compatible with the other type of memory. More specifically, the present invention provides a method and system for allowing regular SDRAM memory to be used by a system designed for DDR SDRAM memory. Conversely, the present invention allows systems designed for DDR SDRAM memory to use regular SDRAM memory. Accordingly, the present invention provides a translator which allows either type of memory (i.e, DDR SDRAM or regular SDRAM) to be used.
  • a circuit for converting signals between a memory interface and a memory array is disclosed.
  • the memory interface is not the same type as the memory array such that the signals between the interface and the array need to be synchronized and translated.
  • the circuit includes an interface converter for shifting the logic levels of the signals between the memory interface and the memory array.
  • the circuit has a translation block for translating and synchronizing the signals. In this respect signals between the memory array and the memory interface are synchronized and translated such that the memory array can be used with a memory interface of a different type.
  • the memory interface is a SDRAM memory interface and the memory array is an DDR SDRAM memory array.
  • the memory interface may be a DDR SDRAM memory interface and the memory array is a SDRAM memory array.
  • the interface converter will be configured to shift the logic levels between the memory interface and the memory array between LVTTL and SSTL-II logic levels.
  • the translation block will include a burst address decoder for decoding burst address lengths between the memory interface and the memory array.
  • the translation block further includes a buffer for synchronizing the signals between the memory interface and the memory array due to any bandwidth mismatch.
  • a method of synchronizing and translating signals between a memory array and a memory interface wherein the memory array is not the same type as the memory interface.
  • the method commences by shifting the logic levels of the signals between the memory array and the memory interface. In this respect, the logic levels of the signals are shifted between LVTTL and SSTL-II logic levels for SDRAM and DDR SDRAM conversion. Next, address and control signals are translated between the memory interface and the memory array. Finally, the signals are synchronized between the memory array and the memory interface.
  • the synchronization process allows for bandwidth mismatch between the memory array and the memory interface.
  • the signals are translated using a burst address decoder and synchronized through the use of a buffer.
  • Figure 1 is a block diagram illustrating a plug-in module for a
  • Figure 2 is a block diagram of a DDR SDRAM to SDRAM translator;
  • Figure 3 is a block diagram of the DDR to SDRAM ASIC shown in Figure 2;
  • Figure 4 is a circuit diagram of a DDR SDRAM to SDRAM bit convertor for the translator shown in Figure 2;
  • Figure 5 is a circuit diagram of a SDRAM to DDR bit convertor for the translator shown in Figure 2;
  • Figure 6 is a circuit diagram of a synchronous dual pipeline synchronizing FIFO for the translator shown in Figure 2;
  • Figure 7 is a circuit diagram of a mode address decoder for the translator shown in Figure 2;
  • Figure 8 is a block diagram illustrating a plug-in module for a
  • FIG. 9 is a block diagram of a SDRAM to DDR SDRAM translator
  • Figure 10 is a block diagram of the SDRAM to DDR SDRAM
  • Figure 11 is a circuit diagram of a DDR to SDRAM bit convertor for the translator shown in Figure 8;
  • Figure 12 is a circuit diagram of a SDRAM to DDR SDRAM bit convertor for the translator shown in Figure 8;
  • Figure 13 is a circuit diagram of a synchronous dual pipeline synchronizing FIFO for the translator shown in Figure 8;
  • Figure 14 is a circuit diagram of a mode register and address decoder for the translator shown in Figure 8;
  • Figure 15 is a timing diagram for a DDR SDRAM read wave form;
  • Figure 16 is a timing diagram for a SDRAM read wave form;
  • FIG. 17 is a timing diagram for a DDR SDRAM write wave form
  • Figure 18 is a timing diagram for a SDRAM write wave form
  • Figures 19 - 21 are state diagrams for the finite state machines of both the DDR SDRAM to SDRAM and SDRAM to DDR SDRAM translators.
  • FIG. 1 is a block diagram of a 72 bit registered DDR module 10 for use in a computing device compliant with the DDR memory standard.
  • DDR also refers to the DDR SDRAM memory standard.
  • the module 10 is a memory module such as a DIMM or SIMM for a computing device such as a personal computer.
  • the module 10 is insertable into a DDR memory slot of the computing device and allows SDRAM memory on the module 10 to be used in a computing device designed for DDR memory.
  • the module 10 contains nine SDRAM memory chips 12a - 12i which are compliant with the SDRAM memory standard. Associated with each respective memory chip 12a - 12i is a resistor pack 14a - 14i which contains a network of eight resistors for each memory chip 12a - 12i, as is standard in a SDRAM memory system. The SDRAM memory chips 12a - 12i and the resistors chips 14a - 14i form a standard SDRAM memory array 22.
  • the module 10 also includes a phase lock loop (PLL) 20 which is capable of generating an internal timing reference which is used by systems of the module 10.
  • PLL phase lock loop
  • the module 10 includes two general purpose registers 16a and 16b which are used by a DDR to SDRAM ASIC 18 in converting the signals between the computing device and the module 10 for proper functionality.
  • the DDR to SDRAM ASIC 18 and registers 16 form a DDR to SDRAM translator interface 24.
  • the DDR to SDRAM translator interface 24 is operable to convert the control, data, and addressing signals between the computing device and the SDRAM memory chips 12a - 12i.
  • DDR to SDRAM translator interface 24 is being shown to operate on a memory module 10, it will be recognized by those of ordinary skill in the art that the translator interface 24 can also be used on a motherboard of a computing device or in an embedded system.
  • the module 10 is only shown of one illustrative use for the translator interface 24.
  • FIG. 2 is a block diagram showing the DDR to SDRAM translator interface 24 which can be used to translate signals from a SDRAM memory array 22 to a DDR (SDRAM) memory interface 26.
  • the DDR memory interface 26 receive signals from the computing system.
  • the DDR memory interface 26 is operative to connect to a DDR memory module and provide the correct connectivity and signals between the DDR memory module and the computing . system.
  • the main processor for the computing system generates signals at the system-side for the DDR memory.
  • the processor of the computing system and the DDR memory interface 26 are configured to generate signals compatible only to a DDR memory array. Therefore, the signals between the DDR memory interface 26 and the SDRAM memory array 22 need to be translated and synchronized for the SDRAM memory array 22 to function correctly.
  • the read and write wave forms for DDR and SDRAM memories are shown in Figures 15 - 18.
  • the translator interface 24 includes a DDR to SDRAM ASIC (application specific integrated circuit) 18 and a register 16.
  • the DDR to SDRAM ASIC 18 is a signals translator between the DDR memory interface 26 and the SDRAM memory array 22.
  • the DDR to SDRAM ASIC 18 receives control signals, address signals and data signals from the DDR memory interface 26.
  • address lines addr 28, and data bus lines dq 32 are connected to the DDR to SDRAM ASIC 18 which translates them for use by the SDRAM memory array 22.
  • Address lines addr 28 are translated to address lines raddr 34 for the SDRAM memory array 22, while data lines dq 32 are translated to dq_out 36.
  • the SDRAM register 16 is a standard register that supports custom modes of the SDRAM memory array 22. In this respect, the SDRAM register 16 may be operative to support any low-power mode of the SDRAM memory array 22 or buffer and clock the load of SDRAM memory array 22.
  • FIG. 3 a block diagram of the DDR to SDRAM ASIC 18 is shown.
  • System-side DDR memory data bus and DQS signals are connected into the DDR to SDRAM ASIC 18 by DDR DATA/DQS buses 38.
  • DDR control/address signals 40 connect the system-side DDR memory control/address signals into the DDR to SDRAM ASIC 18.
  • System clock 30 is also inputted into the DDR to SDRAM ASIC 18.
  • the DDR to SDRAM ASIC 18 has an SSTL-II to LVTTL interface conversion 42 to provide the appropriate logic levels between the DDR memory interface 26 and SDRAM memory array 22.
  • the DDR memory operates using SSTL-II (stub series-terminate logic) levels wherein V DD is about 2.5V.
  • regular SDRAM uses LVTTL (low voltage transistor-transistor logic) levels wherein V DD is about 3.3 V. Therefore the interface conversion 42 is operative to shift the logic levels of the incoming and outgoing signals accordingly.
  • the interface conversion 42 converts the interface logic of DDR SDRAM to regular SDRAM for voltage levels and interface architecture.
  • the DDR to SDRAM ASIC 18 further includes a translation block 44 which has a mode register and burst address decoder 46.
  • the DDR to SDRAM ASIC 18 also has a synchronous dual pipeline synchronizing FIFO buffer 48 and a DQS Generator Finite State Machine 50.
  • the translation block 44 provides the correct timing of signals between the DDR memory interface 26 and the SDRAM memory array 22.
  • the DDR to SDRAM ASIC 18 further includes an internal SDRAM. register 52 and delay lock loop (DLL) 54 for an internal system clock of the ASIC 18.
  • DLL delay lock loop
  • the mode register and burst address decoder 46 converts burst lengths from the DDR memory interface 26 into burst lengths that are recognized by the SDRAM memory array 22.
  • FIG 7 a circuit for the mode register and address decoder 46 is shown.
  • the decoder 46 must convert the burst modes from the DDR memory interface 26 into standard SDRAM burst modes.
  • the decoder 46 has an encoder 700 and a first set of multiplexers 702a - 702c. The inputs to the multiplexers 702a, 702b, and 702c are the different burst modes "010", " 001", and "000" for the SDRAM memory array 22.
  • the input to the encoder 700 are address lines add[0], add[l] and add[2] which indicate the DDR burst mode.
  • the appropriate multiplexer is enabled depending upon the burst mode indicated by the address lines add[0], add[l] and add[2].
  • the output of the multiplexers 702a - 702c are the input to a second set of multiplexers 704a - 704c which also have address lines add[0], add[l], and add[2] as inputs.
  • the multiplexers 704a - 704c are enabled by logically ANDING eke, cs_n, ras_n, cas n and we_n with AND gate 706.
  • the mode register and address decoder 46 further includes address latch 708 which latches address lines add[3] to add[l 1].
  • the address lines add[3] to addfll] from the address latch 708 are placed on address bus 710, along with the outputs from the multiplexers 704a - 704c (i.e., mux_burst[0], mux_burst[l], and mux_burst[2].
  • the bus_addr[ll:0] lines are inputted into shift register 712 for use in burst mode, or inputted into multiplexer bus mux 714.
  • control signals are fed into AND gates 718 and 720 with the result being logically OR'ed by OR gate 722.
  • the output of the bus mux multiplexer 714 are address lines addr[l 1 :0] which are fed into address latch 716 and can be accessed as raddr[ll:0] 24 by the SDRAM memory array 22.
  • the FIFO buffer 48 of the ASIC 18 performs bandwidth mismatch conversion to synchronize the DDR memory interface 26 and the SDRAM memory array 22, As previously mentioned, the DDR memory interface 26 operates at twice the bandwidth of the SDRAM memory array 22.
  • the dual pipeline FIFO buffer 48 can accommodate for the frequency mismatch by storing data from the DDR memory interface 26 that cannot be immediately written or read by the SDRAM memory array 22. Therefore the FIFO buffer 48 can synchronize the read/ write cycles.
  • FIG. 6 a circuit diagram for the FIFO buffer 48 is shown.
  • Data lines 602 are inputted into buffers 604a - 604d.
  • buffers 604b and 604c are not shown.
  • Buffer 604a stores word "0”
  • buffer 604b stores word "1”
  • buffer 604c stores word "2”
  • buffer 604d stores word "3”.
  • Each buffer 604 is appropriately enabled from counter 608 and 2x4 decoder 610.
  • the counter 608 will provide a count which is decoded by the decoder 610 to enable the appropriate buffer 604.
  • 4x1 multiplexer 614 When the appropriate buffer 604 is enabled, it's output is sent to 4x1 multiplexer 614 which is enabled at the appropriate timing reference signal by a second counter 612.
  • the 4x1 multiplexer 614 can synchronize the data output for use by the SDRAM memory array 22.
  • a DDR to SDRAM Bit conversion circuit 400 is shown.
  • the data from the DDR memory interface 26 is four bit data whereas the SDRAM memory array 22 uses eight bit data. Therefore it is necessary to convert the data for proper operation.
  • the conversion circuit 400 has a lower bit buffer 402a and an upper bit buffer 402b.
  • Data bus D[3:0] is inputted into each buffer.
  • Each buffer is enabled by a clock-in signal clk_in(dqs) which corresponds to the datastrobe dqs signal.
  • the eight bit SDRAM data must be converted to four bits for the DDR memory interface 26.
  • a SDRAM to DDR bit conversion (Byte to Nibble) circuit 500 is shown.
  • Eight bit data 502 from the SDRAM memory array 22 is segregated into two sets for four bit data 504a and 504b which is inputted into multiplexer 506.
  • a select signal "Sel” enables the multiplexer 506 to output the four bit data on data bus 512.
  • the outputted four bit data 512 is inputted into driver module 508 that is controlled by DQS generator FSM 50.
  • a timing signal from DLL 54 is provided to the drivers 508.
  • the drivers 508 are operative to output four bit data, as well as corresponding data strobe signal DQS for use by the DDR memory interface 26.
  • a dqs_enb state machine diagram for the DQS generator FSM 50 is shown.
  • the dqs_enb state machine will check the incoming signals (eke, cs_n, ras_n, cas_n and we_n) to detect the read signal command. If the read signal command is detected, the dqs_enb machine will generate the appropriate dqs_enb signal. Because there are three possible burst modes lengths, the dqs_enb machine will need to detect which burst mode is set and act accordingly.
  • a latency counter state machine diagram is shown for the DQS generator FSM 50.
  • the latency counter state machine will also detect the read command signal, but will also detect the latency of the device and generate a latency enable for 2 or 3 latency.
  • the dqs_enb state machine (i.e., Figure 19) will receive the latency enable signal from the latency counter FSM shown in Figure 20.
  • a dqs_state_machine state diagram for the DQS generator FSM 50 is shown.
  • the dqs_state_machine FSM will generate the actual DQS (data strobe) signal based on the dqs_enb and latency_counter FSM's.
  • the dqs signal could vary in shapes based on burst mode of 2, 4, or 8.
  • the DQS signal is derived from the drivers 508 based upon the DQS generator 50, as shown in Figure 5.
  • FIG. 8 is a block diagram of a 72 bit registered SDRAM module 810 for use in a computing device compliant with the SDRAM memory standard.
  • the module 810 is a memory module such as a DIMM or SIMM for a computing device such as a personal computer.
  • the module 810 is insertable into a SDRAM memory slot of the computing device and allows DDR memory to be used in a computing device designed for SDRAM memory.
  • the module 810 contains nine DDR memory chips
  • each respective memory chip 812a - 812i which are compliant with the DDR memory standard.
  • a resistor pack 814a - 814i which contains a network of eight resistors for each memory chip 812a - 812i, as is standard in registered DDR memory systems.
  • the module 810 also includes a phase lock loop (PLL) 820 which is capable of generating an internal timing reference which is used by systems of the module 810.
  • PLL phase lock loop
  • the module 810 includes two general purpose registers 816a and 816b which are used by a SDRAM to DDR ASIC 818 that converts the signals between the computing device and the module 810 for proper functionality.
  • the SDRAM to DDR ASIC 818 and the registers 816 form a SDRAM to DDR translator interface 824.
  • the SDRAM to DDR translator interface 824 is operable to convert the control, data, and addressing signals between the computing device and the DDR memory chips 812a - 812i. In this regard, it is possible to use DDR memory chips 812a - 812i in a computing device which was designed for SDRAM memory chips.
  • the SDRAM to DDR translator interface 824 is being shown to operate on a memory module 810, it will be recognized by those of ordinary skill in the art that the translator interface 824 can also be used on a motherboard of a computing device or in an embedded system.
  • the module 810 is only shown as one illustrative use for the translator interface 824.
  • FIG. 9 is a block diagram showing the SDRAM to DDR translator interface 824 which can be used to translate signals from the DDR memory array 822 to a SDRAM memory interface 926.
  • the SDRAM memory interface 926 receive signals from the computing system.
  • the SDRAM memory interface 926 is operative to connect to a SDRAM memory module and provide the correct connectivity and signals between the SDRAM memory module and the computing system.
  • the main processor for the computing system generates signals at the system-side for the SDRAM memory.
  • the processor of the computing system and the SDRAM memory interface 926 are configured to generate signals compatible only to a SDRAM memory array. Therefore, the signals between the SDRAM memory interface 926 and the DDR memory array 822 need to be translated and synchronized for the DDR memory array 822 to function correctly.
  • the translator interface 824 includes a SDRAM to DDR ASIC (application specific integrated circuit) 818 and a register 816.
  • the SDRAM to DDR ASIC 818 is a signals translator between the SDRAM memory interface 926 and the DDR memory array 822.
  • the SDRAM to DDR ASIC 818 receives control signals, address signals and data signals from the SDRAM memory interface 926.
  • address lines addr 928 and data bus lines dq 932 are connected to the SDRAM to DDR ASIC 818 which translates them for use by the DDR memory array 822.
  • Address lines addr 928 are translated to address lines raddr 934, while data lines dq 932 are translated to dq_out 936.
  • the DDR register 816 is a standard register that supports custom modes of the DDR memory array 822. In this respect, the DDR register 816 may be operative to support any low-power mode of the DDR memory array 822 or buffer and clock the load of DDR memory array 822.
  • FIG. 10 a block diagram of the SDRAM to DDR ASIC 818 is shown.
  • System-side SDRAM memory data buses are connected into the SDRAM to DDR ASIC 818 by SDRAM DATA buses 838.
  • SDRAM control/address signals 840 connect the system-side SDRAM memory control/address signals into the SDRAM to DDR ASIC 818.
  • System clock 930 is also inputted into the SDRAM to DDR ASIC 818.
  • the SDRAM to DDR ASIC 818 has an LVTTL to SSTL-II interface conversion 1042 to provide the appropriate logic levels between the SDRAM memory interface 926 and DDR memory array 822, as previously discussed.
  • the DDR memory operates using SSTL-II (stub series-terminate logic) levels wherein V DD is about 2.5N.
  • regular SDRAM uses LNTTL (low voltage transistor-transistor logic) levels wherein V DD is about 3.3 V. Therefore the interface conversion 1042 is operative to shift the logic levels of the mcoming and outgoing signals accordingly.
  • the interface conversion 1042 converts the interface logic of SDRAM to regular DDR SDRAM for voltage levels and interface architecture.
  • the SDRAM to DDR ASIC 818 further includes a translation block 1044 which has a mode register and burst address decoder 1046.
  • the SDRAM to DDR ASIC 818 also has a synchronous dual pipeline synchronizing FIFO buffer 1048 and a DQS Generator Finite State Machine 1050.
  • the translation block 1044 provides the correct timing of signals between the SDRAM memory interface 926 and the DDR memory array 822.
  • the SDRAM to DDR ASIC 818 further includes an internal DDR register 1052 and delay lock loop (DLL) 1054 for an internal system clock of the ASIC 818.
  • DLL delay lock loop
  • the mode register and burst address decoder 1046 converts burst lengths from the SDRAM memory interface 926 into burst lengths that are recognized by the DDR memory array 822.
  • a circuit for the mode register and address decoder 1046 is shown.
  • the decoder 1046 must convert the burst modes from the SDRAM memory interface 926 into standard DDR burst modes.
  • the decoder 1046 has an encoder 1400 and a first set of multiplexers 1402a - 1402c. The inputs to the multiplexers 1402a, 1402b, and 1402c are the. different burst modes "010", "001", and "000" for the DDR memory array 822.
  • the input to the encoder 1400 are address lines add[0], add[l] and add[2] which indicate the SDRAM burst mode.
  • the appropriate multiplexer is enabled depending upon the burst mode indicated by the address lines add[0], add[l] and add[2].
  • the output of the multiplexers 1402a - 1402c are the input to a second set of multiplexers 1404a - 1404c which also have address lines add[0], add[l], and add[2] as inputs.
  • the multiplexers 1404a - 1404c are enabled by logically ANDING eke, cs_n, ras_n, cas_n and we_n with AND gate 1406.
  • the mode register and address decoder 1046 further includes address latch 1408 which latches address lines add[3] to add[ll],
  • the address lines add[3] to add[ll] from the address latch 1408 are placed on address bus 1410, along with the outputs from the multiplexers 1404a - 1404c (i.e., mux_burst[0], mux_burst[l], and mux_burst[2].
  • the bus_addr[ll:0] lines are inputted into shift register 1412 for use in burst mode, or multiplexer bus mux 1414.
  • control signals are fed into AND gates 1418 and 1420 with the result being logically OR'ed by OR gate 1422.
  • the output of the multiplexer bus mux 1414 are address lines addr[ll:0] which are fed into address latch 1416 and can be accessed as raddr[ll:0] 1424 by the DDR memory array 822.
  • the FIFO buffer 1048 of the ASIC 818 performs bandwidth mismatch conversion to synchronize the SDRAM memory interface 926 and the DDR memory array 822.
  • the SDRAM memory interface 926 operates at twice the bandwidth of the SDRAM memory array 822.
  • the dual pipeline FIFO buffer 1048 can accommodate for the frequency mismatch by storing data from the SDRAM memory interface 926 that cannot be immediately written or read by the DDR memory array 822. Therefore the FIFO buffer 1048 can synchronize the read/ write cycles.
  • FIG. 13 a circuit diagram for the FIFO buffer 1048 is shown.
  • Data lines 1302 are inputted into buffers 1304a - 1304d.
  • buffers 1304b and 1304c are not shown.
  • Buffer 1304a stores word "0”
  • buffer 1304b stores word "1”
  • buffer 1304c stores word "2”
  • buffer 1304d stores word "3”.
  • Each buffer 1304 is appropriately enabled from counter 1308 and 2x4 decoder 1310.
  • the counter 1308 will provide a count which is decoded by the decoder 1310 to enable the appropriate buffer 1304.
  • the appropriate buffer 1304 is enabled, it's output is sent to 4x1 multiplexer 1314 which is enabled at the appropriate timing reference signal by counter 1312. Therefore, the 4x1 multiplexer 1314 can synchronize the data output for use by the DDR memory array 822.
  • a DDR to SDRAM Bit conversion circuit (nibble to byte) 1100 is shown.
  • the data from the SDRAM memory interface 926 is eight bit data whereas the DDR memory array 822 uses four bit data. Therefore it is necessary to convert the data for proper operation.
  • the conversion circuit 1100 has a lower bit buffer 1102a and an upper bit buffer 1102b. Data bus D[3:0] is inputted into each buffer. Each buffer is enabled by a clock in signal clk_in(dqs) which corresponds to the datastrobe dqs signal.
  • a SDRAM to DDR bit conversion (Byte to Nibble) circuit 1200 is shown. Eight bit data 1202 from the SDRAM memory interface 926 is segregated into two sets for four bit data 1204a and 1204b which is inputted into multiplexer 1206. A select signal Sel enables the multiplexer 1206 to output the four bit data on data bus 1212.
  • the outputted four bit data 1212 is inputted into driver module 1208 that is controlled by DQS Generator Finite State Machine 1050. Furthermore, a timing signal from DLL 1054 is provided to the drivers 1208. The drivers 1208 are operative to output four bit data, as well as data strobe signal DQS for use by DDR memory array 822.
  • the DQS Generator Finite State Machine 1050 is controlled using the finite state diagrams shown and explained for Figures 19 - 21.

Abstract

A circuit for converting signals between a memory interface (26) and a memory array (22) is disclosed. The memory interface (26) is not the same type as the memory array (22) such that the signals between the interface (26) and the array (22) need to be synchronized and translated. The circuit includes an interface converter (24) for shifting the logic levels of the signals between the memory interface (26) and the memory array (22). Furthermore, the circuit has a translation block (44) for translating and synchronizing the signals. In this respect signals between the memory array (22) and the memory interface (26) are synchronized and translated such that the memory array (22) can be used with a memory interface (26) of a different type.

Description

SYSTEM AND METHOD FOR TRANSLATION OF SDRAM AND DDR SIGNALS
BACKGROUND OF THE INVENTION
Field of Invention
[0001] ' The present invention relates generally to memory systems and more particularly to a system and method for translating signals between SDRAM and
DDR memory systems.
Status of the Prior Art
[0002] Synchronous Dynamic Random Access Memory (SDRAM) is a type of computer memory that runs synchronously to the system clock. SDRAM is tied to the system clock and is designed to be able to read or write from memory in a burst mode after a prescribed latency period (i.e., typically after an initial read or write latency). SDRAM can write from memory at 1 clock cycle per access (zero wait states) at memory burst speed up to 133 MHZ or SDRAM can read from memory at 2 clock/3 clock cycles per access at memory burst speeds up to 133 MHZ or higher. For instance, memory is written or read from the SDRAM on the positive edge of the clock signal. Accordingly, data is only transferred once per clock cycle.
[0003] SDRAM memory has become a memory standard for modern personal computers (PC's) because its synchronized design permits support for high bus speeds. For proper operation, the entire memory must be fast enough for the bus speed of the system. Due to the increased speed of the SDRAM, it has become one of the leading standards for computer memories.
[0004] Recently, a new type of memory system has been created which has data read/ write times faster than standard SDRAM memory. The new type of memory is call Double Data Rate (DDR) SDRAM. The significant difference between SDRAM and DDR SDRAM is that data is written and read on both edges of the clock signal. For instance, data can be accessed on both the positive and negative edges thereby increasing the bandwidth of the memory by two.
Example:
System Clock 100 MHZ
SDRAM
100 MHZ x 72 Bit ( 8 Byte + 1 Byte ECC) = 800 MB/Second Transfer Rate
DDR SDRAM
200 MHZ x 72 Bit ( 8 Byte + 1 Byte ECC) = 1600 MB/Second Transfer Rate
The bandwidth of the DDR SDRAM system is increased because data can be accessed on both edges (i.e. positive and negative) of the system clock thereby doubling the speed of the system. Furthermore, in a DDR SDRAM system, the data is written/read with a Data Strobe (DQS) signal which is an asynchronous signal.
[0005] Both DDR SDRAM and regular SDRAM memory are not interchangeable. Accordingly, a system designed for DDR SDRAM cannot use regular SDRAM memory. Conversely, a system designed for regular SDRAM memory cannot be upgraded to DDR SDRAM by simply inserting the DDR SDRAM memory. This may be inconvenient for owner's and manufacturers of PC's because they might already have a large stockpile of only one type of memory. For instance, a manufacturer of PC's might have a large stock of regular SDRAM memory that needs to be used. However, the PC's are designed for DDR SDRAM memory. The stock of regular SDRAM memory cannot be used in the PC's due to incompatibility such that the regular SDRAM memory will be wasted.
[0006] The present invention addresses the above-mentioned deficiencies in the different memory systems by providing a translator that can make systems designed for one type of memory compatible with the other type of memory. More specifically, the present invention provides a method and system for allowing regular SDRAM memory to be used by a system designed for DDR SDRAM memory. Conversely, the present invention allows systems designed for DDR SDRAM memory to use regular SDRAM memory. Accordingly, the present invention provides a translator which allows either type of memory (i.e, DDR SDRAM or regular SDRAM) to be used.
BRIEF SUMMARY OF THE INVENTION
[0007] A circuit for converting signals between a memory interface and a memory array is disclosed. The memory interface is not the same type as the memory array such that the signals between the interface and the array need to be synchronized and translated. The circuit includes an interface converter for shifting the logic levels of the signals between the memory interface and the memory array. Furthermore, the circuit has a translation block for translating and synchronizing the signals. In this respect signals between the memory array and the memory interface are synchronized and translated such that the memory array can be used with a memory interface of a different type. [0008] In accordance with the present invention, the memory interface is a SDRAM memory interface and the memory array is an DDR SDRAM memory array. Alternatively, the memory interface may be a DDR SDRAM memory interface and the memory array is a SDRAM memory array. In either instance, the interface converter will be configured to shift the logic levels between the memory interface and the memory array between LVTTL and SSTL-II logic levels. Furthermore, the translation block will include a burst address decoder for decoding burst address lengths between the memory interface and the memory array. The translation block further includes a buffer for synchronizing the signals between the memory interface and the memory array due to any bandwidth mismatch.
[0009] In accordance with the present invention, there is provided a method of synchronizing and translating signals between a memory array and a memory interface wherein the memory array is not the same type as the memory interface. The method commences by shifting the logic levels of the signals between the memory array and the memory interface. In this respect, the logic levels of the signals are shifted between LVTTL and SSTL-II logic levels for SDRAM and DDR SDRAM conversion. Next, address and control signals are translated between the memory interface and the memory array. Finally, the signals are synchronized between the memory array and the memory interface. The synchronization process allows for bandwidth mismatch between the memory array and the memory interface. Typically, the signals are translated using a burst address decoder and synchronized through the use of a buffer. BRIEF DESCRIPTION OF THE DRAWINGS
[0010] These, as well as other feamres of the present invention will become more apparent upon reference to the drawings wherein:
[0011] Figure 1 is a block diagram illustrating a plug-in module for a
DDR SDRAM to SDRAM translator; [0012] Figure 2 is a block diagram of a DDR SDRAM to SDRAM translator; [0013] Figure 3 is a block diagram of the DDR to SDRAM ASIC shown in Figure 2; [0014] Figure 4 is a circuit diagram of a DDR SDRAM to SDRAM bit convertor for the translator shown in Figure 2; [0015] Figure 5 is a circuit diagram of a SDRAM to DDR bit convertor for the translator shown in Figure 2; [0016] Figure 6 is a circuit diagram of a synchronous dual pipeline synchronizing FIFO for the translator shown in Figure 2; [0017] Figure 7 is a circuit diagram of a mode address decoder for the translator shown in Figure 2; [0018] Figure 8 is a block diagram illustrating a plug-in module for a
SDRAM to DDR SDRAM translator; [0019] Figure 9 is a block diagram of a SDRAM to DDR SDRAM translator; [0020] Figure 10 is a block diagram of the SDRAM to DDR SDRAM
ASIC shown in Figure 9; [0021] Figure 11 is a circuit diagram of a DDR to SDRAM bit convertor for the translator shown in Figure 8; [0022] Figure 12 is a circuit diagram of a SDRAM to DDR SDRAM bit convertor for the translator shown in Figure 8; [0023] Figure 13 is a circuit diagram of a synchronous dual pipeline synchronizing FIFO for the translator shown in Figure 8; [0024] Figure 14 is a circuit diagram of a mode register and address decoder for the translator shown in Figure 8; [0025] Figure 15 is a timing diagram for a DDR SDRAM read wave form; [0026] Figure 16 is a timing diagram for a SDRAM read wave form;
[0027] - Figure 17 is a timing diagram for a DDR SDRAM write wave form; [0028] Figure 18 is a timing diagram for a SDRAM write wave form;
[0029] Figures 19 - 21 are state diagrams for the finite state machines of both the DDR SDRAM to SDRAM and SDRAM to DDR SDRAM translators.
DETAILED DESCRIPTION OF THE INVENTION
DDR SDRAM to SDRAM TRANSLATOR
[0030] Referring now to the drawings wherein the showings are for purposes of illustrating preferred embodiments of the present invention only, and not for purposes of limiting the same, Figure 1 is a block diagram of a 72 bit registered DDR module 10 for use in a computing device compliant with the DDR memory standard. As used throughout the present application, DDR also refers to the DDR SDRAM memory standard. The module 10 is a memory module such as a DIMM or SIMM for a computing device such as a personal computer. The module 10 is insertable into a DDR memory slot of the computing device and allows SDRAM memory on the module 10 to be used in a computing device designed for DDR memory. [0031] In this respect, the module 10 contains nine SDRAM memory chips 12a - 12i which are compliant with the SDRAM memory standard. Associated with each respective memory chip 12a - 12i is a resistor pack 14a - 14i which contains a network of eight resistors for each memory chip 12a - 12i, as is standard in a SDRAM memory system. The SDRAM memory chips 12a - 12i and the resistors chips 14a - 14i form a standard SDRAM memory array 22. The module 10 also includes a phase lock loop (PLL) 20 which is capable of generating an internal timing reference which is used by systems of the module 10. In addition to the foregoing, the module 10 includes two general purpose registers 16a and 16b which are used by a DDR to SDRAM ASIC 18 in converting the signals between the computing device and the module 10 for proper functionality. The DDR to SDRAM ASIC 18 and registers 16 form a DDR to SDRAM translator interface 24. As will be further explained below, the DDR to SDRAM translator interface 24 is operable to convert the control, data, and addressing signals between the computing device and the SDRAM memory chips 12a - 12i. In this regard, it is possible to use SDRAM memory chips 12a - 12i in a computing device which was designed for DDR SDRAM memory chips.
[0032] Even though the DDR to SDRAM translator interface 24 is being shown to operate on a memory module 10, it will be recognized by those of ordinary skill in the art that the translator interface 24 can also be used on a motherboard of a computing device or in an embedded system. The module 10 is only shown of one illustrative use for the translator interface 24.
[0033] Figure 2 is a block diagram showing the DDR to SDRAM translator interface 24 which can be used to translate signals from a SDRAM memory array 22 to a DDR (SDRAM) memory interface 26. The DDR memory interface 26 receive signals from the computing system. Typically, the DDR memory interface 26 is operative to connect to a DDR memory module and provide the correct connectivity and signals between the DDR memory module and the computing . system. The main processor for the computing system generates signals at the system-side for the DDR memory.
[0034] As previously discussed, it would be desirable to utilize non-DDR memory with the computing system. However, the processor of the computing system and the DDR memory interface 26 are configured to generate signals compatible only to a DDR memory array. Therefore, the signals between the DDR memory interface 26 and the SDRAM memory array 22 need to be translated and synchronized for the SDRAM memory array 22 to function correctly. The read and write wave forms for DDR and SDRAM memories are shown in Figures 15 - 18.
[0035] As previously mentioned, the translator interface 24 includes a DDR to SDRAM ASIC (application specific integrated circuit) 18 and a register 16. The DDR to SDRAM ASIC 18 is a signals translator between the DDR memory interface 26 and the SDRAM memory array 22. In this respect, the DDR to SDRAM ASIC 18 receives control signals, address signals and data signals from the DDR memory interface 26. For example, address lines addr 28, and data bus lines dq 32 are connected to the DDR to SDRAM ASIC 18 which translates them for use by the SDRAM memory array 22. Address lines addr 28 are translated to address lines raddr 34 for the SDRAM memory array 22, while data lines dq 32 are translated to dq_out 36. The SDRAM register 16 is a standard register that supports custom modes of the SDRAM memory array 22. In this respect, the SDRAM register 16 may be operative to support any low-power mode of the SDRAM memory array 22 or buffer and clock the load of SDRAM memory array 22.
[0036] Referring to Figure 3 , a block diagram of the DDR to SDRAM ASIC 18 is shown. System-side DDR memory data bus and DQS signals are connected into the DDR to SDRAM ASIC 18 by DDR DATA/DQS buses 38. Similarly, DDR control/address signals 40 connect the system-side DDR memory control/address signals into the DDR to SDRAM ASIC 18. System clock 30 is also inputted into the DDR to SDRAM ASIC 18.
[0037] The DDR to SDRAM ASIC 18 has an SSTL-II to LVTTL interface conversion 42 to provide the appropriate logic levels between the DDR memory interface 26 and SDRAM memory array 22. The DDR memory operates using SSTL-II (stub series-terminate logic) levels wherein VDD is about 2.5V. However, regular SDRAM uses LVTTL (low voltage transistor-transistor logic) levels wherein VDD is about 3.3 V. Therefore the interface conversion 42 is operative to shift the logic levels of the incoming and outgoing signals accordingly. The interface conversion 42 converts the interface logic of DDR SDRAM to regular SDRAM for voltage levels and interface architecture.
[0038] The DDR to SDRAM ASIC 18 further includes a translation block 44 which has a mode register and burst address decoder 46. The DDR to SDRAM ASIC 18 also has a synchronous dual pipeline synchronizing FIFO buffer 48 and a DQS Generator Finite State Machine 50. The translation block 44 provides the correct timing of signals between the DDR memory interface 26 and the SDRAM memory array 22. The DDR to SDRAM ASIC 18 further includes an internal SDRAM. register 52 and delay lock loop (DLL) 54 for an internal system clock of the ASIC 18.
[0039] The mode register and burst address decoder 46 converts burst lengths from the DDR memory interface 26 into burst lengths that are recognized by the SDRAM memory array 22. Referring to Figure 7, a circuit for the mode register and address decoder 46 is shown. The decoder 46 must convert the burst modes from the DDR memory interface 26 into standard SDRAM burst modes. The decoder 46 has an encoder 700 and a first set of multiplexers 702a - 702c. The inputs to the multiplexers 702a, 702b, and 702c are the different burst modes "010", " 001", and "000" for the SDRAM memory array 22. The input to the encoder 700 are address lines add[0], add[l] and add[2] which indicate the DDR burst mode. The appropriate multiplexer is enabled depending upon the burst mode indicated by the address lines add[0], add[l] and add[2]. The output of the multiplexers 702a - 702c are the input to a second set of multiplexers 704a - 704c which also have address lines add[0], add[l], and add[2] as inputs. The multiplexers 704a - 704c are enabled by logically ANDING eke, cs_n, ras_n, cas n and we_n with AND gate 706. The respective output of each of the multiplexers 704a - 704c generates mux_burst[0], mux_burst[l] and mux_burst[2]. The mode register and address decoder 46 further includes address latch 708 which latches address lines add[3] to add[l 1].
[0040] The address lines add[3] to addfll] from the address latch 708 are placed on address bus 710, along with the outputs from the multiplexers 704a - 704c (i.e., mux_burst[0], mux_burst[l], and mux_burst[2]. The bus_addr[ll:0] lines are inputted into shift register 712 for use in burst mode, or inputted into multiplexer bus mux 714. In order to enable the proper timing of bus mux 714, control signals are fed into AND gates 718 and 720 with the result being logically OR'ed by OR gate 722. The output of the bus mux multiplexer 714 are address lines addr[l 1 :0] which are fed into address latch 716 and can be accessed as raddr[ll:0] 24 by the SDRAM memory array 22.
[0041] The FIFO buffer 48 of the ASIC 18 performs bandwidth mismatch conversion to synchronize the DDR memory interface 26 and the SDRAM memory array 22, As previously mentioned, the DDR memory interface 26 operates at twice the bandwidth of the SDRAM memory array 22. The dual pipeline FIFO buffer 48 can accommodate for the frequency mismatch by storing data from the DDR memory interface 26 that cannot be immediately written or read by the SDRAM memory array 22. Therefore the FIFO buffer 48 can synchronize the read/ write cycles.
[0042] Referring to Figure 6, a circuit diagram for the FIFO buffer 48 is shown. Data lines 602 are inputted into buffers 604a - 604d. For simplicity, buffers 604b and 604c are not shown. Buffer 604a stores word "0", buffer 604b stores word "1", buffer 604c stores word "2", and buffer 604d stores word "3". Each buffer 604 is appropriately enabled from counter 608 and 2x4 decoder 610. The counter 608 will provide a count which is decoded by the decoder 610 to enable the appropriate buffer 604. When the appropriate buffer 604 is enabled, it's output is sent to 4x1 multiplexer 614 which is enabled at the appropriate timing reference signal by a second counter 612. The 4x1 multiplexer 614 can synchronize the data output for use by the SDRAM memory array 22.
[0043] . Referring to Figure 4, a DDR to SDRAM Bit conversion circuit (nibble o byte) 400 is shown. The data from the DDR memory interface 26 is four bit data whereas the SDRAM memory array 22 uses eight bit data. Therefore it is necessary to convert the data for proper operation. The conversion circuit 400 has a lower bit buffer 402a and an upper bit buffer 402b. Data bus D[3:0] is inputted into each buffer. Each buffer is enabled by a clock-in signal clk_in(dqs) which corresponds to the datastrobe dqs signal. The lower bit buffer 402a is enabled when dqs = 1 and will output lower bits DQ[3:0] at that time. Conversely, the upper bit buffer 402b is enabled when dqs = 0 and will output upper bits DQ[7:4] at that time. Therefore, it is possible to convert the four bit DDR memory data to eight bits for use by SDRAM memory array 22.
[0044] Conversely, the eight bit SDRAM data must be converted to four bits for the DDR memory interface 26. Referring to Figure 5, a SDRAM to DDR bit conversion (Byte to Nibble) circuit 500 is shown. Eight bit data 502 from the SDRAM memory array 22 is segregated into two sets for four bit data 504a and 504b which is inputted into multiplexer 506. A select signal "Sel" enables the multiplexer 506 to output the four bit data on data bus 512. The outputted four bit data 512 is inputted into driver module 508 that is controlled by DQS generator FSM 50. Furthermore, a timing signal from DLL 54 is provided to the drivers 508. The drivers 508 are operative to output four bit data, as well as corresponding data strobe signal DQS for use by the DDR memory interface 26.
[0045] Referring to Figure 19, a dqs_enb state machine diagram for the DQS generator FSM 50 is shown. The dqs_enb state machine will check the incoming signals (eke, cs_n, ras_n, cas_n and we_n) to detect the read signal command. If the read signal command is detected, the dqs_enb machine will generate the appropriate dqs_enb signal. Because there are three possible burst modes lengths, the dqs_enb machine will need to detect which burst mode is set and act accordingly. Referring to Figure 20, a latency counter state machine diagram is shown for the DQS generator FSM 50. The latency counter state machine will also detect the read command signal, but will also detect the latency of the device and generate a latency enable for 2 or 3 latency. The dqs_enb state machine (i.e., Figure 19) will receive the latency enable signal from the latency counter FSM shown in Figure 20. Referring to Figure 21, a dqs_state_machine state diagram for the DQS generator FSM 50 is shown. The dqs_state_machine FSM will generate the actual DQS (data strobe) signal based on the dqs_enb and latency_counter FSM's. The dqs signal could vary in shapes based on burst mode of 2, 4, or 8. As previously mentioned above, the DQS signal is derived from the drivers 508 based upon the DQS generator 50, as shown in Figure 5.
SDRAM to DDR SDRAM TRANSLATOR
[0046] Figure 8 is a block diagram of a 72 bit registered SDRAM module 810 for use in a computing device compliant with the SDRAM memory standard. The module 810 is a memory module such as a DIMM or SIMM for a computing device such as a personal computer. The module 810 is insertable into a SDRAM memory slot of the computing device and allows DDR memory to be used in a computing device designed for SDRAM memory.
[0047] In this respect, the module 810 contains nine DDR memory chips
812a - 812i which are compliant with the DDR memory standard. Associated with each respective memory chip 812a - 812i is a resistor pack 814a - 814i which contains a network of eight resistors for each memory chip 812a - 812i, as is standard in registered DDR memory systems. The DDR memory chips
812a - 812i and the resistor chips 814a - 814i form a standard DDR memory array
822. The module 810 also includes a phase lock loop (PLL) 820 which is capable of generating an internal timing reference which is used by systems of the module 810. In addition to the foregoing, the module 810 includes two general purpose registers 816a and 816b which are used by a SDRAM to DDR ASIC 818 that converts the signals between the computing device and the module 810 for proper functionality. The SDRAM to DDR ASIC 818 and the registers 816 form a SDRAM to DDR translator interface 824. As will be further explained below, the SDRAM to DDR translator interface 824 is operable to convert the control, data, and addressing signals between the computing device and the DDR memory chips 812a - 812i. In this regard, it is possible to use DDR memory chips 812a - 812i in a computing device which was designed for SDRAM memory chips.
[0048] Even though the SDRAM to DDR translator interface 824 is being shown to operate on a memory module 810, it will be recognized by those of ordinary skill in the art that the translator interface 824 can also be used on a motherboard of a computing device or in an embedded system. The module 810 is only shown as one illustrative use for the translator interface 824.
[0049] Figure 9 is a block diagram showing the SDRAM to DDR translator interface 824 which can be used to translate signals from the DDR memory array 822 to a SDRAM memory interface 926. The SDRAM memory interface 926 receive signals from the computing system. Typically, the SDRAM memory interface 926 is operative to connect to a SDRAM memory module and provide the correct connectivity and signals between the SDRAM memory module and the computing system. The main processor for the computing system generates signals at the system-side for the SDRAM memory. [0050] As previously discussed, it would be desirable to utilize DDR memory with the computing system. However, the processor of the computing system and the SDRAM memory interface 926 are configured to generate signals compatible only to a SDRAM memory array. Therefore, the signals between the SDRAM memory interface 926 and the DDR memory array 822 need to be translated and synchronized for the DDR memory array 822 to function correctly.
[0051] As previously mentioned, the translator interface 824 includes a SDRAM to DDR ASIC (application specific integrated circuit) 818 and a register 816. The SDRAM to DDR ASIC 818 is a signals translator between the SDRAM memory interface 926 and the DDR memory array 822. In this respect, the SDRAM to DDR ASIC 818 receives control signals, address signals and data signals from the SDRAM memory interface 926. For example, address lines addr 928 and data bus lines dq 932 are connected to the SDRAM to DDR ASIC 818 which translates them for use by the DDR memory array 822. Address lines addr 928 are translated to address lines raddr 934, while data lines dq 932 are translated to dq_out 936. The DDR register 816 is a standard register that supports custom modes of the DDR memory array 822. In this respect, the DDR register 816 may be operative to support any low-power mode of the DDR memory array 822 or buffer and clock the load of DDR memory array 822.
[0052] Referring to Figure 10, a block diagram of the SDRAM to DDR ASIC 818 is shown. System-side SDRAM memory data buses are connected into the SDRAM to DDR ASIC 818 by SDRAM DATA buses 838. Similarly, SDRAM control/address signals 840 connect the system-side SDRAM memory control/address signals into the SDRAM to DDR ASIC 818. System clock 930 is also inputted into the SDRAM to DDR ASIC 818. [0053] The SDRAM to DDR ASIC 818 has an LVTTL to SSTL-II interface conversion 1042 to provide the appropriate logic levels between the SDRAM memory interface 926 and DDR memory array 822, as previously discussed. The DDR memory operates using SSTL-II (stub series-terminate logic) levels wherein VDD is about 2.5N. However, regular SDRAM uses LNTTL (low voltage transistor-transistor logic) levels wherein VDD is about 3.3 V. Therefore the interface conversion 1042 is operative to shift the logic levels of the mcoming and outgoing signals accordingly. The interface conversion 1042 converts the interface logic of SDRAM to regular DDR SDRAM for voltage levels and interface architecture.
[0054] The SDRAM to DDR ASIC 818 further includes a translation block 1044 which has a mode register and burst address decoder 1046. The SDRAM to DDR ASIC 818 also has a synchronous dual pipeline synchronizing FIFO buffer 1048 and a DQS Generator Finite State Machine 1050. The translation block 1044 provides the correct timing of signals between the SDRAM memory interface 926 and the DDR memory array 822. The SDRAM to DDR ASIC 818 further includes an internal DDR register 1052 and delay lock loop (DLL) 1054 for an internal system clock of the ASIC 818.
[0055] The mode register and burst address decoder 1046 converts burst lengths from the SDRAM memory interface 926 into burst lengths that are recognized by the DDR memory array 822. Referring to Figure 14, a circuit for the mode register and address decoder 1046 is shown. The decoder 1046 must convert the burst modes from the SDRAM memory interface 926 into standard DDR burst modes. The decoder 1046 has an encoder 1400 and a first set of multiplexers 1402a - 1402c. The inputs to the multiplexers 1402a, 1402b, and 1402c are the. different burst modes "010", "001", and "000" for the DDR memory array 822. The input to the encoder 1400 are address lines add[0], add[l] and add[2] which indicate the SDRAM burst mode. The appropriate multiplexer is enabled depending upon the burst mode indicated by the address lines add[0], add[l] and add[2]. The output of the multiplexers 1402a - 1402c are the input to a second set of multiplexers 1404a - 1404c which also have address lines add[0], add[l], and add[2] as inputs. The multiplexers 1404a - 1404c are enabled by logically ANDING eke, cs_n, ras_n, cas_n and we_n with AND gate 1406. The respective output of each of the multiplexers 1404a - 1404c generates mux_burst[0], mux_burst[l] and mux_burst[2]. The mode register and address decoder 1046 further includes address latch 1408 which latches address lines add[3] to add[ll],
[0056] The address lines add[3] to add[ll] from the address latch 1408 are placed on address bus 1410, along with the outputs from the multiplexers 1404a - 1404c (i.e., mux_burst[0], mux_burst[l], and mux_burst[2]. The bus_addr[ll:0] lines are inputted into shift register 1412 for use in burst mode, or multiplexer bus mux 1414. In order to enable the proper timing of bus mux 1414, control signals are fed into AND gates 1418 and 1420 with the result being logically OR'ed by OR gate 1422. The output of the multiplexer bus mux 1414 are address lines addr[ll:0] which are fed into address latch 1416 and can be accessed as raddr[ll:0] 1424 by the DDR memory array 822.
[0057] The FIFO buffer 1048 of the ASIC 818 performs bandwidth mismatch conversion to synchronize the SDRAM memory interface 926 and the DDR memory array 822. As previously mentioned, the SDRAM memory interface 926 operates at twice the bandwidth of the SDRAM memory array 822. The dual pipeline FIFO buffer 1048 can accommodate for the frequency mismatch by storing data from the SDRAM memory interface 926 that cannot be immediately written or read by the DDR memory array 822. Therefore the FIFO buffer 1048 can synchronize the read/ write cycles.
[0058] Referring to Figure 13, a circuit diagram for the FIFO buffer 1048 is shown. Data lines 1302 are inputted into buffers 1304a - 1304d. For simplicity, buffers 1304b and 1304c are not shown. Buffer 1304a stores word "0", buffer 1304b stores word "1", buffer 1304c stores word "2" and buffer 1304d stores word "3". Each buffer 1304 is appropriately enabled from counter 1308 and 2x4 decoder 1310. The counter 1308 will provide a count which is decoded by the decoder 1310 to enable the appropriate buffer 1304. When the appropriate buffer 1304 is enabled, it's output is sent to 4x1 multiplexer 1314 which is enabled at the appropriate timing reference signal by counter 1312. Therefore, the 4x1 multiplexer 1314 can synchronize the data output for use by the DDR memory array 822.
[0059] Referring to Figure 11 , a DDR to SDRAM Bit conversion circuit (nibble to byte) 1100 is shown. The data from the SDRAM memory interface 926 is eight bit data whereas the DDR memory array 822 uses four bit data. Therefore it is necessary to convert the data for proper operation. The conversion circuit 1100 has a lower bit buffer 1102a and an upper bit buffer 1102b. Data bus D[3:0] is inputted into each buffer. Each buffer is enabled by a clock in signal clk_in(dqs) which corresponds to the datastrobe dqs signal. The lower bit buffer 1102a is enabled when dqs = 1 and will output lower bits DQ[3:0] at that time. Conversely, the upper bit buffer 1102b is enabled when dqs = 0 and will output upper bits DQ[7:4] at that time. Therefore, it is possible to convert the four bit DDR memory data to eight bits for use by SDRAM memory interface 926. [0060] Conversely, the eight bit SDRAM data must be converted to four bits for the DDR memory array 822. Referring to Figure 12, a SDRAM to DDR bit conversion (Byte to Nibble) circuit 1200 is shown. Eight bit data 1202 from the SDRAM memory interface 926 is segregated into two sets for four bit data 1204a and 1204b which is inputted into multiplexer 1206. A select signal Sel enables the multiplexer 1206 to output the four bit data on data bus 1212. The outputted four bit data 1212 is inputted into driver module 1208 that is controlled by DQS Generator Finite State Machine 1050. Furthermore, a timing signal from DLL 1054 is provided to the drivers 1208. The drivers 1208 are operative to output four bit data, as well as data strobe signal DQS for use by DDR memory array 822. The DQS Generator Finite State Machine 1050 is controlled using the finite state diagrams shown and explained for Figures 19 - 21.
[0061] Additional modifications and improvements of the present invention may also be apparent to those of ordinary skill in the art. Thus the particular combination of parts described and illustrated herein is intended to represent only certain embodiments of the present invention, and is not intended to serve as limitations of alternative devices within the spirit and scope of the invention.

Claims

CLAIMS:
1. A circuit for converting signals between a memory interface and a memory array wherein the memory interface is not the same type as the memory array, the circuit comprising: an interface converter for shifting the logic levels of the signals between the memory interface and the memory array; and a translation block for translating and synchronizing the signals between the memory interface and the memory array.
2. The circuit of Claim 1 wherein the memory interface is a Synchronous Dynamic Random Access Memory (SDRAM) memory interface and the memory array is a Dual Data Rate (DDR) SDRAM memory array.
3. The circuit of Claim 1 wherein the memory interface is a DDR . memory interface and the memory array is a SDRAM memory array.
4. The circuit of Claim 1 wherein the interface converter is configured to convert logic levels between LVTTL and SSTL-II logic levels.
5. The circuit of Claim 1 wherein the translation block further includes a burst address decoder for translating burst addresses between the memory interface and the memory array, and a buffer for synchronizing and translating the signals between the memory interface and the memory array.
6. A method for synchronizing and translating signals, between a memory array and a memory interface wherein the memory array is not the same type as the memory interface, the method comprising the steps of: a) " shifting the logic level of the signals between the memory array and the memory interface; b) translating the signals between the memory array and the memory interface; and c) synchronizing the signals between the memory array and the memory interface.
7. The method of Claim 6 wherein the memory array is a DDR memory array and the memory interface is a SDRAM memory interface.
8. The method of Claim 6 wherein the memory array is a SDRAM memory array and the memory interface is a DDR memory interface.
9. The method of Claim 6 wherein in step (a) the signals are shifted between LVTTL and SSTL-II logic levels.
10. The method of Claim 6 wherein in step (b) the signals are translated with a burst decoder.
11. The method of Claim 6 wherein in step (c) the signals are synchronized with a buffer.
12. A system for translating signals between a Dual Data Rate (DDR) memory array and a Synchronous Dynamic Random Access Memory (SDRAM) memory interface, the system comprising a SDRAM to DDR circuit in electrical communication between the SDRAM memory interface and the DDR memory array, the SDRAM to DDR circuit being configured to synchronize and translate signals between the SDRAM memory interface and the DDR memory array.
13. The system of Claim 12 further comprising a DDR register in electrical communication between the SDRAM to DDR circuit and the DDR memory array, the DDR register being operative to provide registered memory input and output to the DDR memory array.
14. The system of Claim 1 wherein the SDRAM to DDR circuit comprises: an interface converter for shifting the logic levels of the signals; and a translation block for translating and synchronizing the signals between the SDRAM memory interface and the DDR memory array.
15. The system of Claim 14 wherein the interface converter is configured to convert LVTTL logic levels to SSTL-II logic levels.
16. The system of Claim 14 wherein the translation block comprises: a burst address decoder for converting SDRAM burst lengths into
DDR burst lengths; and a synchronizing buffer for performing bandwidth mismatch conversion between the SDRAM memory interface and the DDR memory array such that signals are synchronized between the SDRAM memory interface and the DDR memory array.
17. The system of Claim 16 wherein the interface converter and the translation block are configured to convert signals between a SDRAM data bus of the SDRAM memory interface and a DDR data/DQS bus of the DDR memory array.
18. The system of Claim 16 wherein the interface converter and the translation block are configured to convert SDRAM control/address signals to DDR control/address signals.
19. A system for translating signals between a Synchronous Dynamic Random Access Memory (SDRAM) array and a Dual Data Rate (DDR) memory interface, the system comprising a DDR to SDRAM circuit in electrical communication between the DDR memory interface and the SDRAM memory array, the DDR to SDRAM circuit being configured to synchronize and translate the signals between the SDRAM memory array and the DDR memory interface.
20. The system of Claim 19 further comprising a SDRAM register in electrical communication between the DDR to SDRAM circuit and the SDRAM memory array, the SDRAM register being operative to provide registered memory input and output to the SDRAM memory array.
21. The system of Claim 19 wherein the DDR to SDRAM circuit comprises: an interface converter for shifting the logic levels of the signals; and a translation block for translating the signals between the DDR memory interface and the SDRAM memory array.
22. The system of Claim 21 wherein the interface converter is configured to convert SSTL-II logic levels to LVTTL logic levels.
23. The system of Claim 21 wherein the translation block comprises: a burst address decoder for converting DDR burst lengths into
SDRAM burst lengths; and a synchronizing buffer for performing bandwidth mismatch conversion between the DDR memory interface and the SDRAM memory array such that signals are synchronized between the DDR memory interface and the SDRAM memory array.
24. The system of Claim 23 wherein the interface converter and the translation block are configured to convert signals between a DDR data/DQS bus of the DDR memory interface and a SDRAM data bus of the SDRAM memory array.
25. The system of Claim 23 wherein the interface converter and the translation block are configured to convert DDR control/address signals to SDRAM control address signals.
PCT/US2003/007403 2002-03-12 2003-03-10 System and method for translation of sdram and ddr signals WO2003079662A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU2003218081A AU2003218081A1 (en) 2002-03-12 2003-03-10 System and method for translation of sdram and ddr signals

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/097,687 US6707756B2 (en) 2002-03-12 2002-03-12 System and method for translation of SDRAM and DDR signals
US10/097,687 2002-03-12

Publications (3)

Publication Number Publication Date
WO2003079662A2 WO2003079662A2 (en) 2003-09-25
WO2003079662A3 WO2003079662A3 (en) 2003-12-18
WO2003079662A9 true WO2003079662A9 (en) 2004-02-12

Family

ID=28039231

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2003/007403 WO2003079662A2 (en) 2002-03-12 2003-03-10 System and method for translation of sdram and ddr signals

Country Status (3)

Country Link
US (1) US6707756B2 (en)
AU (1) AU2003218081A1 (en)
WO (1) WO2003079662A2 (en)

Families Citing this family (55)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW561491B (en) * 2001-06-29 2003-11-11 Toshiba Corp Semiconductor memory device
US6742058B2 (en) * 2002-09-27 2004-05-25 Texas Instruments Incorporated Memory controller having a multiplexer selecting either second set of input signals or converted signals from first set of input signals by a bus mode input
US6826113B2 (en) * 2003-03-27 2004-11-30 International Business Machines Corporation Synchronous dynamic random access memory device having memory command cancel function
US7480774B2 (en) * 2003-04-01 2009-01-20 International Business Machines Corporation Method for performing a command cancel function in a DRAM
WO2007002324A2 (en) * 2005-06-24 2007-01-04 Metaram, Inc. An integrated memory core and memory interface circuit
US9507739B2 (en) 2005-06-24 2016-11-29 Google Inc. Configurable memory circuit system and method
US8397013B1 (en) 2006-10-05 2013-03-12 Google Inc. Hybrid memory module
US8438328B2 (en) 2008-02-21 2013-05-07 Google Inc. Emulation of abstracted DIMMs using abstracted DRAMs
US20080082763A1 (en) 2006-10-02 2008-04-03 Metaram, Inc. Apparatus and method for power management of memory circuits by a system or component thereof
US8796830B1 (en) 2006-09-01 2014-08-05 Google Inc. Stackable low-profile lead frame package
US8041881B2 (en) 2006-07-31 2011-10-18 Google Inc. Memory device with emulated characteristics
US8089795B2 (en) 2006-02-09 2012-01-03 Google Inc. Memory module with memory stack and interface with enhanced capabilities
US8327104B2 (en) 2006-07-31 2012-12-04 Google Inc. Adjusting the timing of signals associated with a memory system
US8359187B2 (en) 2005-06-24 2013-01-22 Google Inc. Simulating a different number of memory circuit devices
US8244971B2 (en) 2006-07-31 2012-08-14 Google Inc. Memory circuit system and method
US8055833B2 (en) 2006-10-05 2011-11-08 Google Inc. System and method for increasing capacity, performance, and flexibility of flash storage
US20080028136A1 (en) 2006-07-31 2008-01-31 Schakel Keith R Method and apparatus for refresh management of memory modules
US8130560B1 (en) 2006-11-13 2012-03-06 Google Inc. Multi-rank partial width memory modules
US8081474B1 (en) 2007-12-18 2011-12-20 Google Inc. Embossed heat spreader
US9171585B2 (en) 2005-06-24 2015-10-27 Google Inc. Configurable memory circuit system and method
US8386722B1 (en) 2008-06-23 2013-02-26 Google Inc. Stacked DIMM memory interface
US7609567B2 (en) 2005-06-24 2009-10-27 Metaram, Inc. System and method for simulating an aspect of a memory circuit
US8335894B1 (en) 2008-07-25 2012-12-18 Google Inc. Configurable memory system with interface circuit
US10013371B2 (en) 2005-06-24 2018-07-03 Google Llc Configurable memory circuit system and method
US8111566B1 (en) 2007-11-16 2012-02-07 Google, Inc. Optimal channel design for memory devices for providing a high-speed memory interface
US8077535B2 (en) 2006-07-31 2011-12-13 Google Inc. Memory refresh apparatus and method
US7386656B2 (en) 2006-07-31 2008-06-10 Metaram, Inc. Interface circuit system and method for performing power management operations in conjunction with only a portion of a memory circuit
US8060774B2 (en) 2005-06-24 2011-11-15 Google Inc. Memory systems and memory modules
GB2444663B (en) 2005-09-02 2011-12-07 Metaram Inc Methods and apparatus of stacking drams
US9632929B2 (en) 2006-02-09 2017-04-25 Google Inc. Translating an address associated with a command communicated between a system and memory circuits
WO2008040028A2 (en) * 2006-09-28 2008-04-03 Virident Systems, Inc. Systems, methods, and apparatus with programmable memory control for heterogeneous main memory
US8949555B1 (en) 2007-08-30 2015-02-03 Virident Systems, Inc. Methods for sustained read and write performance with non-volatile memory
US20080082750A1 (en) * 2006-09-28 2008-04-03 Okin Kenneth A Methods of communicating to, memory modules in a memory channel
US9984012B2 (en) 2006-09-28 2018-05-29 Virident Systems, Llc Read writeable randomly accessible non-volatile memory modules
US7761624B2 (en) * 2006-09-28 2010-07-20 Virident Systems, Inc. Systems and apparatus for main memory with non-volatile type memory modules, and related technologies
US7761623B2 (en) * 2006-09-28 2010-07-20 Virident Systems, Inc. Main memory in a system with a memory controller configured to control access to non-volatile memory, and related technologies
US7761625B2 (en) * 2006-09-28 2010-07-20 Virident Systems, Inc. Methods for main memory with non-volatile type memory modules, and related technologies
US8074022B2 (en) 2006-09-28 2011-12-06 Virident Systems, Inc. Programmable heterogeneous memory controllers for main memory with different memory modules
US7761626B2 (en) * 2006-09-28 2010-07-20 Virident Systems, Inc. Methods for main memory in a system with a memory controller configured to control access to non-volatile memory, and related technologies
WO2008051940A2 (en) 2006-10-23 2008-05-02 Virident Systems, Inc. Methods and apparatus of dual inline memory modules for flash memory
US20080183916A1 (en) * 2007-01-30 2008-07-31 Mark David Bellows Using Extreme Data Rate Memory Commands to Scrub and Refresh Double Data Rate Memory
JP2008299476A (en) * 2007-05-30 2008-12-11 Fujitsu Microelectronics Ltd Semiconductor integrated circuit
US9921896B2 (en) 2007-08-30 2018-03-20 Virident Systems, Llc Shutdowns and data recovery to avoid read errors weak pages in a non-volatile memory system
US8521967B1 (en) 2008-06-24 2013-08-27 Virident Systems, Inc. Network computing systems having shared memory clouds with addresses of disk-read-only memories mapped into processor address spaces
US9513695B2 (en) 2008-06-24 2016-12-06 Virident Systems, Inc. Methods of managing power in network computer systems
US8054676B2 (en) * 2008-08-18 2011-11-08 Advanced Micro Devices, Inc. Memory system such as a dual-inline memory module (DIMM) and computer system using the memory system
US9489326B1 (en) * 2009-03-09 2016-11-08 Cypress Semiconductor Corporation Multi-port integrated circuit devices and methods
US8595398B2 (en) * 2009-03-09 2013-11-26 Cypress Semiconductor Corp. Multi-port memory devices and methods
EP2441007A1 (en) 2009-06-09 2012-04-18 Google, Inc. Programming of dimm termination resistance values
US8234422B2 (en) * 2009-09-11 2012-07-31 Avago Technologies Enterprise IP (Singapore) Pte. Ltd Interfaces, circuits, and methods for communicating with a double data rate memory device
US8279697B2 (en) 2009-09-11 2012-10-02 Avago Technologies Enterprise IP (Singapore) Pte. Ltd. Circuits and methods for reducing noise in the power supply of circuits coupled to a bidirectional bus
US8868826B2 (en) 2010-05-20 2014-10-21 Cisco Technology, Inc. Facilitating communication between memory devices and CPUs
JP2012027734A (en) * 2010-07-23 2012-02-09 Panasonic Corp Memory controller and memory access system
WO2015005903A1 (en) * 2013-07-09 2015-01-15 Hewlett-Packard Development Company, L.P. Write flow control for memory modules that include or interface with non-compliant memory technologies
CN108230537B (en) * 2017-12-29 2020-08-18 深圳怡化电脑股份有限公司 Image data processing method, device, equipment and storage medium

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6044032A (en) * 1998-12-03 2000-03-28 Micron Technology, Inc. Addressing scheme for a double data rate SDRAM
KR100304963B1 (en) * 1998-12-29 2001-09-24 김영환 Semiconductor memory
JP2002015573A (en) * 2000-06-30 2002-01-18 Mitsubishi Electric Corp Semiconductor storage device
TW527537B (en) * 2001-01-03 2003-04-11 Leadtek Research Inc Conversion device of SDR and DDR, and interface card, motherboard and memory module interface using the same
US6392946B1 (en) * 2001-05-15 2002-05-21 Leadtek Research Inc. SDR and QDR converter and interface card, motherboard and memory module interface using the same

Also Published As

Publication number Publication date
US20030174569A1 (en) 2003-09-18
US6707756B2 (en) 2004-03-16
AU2003218081A1 (en) 2003-09-29
AU2003218081A8 (en) 2003-09-29
WO2003079662A3 (en) 2003-12-18
WO2003079662A2 (en) 2003-09-25

Similar Documents

Publication Publication Date Title
US6707756B2 (en) System and method for translation of SDRAM and DDR signals
US7447095B2 (en) Multi-port memory device
US8065461B2 (en) Capturing read data
USRE46819E1 (en) Synchronous memory read data capture
US5844858A (en) Semiconductor memory device and read and write methods thereof
US20010010655A1 (en) Method and system for accessing rows in multiple memory banks within an integrated circuit
US7443760B2 (en) Multi-port memory device with serial input/output interface
US8321779B2 (en) Semiconductor device and method for operating the same
US20060149857A1 (en) Memory system including a memory module having a memory module controller
US20100169583A1 (en) Multi-port memory device with serial input/output interface
US7212449B2 (en) Data output device of semiconductor memory device
US7835219B2 (en) Multi-port memory device
JP2002531966A (en) High-speed data capture method and apparatus using bit-to-bit timing correction and memory device
JP2006511899A (en) Slave QDRII compliant coprocessor
US10447298B2 (en) Systems and methods for double data rate serialization in a memory system
US8429319B2 (en) Multi-port memory device with serial input/output interface
US7974145B2 (en) Semiconductor memory device using bus inversion scheme
USRE37753E1 (en) Semiconductor memory device and read and write methods thereof
US11328756B1 (en) Semiconductor device and semiconductor system performing auto-precharge operation
US20230326504A1 (en) Semiconductor devices capable of performing write training without read training, and memory system including the same

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SC SD SE SG SK SL TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
COP Corrected version of pamphlet

Free format text: PAGES 1/21-21/21, DRAWINGS, REPLACED BY NEW PAGES 1/21-21/21; DUE TO LATE TRANSMITTAL BY THE RECEIVING OFFICE

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP

WWW Wipo information: withdrawn in national office

Country of ref document: JP