WO2005022740A2 - Method and apparatus providing integrated load matching using adaptive power amplifier compensation - Google Patents

Method and apparatus providing integrated load matching using adaptive power amplifier compensation Download PDF

Info

Publication number
WO2005022740A2
WO2005022740A2 PCT/IB2004/002631 IB2004002631W WO2005022740A2 WO 2005022740 A2 WO2005022740 A2 WO 2005022740A2 IB 2004002631 W IB2004002631 W IB 2004002631W WO 2005022740 A2 WO2005022740 A2 WO 2005022740A2
Authority
WO
WIPO (PCT)
Prior art keywords
output
ofthe
power amplifier
signal
power level
Prior art date
Application number
PCT/IB2004/002631
Other languages
French (fr)
Other versions
WO2005022740A3 (en
Inventor
Sami Kalajo
Esko Jarvinen
Ville Vintola
Frank Anthony Tamborino
William Sheridan Kopp
Original Assignee
Nokia Corporation
Nokia, Inc.
Rf Micro Devices, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nokia Corporation, Nokia, Inc., Rf Micro Devices, Inc. filed Critical Nokia Corporation
Priority to CN2004800314569A priority Critical patent/CN1871745B/en
Priority to EP04744264A priority patent/EP1665519A4/en
Publication of WO2005022740A2 publication Critical patent/WO2005022740A2/en
Publication of WO2005022740A3 publication Critical patent/WO2005022740A3/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/56Modifications of input or output impedances, not otherwise provided for
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/02Transmitters
    • H04B1/04Circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01QANTENNAS, i.e. RADIO AERIALS
    • H01Q11/00Electrically-long antennas having dimensions more than twice the shortest operating wavelength and consisting of conductive active radiating elements
    • H01Q11/12Resonant antennas
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03CMODULATION
    • H03C1/00Amplitude modulation
    • H03C1/62Modulators in which amplitude of carrier component in output is dependent upon strength of modulating signal, e.g. no carrier output when no modulating signal is present
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/02Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
    • H03F1/0205Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
    • H03F1/0261Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the polarisation voltage or current, e.g. gliding Class A
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/02Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
    • H03F1/0205Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
    • H03F1/0261Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the polarisation voltage or current, e.g. gliding Class A
    • H03F1/0272Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the polarisation voltage or current, e.g. gliding Class A by using a signal derived from the output signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/189High frequency amplifiers, e.g. radio frequency amplifiers
    • H03F3/19High frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
    • H03F3/191Tuned amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/24Power amplifiers, e.g. Class B amplifiers, Class C amplifiers of transmitter output stages
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H11/00Networks using active elements
    • H03H11/02Multiple-port networks
    • H03H11/28Impedance matching networks
    • H03H11/30Automatic matching of source impedance to load impedance
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H7/00Multiple-port networks comprising only passive electrical elements as network components
    • H03H7/38Impedance-matching networks
    • H03H7/40Automatic matching of load impedance to source impedance
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/02Transmitters
    • H04B1/04Circuits
    • H04B1/0458Arrangements for matching and coupling between power amplifier and antenna or between amplifying stages
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/207A hybrid coupler being used as power measuring circuit at the output of an amplifier circuit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/321Use of a microprocessor in an amplifier circuit or its control circuit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/387A circuit being added at the output of an amplifier to adapt the output impedance of the amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/411Indexing scheme relating to amplifiers the output amplifying stage of an amplifier comprising two power stages
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/451Indexing scheme relating to amplifiers the amplifier being a radio frequency amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/462Indexing scheme relating to amplifiers the current being sensed
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/471Indexing scheme relating to amplifiers the voltage being sensed
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/99A diode as rectifier being used as a detecting circuit in an amplifying circuit

Definitions

  • This invention relates generally to radio frequency (RF) amplifiers and, more specifically, relates to RF power amplifier integrated circuits and modules suitable for use in mobile communications and other types of devices.
  • RF radio frequency
  • an RF PA In general, the operation of an RF PA is based on a tuned load line.
  • the load line is defined by the bias voltage, bias current and load impedance. Correctly set, the load line optimizes the voltage and current waveforms ofthe PA output power transistor, as well as the desired output power where the optimum PA efficiency is achieved.
  • An output-matching network is used to transform the output impedance, typically 50 ohms, to the optimum load impedance for the output transistor.
  • the output-matching network is designed to provide the desired impedance transformation ratio with the desired output frequency.
  • the PA output is followed by a filter and/or a switch, and then by the antenna.
  • the antenna is typically designed to have a 50 ohm input impedance when radiating into free space, and the filter and/or switch between the antenna and the PA is designed to have 50 ohm input and output impedances.
  • the output impedance ofthe PA must also be 50 ohms.
  • the antenna impedance may vary from the ideal 50 ohm value due to the variability of the environment that the antenna radiates into. This change in the antenna impedance is seen as a mismatch by the output ofthe PA, and can result in a degradation in the RF transmitter performance.
  • a variation in the load impedance can present a serious problem in many systems, such as a wideband code division, multiple access (WCDMA) wireless cornmunications system, since the WCDMA system requires that the PA exhibit good linearity.
  • WCDMA wideband code division, multiple access
  • a PA load mismatch can result in signal distortion and a degradation in performance. The end result is that under a load mismatch condition the stringent WCDMA transmitter requirements can become more difficult or even impossible to meet.
  • a matching device such as an isolator or a circulator
  • the PA By so doing the PA always sees a nominal 50-ohm impedance, despite the variation in antenna impedance, and signal distortion is avoided.
  • a drawback of this approach is the additional loss that results in the matching device. Adding the matching device in the transmitter path also increases the component count, the cost, the power consumption and the required circuit board area. All of these factors are considered to be disadvantageous in handheld, battery powered, mass produced communications equipment, such as cellular telephones.
  • the reflectometer is realized by a dual directional coupler having a length of ⁇ /4 and associated circuitry.
  • This technique uses the forward and reflected voltages to detect the VSWR mismatch, and associated circuitry is then used to compensate the power amplifier or surrounding circuitry to adapt to the VSWR mismatch. As with the use ofthe matching device, this technique increases the losses, cost and circuit board area ofthe transmitter.
  • the adaptation can be made by adjusting the drive to the PA, adjusting the PA biasing, or to use a diode to transform the impedance to a more suitable form.
  • U.S. Patent No.: 5,564,086 describes one such conventional technique to protect a PA.
  • the output ofthe PA 1 is connected to a variable matching network 2, which in turn is connected to an antenna 4 via a directional coupler 3.
  • the directional coupler detects a mismatch condition in combination with a diode detector, and provides output signals to a processor 5 that adjusts the variable matching network 2 accordingly.
  • the directional coupler 3 can be used to sample the reflected signal 6A independently ofthe forward signal 6B, and the magnitude ofthe impedance presented by the antenna 4 can thus be determined.
  • this approach involves adding circuitry and complexity to the RF transmitter, and thus suffers from disadvantages discussed above.
  • PA systems can have power detection and control, as shown in U.S. PatentNos.: 6,188,277, 5,404,114, 5,003,271,4,859,967, 4,727,337 and 4,122,400.
  • an RF power amplifier has an On and an Off condition.
  • the PA When On, the PA normally receives and amplifies an input RF signal to provide an amplified output RF signal. Both RF current and RF voltage in an output circuit are detected. A first signal is provided from the RF current and exhibits a fixed amplitude, but a frequency and phase corresponding with that ofthe RF current. A second signal of fixed amplitude is provided that corresponds in frequency and phase with the RF voltage. The first and second signals are compared to provide a phase signal having a magnitude dependent upon the phase difference between the first and second signals.
  • U.S. Patent US 6,289,205 Bl describes a high frequency power amplifier that includes an output stage for outputting an amplified high frequency signal, and measuring devices for measuring the power ofthe high frequency signal.
  • This invention provides a power amplifier which can be used without a matching device, such as an isolator or a circulator, between the power amplifier and the load, such as a load that includes an antenna.
  • a matching device such as an isolator or a circulator
  • the teachings of this invention can be applied to any application, including RF communications applications and non-RF communications applications, where power amplifier performance is affected by load impedance variations.
  • a power amplifier that is constructed and operated in accordance with this invention detects, protects and maintains the performance ofthe power amplifier in the presence of severe VSWR load mismatches.
  • an RF power amplifier module includes integral detection circuitry for generating a first detection signal having a value that is indicative ofthe current flowing through an output power transistor, and also generates a second detection signal having a value that is indicative the voltage appearing at the output ofthe output power transistor.
  • the RF power amplifier module further includes integral compensation circuitry for controlling the generation of a plurality of bias current and bias voltage signals to have values that are a function ofthe values ofthe first and second detection signals, and the current output power level of the RF power amplifier module
  • the RF power amplifier module further includes an integral impedance matching circuit that is coupled between the output of the output transistor and the output node.
  • the impedance matching circuit presents a variable impedance that is selectively controlled by an output signal from the compensation circuitry.
  • the invention also pertains to a method to operate a power amplifier module over a range of output power levels,
  • the method includes generating a first detection signal having a value that is indicative of current flowing through an output transistor and a second detection signal having a value that is indicative of a voltage appearing at an output of the output transistor; and automatically compensating a load line ofthe output transistor for impedance variations appearing at an output node ofthe power amplifier module by controlling the generation of a plurality of power amplifier bias current and bias voltage signals to have values that are a function ofthe values ofthe first and second detection signals, and the current output power level ofthe power amplifier module.
  • the method further includes controlling, with an output signal from the compensation circuitry, a value of an impedance matching circuit coupled between the output of the power transistor and the output node.
  • a further aspect of this invention pertains to a mobile radiotelephone terminal that includes an antenna and a power amplifier that is constructed and operated in accordance with the invention.
  • Fig. 1 shows an example of a prior art PA with a directional coupler and output matching circuit control
  • Fig.2 is a simplified block diagram of a PA having integrated load matching by adaptive PA compensation, in accordance with this invention
  • Fig. 3 is a more detailed block diagram ofthe PA of Fig. 2;
  • Fig. 4 is a still more detailed block diagram ofthe PA of Figs. 2 and 3;
  • Figs. 5 A and 5B are graphs plotting voltage versus output power and load impedance, respectively, and show, in Fig. 5 A, that two power detectors have similar responses when a nominal 50 ohm load impedance is present, but have different responses when the load impedance varies from the nominal 50 ohm value (Fig. 5B);
  • Fig. 6 illustrates the operation ofthe impedance detection and PA compensation block of Fig. 4;
  • Fig. 7 is a simplified schematic diagram that illustrates an embodiment ofthe IDET and VDET functions shown in Fig. 4.
  • Fig. 8 is a simplified schematic of the output matching circuit.
  • a PA 10 in accordance with this invention includes an input node 10A for coupling an input RF signal (RF JN ) to a first amplifier stage 12.
  • the PA 10 further includes a second, final amplifier stage 14, and an integrated VSWR detection block 16, also referred to below as a mismatch detection circuit and as a detection and compensation circuit, that is coupled to the output ofthe second amplifier stage 14.
  • the PA 10 also includes an integrated adaptive matching circuit 18 and a bias control circuit 20, each controlled by a signal or signals 16A output from the integrated VSWR detection block 16.
  • the bias current generator 20, as will be described below in relation to Fig. 4, includes first and second amplifier stage bias current generators 20A and 20B, as well as a first and a second amplifier stage bias voltage generator 20C.
  • the PA 10 has an output node 10B for coupling an amplified RF signal (RF 0UT ) to an antenna 24 via, typically, one half of a duplexer filter 22.
  • the antenna 24 is assumed to represent a variable impedance to the output node 10B, which can result in the undesirable generation of VSWR.
  • the PA 10 is installed within and forms a part of a battery powered, mobile radiocommunication terminal 100, such as a cellular telephone that operates so as to be compatible with a code division, multiple access (CDMA) air interface, and more preferably with a wideband CDMA (WCDMA) air interface.
  • a battery powered, mobile radiocommunication terminal 100 such as a cellular telephone that operates so as to be compatible with a code division, multiple access (CDMA) air interface, and more preferably with a wideband CDMA (WCDMA) air interface.
  • CDMA code division, multiple access
  • WCDMA wideband CDMA
  • VSWR load mismatch detection and adaptive PA compensation is performed internally to the PA 10.
  • An advantage of this technique is that it does not require any additional components external to the PA 10, thereby eliminating the need for an isolator, or a circulator, or a reflectometer and/or a coupler and thereby conserves circuit board space. Losses in the transmission path between the PA 10 output node 10B and the antenna feed are also reduced.
  • the PA 10 is constructed so as to include built-in, integrated circuitry for performing VSWR mismatch detection for controlling PA biasing 20 and the output matching circuit 18 according to detected signals.
  • the PA 10 adapts to a varying load impedance, thereby maintaining output linearity under all operating conditions.
  • This invention can also be employed to improve the efficiency ofthe PA 10 at low power levels, by detecting the power level and tuning the bias control 20 and/or the output matching circuit 18 accordingly.
  • the output impedance seen by the PA 10 is either complex or real, and has a varying magnitude and/or phase.
  • This complex impedance causes the voltages and currents to change independently with phase.
  • the relationship of these signals is used, in conjunction with a load switch, to vary the performance of the PA 10, that is, to vary the PA 10 gain, power, linearity and efficiency as a function ofthe complex load impedance presented by the antenna 24.
  • the integrated VSWR detection block 16 of this invention detects AC current and AC voltage of the PA 10, with respect to the phase and magnitude of the load and power level. Employing these measured/detected values the following parameters are obtained: VSWR detection as a function of power and phase; power detection as a function of power and phase; AC current as a function of power and phase; load line adjustment as a function of power and phase; and PA 10 protection as a function of power and phase. Based on the detected signals, the load line is adjusted and the PA 10 performance is maintained up to, for example, a 9:1 VSWR ratio with all phases. Depending on the output VSWR, power level compensation can be performed using the PA 10 bias voltages/currents, by bias control block 20, and/or using the output matching circuit 18. Ln the presently preferred embodiment the detection and compensation functions are all internal to the PA 10, i.e., between the input node 10A and the output node 10B ofthe PA 10 package.
  • Fig. 3 shows another view of the PA 10, and input and output signals of the first and second amplifiers 12 and 14 and the power detection circuitry.
  • the bias control 20 outputs bias signals Ibias (bias current) and Vbias (bias voltage).
  • the PA 10 includes two power detectors that are integrated onto a GaAs Heterojunction Bipolar Transistor (HBT) die with the other components ofthe PA 10.
  • HBT Heterojunction Bipolar Transistor
  • the first power detector referred to as JLDET 30, is a power detector based on AC detection at the input to the second stage 14, while the second power detector, referred to as VDET 32, is based on voltage detection at the output ofthe second stage 14.
  • these two power detectors have similar responses when a nominal 50 ohm load impedance is present at the output node 10B, but have different responses when the load impedance varies from the nominal 50 ohm value, as is shown in Fig. 5B.
  • This feature enables the VSWR detector, also referred to as the mismatch detector 16, to detect the presence of a load mismatch, and to determine an amount of compensation to be applied to the PA 10.
  • Vref is a reference voltage, shown in Figs. 3, A, 5 A, 5B and 6, that is applied to the mismatch detector 16, and that is used to establish a reference or threshold for comparisons made by the mismatch detector 16, as will be described in further detail below in reference to Fig. 6.
  • the Vref voltage can be generated internally within the PA 10 module, or it can be an external reference signal.
  • the mismatch detector 16, referred to in Fig. 4 as the detection and compensation block 16 receives inputs from the IDET 30 and VDET 32, as well as the Vref signal, and outputs control signals to the first stage 12 and second stage 14 bias current generators 20A and 20B, respectively, as well as a control signal to the first and second stage 14 bias voltage generator 20C.
  • the detection and compensation block 16 also outputs a signal to the output matching block 18.
  • the operation ofthe detection and compensation block 16 of Fig. 4 is now described in further detail for the cases of PA output device current and voltage detection and PA 10 compensation.
  • the IDET detector 30 monitors the current of the PA output device (i.e., the output power transistor that is shown in Fig. 7 as QI , described below).
  • the VDET detector 32 is peak voltage detector connected to the collector/drain ofthe output device. These two detectors are both used for power detection. When the PA 10 is matched (50 ohm output impedance), the responses of these two detectors are calibrated to be equal (as shown in Fig. 5A).
  • the power detector 30, 32 outputs are matched to the internal (or external) reference voltage Vref. The value of Vref is proportional to the desired output power from the PA. That is, during normal operation the value of Vref varies up and down, depending on the PA output power.
  • the collector/drain impedance seen by the PA 10 can be determined by comparing these three signals, and the PA 10 can thus be tuned or compensated accordingly.
  • the presently preferred embodiment of the PA 10 includes an integrated DC/DC converter, shown as the first and second stage Vbias generator 20C in Fig. 4, for use in the first and second stage transistor collector/drain voltage tuning.
  • the bias currents of the first and second stage transistor devices can be tuned through the integrated bias current generators 20A and 20B, respectively.
  • the output matching circuit 18, shown in further detail in Fig. 8, is preferably tuned by connecting an additional shunt element (resistor Rl via switch S 1 ) to the matching circuit 18 in the case of a severe impedance mismatch when operating at high power.
  • the output matching circuit 18 in Fig. 8 includes, as a non-limiting embodiment, matching inductors LI and L2, matching capacitors CI and C2, a DC blocking capacitor C3, transmission line TL2, the switch SI and the resistor Rl .
  • matching inductors LI and L2 matching inductors LI and L2, matching capacitors CI and C2, a DC blocking capacitor C3, transmission line TL2, the switch SI and the resistor Rl .
  • All compensation is preferably accomplished internally to the PA 10 package or module.
  • the amount ofthe compensation is dependent on the power level (indicated by the value of Vref) and the output VSWR that is present.
  • the compensation in the presently preferred, but non-limiting embodiment, is accomplished as follows. Reference is also made to Fig. 6.
  • the PA 10 is tuned to meet, in the matched condition (50ohm output impedance), a WCDMA linearity specification of -35dBc adjacent channel power (ACP), and -45dBc alternate channel power (ALT) at +24dBm output power. With power levels less than +15dBm, the PA 10 is capable of meeting these linearity requirements up to 9: 1 output VSWR, and thus no compensation is needed (Block A).
  • VDET and IDET are each compared to VREF. If VDET is greater than VREF (Block B), the PA 10 output device collector/drain impedance (Q 1 in the example of Fig. 7 described below) is indicated as being greater than the nominal 50 ohm case, and the collector/drain bias voltage (Vbias) is increased to avoid RF voltage clipping (Block B 1 ). If IDET > VREF (Block C), then the PA 10 output device collector/drain current is indicated as being greater than the nominal 50 ohm case. This condition is indicative of the collector/drain impedance being too low, and this is compensated by increasing the bias current ofthe 2 nd stage and/or the 1st stage (Ibias), as shown at Block CI.
  • the compensation loop represented by Blocks A-E can be executed as often as is desired or required by a given application, enabling substantially real-time compensation ofthe PA 10 load line in response to changing VSWR conditions.
  • Fig. 6 can be implemented through the use of, as one example, a simple state machine and a plurality of voltage comparators for comparing IDET to VREF, VDET to VREF and VREF to two predetermined threshold voltages, one representing +15dBm and the other representing +20dBm, in addition to a plurality of up/down counters controlled by the comparator outputs, and a plurality of DACs that convert the counter outputs to corresponding analog values for generating the signals to the bias current generators 20A, 20B and the bias voltage generator 20C.
  • a single digital bit can be used to control the state ofthe switch SI that selectively places the shunt resistor Rl into the impedance matching resistor network 18.
  • the compensation can be achieved using the same principles as those described above. That is, when the phase angle of the output impedance is such that collector/drain voltage ofthe output device is too large (VDET > VREF), the bias voltage (Vbias) compensation can be used. When the phase angle is such that output device current is too large (LDET > VREF), the bias current compensation (Ibias) can be used or, at higher power levels (e.g., Pout > +20dBm), the output matching network 18 can be tuned.
  • Fig. 7 is a simplified schematic diagram of a circuit that can be used to implement the
  • the output power transistor QI is shown as a bipolar transistor, although in other embodiments of this invention it may be a power FET (hence the references above to the output device drain, as opposed to collector).
  • the RF input from the first stage 12 is capacitively coupled by C 1 to the base of Q 1 , as well as to the base of current mirror transistor Q2.
  • the current through QI is thus mirrored by Q2 and is low pass filtered by R2 and C4. This provides a reference current that is proportional to the current through the output transistor QI, and forms the output of IDET 30.
  • the IDET output current may be converted to a voltage if desired.
  • VDET 32 For realizing VDET 32, the AC voltage at the collector of QI is rectified by Dland then low pass filtered by Rl and C3. The low pass filtered voltage, having a value that is proportional to the collector voltage of QI, forms the output of VDET 32.
  • IDET QI collector current I c
  • VDET QI collector voltage V c
  • these values can also be used to directly determine the impedance, since the impedance can be calculated by dividing VDET by IDET (i.e., V L), and by ignoring the sign ofthe quotient. For too low an impedance value, QI can draw excessive current and can break down. If the impedance value is too high, the amplifier will saturate too soon, and distortion ofthe output signal will result.
  • this invention provides a number of advantages relative to the prior art.
  • the use of this invention can eliminate the need for external (to the PA 10) additional components such as an isolator, circulator and/or a coupler, and thus overcomes the deficiencies in the prior art circuit arrangement shown in Fig. 1 and in similar prior art circuits.
  • the PA 10 load line can be adaptively compensated in substantially real time, resulting in the PA 10 maintaining the required performance under varying load conditions.
  • the use of this invention also minimizes the losses between the PA 10 and the antenna 24.
  • the design of the transmitter such as a WCDMA transmitter, is simplified, and the required printed circuit board area, the cost, and the required operating power are reduced. A reduction in operating power can result in increased talk times for a WCDMA mobile station or cellular telephone that includes the PA 10 in accordance with this invention.
  • the use of other techniques for implementing the IDET 30 and VDET 32 functions may be used, different PA architectures may be used (e.g., one or three amplifier stages as opposed to the two shown), more or less than two Vref thresholds (e.g., +15dBm and +20dBm) may be used and/or the Vref threshold values may differ from those described, and a re-ordering of at least some ofthe comparisons shown in Fig. 6 may be attempted by those skilled in the art.
  • the output transistor QI may actually be implemented as a plurality of paralleled transistors, and in this case the values of IDET and VDET may be scaled as appropriate.
  • this invention can be used with other than a WCDMA-based system and/or a wireless terminal. However, all such and similar modifications of the teachings of this invention will still fall within the scope of this invention.

Abstract

An RF power amplifier module can be used without a matching device between the power amplifier module and an antenna. The power amplifier module is constructed and operated to detect, protect and maintain the performance of the power amplifier in the presence of severe VSWR load mismatches, without requiring the use of external circuitry. The RF power amplifier module includes integral detection circuitry for generating a first detection signal having a value that is indicative of the current flowing through an output power transistor and a second detection signal having a value that is indicative the voltage appearing at the output of the output power transistor, as well as integral compensation circuitry for controlling the generation of a plurality of bias current and bias voltage signals to have values that are a function of the values of the first and second detection signals, as well as the current output power level of the RF power amplifier module. Also included is an integral impedance matching circuit, coupled between the output of the output transistor and the output node,. that provides a variable impedance that is selectively controlled by an output signal from the compensation circuitry.

Description

METHOD AND APPARATUS PROVIDING INTEGRATED LOAD MATCHING USING ADAPTIVE POWER AMPLIFIER COMPENSATION
TECHNICAL FIELD:
This invention relates generally to radio frequency (RF) amplifiers and, more specifically, relates to RF power amplifier integrated circuits and modules suitable for use in mobile communications and other types of devices.
BACKGROUND:
In wireless communication devices that use an RF power amplifier (PA) it is known that a severe Voltage Standing Wave Ratio (VSWR) load variation can temporarily or permanently degrade the performance ofthe power amplifier. To avoid this problem it is well-known in the art to provide an isolator between the output of the PA and an antenna that is fed by the PA. However, this approach requires the use of a separate element (the isolator), which can be large in size and which furthermore adds cost and complexity to the RF transmitter circuitry of which the PA forms a part.
In general, the operation of an RF PA is based on a tuned load line. The load line is defined by the bias voltage, bias current and load impedance. Correctly set, the load line optimizes the voltage and current waveforms ofthe PA output power transistor, as well as the desired output power where the optimum PA efficiency is achieved. An output-matching network is used to transform the output impedance, typically 50 ohms, to the optimum load impedance for the output transistor. The output-matching network is designed to provide the desired impedance transformation ratio with the desired output frequency.
In a typical radio transmitter the PA output is followed by a filter and/or a switch, and then by the antenna. The antenna is typically designed to have a 50 ohm input impedance when radiating into free space, and the filter and/or switch between the antenna and the PA is designed to have 50 ohm input and output impedances. Thus, in order to provide impedance matching the output impedance ofthe PA must also be 50 ohms. However, in portable, handheld communications devices the antenna impedance may vary from the ideal 50 ohm value due to the variability of the environment that the antenna radiates into. This change in the antenna impedance is seen as a mismatch by the output ofthe PA, and can result in a degradation in the RF transmitter performance.
A variation in the load impedance (i.e., the load mismatch) can present a serious problem in many systems, such as a wideband code division, multiple access (WCDMA) wireless cornmunications system, since the WCDMA system requires that the PA exhibit good linearity. In the WCDMA system, a PA load mismatch can result in signal distortion and a degradation in performance. The end result is that under a load mismatch condition the stringent WCDMA transmitter requirements can become more difficult or even impossible to meet.
As was noted above, it is known in the art to use a matching device, such as an isolator or a circulator, to isolate the output of the PA from the antenna. By so doing the PA always sees a nominal 50-ohm impedance, despite the variation in antenna impedance, and signal distortion is avoided. A drawback of this approach is the additional loss that results in the matching device. Adding the matching device in the transmitter path also increases the component count, the cost, the power consumption and the required circuit board area. All of these factors are considered to be disadvantageous in handheld, battery powered, mass produced communications equipment, such as cellular telephones.
It is also known in the art to use a reflectometer and associated circuitry to protect the PA from severe load mismatches. The reflectometer is realized by a dual directional coupler having a length of λ/4 and associated circuitry. This technique uses the forward and reflected voltages to detect the VSWR mismatch, and associated circuitry is then used to compensate the power amplifier or surrounding circuitry to adapt to the VSWR mismatch. As with the use ofthe matching device, this technique increases the losses, cost and circuit board area ofthe transmitter.
It is also possible to detect the impedance mismatch condition, and then adapt an impedance matching network, or the PA, to compensate for the detected load mismatch condition. The adaptation can be made by adjusting the drive to the PA, adjusting the PA biasing, or to use a diode to transform the impedance to a more suitable form.
U.S. Patent No.: 5,564,086 describes one such conventional technique to protect a PA. Referring to Fig. 1, the output ofthe PA 1 is connected to a variable matching network 2, which in turn is connected to an antenna 4 via a directional coupler 3. The directional coupler detects a mismatch condition in combination with a diode detector, and provides output signals to a processor 5 that adjusts the variable matching network 2 accordingly. The directional coupler 3 can be used to sample the reflected signal 6A independently ofthe forward signal 6B, and the magnitude ofthe impedance presented by the antenna 4 can thus be determined. As can be appreciated, this approach involves adding circuitry and complexity to the RF transmitter, and thus suffers from disadvantages discussed above.
It is also known to use a current detector to sense PA power, such as is shown in U.S. Patent Nos.: 5,404,585, 5,448,770 and 4,859,967. It is also known to employ voltage detectors in conjunction with a PA, as described in U.S. Patent Nos.: 6,265,939, 6,002,922, 5,873,029, 5,659,253 and 4,041 ,410. It is further known to use an RF detector to control the PA, as described in U.S. Patent Nos.: 5,724,003, 5,432,473, 5,291,150, 5,278,994, 5,150,075, 4,709,403, 4,673,886 and 5,564,086.
It is further known that PA systems can have power detection and control, as shown in U.S. PatentNos.: 6,188,277, 5,404,114, 5,003,271,4,859,967, 4,727,337 and 4,122,400.
Further in this regard reference can also be made to U.S. Patent No.: 5,070,309, where an RF power amplifier has an On and an Off condition. When On, the PA normally receives and amplifies an input RF signal to provide an amplified output RF signal. Both RF current and RF voltage in an output circuit are detected. A first signal is provided from the RF current and exhibits a fixed amplitude, but a frequency and phase corresponding with that ofthe RF current. A second signal of fixed amplitude is provided that corresponds in frequency and phase with the RF voltage. The first and second signals are compared to provide a phase signal having a magnitude dependent upon the phase difference between the first and second signals. The phase signal is then compared with a reference and, based on the result ofthe comparison, the RF PA can be placed into the Off condition. U.S. Patent US 6,289,205 Bl describes a high frequency power amplifier that includes an output stage for outputting an amplified high frequency signal, and measuring devices for measuring the power ofthe high frequency signal.
The foregoing U.S. Patents do not fully address the PA problems that can result from VSWR load mismatches.
SUMMARY OF THE PREFERRED EMBODIMENTS
The foregoing and other problems are overcome, and other advantages are realized, in accordance with the presently preferred embodiments of these teachings.
This invention provides a power amplifier which can be used without a matching device, such as an isolator or a circulator, between the power amplifier and the load, such as a load that includes an antenna. The teachings of this invention can be applied to any application, including RF communications applications and non-RF communications applications, where power amplifier performance is affected by load impedance variations.
A power amplifier that is constructed and operated in accordance with this invention detects, protects and maintains the performance ofthe power amplifier in the presence of severe VSWR load mismatches.
In accordance with an aspect of this invention an RF power amplifier module includes integral detection circuitry for generating a first detection signal having a value that is indicative ofthe current flowing through an output power transistor, and also generates a second detection signal having a value that is indicative the voltage appearing at the output ofthe output power transistor. The RF power amplifier module further includes integral compensation circuitry for controlling the generation of a plurality of bias current and bias voltage signals to have values that are a function ofthe values ofthe first and second detection signals, and the current output power level of the RF power amplifier module
The RF power amplifier module further includes an integral impedance matching circuit that is coupled between the output of the output transistor and the output node. The impedance matching circuit presents a variable impedance that is selectively controlled by an output signal from the compensation circuitry.
The invention also pertains to a method to operate a power amplifier module over a range of output power levels, The method includes generating a first detection signal having a value that is indicative of current flowing through an output transistor and a second detection signal having a value that is indicative of a voltage appearing at an output of the output transistor; and automatically compensating a load line ofthe output transistor for impedance variations appearing at an output node ofthe power amplifier module by controlling the generation of a plurality of power amplifier bias current and bias voltage signals to have values that are a function ofthe values ofthe first and second detection signals, and the current output power level ofthe power amplifier module. The method further includes controlling, with an output signal from the compensation circuitry, a value of an impedance matching circuit coupled between the output of the power transistor and the output node.
A further aspect of this invention pertains to a mobile radiotelephone terminal that includes an antenna and a power amplifier that is constructed and operated in accordance with the invention.
BRIEF DESCRIPTION OF THE DRAWINGS
The foregoing and other aspects of these teachings are made more evident in the following Detailed Description ofthe Preferred Embodiments, when read in conjunction with the attached Drawing Figures, wherein:
Fig. 1 shows an example of a prior art PA with a directional coupler and output matching circuit control;
Fig.2 is a simplified block diagram of a PA having integrated load matching by adaptive PA compensation, in accordance with this invention;
Fig. 3 is a more detailed block diagram ofthe PA of Fig. 2; Fig. 4 is a still more detailed block diagram ofthe PA of Figs. 2 and 3;
Figs. 5 A and 5B are graphs plotting voltage versus output power and load impedance, respectively, and show, in Fig. 5 A, that two power detectors have similar responses when a nominal 50 ohm load impedance is present, but have different responses when the load impedance varies from the nominal 50 ohm value (Fig. 5B);
Fig. 6 illustrates the operation ofthe impedance detection and PA compensation block of Fig. 4;
Fig. 7 is a simplified schematic diagram that illustrates an embodiment ofthe IDET and VDET functions shown in Fig. 4; and
Fig. 8 is a simplified schematic ofthe output matching circuit.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
Referring to Fig. 2, a PA 10 in accordance with this invention includes an input node 10A for coupling an input RF signal (RFJN) to a first amplifier stage 12. The PA 10 further includes a second, final amplifier stage 14, and an integrated VSWR detection block 16, also referred to below as a mismatch detection circuit and as a detection and compensation circuit, that is coupled to the output ofthe second amplifier stage 14. The PA 10 also includes an integrated adaptive matching circuit 18 and a bias control circuit 20, each controlled by a signal or signals 16A output from the integrated VSWR detection block 16. The bias current generator 20, as will be described below in relation to Fig. 4, includes first and second amplifier stage bias current generators 20A and 20B, as well as a first and a second amplifier stage bias voltage generator 20C. The PA 10 has an output node 10B for coupling an amplified RF signal (RF0UT) to an antenna 24 via, typically, one half of a duplexer filter 22. The antenna 24 is assumed to represent a variable impedance to the output node 10B, which can result in the undesirable generation of VSWR.
In a presently preferred, but non-limiting, embodiment of this invention the PA 10 is installed within and forms a part of a battery powered, mobile radiocommunication terminal 100, such as a cellular telephone that operates so as to be compatible with a code division, multiple access (CDMA) air interface, and more preferably with a wideband CDMA (WCDMA) air interface.
In this invention VSWR load mismatch detection and adaptive PA compensation is performed internally to the PA 10. An advantage of this technique is that it does not require any additional components external to the PA 10, thereby eliminating the need for an isolator, or a circulator, or a reflectometer and/or a coupler and thereby conserves circuit board space. Losses in the transmission path between the PA 10 output node 10B and the antenna feed are also reduced.
In the preferred embodiment the PA 10 is constructed so as to include built-in, integrated circuitry for performing VSWR mismatch detection for controlling PA biasing 20 and the output matching circuit 18 according to detected signals. By using this technique the PA 10 adapts to a varying load impedance, thereby maintaining output linearity under all operating conditions. This invention can also be employed to improve the efficiency ofthe PA 10 at low power levels, by detecting the power level and tuning the bias control 20 and/or the output matching circuit 18 accordingly.
The output impedance seen by the PA 10 is either complex or real, and has a varying magnitude and/or phase. This complex impedance causes the voltages and currents to change independently with phase. As will be described below in relation to Figs. 5 A and 5B, the relationship of these signals is used, in conjunction with a load switch, to vary the performance of the PA 10, that is, to vary the PA 10 gain, power, linearity and efficiency as a function ofthe complex load impedance presented by the antenna 24.
The integrated VSWR detection block 16 of this invention detects AC current and AC voltage of the PA 10, with respect to the phase and magnitude of the load and power level. Employing these measured/detected values the following parameters are obtained: VSWR detection as a function of power and phase; power detection as a function of power and phase; AC current as a function of power and phase; load line adjustment as a function of power and phase; and PA 10 protection as a function of power and phase. Based on the detected signals, the load line is adjusted and the PA 10 performance is maintained up to, for example, a 9:1 VSWR ratio with all phases. Depending on the output VSWR, power level compensation can be performed using the PA 10 bias voltages/currents, by bias control block 20, and/or using the output matching circuit 18. Ln the presently preferred embodiment the detection and compensation functions are all internal to the PA 10, i.e., between the input node 10A and the output node 10B ofthe PA 10 package.
Fig. 3 shows another view of the PA 10, and input and output signals of the first and second amplifiers 12 and 14 and the power detection circuitry. The bias control 20 outputs bias signals Ibias (bias current) and Vbias (bias voltage). In the presently preferred, but not limiting embodiment, the PA 10 includes two power detectors that are integrated onto a GaAs Heterojunction Bipolar Transistor (HBT) die with the other components ofthe PA 10.
Referring also to Fig. 4, the first power detector, referred to as JLDET 30, is a power detector based on AC detection at the input to the second stage 14, while the second power detector, referred to as VDET 32, is based on voltage detection at the output ofthe second stage 14. As can be seen in Fig. 5 A, these two power detectors have similar responses when a nominal 50 ohm load impedance is present at the output node 10B, but have different responses when the load impedance varies from the nominal 50 ohm value, as is shown in Fig. 5B. This feature enables the VSWR detector, also referred to as the mismatch detector 16, to detect the presence of a load mismatch, and to determine an amount of compensation to be applied to the PA 10. Vref is a reference voltage, shown in Figs. 3, A, 5 A, 5B and 6, that is applied to the mismatch detector 16, and that is used to establish a reference or threshold for comparisons made by the mismatch detector 16, as will be described in further detail below in reference to Fig. 6. The Vref voltage can be generated internally within the PA 10 module, or it can be an external reference signal. The mismatch detector 16, referred to in Fig. 4 as the detection and compensation block 16, receives inputs from the IDET 30 and VDET 32, as well as the Vref signal, and outputs control signals to the first stage 12 and second stage 14 bias current generators 20A and 20B, respectively, as well as a control signal to the first and second stage 14 bias voltage generator 20C. The detection and compensation block 16 also outputs a signal to the output matching block 18. The operation ofthe detection and compensation block 16 of Fig. 4 is now described in further detail for the cases of PA output device current and voltage detection and PA 10 compensation.
Detection:
The IDET detector 30 monitors the current of the PA output device (i.e., the output power transistor that is shown in Fig. 7 as QI , described below). The VDET detector 32 is peak voltage detector connected to the collector/drain ofthe output device. These two detectors are both used for power detection. When the PA 10 is matched (50 ohm output impedance), the responses of these two detectors are calibrated to be equal (as shown in Fig. 5A). In addition, the power detector 30, 32 outputs are matched to the internal (or external) reference voltage Vref. The value of Vref is proportional to the desired output power from the PA. That is, during normal operation the value of Vref varies up and down, depending on the PA output power.
In the matched condition (50 ohm load impedance), all voltages (shown in Fig. 6 as IDET, VDET, VREF) are equal. When the PA 10 output impedance changes, the value of VREF remains constant, but the values of IDET and VDET vary because they are affected by PA 10 load impedance changes.
In accordance with an aspect of this invention, the collector/drain impedance seen by the PA 10 can be determined by comparing these three signals, and the PA 10 can thus be tuned or compensated accordingly.
Compensation:
The presently preferred embodiment of the PA 10 includes an integrated DC/DC converter, shown as the first and second stage Vbias generator 20C in Fig. 4, for use in the first and second stage transistor collector/drain voltage tuning. In addition, the bias currents of the first and second stage transistor devices can be tuned through the integrated bias current generators 20A and 20B, respectively. The output matching circuit 18, shown in further detail in Fig. 8, is preferably tuned by connecting an additional shunt element (resistor Rl via switch S 1 ) to the matching circuit 18 in the case of a severe impedance mismatch when operating at high power.
The output matching circuit 18 in Fig. 8 includes, as a non-limiting embodiment, matching inductors LI and L2, matching capacitors CI and C2, a DC blocking capacitor C3, transmission line TL2, the switch SI and the resistor Rl . By selecting the values of LI, L2, CI, C2, C3 and TL2 the desired impedance transformation between ports PI and P2 is achieved.
All compensation is preferably accomplished internally to the PA 10 package or module. The amount ofthe compensation is dependent on the power level (indicated by the value of Vref) and the output VSWR that is present. The compensation in the presently preferred, but non-limiting embodiment, is accomplished as follows. Reference is also made to Fig. 6.
In the presently preferred, but non-limiting embodiment, the PA 10 is tuned to meet, in the matched condition (50ohm output impedance), a WCDMA linearity specification of -35dBc adjacent channel power (ACP), and -45dBc alternate channel power (ALT) at +24dBm output power. With power levels less than +15dBm, the PA 10 is capable of meeting these linearity requirements up to 9: 1 output VSWR, and thus no compensation is needed (Block A).
When the output power (Pout) is greater than +15dBm (as indicated by the value of VREF), VDET and IDET are each compared to VREF. If VDET is greater than VREF (Block B), the PA 10 output device collector/drain impedance (Q 1 in the example of Fig. 7 described below) is indicated as being greater than the nominal 50 ohm case, and the collector/drain bias voltage (Vbias) is increased to avoid RF voltage clipping (Block B 1 ). If IDET > VREF (Block C), then the PA 10 output device collector/drain current is indicated as being greater than the nominal 50 ohm case. This condition is indicative of the collector/drain impedance being too low, and this is compensated by increasing the bias current ofthe 2nd stage and/or the 1st stage (Ibias), as shown at Block CI.
When the power level exceeds +20dBm (Block D), the above described compensation has been found to be insufficient to achieve the require linearity. In the case where Pout > +20dBm (Block D) and IDET > VREF (Block E), the output matching network 18 is adjusted (Block El ). This can be accomplished by connecting the shunt resistor Rl to the output matching circuit 18, as was described above with regard to Fig. 8. While this reduces the output power of the PA 10, it beneficially aids in achieving the correct voltage and current waveforms at the collector/drain of the output device, and thus maintains the desired linearity.
The compensation loop represented by Blocks A-E can be executed as often as is desired or required by a given application, enabling substantially real-time compensation ofthe PA 10 load line in response to changing VSWR conditions.
As should be recognized by those skilled in the art, the functionality represented by Fig. 6 can be implemented through the use of, as one example, a simple state machine and a plurality of voltage comparators for comparing IDET to VREF, VDET to VREF and VREF to two predetermined threshold voltages, one representing +15dBm and the other representing +20dBm, in addition to a plurality of up/down counters controlled by the comparator outputs, and a plurality of DACs that convert the counter outputs to corresponding analog values for generating the signals to the bias current generators 20A, 20B and the bias voltage generator 20C. A single digital bit can be used to control the state ofthe switch SI that selectively places the shunt resistor Rl into the impedance matching resistor network 18.
In case of a reactive mismatch, i.e., the load impedance having a negative(capacitive) or a positive(inductive) imaginary part, the compensation can be achieved using the same principles as those described above. That is, when the phase angle of the output impedance is such that collector/drain voltage ofthe output device is too large (VDET > VREF), the bias voltage (Vbias) compensation can be used. When the phase angle is such that output device current is too large (LDET > VREF), the bias current compensation (Ibias) can be used or, at higher power levels (e.g., Pout > +20dBm), the output matching network 18 can be tuned.
Fig. 7 is a simplified schematic diagram of a circuit that can be used to implement the
IDET 30 and the VDET 32 of Fig. 4. In Fig. 7 the output power transistor QI is shown as a bipolar transistor, although in other embodiments of this invention it may be a power FET (hence the references above to the output device drain, as opposed to collector). The RF input from the first stage 12 is capacitively coupled by C 1 to the base of Q 1 , as well as to the base of current mirror transistor Q2. The current through QI is thus mirrored by Q2 and is low pass filtered by R2 and C4. This provides a reference current that is proportional to the current through the output transistor QI, and forms the output of IDET 30. The IDET output current may be converted to a voltage if desired.
For realizing VDET 32, the AC voltage at the collector of QI is rectified by Dland then low pass filtered by Rl and C3. The low pass filtered voltage, having a value that is proportional to the collector voltage of QI, forms the output of VDET 32.
While in the presently preferred embodiment the IDET (QI collector current Ic) and VDET (QI collector voltage Vc) values are used separately (see Fig. 6), it should be appreciated that these values can also be used to directly determine the impedance, since the impedance can be calculated by dividing VDET by IDET (i.e., V L), and by ignoring the sign ofthe quotient. For too low an impedance value, QI can draw excessive current and can break down. If the impedance value is too high, the amplifier will saturate too soon, and distortion ofthe output signal will result.
As should be appreciated, this invention provides a number of advantages relative to the prior art. For example, the use of this invention can eliminate the need for external (to the PA 10) additional components such as an isolator, circulator and/or a coupler, and thus overcomes the deficiencies in the prior art circuit arrangement shown in Fig. 1 and in similar prior art circuits. Further, the PA 10 load line can be adaptively compensated in substantially real time, resulting in the PA 10 maintaining the required performance under varying load conditions. The use of this invention also minimizes the losses between the PA 10 and the antenna 24. Through the use of this invention the design of the transmitter, such as a WCDMA transmitter, is simplified, and the required printed circuit board area, the cost, and the required operating power are reduced. A reduction in operating power can result in increased talk times for a WCDMA mobile station or cellular telephone that includes the PA 10 in accordance with this invention.
The foregoing description has provided by way of exemplary and non-limiting examples a full and informative description of the best method and apparatus presently contemplated by the inventors for carrying out the invention. However, various modifications and adaptations may become apparent to those skilled in the relevant arts in view ofthe foregoing description, when read in conjunction with the accompanying drawings and the appended claims.
As but some examples, the use of other techniques for implementing the IDET 30 and VDET 32 functions may be used, different PA architectures may be used (e.g., one or three amplifier stages as opposed to the two shown), more or less than two Vref thresholds (e.g., +15dBm and +20dBm) may be used and/or the Vref threshold values may differ from those described, and a re-ordering of at least some ofthe comparisons shown in Fig. 6 may be attempted by those skilled in the art. Further, in some embodiments the output transistor QI may actually be implemented as a plurality of paralleled transistors, and in this case the values of IDET and VDET may be scaled as appropriate. Further still, this invention can be used with other than a WCDMA-based system and/or a wireless terminal. However, all such and similar modifications of the teachings of this invention will still fall within the scope of this invention.
Further, while the method and apparatus described herein are provided with a certain degree of specificity, the present invention could be implemented with either greater or lesser specificity, depending on the needs ofthe user. Further still, some ofthe features of the present invention could be used to advantage without the corresponding use of other features. As such, the foregoing description should be considered as merely illustrative ofthe principles ofthe present invention, and not in limitation thereof.

Claims

CLAIMSWhat is claimed is:
1. A power amplifier module operable over a range of output power levels, comprising an output fransistor having an input coupled to an input node of the power amplifier module and an output coupled to an output node of the power amplifier module, the power amplifier module further comprising circuitry for automatically compensating a load line ofthe output fransistor for impedance variations appearing at the output node, the circuitry comprising detection circuitry for generating a first detection signal having a value that is indicative ofthe current flowing through the output fransistor and a second detection signal having a value that is indicative ofthe voltage appearing at the output ofthe output fransistor, and further comprising compensation circuitry for controlling the generation of a plurality of power amplifier bias current and bias voltage signals to have values that are a function ofthe values ofthe first and second detection signals, and the current output power level ofthe power amplifier module.
2. A power amplifier module as in claim 1, further comprising an impedance matching circuit coupled between the output of the output transistor and the output node, the impedance matching circuit presenting a variable impedance that is controlled by an output signal from the compensation circuitry.
3. A power amplifier module as in claim 2, where the output signal from the compensation circuitry is generated to have a value that is a function ofthe value ofthe first detection signal and the current output power level.
4. A power amplifier module as in claim 2, where the output signal from the compensation circuitry is generated when the current output power level exceeds a predetermined output power level.
5. A power amplifier module as in claim 1, where the compensation circuitry makes a change to at least one ofthe plurality of power amplifier bias current and bias voltage signals when the current output power level exceeds a predetermined output power level.
6. A power amplifier module as in claim 2, where the compensation circuitry makes a change to at least one ofthe plurality of power amplifier bias current and bias voltage signals when the current output power level exceeds a first predetermined output power level, and where the output signal from the compensation circuitry to the impedance matching circuit is generated when the current output power level exceeds a second predetermined output power level that is greater than the first predetermined output power level.
7. A power amplifier module as in claim 1, where the compensation circuitry controls the generation ofthe power amplifier bias current signal as a function of a value ofthe first detection signal and a value of a signal that is indicative ofthe current output power level, and controls the generation ofthe power amplifier bias voltage signal as a function of a value ofthe second detection signal and the value ofthe signal that is indicative of the current output power level.
8. A power amplifier module as in claim 1, where the detection circuitry comprises a current mirror in parallel with the output fransistor for generating the first detection signal, and a rectifier coupled to the output of the output fransistor for generating the second detection signal.
9. A method to operate a power amplifier module over a range of output power levels, comprising:
generating a first detection signal having a value that is indicative of current flowing through an output fransistor and a second detection signal having a value that is indicative of a voltage appearing at an output ofthe output fransistor; and
automatically compensating a load line ofthe output fransistor for impedance variations appearing at an output node ofthe power amplifier module by controlling the generation of a plurality of power amplifier bias current and bias voltage signals to have values that are a function of the values of the first and second detection signals, and the current output power level ofthe power amplifier module.
10. A method as in claim 9, further comprising controlling, with an output signal from the compensation circuitry, a value of an impedance matching circuit coupled between the output ofthe power fransistor and the output node.
11. A method as in claim 10, further comprising generating the output signal from the compensation circuitry to have a value that is a function ofthe value ofthe first detection signal and the current output power level.
12. A method as in claim 10, further comprising comparing the current output power level to a predetermined output power level; and generating the output signal from the compensation circuitry only if the current output power level exceeds the predetermined output power level.
13. A method as in claim 9, further comprising comparing the current output power level to a predetermined output power level; and changing at least one of the plurality of power amplifier bias current and bias voltage signals if the current output power level exceeds the predetermined output power level.
14. A method as in claim 10, further comprising comparing the current output power level to a first predetermined output power level; changing at least one ofthe plurality of power amplifier bias current and bias voltage signals if the current output power level exceeds the first predetermined output power level; comparing the current output power level to a second predetermined output power level; and generating the output signal from the compensation circuitry if the current output power level exceeds the second predetermined output power level, where the second predetermined output power level is greater than the first predetermined output power level.
15. A method as in claim 9, where generating the power amplifier bias current signal comprises comparing the first detection signal to a signal having a value that is indicative ofthe current output power level, and where generating the power amplifier bias voltage signal comprises comparing the second detection signal to the signal having the value that is indicative ofthe current output power level.
16. A method as in claim 10, where generating the first detection signal comprises mirroring the current flowing in the output transistor, and where generating the second detection signal comprises rectifying a signal appearing at the output of the output fransistor.
17. A radio frequency (RF) power amplifier module operable over a range of output power levels, comprising an output transistor having an input coupled to an input node ofthe power amplifier module for receiving a wideband code division, multiple access signal to be transmitted from an antenna and an output coupled to an output node ofthe RF power amplifier module, the RF power amplifier module further comprising circuitry for automatically compensating the output fransistor for impedance variations appearing at the output node due at least in part to a change in an RF propagation environment of the antenna, the circuitry comprising detection circuitry for generating a first detection signal having a value that is indicative of the current flowing through the output fransistor and a second detection signal having a value that is indicative the voltage appearing at the output of the output fransistor, and further comprising compensation circuitry for controlling the generation of a plurality of power amplifier bias current and bias voltage signals to have values that are a function ofthe values ofthe first and second detection signals, respectively, and the value of a signal that is indicative of a current output power level ofthe RF power amplifier module, further comprising an impedance matching circuit coupled between the output ofthe output transistor and the output node, the impedance matching circuit presenting a variable impedance that is controlled by an output signal from the compensation circuitry, where the output signal from the compensation circuitry is generated to have a value that is a function ofthe value ofthe first detection signal and the value ofthe signal that is indicative ofthe current output power level ofthe RF power amplifier module.
18. The RF power amplifier module as in claim 17, where the compensation circuitry makes a change to at least one ofthe plurality of power amplifier bias current and bias voltage signals if the current output power level exceeds a first predetermined output power level, and where the output signal from the compensation circuitry is generated only if the current output power level exceeds a second predetermined output power level that is greater than the first predetermined output power level.
19. The RF power amplifier module as in claim 17, where the detection circuitry comprises a current mirror in parallel with the output fransistor for generating the first detection signal and a rectifier coupled to the output of the output fransistor for generating the second detection signal.
20. A radio frequency (RF) power amplifier contained within a package, the RF power amplifier being operable over a range of output power levels specified by a value of a power confrol signal that is one of applied to a first input ofthe package and generated internally to the package, the RF power amplifier comprising at least one output fransistor having an input coupled to second input ofthe package for receiving an input RF signal and an output coupled to an output ofthe package for outputting an amplified RF signal, the RF power amplifier further comprising circuitry integrated with the at least one output fransistor for automatically compensating the RF amplifier for impedance variations appearing at the first output, the circuitry comprising detection circuitry for generating detection signals indicative of current flowing through the at least one output fransistor and of a voltage appearing at the output ofthe at least one output fransistor, and further comprising load line compensation circuitry responsive to the detection signals and to the power confrol signal for maintaining a desired output linearity ofthe amplified RF signal.
21. A mobile radiocommunication terminal comprising an antenna and, coupled to the antenna, a radio frequency (RF) power amplifier module that is operable over a range of output power levels, said RF power amplifier module comprising at least one output fransistor having an input coupled to an input node ofthe power amplifier module for receiving a signal to be transmitted from the antenna and an output coupled to an output node of the RF power amplifier module, the RF power amplifier module further comprising circuitry for automatic compensation ofthe output fransistor for impedance variations appearing at the output node due at least in part to variations in an environment ofthe antenna, the automatic compensation circuitry comprising detection circuitry for generating a first detection signal having a value that is indicative of the current flowing through the at least one output fransistor and a second detection signal having a value that is indicative the voltage appearing at the output ofthe at least one output fransistor, and further comprising bias confrol circuitry for controlling the generation of a plurality of power amplifier bias current and bias voltage signals to have values that are a function of the values of the first and second detection signals, respectively, and also the value of a signal that is indicative of a current output power level of the RF power amplifier module, further comprising an impedance matching circuit coupled between the output of the at least one output fransistor and the output node, the impedance matching circuit presenting a variable impedance that is controlled by an output signal from the automatic compensation circuitry, where the output signal from the automatic compensation circuitry is generated to have a value that is a function ofthe value ofthe first detection signal and the value ofthe signal that is indicative of the current output power level ofthe RF power amplifier module.
22. The mobile radiocommunication terminal as in claim 21, where the automatic compensation circuitry makes a change to at least one ofthe plurality of power amplifier bias current and bias voltage signals if the current output power level exceeds a first predetermined output power level, and where the output signal to the impedance matching circuit is generated if the current output power level exceeds a second predetermined output power level that is greater than the first predetermined output power level.
23. The mobile radiocommunication terminal as in claim 21, where the detection circuitry comprises a current mirror in parallel with the at least one output fransistor for generating the first detection signal.
24. The mobile radiocommunication terminal as in claim 21, where the detection circuitry comprises a rectifier coupled to the output ofthe at least one output fransistor for generating the second detection signal.
25. The mobile ramocommunication terminal as in claim 21, where a signal transmitted from said antenna comprises a wideband code division, multiple access signal.
PCT/IB2004/002631 2003-08-29 2004-08-12 Method and apparatus providing integrated load matching using adaptive power amplifier compensation WO2005022740A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN2004800314569A CN1871745B (en) 2003-08-29 2004-08-12 Method and apparatus providing integrated load matching using adaptive power amplifier compensation
EP04744264A EP1665519A4 (en) 2003-08-29 2004-08-12 Method and apparatus providing integrated load matching using adaptive power amplifier compensation

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/651,910 US7512386B2 (en) 2003-08-29 2003-08-29 Method and apparatus providing integrated load matching using adaptive power amplifier compensation
US10/651,910 2003-08-29

Publications (2)

Publication Number Publication Date
WO2005022740A2 true WO2005022740A2 (en) 2005-03-10
WO2005022740A3 WO2005022740A3 (en) 2006-04-13

Family

ID=34273394

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB2004/002631 WO2005022740A2 (en) 2003-08-29 2004-08-12 Method and apparatus providing integrated load matching using adaptive power amplifier compensation

Country Status (5)

Country Link
US (1) US7512386B2 (en)
EP (1) EP1665519A4 (en)
KR (1) KR100689979B1 (en)
CN (1) CN1871745B (en)
WO (1) WO2005022740A2 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2670049A1 (en) * 2012-05-31 2013-12-04 BlackBerry Limited Mobile communications device including an RF transmitter providing impedance fluctuation dampening and related methods
CN103427788A (en) * 2013-08-02 2013-12-04 无锡市佳信安科技有限公司 Adaptive standing-wave adjusting circuit
US8736376B2 (en) 2011-09-23 2014-05-27 Samsung Electro-Mechanics Co., Ltd. Power amplifier module having bias circuit
US9264077B2 (en) 2012-05-31 2016-02-16 Blackberry Limited Mobile communications device including an RF transmitter providing impedance fluctuation dampening and related methods
US10263578B2 (en) 2015-12-11 2019-04-16 Rohde & Schwarz Gmbh & Co. Kg Power amplifier, a radio frequency electronic device and a method for operating a power amplifier
EP4164128A1 (en) * 2021-10-06 2023-04-12 Richwave Technology Corp. Switch device

Families Citing this family (113)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8744384B2 (en) 2000-07-20 2014-06-03 Blackberry Limited Tunable microwave devices with auto-adjusting matching circuit
US8064188B2 (en) 2000-07-20 2011-11-22 Paratek Microwave, Inc. Optimized thin film capacitors
TWI271962B (en) * 2003-12-01 2007-01-21 Realtek Semiconductor Corp Network transmission unit with compensation feature
DE102004026133A1 (en) * 2004-05-28 2005-12-29 Infineon Technologies Ag Transmission arrangement, receiving arrangement, transceiver and method for operating a transmission arrangement
JP4606843B2 (en) * 2004-11-01 2011-01-05 京セラ株式会社 Wireless communication module, communication terminal, and impedance matching method
US20070149162A1 (en) * 2005-02-24 2007-06-28 Powercast, Llc Pulse transmission method
DE102005061572B4 (en) * 2005-06-28 2008-05-29 Infineon Technologies Ag Power amplifier arrangement, in particular for mobile radio, and method for determining a performance parameter
US8346198B2 (en) * 2005-06-30 2013-01-01 Silicon Laboratories Inc. Low noise amplifier for a radio receiver
US7355476B2 (en) * 2005-06-30 2008-04-08 Silicon Laboratories Inc. Input stage for an amplifier
US9406444B2 (en) 2005-11-14 2016-08-02 Blackberry Limited Thin film capacitors
WO2007060676A1 (en) * 2005-11-28 2007-05-31 Paragon Communications Ltd. Method and apparatus for reducing current consumption of mimo systems
JP4599286B2 (en) * 2005-12-19 2010-12-15 株式会社東芝 High frequency output monitor circuit device
US8325097B2 (en) * 2006-01-14 2012-12-04 Research In Motion Rf, Inc. Adaptively tunable antennas and method of operation therefore
US8125399B2 (en) * 2006-01-14 2012-02-28 Paratek Microwave, Inc. Adaptively tunable antennas incorporating an external probe to monitor radiated power
US7711337B2 (en) 2006-01-14 2010-05-04 Paratek Microwave, Inc. Adaptive impedance matching module (AIMM) control architectures
US7917106B2 (en) * 2006-02-03 2011-03-29 Quantance, Inc. RF power amplifier controller circuit including calibrated phase control loop
US7869542B2 (en) * 2006-02-03 2011-01-11 Quantance, Inc. Phase error de-glitching circuit and method of operating
US8032097B2 (en) * 2006-02-03 2011-10-04 Quantance, Inc. Amplitude error de-glitching circuit and method of operating
US7933570B2 (en) * 2006-02-03 2011-04-26 Quantance, Inc. Power amplifier controller circuit
CN101401261B (en) * 2006-02-03 2012-11-21 匡坦斯公司 Power amplifier controller circuit
US7761065B2 (en) * 2006-02-03 2010-07-20 Quantance, Inc. RF power amplifier controller circuit with compensation for output impedance mismatch
US8095090B2 (en) * 2006-02-03 2012-01-10 Quantance, Inc. RF power amplifier controller circuit
US8204458B2 (en) * 2006-07-13 2012-06-19 Freescale Semiconductor, Inc. Transmitting device and method of tuning the transmitting device
US7642857B2 (en) * 2006-08-21 2010-01-05 Triquint Semiconductor, Inc. Current limit circuit for compensating for output load mismatch of an RF power amplifier
US7977947B1 (en) * 2006-09-13 2011-07-12 Rf Micro Devices, Inc. Low impedance series coupled radio frequency directional power detector
US8280323B2 (en) * 2006-10-11 2012-10-02 Bae Systems Information And Electronic Systems Integration Inc. Fuzzy logic control of an RF power amplifier for automatic self-tuning
US7714676B2 (en) 2006-11-08 2010-05-11 Paratek Microwave, Inc. Adaptive impedance matching apparatus, system and method
US8299867B2 (en) * 2006-11-08 2012-10-30 Research In Motion Rf, Inc. Adaptive impedance matching module
US7535312B2 (en) * 2006-11-08 2009-05-19 Paratek Microwave, Inc. Adaptive impedance matching apparatus, system and method with improved dynamic range
KR100811162B1 (en) * 2006-11-15 2008-03-07 삼성전자주식회사 Communication apparatus and method for low noise amplifier
US7991375B2 (en) * 2006-12-06 2011-08-02 Broadcom Corporation RFIC with high power PA
KR100833513B1 (en) * 2006-12-08 2008-05-29 한국전자통신연구원 Device and method for impedance matching of sensor node
US7917104B2 (en) * 2007-04-23 2011-03-29 Paratek Microwave, Inc. Techniques for improved adaptive impedance matching
US8213886B2 (en) 2007-05-07 2012-07-03 Paratek Microwave, Inc. Hybrid techniques for antenna retuning utilizing transmit and receive power information
US8606200B2 (en) * 2007-06-26 2013-12-10 Intel Corporation Error vector magnitude control within a linear transmitter
US7911277B2 (en) * 2007-10-16 2011-03-22 Black Sand Technologies, Inc. Adaptively tuned RF power amplifier
US7991363B2 (en) 2007-11-14 2011-08-02 Paratek Microwave, Inc. Tuning matching circuits for transmitter and receiver bands as a function of transmitter metrics
US8412136B2 (en) * 2008-02-12 2013-04-02 Texas Instruments Incorporated Measuring load impedance of an amplifier driving a variable load
US8472910B1 (en) * 2008-07-03 2013-06-25 Rf Micro Devices, Inc. Adaptive impedance translation circuit
WO2010007475A1 (en) 2008-07-17 2010-01-21 Freescale Semiconductor, Inc. System for monitoring and controlling the power of a radio frequency (rf) signal in a short-range rf transmitter
US8180306B2 (en) * 2008-07-23 2012-05-15 Nxp B.V. VSWR compensation circuits for RF transmit chain
US8644776B1 (en) 2008-08-25 2014-02-04 Peregrine Semiconductor Corporation Systems and methods for providing improved power performance in wireless communication systems
US8022734B1 (en) 2008-08-25 2011-09-20 Peregrine Semiconductor Corporation Low current power detection circuit providing window comparator functionality
CN101677149B (en) * 2008-09-19 2013-04-24 华为技术有限公司 Method for improving insulation of antennas, system and device
US8072285B2 (en) 2008-09-24 2011-12-06 Paratek Microwave, Inc. Methods for tuning an adaptive impedance matching network with a look-up table
US20100125580A1 (en) * 2008-11-04 2010-05-20 Westen Peter T Automatic buddy management
US8107903B2 (en) * 2008-11-07 2012-01-31 Triquint Semiconductor, Inc. Radio frequency amplification circuit utilizing variable voltage generator
US8373507B2 (en) * 2008-12-31 2013-02-12 Nxp B.V. Power amplifier protection
US8723531B2 (en) * 2009-03-12 2014-05-13 Sige Semiconductor, Inc. Integrated VSWR detector for monolithic microwave integrated circuits
DE102009018648B4 (en) * 2009-04-23 2018-11-29 Snaptrack, Inc. Front end module with antenna tuner
CN101881791B (en) * 2009-04-30 2015-08-05 日置电机株式会社 Voltage check device
US9143172B2 (en) * 2009-06-03 2015-09-22 Qualcomm Incorporated Tunable matching circuits for power amplifiers
CN101567664B (en) * 2009-06-05 2011-04-20 武汉虹信通信技术有限责任公司 Method for improving efficiency of power amplifier by self-adaptively adjusting grid-voltage value
US8963611B2 (en) * 2009-06-19 2015-02-24 Qualcomm Incorporated Power and impedance measurement circuits for a wireless communication device
US8750810B2 (en) * 2009-07-24 2014-06-10 Qualcomm Incorporated Power amplifier with switched output matching for multi-mode operation
US8536950B2 (en) * 2009-08-03 2013-09-17 Qualcomm Incorporated Multi-stage impedance matching
US9559639B2 (en) * 2009-08-19 2017-01-31 Qualcomm Incorporated Protection circuit for power amplifier
US8072272B2 (en) 2009-08-19 2011-12-06 Qualcomm, Incorporated Digital tunable inter-stage matching circuit
US8472888B2 (en) 2009-08-25 2013-06-25 Research In Motion Rf, Inc. Method and apparatus for calibrating a communication device
US9026062B2 (en) * 2009-10-10 2015-05-05 Blackberry Limited Method and apparatus for managing operations of a communication device
JP5293586B2 (en) * 2009-12-15 2013-09-18 富士通株式会社 Non-contact IC card system
US8254862B2 (en) 2009-12-29 2012-08-28 Silicon Laboratories Inc. Configurable radio front end
US8463215B2 (en) 2009-12-29 2013-06-11 Silicon Laboratories Inc. Integrating components in a radio tuner integrated circuit (IC) for a tracking filter
US8803631B2 (en) 2010-03-22 2014-08-12 Blackberry Limited Method and apparatus for adapting a variable impedance network
WO2011133657A2 (en) 2010-04-20 2011-10-27 Paratek Microwave, Inc. Method and apparatus for managing interference in a communication device
US9641146B2 (en) * 2010-05-12 2017-05-02 Analog Devices, Inc. Apparatus and method for detecting radio frequency power
US20110298280A1 (en) * 2010-06-07 2011-12-08 Skyworks Solutions, Inc Apparatus and method for variable voltage distribution
CN101969296A (en) * 2010-10-26 2011-02-09 钜泉光电科技(上海)股份有限公司 Power line carrier communication-based impedance adaptive power amplifier circuit and realization method thereof
US9379454B2 (en) 2010-11-08 2016-06-28 Blackberry Limited Method and apparatus for tuning antennas in a communication device
US8712340B2 (en) 2011-02-18 2014-04-29 Blackberry Limited Method and apparatus for radio antenna frequency tuning
US8655286B2 (en) 2011-02-25 2014-02-18 Blackberry Limited Method and apparatus for tuning a communication device
JP5672098B2 (en) * 2011-03-18 2015-02-18 富士通株式会社 Wireless terminal device
US8818309B2 (en) 2011-03-28 2014-08-26 Silicon Laboratories Inc. Providing multiple inductors for a radio tuner
US8626083B2 (en) 2011-05-16 2014-01-07 Blackberry Limited Method and apparatus for tuning a communication device
US8594584B2 (en) 2011-05-16 2013-11-26 Blackberry Limited Method and apparatus for tuning a communication device
US9769826B2 (en) 2011-08-05 2017-09-19 Blackberry Limited Method and apparatus for band tuning in a communication device
KR20140013084A (en) * 2011-10-13 2014-02-04 미쓰비시덴키 가부시키가이샤 Front-end amplifier
CN102594468B (en) * 2012-02-28 2014-04-02 桂林电子科技大学 Short-wave spectrum sensing method and system
US8948889B2 (en) 2012-06-01 2015-02-03 Blackberry Limited Methods and apparatus for tuning circuit components of a communication device
US9853363B2 (en) 2012-07-06 2017-12-26 Blackberry Limited Methods and apparatus to control mutual coupling between antennas
US9246223B2 (en) 2012-07-17 2016-01-26 Blackberry Limited Antenna tuning for multiband operation
US9350405B2 (en) 2012-07-19 2016-05-24 Blackberry Limited Method and apparatus for antenna tuning and power consumption management in a communication device
US9413066B2 (en) 2012-07-19 2016-08-09 Blackberry Limited Method and apparatus for beam forming and antenna tuning in a communication device
US8606198B1 (en) * 2012-07-20 2013-12-10 Triquint Semiconductor, Inc. Directional coupler architecture for radio frequency power amplifier with complex load
US9362891B2 (en) 2012-07-26 2016-06-07 Blackberry Limited Methods and apparatus for tuning a communication device
US10404295B2 (en) 2012-12-21 2019-09-03 Blackberry Limited Method and apparatus for adjusting the timing of radio antenna tuning
US9374113B2 (en) 2012-12-21 2016-06-21 Blackberry Limited Method and apparatus for adjusting the timing of radio antenna tuning
DE102013205295A1 (en) * 2013-03-26 2014-10-02 Robert Bosch Gmbh Device for environment sensors and method for adjusting a dynamic range of a receiving amplifier
CN103269208B (en) * 2013-04-18 2016-01-20 厦门市雷迅科电子科技有限公司 A kind of radio frequency integrated circuit device of low cost high integration
US9264080B2 (en) 2014-01-31 2016-02-16 Silicon Laboratories Inc. Reducing second order distortion in an amplifier
US9073493B1 (en) 2014-04-10 2015-07-07 Qualcomm Incorporated Method and apparatus for adjusting view mirror in vehicle
US9438224B2 (en) 2014-06-25 2016-09-06 Freescale Semiconductor, Inc. Devices with signal characteristic dependent control circuitry and methods of operation therefor
CN104333335B (en) * 2014-11-06 2017-07-25 中国电子科技集团公司第十三研究所 Adaptive bipolar transistor power amplifier linearity biasing circuit
US9438319B2 (en) 2014-12-16 2016-09-06 Blackberry Limited Method and apparatus for antenna selection
US9559731B2 (en) 2015-03-11 2017-01-31 Avago Technologies General Ip (Singapore) Pte. Ltd. Amplifier module
CN106154056A (en) * 2015-04-23 2016-11-23 深圳富泰宏精密工业有限公司 Radiating cuing system and method
US10419057B2 (en) * 2015-09-22 2019-09-17 Skyworks Solutions, Inc. Modified current mirror circuit for reduction of switching time
EP3375010B1 (en) 2015-11-10 2021-07-21 Signify Holding B.V. Tunable white light source with variable uv component
US9887673B2 (en) * 2016-03-11 2018-02-06 Intel Corporation Ultra compact multi-band transmitter with robust AM-PM distortion self-suppression techniques
US9735743B1 (en) 2016-06-16 2017-08-15 Ccip, Llc Minimizing impedence mismatch effects in a wireless device
US9848342B1 (en) 2016-07-20 2017-12-19 Ccip, Llc Excursion compensation in multipath communication systems having performance requirements parameters
CN108736832A (en) * 2017-04-14 2018-11-02 天津大学(青岛)海洋工程研究院有限公司 A kind of novel efficient is against F power-like amplifier multiple harmonic match circuits
KR102069634B1 (en) * 2018-07-05 2020-01-23 삼성전기주식회사 Multi stage power amplifier having linearity compensating function
CN108933572A (en) * 2018-07-10 2018-12-04 苏州远创达科技有限公司 A kind of radio-frequency power amplifier multi-chip module
CN108900167B (en) * 2018-07-11 2023-08-01 广州慧智微电子股份有限公司 Impedance compensation circuit and power amplification compensation circuit
CN108718199B (en) * 2018-07-24 2023-09-15 广东电网有限责任公司 Antenna self-adaptive impedance matcher and matching method
CN109462382B (en) * 2018-10-26 2022-07-29 京信网络系统股份有限公司 Power amplification system, power measurement and control method, device and base station equipment
KR102581317B1 (en) * 2018-12-24 2023-09-22 삼성전자 주식회사 An electronic device including a plurality of antenna arrays
CN112152660B (en) * 2020-09-25 2022-04-15 Oppo(重庆)智能科技有限公司 Control method and device of radio frequency circuit and electronic equipment
US11609247B2 (en) * 2020-10-21 2023-03-21 Qualcomm Incorporated System and method for active S11 detection in phased array transceivers
CN113113767B (en) * 2021-03-22 2022-04-12 宁波大学 Broadband active power amplifier integrated antenna
CN115706567A (en) * 2021-08-09 2023-02-17 华为技术有限公司 Signal processing device and adjustable impedance matching module
KR20230075311A (en) * 2021-11-22 2023-05-31 삼성전자주식회사 Electronic device comprising power amplifier module including protection circuit and method thereof

Family Cites Families (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4041410A (en) 1976-04-12 1977-08-09 Harris Corporation RF level detector
US4122400A (en) 1976-11-08 1978-10-24 Rca Corporation Amplifier protection circuit
JPS61210728A (en) 1985-03-14 1986-09-18 Alps Electric Co Ltd Output power control device for transmitter
US4673886A (en) 1986-02-26 1987-06-16 Motorola, Inc. Adaptively stabilized RF amplifier
US4982435A (en) * 1987-04-17 1991-01-01 Sanyo Electric Co., Ltd. Automatic loudness control circuit
US4727337A (en) 1987-04-24 1988-02-23 Motorola, Inc. Protection circuit for RF power amplifiers
US4859967A (en) 1988-11-09 1989-08-22 Harris Corporation RF power amplifier protection
US5003271A (en) 1989-09-12 1991-03-26 Harris Corporation RF power amplifier system having amplifier protection
US5070309A (en) 1991-01-28 1991-12-03 Harris Corporation RF power amplifier having improved amplifier protection
US5278994A (en) 1991-06-03 1994-01-11 Motorola, Inc. Power amplifier saturation detection and correction method and apparatus
US5150075A (en) 1991-06-03 1992-09-22 Motorola, Inc. Power amplifier ramp up method and apparatus
FI92531C (en) 1991-07-23 1994-11-25 Nokia Mobile Phones Ltd High frequency detector with wide dynamics
FI89110C (en) 1991-09-19 1993-08-10 Nokia Mobile Phones Ltd Power detector
US5448770A (en) 1993-04-05 1995-09-05 Motorola, Inc. Temperature-coefficient controlled radio frequency signal detecting circuitry
US5432473A (en) 1993-07-14 1995-07-11 Nokia Mobile Phones, Limited Dual mode amplifier with bias control
US5564086A (en) 1993-11-29 1996-10-08 Motorola, Inc. Method and apparatus for enhancing an operating characteristic of a radio transmitter
US5452473A (en) * 1994-02-28 1995-09-19 Qualcomm Incorporated Reverse link, transmit power correction and limitation in a radiotelephone system
US5404114A (en) 1994-06-23 1995-04-04 Rockwell International Corporation Method and apparatus for providing transmitter protection
GB9423158D0 (en) * 1994-11-17 1995-01-04 At & T Global Inf Solution Radio frequency detector circuit
JP2728018B2 (en) * 1995-04-18 1998-03-18 日本電気株式会社 Transmission circuit
US5724003A (en) 1995-12-29 1998-03-03 Maxim Integrated Products, Inc. Methods and apparatus for signal amplitude control systems
US5898912A (en) * 1996-07-01 1999-04-27 Motorola, Inc. Direct current (DC) offset compensation method and apparatus
US6002922A (en) 1996-12-17 1999-12-14 Motorola, Inc. Method and apparatus for detecting communication signals
FI108177B (en) 1997-01-03 2001-11-30 Nokia Mobile Phones Ltd Transmitter for mobile equipment
US5873029A (en) 1997-02-19 1999-02-16 Motorola, Inc. High dynamic range millimeter wave power detector with temperature compensation
US5880635A (en) 1997-04-16 1999-03-09 Sony Corporation Apparatus for optimizing the performance of a power amplifier
US6008698A (en) 1998-05-18 1999-12-28 Omnipoint Corporation Amplifier with dynamically adaptable supply current
US6188277B1 (en) 1998-08-19 2001-02-13 Harris Corporation Power amplifier having monitoring and circuit protection
US6265939B1 (en) 2000-03-24 2001-07-24 International Business Machines Corporation Linear power detectors and methods for power amplifiers
WO2002015397A2 (en) 2000-08-16 2002-02-21 Maxim Integrated Products, Inc. Low-loss bypass mode of an amplifier with high linearity and matched impedance
US7333778B2 (en) * 2001-03-21 2008-02-19 Ericsson Inc. System and method for current-mode amplitude modulation
US6753734B2 (en) * 2001-06-06 2004-06-22 Anadigics, Inc. Multi-mode amplifier bias circuit
US6566944B1 (en) 2002-02-21 2003-05-20 Ericsson Inc. Current modulator with dynamic amplifier impedance compensation

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of EP1665519A4 *

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8736376B2 (en) 2011-09-23 2014-05-27 Samsung Electro-Mechanics Co., Ltd. Power amplifier module having bias circuit
EP2670049A1 (en) * 2012-05-31 2013-12-04 BlackBerry Limited Mobile communications device including an RF transmitter providing impedance fluctuation dampening and related methods
US9264077B2 (en) 2012-05-31 2016-02-16 Blackberry Limited Mobile communications device including an RF transmitter providing impedance fluctuation dampening and related methods
CN103427788A (en) * 2013-08-02 2013-12-04 无锡市佳信安科技有限公司 Adaptive standing-wave adjusting circuit
US10263578B2 (en) 2015-12-11 2019-04-16 Rohde & Schwarz Gmbh & Co. Kg Power amplifier, a radio frequency electronic device and a method for operating a power amplifier
EP4164128A1 (en) * 2021-10-06 2023-04-12 Richwave Technology Corp. Switch device
US11632106B1 (en) 2021-10-06 2023-04-18 Richwave Technology Corp. Switch device

Also Published As

Publication number Publication date
US7512386B2 (en) 2009-03-31
CN1871745A (en) 2006-11-29
KR20060069481A (en) 2006-06-21
CN1871745B (en) 2010-05-05
US20050059362A1 (en) 2005-03-17
WO2005022740A3 (en) 2006-04-13
EP1665519A2 (en) 2006-06-07
EP1665519A4 (en) 2008-05-07
KR100689979B1 (en) 2007-03-08

Similar Documents

Publication Publication Date Title
US7512386B2 (en) Method and apparatus providing integrated load matching using adaptive power amplifier compensation
US7482873B2 (en) Preserving linearity of a rf power amplifier
US6965837B2 (en) Method and arrangement for detecting load mismatch, and a radio device utilizing the same
US20150326326A1 (en) RF Transmit Path Calibration via On-Chip Dummy Load
US6765439B2 (en) Impedance matching for a power amplifier system
US7330072B2 (en) Circuit for power amplification
EP1093222A1 (en) Transmitter and receiver
US7518446B2 (en) Multi-mode power amplifier with reduced low power current consumption
US20110269416A1 (en) Transmitter
US8258876B1 (en) Power amplifier protection circuit
CN102142817B (en) Input power overload protecting circuit and system and input power overload protection method
EP1875601A1 (en) An adaptive protection circuit for a power amplifier
US11546015B1 (en) Cable loss compensation system for time domain duplexed (TDD) radios using embedded radio frequency (RF) control
EP1800395A1 (en) Dual bias control circuit
EP1573906B1 (en) Preserving linearity of an isolator-free power amplifier by dynamically adjusting gain and phase
EP1573904B1 (en) Preserving linearity of an isolator-free power amplifier by dynamically switching active devices
US20050206455A1 (en) Method to control the supply power being provided to a power amplifier
EP1387485B1 (en) Circuit for power amplification
EP1573905A1 (en) Preserving linearity of an isolator-free power amplifier by dynamically adjusting bias and supply of active devices
US11949634B1 (en) Automatic gain control loop (AGC) for wireless local area network (WLAN) communications

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200480031456.9

Country of ref document: CN

AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2004744264

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 1020067004183

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2004744264

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1020067004183

Country of ref document: KR

WWG Wipo information: grant in national office

Ref document number: 1020067004183

Country of ref document: KR