WO2006060116A2 - Multi-bit nanocrystal memory - Google Patents

Multi-bit nanocrystal memory Download PDF

Info

Publication number
WO2006060116A2
WO2006060116A2 PCT/US2005/040151 US2005040151W WO2006060116A2 WO 2006060116 A2 WO2006060116 A2 WO 2006060116A2 US 2005040151 W US2005040151 W US 2005040151W WO 2006060116 A2 WO2006060116 A2 WO 2006060116A2
Authority
WO
WIPO (PCT)
Prior art keywords
nanocrystal
memory cell
layer
nonvolatile memory
gate
Prior art date
Application number
PCT/US2005/040151
Other languages
French (fr)
Other versions
WO2006060116A3 (en
Inventor
Bohumil Lojek
Original Assignee
Atmel Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Atmel Corporation filed Critical Atmel Corporation
Priority to EP05817129A priority Critical patent/EP1820213A4/en
Publication of WO2006060116A2 publication Critical patent/WO2006060116A2/en
Publication of WO2006060116A3 publication Critical patent/WO2006060116A3/en

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y10/00Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28114Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor characterised by the sectional shape, e.g. T, inverted-T
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28123Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42324Gate electrodes for transistors with a floating gate
    • H01L29/42332Gate electrodes for transistors with a floating gate with the floating gate formed by two or more non connected parts, e.g. multi-particles flating gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42372Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out
    • H01L29/42376Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out characterised by the length or the sectional shape
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0408Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
    • G11C16/0441Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing multiple floating gate devices, e.g. separate read-and-write FAMOS transistors with connected floating gates
    • G11C16/0458Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing multiple floating gate devices, e.g. separate read-and-write FAMOS transistors with connected floating gates comprising two or more independent floating gates which store independent data
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2216/00Indexing scheme relating to G11C16/00 and subgroups, for features not directly covered by these groups
    • G11C2216/02Structural aspects of erasable programmable read-only memories
    • G11C2216/06Floating gate cells in which the floating gate consists of multiple isolated silicon islands, e.g. nanocrystals

Definitions

  • the invention relates to non-volatile memory transistor construction, and, more specifically, to a transistor employing nanocrystals.
  • Non-volatile memory designs continue to improve with technological advancements.
  • Floating gate and MONOS metal/polysilicon oxide nitride oxide silicon
  • MONOS metal/polysilicon oxide nitride oxide silicon
  • charge is stored on to a floating gate, by either Fowler-Nordheim tunneling or by source side injection.
  • the cell operation is governed by electron charge storage on an electrically isolated floating gate.
  • the amount of charge stored modulates the memory cell ' s transistor characteristic. Because the only electrical connection to the floating gate is through capacitors, the memory cell can be thought of as a linear capacitor network with an attached N-channel transistor. Any charge present on the floating gate is retained due to the inherent Si-SiO 2 energy barrier height, leading to the non-volatile nature of the memory cell.
  • MONOS memory cells in comparison to standard floating gate cells, may have faster program times and higher densities.
  • a source side electron injection approach is faster and may require lower voltages than electron tunneling methods used for a standard floating gate design.
  • U.S. Patent No. 6,686,632 to Ogura et al . describes a dual bit MONOS memory having a twin cell structure. The cell structure is realized by placing sidewall control gates over a composite of oxide nitride oxide (ONO) . Both sides of a word gate and control gates are formed using a disposable sidewall process. During construction of this device, a sidewall spacer is required for the word gate to accommodate the ONO and source side injection structure.
  • ONO oxide nitride oxide
  • Nanocrystal memories have been utilized to enhance the performance of memory cell devices to improve the work function.
  • charge is not stored on a continuous floating gate layer. Instead, a large number of discrete mutually isolated nanocrystals are contained on a semiconductor layer.
  • Nanocrystals may be employed in storing small amounts of electrical charge, even being able to store a single, or a small number, of atoms. In theory, smaller transistors may be made because structures containing nanocrystal charge storage "dots" might be made exceedingly small.
  • U.S. Patent No. 6,165,842 to Shin et al . describes a method for fabricating a nonvolatile memory device using crystal dots.
  • a tunneling dielectric, a thin amorphous silicon film, a polysilicon layer having nanocrystals, a dielectric layer, and a polysilicon film are formed.
  • the method develops a nonvolatile memory cell gate structure having dimensions limited by the resolution of optics or photoresist materials used in photolithography and must develop a multitude of layers to support and construct a nanocrystal layer.
  • Such devices are therefore difficult to manufacture because nanocrystals are many times smaller than photolithography resolution limits currently used in manufacturing integrated circuits.
  • the present invention is an improved memory cell device employing nanocrystals to reduce an overall size of each memory cell gate, and therefore reduce the overall integrated circuit or die size of a memory circuit.
  • a nanocrystal layer is used in the construction of a dual bit nonvolatile memory structure.
  • a plurality of trenches are developed to reduce the gate area of each memory cell which uses a nanocrystal charge storage region. Charge is transferred through a thin tunneling barrier to the nanocrystals.
  • the method forms a memory cell gate using a plurality of offset trenches to expose and remove a portion of a nanocrystal layer to develop a nanocrystal gate area having at least one dimension that is smaller than current photolithography resolution limits.
  • FIG. IA is a cross section of an exemplary beginning structure of a substrate with a nanocrystal stack, and a first polysilicon layer formed above it.
  • Fig. IB is an enlarged cross section al area of the nanocrystal stack of Fig. IA, comprised of a tunnel oxide layer, a nanocrystal layer, and a control oxide layer.
  • Fig. 2 is a cross section of Fig. IA after a portion of the oxide nitride oxide have been removed and the patterned photoresist mask has been removed.
  • Fig. 3 is a cross section of Fig. 2 after a fifth oxide has been formed on the sidewalls of oxide mesa structures.
  • Fig. 4 is a cross section of Fig. 3 after an exposed portion of the first polysilicon layer has been selectively removed.
  • Fig. 5 is a cross section of Fig. 4 after a first dopant has been formed in the underlying substrate.
  • Fig. 6 is a cross section of Fig. 5 after a portion of the nanocrystal stack has been selectively removed and a second dopant has been selectively formed in the exposed substrate.
  • Fig. 7 is a cross section of Fig. 6 after a sixth oxide has been formed over the dopant area and mesa structures.
  • Fig. 8 is a cross section of Fig. 7 after a portion of the sixth oxide has been selectively removed and a third dopant has been selectively formed in the exposed substrate.
  • Fig. 9 is a cross section of Fig. 8 after a second polysilicon layer has been formed.
  • Fig. 10 is a cross section of Fig. 9 after a portion of the second polysilicon layer has been selectively removed.
  • Fig. 11 is a cross section of Fig. 10 after a fifth oxide layer has been formed.
  • Fig. 12 is a cross section of Fig. 11 after a portion of the seventh oxide layer has been selectively removed.
  • Fig. 13 is a cross section of Fig. 12 after the nitride structure has been removed.
  • Fig. 14 is a cross section of Fig. 13 after a portion of the remaining oxide layers and a portion of the second polysilicon layer have been selectively removed.
  • Fig. 15 is a cross section of Fig. 14 after an eighth oxide layer has been deposited.
  • Fig. 16 is a cross section of Fig. 15 after a portion of the eighth oxide layer and the nanocrystal stack has been removed.
  • Fig. 17 is a cross section of Fig. 16 after a word line gate oxide has been formed above the exposed substrate.
  • Fig. 18 is a cross section of Fig. 17 after a third polysilicon layer has been deposited.
  • Fig. 19 is a cross section of Fig. 18 after a portion of the third polysilicon layer and top oxide have been removed.
  • Fig. 20 is a cross section of the memory cell structures indicating various memory cell structure elements.
  • Fig. 21 is a circuit diagram of a dual memory cell as shown in Fig. 20.
  • nanocrystals in a nanocrystal memory gate can control the channel conductivity of a memory cell. Each nanocrystal individually stores a small number of electrons.
  • One of the advantages of a nanocrystal charge storage gate is an ability to use thinner tunnel oxides and shorter channel lengths and therefore, a smaller cell area may be developed.
  • the stored charge (electrons) in a nanocrystal charge storage gate may be directed to a specific area within the storage gate area and can be configured to store a single logic state (bit) or multiple logic states (bits) within a given cell.
  • a substrate 10 having a p-well or p-type substrate material is used.
  • the p-well is developed by doping a surface of the substrate with, for example, boron.
  • a nanocrystal stack 20 is formed above the substrate 10.
  • the nanocrystal stack 20, Fig. IB is composed of a thin tunnel oxide layer 21 (a first oxide) , a thin nanocrystal layer 22, and a thin control oxide layer 23 (a second oxide) .
  • the nanocrystal stack 20 will have an average thickness of approximately 120-180 Angstroms.
  • the tunnel oxide layer 21 may generally have a thickness of 20-50 Angstroms; the nanocrystal layer 22 may generally have a thickness of 20-60 Angstroms; and the control oxide layer 23 may generally have a thickness of 60-100 Angstroms.
  • the nanocrystals may be comprised of any material such as a silicon, germanium, Si-Ge, or metal, and the nanocrystal layer will typically have an approximate 50% to 75% area coverage of nanocrystals. In a specific embodiment, the nanocrystal area coverage will be approximately 60%.
  • the nanocrystal layer 22 may be fabricated by various techniques, including chemical vapor deposition, low energy implantation, or by aerosol formation.
  • a first polysilicon layer 30 is formed over the nanocrystal stack 20 (tunnel oxide 21, nanocrystal 22, and control oxide 23 layers) .
  • a third oxide layer 40, a nitride layer 41, and a fourth oxide layer 42 are formed above the first polysilicon layer 30, a third oxide layer 40, a nitride layer 41, and a fourth oxide layer 42 are formed. Referring to Fig. 2, a portion of the fourth oxide layer 42, nitride layer 41, and third oxide layer 40 are then selectively removed, for example, using a patterned photoresist mask 50 and an etch process. After the patterned photoresist mask 50 is removed, a sacrificial mesa (or island) structure 51 remains, composed of portions of the third oxide layer 40, nitride layer 41, and the fourth oxide 42.
  • a fifth oxide layer 43 is formed over the exposed edges or sidewalls of the sacrificial mesa structure 51, for example using a chemical vapor deposition of oxide followed by, for example, patterning and an anisotropic etch process, leaving a fifth oxide layer 43 on both sides of the sacrificial mesa structure 51 and over the top portion of the mesa structure, depending upon the deposition process used.
  • the fifth oxide layer 43 will be used as a hard mask during a subsequent removal or etch process.
  • a portion of the underlying first polysilicon layer 30 is removed, for example by a selective etch process. The removal or etch process selectively removes a portion of the first polysilicon layer 30 and forms a first trench 52 in the first polysilicon layer 30 as shown in Fig. 4.
  • a first n-type doped area 54 is formed in the substrate 10, for example by high angle tilt ion implantation, approximately near the bottom of the first trench 52 or approximately in an area where the nanocrystal stack 20 is exposed.
  • the mesa structure 51 and the first trench 52 will be used as a self-aligning mask and may affect the shape and depth of the first doped area 54 under the nanocrystal stack 20.
  • the first doped area 54 extends partially under the remaining first polysilicon layer 30 and nanocrystal stack 20.
  • the exposed portion of the nanocrystal stack 20 in the first trench 52 is removed.
  • an underlying portion of the substrate 10 may be over-etched to form a depression in the first doped area 54.
  • a second doped area 55 is formed in the area proximate to the first doped area 54.
  • a sixth oxide layer 44 is formed over the previously described structures and subsequently etched to expose the second doped area 55 approximately at the bottom of the first trench 52.
  • a third doped area 56 is then formed in the substrate 10 near the bottom of the first trench 52 as shown in Fig. 8.
  • a second polysilicon layer 31 is then formed over the doped areas 54, 55, 56 of the substrate 10 and mesa structures 51, filling the first trench 52.
  • an upper portion of the second polysilicon layer 31 is then selectively removed, leaving a portion of the first trench 52 filled with a portion of the second polysilicon layer 31 as shown in Fig. 10.
  • a seventh oxide layer 45 is formed, such as a TEOS oxide layer, covering the above described structures and features.
  • a portion of the seventh oxide layer 45 is subsequently removed.
  • a CMP (chemical mechanical planarization) step may be performed to remove a portion of the seventh oxide 45.
  • An exemplary CMP step may also be performed to remove a portion of the seventh oxide layer 45.
  • a portion of the nitride layer 41 under the seventh oxide layer has been exposed as shown in Fig. 12.
  • the remaining portion of the nitride layer 41 feature is removed, for example by using a high selectivity wet etch technique. Removal of the remaining nitride layer 41 provides breaks 46 in the remaining oxide layer 47.
  • a portion of the remaining oxide layer 47 is removed, and a portion of the first polysilicon layer 30 is also removed, forming second trenches 57 in the first polysilicon layer 30.
  • the second trench is offset from the first trench location by a distance that is smaller than a photolithography resolution limit in an optical process.
  • the underlying control oxide 23 (see Fig. IB) in the nanocrystal stack 20 may be used as an etch stop for the polysilicon etch.
  • an eighth oxide 48 is formed over the sidewalls of the remaining first polysilicon layer, and the control oxide layer 23 of the nanocrystal stack 20.
  • the eighth oxide 48 may be formed by a chemical vapor deposition process.
  • the eighth oxide 48 at the bottom of the second trench is selectively removed.
  • the removal process also removes a portion of the thin control oxide layer 23 in the nanocrystal stack 20, for example using an etch process, to expose the nanocrystal layer 22.
  • the exposed portion of the nanocrystal layer 22 is removed to expose the underlying tunnel oxide 21 and, the exposed tunnel oxide 21 is also removed.
  • a gate structure 24 for a nonvolatile memory cell has now been formed.
  • Using a nanocrystal gate structure provides an advantage of using thinner tunnel oxides without sacrificing breakdown and leakage parameters, allowing lower operating voltages and/or increasing operating speed.
  • Fig. IB When hot carriers are injected into the nanocrystal layer 22 (Fig. IB) , there is less carrier scattering, in the depleted layer underneath the gate and less energy is required to move carriers into the nanocrystals in the nanocrystal layer 22.
  • Using nanocrystals within the gate structure 24 also allows the use of shorter channel lengths and therefore smaller cell sizes.
  • removing portions of the nanocrystal stack 20 using a two-trench approach allows a nanocrystal gate structure to be built having dimensions that are smaller compared to developing a gate directly from a photoresist mask using a standard photolithography process.
  • Applying a two-trench formation method provides a process to build smaller structures and to reap the technological advantages and improvements that nanocrystal containing structures have to offer.
  • a cleaning operation may be performed to prepare the wafer surface for a subsequent oxidation step.
  • a gate oxidation step forms a word line gate structure 25.
  • a third polysilicon layer 32 is formed, filling the second trenches 57.
  • the third polysilicon layer 32 will provide a conductive path for a conventional word line control device.
  • a portion of the third polysilicon layer 32 and an upper portion of the remaining oxide layer 48 is then removed, exposing remaining portions of the first polysilicon layer 30 and the second polysilicon layer 31.
  • a chemical mechanical planarization step may be performed, and a cleaning process may be used to prepare the wafer surface for forming additional polysilicon or metal interconnections.
  • the exposed portions of the first 30, second 31, and third 32 polysilicon layers provide conductive paths to the underlying structures.
  • the exposed polysilicon 30, 31, 32 will be further developed or coupled to interconnections including a word line, bit line, and/or control gate line.
  • a variety of subsequent processes may be performed to form the conductive interconnections to produce an integrated circuit memory chip.
  • FIG. 21 A basic non-volatile dual memory cell structure of Fig. 20 (without interconnections) , is schematically represented in Fig. 21.
  • Two memory cells 70, 71 are serially coupled by a word line device 72.
  • Each memory cell 70, 71 is also coupled to a conductive control gate line 60, 61 and a bit line 64, 68.
  • the drain and source of each memory cell 70, 71 having a nanocrystal area 65, 66 to store electrons, provide the functions for a dual non-volatile memory cell structure.

Abstract

An improved memory cell having a nanocrystal gate structure (Fig. 20) is formed by using a plurality of trenches (52, 57) in the manufacturing process. The nanocrystal gate structure (20) is comprised of a tunnel oxide layer (21), a nanocrystal layer (22), and a control oxide layer (23) over a substrate (10). A first trench (52) is formed and doped areas (54, 55) are formed in the substrate near the bottom of the first trench. After at least one doped area is formed, a portion of the nanocrystal structure (20) is removed. The first trench (31) is filled and a second trench (57) is formed that is positioned in close proximity to the location of the first trench. A second portion of the nanocrystal gate structure (20) is then removed near the bottom of the second trench. Using a plurality of trenches, the process reduces the size of the nanocrystal gate structure, thus improving the performance of the memory cell.

Description

Description
MULTI-BIT NANOCRYSTAL MEMORY
TECHNICAL FIELD
The invention relates to non-volatile memory transistor construction, and, more specifically, to a transistor employing nanocrystals.
BACKGROUND ART
Non-volatile memory designs continue to improve with technological advancements. Floating gate and MONOS (metal/polysilicon oxide nitride oxide silicon) are types of nonvolatile memories. In conventional floating gate structures, charge is stored on to a floating gate, by either Fowler-Nordheim tunneling or by source side injection. The cell operation is governed by electron charge storage on an electrically isolated floating gate. The amount of charge stored modulates the memory cell ' s transistor characteristic. Because the only electrical connection to the floating gate is through capacitors, the memory cell can be thought of as a linear capacitor network with an attached N-channel transistor. Any charge present on the floating gate is retained due to the inherent Si-SiO2 energy barrier height, leading to the non-volatile nature of the memory cell.
MONOS memory cells, in comparison to standard floating gate cells, may have faster program times and higher densities. In MONOS memory cells using sidewall spacer structures, a source side electron injection approach is faster and may require lower voltages than electron tunneling methods used for a standard floating gate design. U.S. Patent No. 6,686,632, to Ogura et al . describes a dual bit MONOS memory having a twin cell structure. The cell structure is realized by placing sidewall control gates over a composite of oxide nitride oxide (ONO) . Both sides of a word gate and control gates are formed using a disposable sidewall process. During construction of this device, a sidewall spacer is required for the word gate to accommodate the ONO and source side injection structure.
Newer processes that may be used in nonvolatile memory designs also continue to be developed. For example, metal nanocrystal memories have been utilized to enhance the performance of memory cell devices to improve the work function. In a nanocrystal non-volatile storage device, charge is not stored on a continuous floating gate layer. Instead, a large number of discrete mutually isolated nanocrystals are contained on a semiconductor layer. Nanocrystals may be employed in storing small amounts of electrical charge, even being able to store a single, or a small number, of atoms. In theory, smaller transistors may be made because structures containing nanocrystal charge storage "dots" might be made exceedingly small.
A downside to using nanocrystals has been high power consumption due to refresh requirements, short retention time, and high capacitance. U.S. Patent No. 6,165,842, to Shin et al . describes a method for fabricating a nonvolatile memory device using crystal dots. A tunneling dielectric, a thin amorphous silicon film, a polysilicon layer having nanocrystals, a dielectric layer, and a polysilicon film are formed. The method develops a nonvolatile memory cell gate structure having dimensions limited by the resolution of optics or photoresist materials used in photolithography and must develop a multitude of layers to support and construct a nanocrystal layer. Such devices are therefore difficult to manufacture because nanocrystals are many times smaller than photolithography resolution limits currently used in manufacturing integrated circuits.
SUMMARY OF THE INVENTION
The present invention is an improved memory cell device employing nanocrystals to reduce an overall size of each memory cell gate, and therefore reduce the overall integrated circuit or die size of a memory circuit. In accordance with the present invention, a nanocrystal layer is used in the construction of a dual bit nonvolatile memory structure. A plurality of trenches are developed to reduce the gate area of each memory cell which uses a nanocrystal charge storage region. Charge is transferred through a thin tunneling barrier to the nanocrystals. The method forms a memory cell gate using a plurality of offset trenches to expose and remove a portion of a nanocrystal layer to develop a nanocrystal gate area having at least one dimension that is smaller than current photolithography resolution limits.
BRIEF DESCRIPTION OF THE DRAWINGS Fig. IA is a cross section of an exemplary beginning structure of a substrate with a nanocrystal stack, and a first polysilicon layer formed above it.
Also shown are a formed oxide layer, nitride layer, oxide layer and a patterned photoresist mask. Fig. IB is an enlarged cross section al area of the nanocrystal stack of Fig. IA, comprised of a tunnel oxide layer, a nanocrystal layer, and a control oxide layer. Fig. 2 is a cross section of Fig. IA after a portion of the oxide nitride oxide have been removed and the patterned photoresist mask has been removed.
Fig. 3 is a cross section of Fig. 2 after a fifth oxide has been formed on the sidewalls of oxide mesa structures.
Fig. 4 is a cross section of Fig. 3 after an exposed portion of the first polysilicon layer has been selectively removed. Fig. 5 is a cross section of Fig. 4 after a first dopant has been formed in the underlying substrate.
Fig. 6 is a cross section of Fig. 5 after a portion of the nanocrystal stack has been selectively removed and a second dopant has been selectively formed in the exposed substrate.
Fig. 7 is a cross section of Fig. 6 after a sixth oxide has been formed over the dopant area and mesa structures.
Fig. 8 is a cross section of Fig. 7 after a portion of the sixth oxide has been selectively removed and a third dopant has been selectively formed in the exposed substrate.
Fig. 9 is a cross section of Fig. 8 after a second polysilicon layer has been formed. Fig. 10 is a cross section of Fig. 9 after a portion of the second polysilicon layer has been selectively removed.
Fig. 11 is a cross section of Fig. 10 after a fifth oxide layer has been formed. Fig. 12 is a cross section of Fig. 11 after a portion of the seventh oxide layer has been selectively removed.
Fig. 13 is a cross section of Fig. 12 after the nitride structure has been removed. Fig. 14 is a cross section of Fig. 13 after a portion of the remaining oxide layers and a portion of the second polysilicon layer have been selectively removed. Fig. 15 is a cross section of Fig. 14 after an eighth oxide layer has been deposited.
Fig. 16 is a cross section of Fig. 15 after a portion of the eighth oxide layer and the nanocrystal stack has been removed. Fig. 17 is a cross section of Fig. 16 after a word line gate oxide has been formed above the exposed substrate.
Fig. 18 is a cross section of Fig. 17 after a third polysilicon layer has been deposited. Fig. 19 is a cross section of Fig. 18 after a portion of the third polysilicon layer and top oxide have been removed.
Fig. 20 is a cross section of the memory cell structures indicating various memory cell structure elements.
Fig. 21 is a circuit diagram of a dual memory cell as shown in Fig. 20.
BEST MODE FOR CARRYING OUT THE INVENTION Collectively, individual nanocrystals in a nanocrystal memory gate can control the channel conductivity of a memory cell. Each nanocrystal individually stores a small number of electrons. One of the advantages of a nanocrystal charge storage gate is an ability to use thinner tunnel oxides and shorter channel lengths and therefore, a smaller cell area may be developed. In addition, the stored charge (electrons) in a nanocrystal charge storage gate may be directed to a specific area within the storage gate area and can be configured to store a single logic state (bit) or multiple logic states (bits) within a given cell. With reference to an exemplary process beginning with Fig. IA, a substrate 10 having a p-well or p-type substrate material is used. The p-well is developed by doping a surface of the substrate with, for example, boron. A nanocrystal stack 20 is formed above the substrate 10. The nanocrystal stack 20, Fig. IB, is composed of a thin tunnel oxide layer 21 (a first oxide) , a thin nanocrystal layer 22, and a thin control oxide layer 23 (a second oxide) . In a specific embodiment, the nanocrystal stack 20 will have an average thickness of approximately 120-180 Angstroms. The tunnel oxide layer 21 may generally have a thickness of 20-50 Angstroms; the nanocrystal layer 22 may generally have a thickness of 20-60 Angstroms; and the control oxide layer 23 may generally have a thickness of 60-100 Angstroms.
The nanocrystals may be comprised of any material such as a silicon, germanium, Si-Ge, or metal, and the nanocrystal layer will typically have an approximate 50% to 75% area coverage of nanocrystals. In a specific embodiment, the nanocrystal area coverage will be approximately 60%. The nanocrystal layer 22 may be fabricated by various techniques, including chemical vapor deposition, low energy implantation, or by aerosol formation.
With reference again to Fig. IA, in the formation of a memory cell structure, a first polysilicon layer 30 is formed over the nanocrystal stack 20 (tunnel oxide 21, nanocrystal 22, and control oxide 23 layers) .
Above the first polysilicon layer 30, a third oxide layer 40, a nitride layer 41, and a fourth oxide layer 42 are formed. Referring to Fig. 2, a portion of the fourth oxide layer 42, nitride layer 41, and third oxide layer 40 are then selectively removed, for example, using a patterned photoresist mask 50 and an etch process. After the patterned photoresist mask 50 is removed, a sacrificial mesa (or island) structure 51 remains, composed of portions of the third oxide layer 40, nitride layer 41, and the fourth oxide 42.
In reference to Fig. 3, a fifth oxide layer 43 is formed over the exposed edges or sidewalls of the sacrificial mesa structure 51, for example using a chemical vapor deposition of oxide followed by, for example, patterning and an anisotropic etch process, leaving a fifth oxide layer 43 on both sides of the sacrificial mesa structure 51 and over the top portion of the mesa structure, depending upon the deposition process used. The fifth oxide layer 43 will be used as a hard mask during a subsequent removal or etch process. Next, a portion of the underlying first polysilicon layer 30 is removed, for example by a selective etch process. The removal or etch process selectively removes a portion of the first polysilicon layer 30 and forms a first trench 52 in the first polysilicon layer 30 as shown in Fig. 4.
Next, several steps will be used to develop channel, source, and drain areas for a dual cell memory structure. With reference to Fig. 5, a first n-type doped area 54 is formed in the substrate 10, for example by high angle tilt ion implantation, approximately near the bottom of the first trench 52 or approximately in an area where the nanocrystal stack 20 is exposed. The mesa structure 51 and the first trench 52 will be used as a self-aligning mask and may affect the shape and depth of the first doped area 54 under the nanocrystal stack 20. The first doped area 54 extends partially under the remaining first polysilicon layer 30 and nanocrystal stack 20. Next, referring to Fig. 6, the exposed portion of the nanocrystal stack 20 in the first trench 52 is removed. In an alternative embodiment, an underlying portion of the substrate 10 may be over-etched to form a depression in the first doped area 54. A second doped area 55 is formed in the area proximate to the first doped area 54. Referring to Fig. 7, a sixth oxide layer 44 is formed over the previously described structures and subsequently etched to expose the second doped area 55 approximately at the bottom of the first trench 52. A third doped area 56 is then formed in the substrate 10 near the bottom of the first trench 52 as shown in Fig. 8.
Referring to Fig. 9, a second polysilicon layer 31 is then formed over the doped areas 54, 55, 56 of the substrate 10 and mesa structures 51, filling the first trench 52. Next, an upper portion of the second polysilicon layer 31 is then selectively removed, leaving a portion of the first trench 52 filled with a portion of the second polysilicon layer 31 as shown in Fig. 10.
Next, referring to Fig. 11, a seventh oxide layer 45 is formed, such as a TEOS oxide layer, covering the above described structures and features. A portion of the seventh oxide layer 45 is subsequently removed. A CMP (chemical mechanical planarization) step may be performed to remove a portion of the seventh oxide 45. An exemplary CMP step may also be performed to remove a portion of the seventh oxide layer 45. A portion of the nitride layer 41 under the seventh oxide layer has been exposed as shown in Fig. 12.
Next, with reference to Fig. 13, the remaining portion of the nitride layer 41 feature is removed, for example by using a high selectivity wet etch technique. Removal of the remaining nitride layer 41 provides breaks 46 in the remaining oxide layer 47. Referring to Fig. 14, a portion of the remaining oxide layer 47 is removed, and a portion of the first polysilicon layer 30 is also removed, forming second trenches 57 in the first polysilicon layer 30. In one embodiment, the second trench is offset from the first trench location by a distance that is smaller than a photolithography resolution limit in an optical process. The underlying control oxide 23 (see Fig. IB) in the nanocrystal stack 20 may be used as an etch stop for the polysilicon etch.
Referring to Fig. 15, an eighth oxide 48 is formed over the sidewalls of the remaining first polysilicon layer, and the control oxide layer 23 of the nanocrystal stack 20. In one embodiment, the eighth oxide 48 may be formed by a chemical vapor deposition process. Next, with reference to Fig. 16, the eighth oxide 48 at the bottom of the second trench is selectively removed. The removal process also removes a portion of the thin control oxide layer 23 in the nanocrystal stack 20, for example using an etch process, to expose the nanocrystal layer 22. The exposed portion of the nanocrystal layer 22 is removed to expose the underlying tunnel oxide 21 and, the exposed tunnel oxide 21 is also removed. With reference to Fig. 17, a gate structure 24 for a nonvolatile memory cell has now been formed. Using a nanocrystal gate structure provides an advantage of using thinner tunnel oxides without sacrificing breakdown and leakage parameters, allowing lower operating voltages and/or increasing operating speed. When hot carriers are injected into the nanocrystal layer 22 (Fig. IB) , there is less carrier scattering, in the depleted layer underneath the gate and less energy is required to move carriers into the nanocrystals in the nanocrystal layer 22. Using nanocrystals within the gate structure 24 also allows the use of shorter channel lengths and therefore smaller cell sizes. In the formation process, removing portions of the nanocrystal stack 20 using a two-trench approach allows a nanocrystal gate structure to be built having dimensions that are smaller compared to developing a gate directly from a photoresist mask using a standard photolithography process. Applying a two-trench formation method provides a process to build smaller structures and to reap the technological advantages and improvements that nanocrystal containing structures have to offer.
Next, a cleaning operation may be performed to prepare the wafer surface for a subsequent oxidation step. With continued reference to Fig. 17, a gate oxidation step forms a word line gate structure 25. In Fig. 18, after a word line gate structure 25 has been formed, a third polysilicon layer 32 is formed, filling the second trenches 57. The third polysilicon layer 32 will provide a conductive path for a conventional word line control device. Referring to Fig. 19, a portion of the third polysilicon layer 32 and an upper portion of the remaining oxide layer 48 is then removed, exposing remaining portions of the first polysilicon layer 30 and the second polysilicon layer 31. For example, a chemical mechanical planarization step may be performed, and a cleaning process may be used to prepare the wafer surface for forming additional polysilicon or metal interconnections. The exposed portions of the first 30, second 31, and third 32 polysilicon layers provide conductive paths to the underlying structures. The exposed polysilicon 30, 31, 32 will be further developed or coupled to interconnections including a word line, bit line, and/or control gate line. A variety of subsequent processes may be performed to form the conductive interconnections to produce an integrated circuit memory chip.
A basic non-volatile dual memory cell structure of Fig. 20 (without interconnections) , is schematically represented in Fig. 21. Two memory cells 70, 71 are serially coupled by a word line device 72. Each memory cell 70, 71 is also coupled to a conductive control gate line 60, 61 and a bit line 64, 68. The drain and source of each memory cell 70, 71, having a nanocrystal area 65, 66 to store electrons, provide the functions for a dual non-volatile memory cell structure.
Presented in this description is an exemplary structure and fabrication method for a dual multi-bit memory cell . It is to be understood that the above description is intended to be illustrative, and not restrictive. Those of skill in the art will recognize that the invention can be practiced with modification and alteration within the spirit and scope of the appended claims and many other embodiments will be apparent to those of skill in the art upon reading and understanding the above description. The procedures for formation, for example, the formation of shallow trench isolation areas, p-well, and n-well are similar to conventional CMOS processing and, although not shown or described, these processes or structures may be used with the invention described. Other processes such as the formation of oxides, polysilicon layers, or nitride layers may be performed by other processes not described but known to one of skill in the art. Masking processes with exposure, development, and vertical or horizontal etching of layers may be performed by a variety of processes including chemical etching or ion milling. The description is thus to be regarded as illustrative rather than limiting. The scope of the invention should, therefore, be determined with reference to the appended claims, along with the full scope of equivalents to which said claims are entitled.

Claims

Claims
1. A method of fabricating a nonvolatile memory cell device, the method comprising: forming a nanocrystal layer over a substrate; forming a first polysilicon layer over said nanocrystal layer; removing a first portion of said first polysilicon layer, thereby forming a first trench in said first polysilicon layer; removing a first portion of said nanocrystal layer, said first portion of said nanocrystal layer substantially within an area circumscribed by said first trench; removing a second portion of said first polysilicon layer, said second portion offset from said first trench location by a distance less than a photolithography resolution limit in an optical process, thereby forming a second trench in said first polysilicon layer; removing a second portion of said nanocrystal layer, said second portion of said nanocrystal layer substantially within an area circumscribed by said second trench, thereby forming a nanocrystal gate area having a width that is smaller than a photolithography resolution limit in an optical process; and forming a plurality of doped areas in said substrate.
2. The method of fabricating the nonvolatile memory cell device of claim 1 wherein said nanocrystal layer has an approximate thickness between 20 Angstroms and 60 Angstroms.
3. The method of fabricating the nonvolatile memory cell device of claim 1 wherein a tunnel oxide layer is formed before forming said nanocrystal layer and a control oxide layer is formed after forming said nanocrystal layer.
4. The method of fabricating the nonvolatile memory cell device of claim 3 wherein an average summed thickness of said tunnel oxide layer, said nanocrystal layer, and said control oxide layer is between approximately 120 Angstroms and 180 Angstroms.
5. The method of fabricating the nonvolatile memory cell device of claim 1 wherein the step of forming said plurality of doped areas in said substrate is performed before removing said first portion of said nanocrystal layer.
6. The method of fabricating the nonvolatile memory cell device of claim 1 wherein the step of forming said plurality of doped areas in said substrate is performed after removing said first portion of said nanocrystal layer.
7. The method of fabricating the nonvolatile memory cell device of claim 1 wherein the step of forming said plurality of doped areas in said substrate further comprises forming at least one doped area before removing said first portion of said nanocrystal layer, and forming at least one other doped area in said substrate after removing said first portion of said nanocrystal layer.
8. The method of fabricating the nonvolatile memory cell device of claim 1 wherein a second polysilicon layer is formed filling said first trench in said first polysilicon layer.
9. The method of fabricating the nonvolatile memory cell device of claim 8 wherein a third polysilicon layer is formed filling said second trench in said first polysilicon layer.
10. A nonvolatile dual memory cell device comprising: a first nonvolatile memory cell structure having a nanocrystal gate; a second non-volatile memory cell structure having a nanocrystal gate; a word line device coupled between said first and said second nonvolatile memory cell structures; said first and said second nonvolatile memory cell structures each having a nanocrystal gate; and said nanocrystal gates having a width that is smaller than an optical process photolithography resolution limit.
11. The nonvolatile dual memory cell device of claim 10 wherein said nanocrystal gate further comprises a nanocrystal layer, said nanocrystal layer having an approximate thickness between 20 Angstroms and 60 Angstroms.
12. The nonvolatile dual memory cell device of claim 10 wherein the region of said nanocrystal gate further comprises a tunnel oxide, a nanocrystal material, and a control oxide.
13. The nonvolatile dual memory cell device of claim 12 wherein the total summed average thickness of said tunnel oxide layer, said nanocrystal layer, and said nanocrystal layer is approximately 120 Angstroms to 180 Angstroms.
14. The nonvolatile dual memory cell device of claim 10 wherein each nonvolatile memory cell structure has the capacity to store multiple logic states.
15. A nonvolatile dual memory cell device comprising: a first nonvolatile memory cell structure having a nanocrystal gate,- a second non-volatile memory cell structure having a nanocrystal gate; said first and said second nonvolatile memory cell structures each having a nanocrystal gate having a width that is smaller than an optical process photolithography resolution limit; and said first and second nonvolatile memory cell structures each having a depleted area proximate to said nanocrystal gate, said depleted area and said nanocrystal gate configured to allow an injection of hot carriers from said depleted area to said nanocrystal gate thereby requiring less energy due to reduced carrier scattering.
PCT/US2005/040151 2004-12-02 2005-11-07 Multi-bit nanocrystal memory WO2006060116A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP05817129A EP1820213A4 (en) 2004-12-02 2005-11-07 Multi-bit nanocrystal memory

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/001,936 US7170128B2 (en) 2004-12-02 2004-12-02 Multi-bit nanocrystal memory
US11/001,936 2004-12-02

Publications (2)

Publication Number Publication Date
WO2006060116A2 true WO2006060116A2 (en) 2006-06-08
WO2006060116A3 WO2006060116A3 (en) 2007-03-08

Family

ID=36565492

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2005/040151 WO2006060116A2 (en) 2004-12-02 2005-11-07 Multi-bit nanocrystal memory

Country Status (5)

Country Link
US (2) US7170128B2 (en)
EP (1) EP1820213A4 (en)
CN (1) CN101194355A (en)
TW (1) TW200629484A (en)
WO (1) WO2006060116A2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008080018A1 (en) * 2006-12-22 2008-07-03 Spansion Llc Flash memory devices and methods for fabricating the same
WO2008119038A2 (en) * 2007-03-27 2008-10-02 Texas Instruments Incorporated Improved method of reducing channeling of ion implants using a sacrificial scattering layer

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7170128B2 (en) * 2004-12-02 2007-01-30 Atmel Corporation Multi-bit nanocrystal memory
WO2006088430A1 (en) * 2005-02-17 2006-08-24 National University Of Singapore Nonvolatile flash memory device and method for producing dielectric oxide nanodots on silicon dioxide
US8129242B2 (en) * 2006-05-12 2012-03-06 Macronix International Co., Ltd. Method of manufacturing a memory device
TW200812074A (en) * 2006-07-04 2008-03-01 Nxp Bv Non-volatile memory and-array
US7687360B2 (en) * 2006-12-22 2010-03-30 Spansion Llc Method of forming spaced-apart charge trapping stacks
WO2008147710A1 (en) * 2007-05-23 2008-12-04 Nanosys, Inc. Gate electrode for a nonvolatile memory cell
US7846793B2 (en) * 2007-10-03 2010-12-07 Applied Materials, Inc. Plasma surface treatment for SI and metal nanocrystal nucleation
CN102446726B (en) * 2010-10-13 2013-10-09 中芯国际集成电路制造(上海)有限公司 Method for forming metal gate
TWI594420B (en) * 2015-01-13 2017-08-01 Xinnova Tech Ltd Non-volatile memory components and methods of making the same
US10319675B2 (en) 2016-01-13 2019-06-11 Taiwan Semiconductor Manufacturing Company, Ltd. Capacitor embedded with nanocrystals

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4648937A (en) * 1985-10-30 1987-03-10 International Business Machines Corporation Method of preventing asymmetric etching of lines in sub-micrometer range sidewall images transfer
US5278439A (en) * 1991-08-29 1994-01-11 Ma Yueh Y Self-aligned dual-bit split gate (DSG) flash EEPROM cell
US5541130A (en) * 1995-06-07 1996-07-30 International Business Machines Corporation Process for making and programming a flash memory array
US6225201B1 (en) * 1998-03-09 2001-05-01 Advanced Micro Devices, Inc. Ultra short transistor channel length dictated by the width of a sidewall spacer
KR100271211B1 (en) * 1998-07-15 2000-12-01 윤덕용 Method for fabricating a non-volatile memory device using nano-crystal dots
US6248633B1 (en) * 1999-10-25 2001-06-19 Halo Lsi Design & Device Technology, Inc. Process for making and programming and operating a dual-bit multi-level ballistic MONOS memory
JP4923318B2 (en) * 1999-12-17 2012-04-25 ソニー株式会社 Nonvolatile semiconductor memory device and operation method thereof
US6744082B1 (en) * 2000-05-30 2004-06-01 Micron Technology, Inc. Static pass transistor logic with transistors with multiple vertical gates
KR100476924B1 (en) * 2002-06-14 2005-03-17 삼성전자주식회사 Method Of Forming Fine Pattern Of Semiconductor Device
US7259984B2 (en) * 2002-11-26 2007-08-21 Cornell Research Foundation, Inc. Multibit metal nanocrystal memories and fabrication
KR100763897B1 (en) * 2002-12-23 2007-10-05 삼성전자주식회사 Method for fabricating memory with nano dot
US6816414B1 (en) * 2003-07-31 2004-11-09 Freescale Semiconductor, Inc. Nonvolatile memory and method of making same
US7170128B2 (en) * 2004-12-02 2007-01-30 Atmel Corporation Multi-bit nanocrystal memory

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of EP1820213A4 *

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008080018A1 (en) * 2006-12-22 2008-07-03 Spansion Llc Flash memory devices and methods for fabricating the same
US8486782B2 (en) 2006-12-22 2013-07-16 Spansion Llc Flash memory devices and methods for fabricating the same
US8748972B2 (en) 2006-12-22 2014-06-10 Spansion Llc Flash memory devices and methods for fabricating same
WO2008119038A2 (en) * 2007-03-27 2008-10-02 Texas Instruments Incorporated Improved method of reducing channeling of ion implants using a sacrificial scattering layer
WO2008119038A3 (en) * 2007-03-27 2009-02-05 Texas Instruments Inc Improved method of reducing channeling of ion implants using a sacrificial scattering layer
US7927987B2 (en) 2007-03-27 2011-04-19 Texas Instruments Incorporated Method of reducing channeling of ion implants using a sacrificial scattering layer

Also Published As

Publication number Publication date
WO2006060116A3 (en) 2007-03-08
US20060121673A1 (en) 2006-06-08
US7170128B2 (en) 2007-01-30
TW200629484A (en) 2006-08-16
CN101194355A (en) 2008-06-04
US20070111442A1 (en) 2007-05-17
EP1820213A2 (en) 2007-08-22
EP1820213A4 (en) 2008-09-17

Similar Documents

Publication Publication Date Title
US20070111442A1 (en) Method of making a multi-bit nanocrystal memory
US7745875B2 (en) Method for producing a vertical field effect transistor
US7439134B1 (en) Method for process integration of non-volatile memory cell transistors with transistors of another type
US6509232B1 (en) Formation of STI (shallow trench isolation) structures within core and periphery areas of flash memory device
US7208796B2 (en) Split gate flash memory
US7091091B2 (en) Nonvolatile memory fabrication methods in which a dielectric layer underlying a floating gate layer is spaced from an edge of an isolation trench and/or an edge of the floating gate layer
US7626224B2 (en) Semiconductor device with split gate memory cell and fabrication method thereof
US7368341B2 (en) Semiconductor circuit arrangement with trench isolation and fabrication method
JP2006502565A (en) Bit line structure and manufacturing method thereof
US20050085038A1 (en) Non-volatile memory technology compatible with 1t-ram process
US8956950B2 (en) Method of manufacturing semiconductor devices
US7094644B2 (en) Method for manufacturing a semiconductor device
CN114005750A (en) Manufacturing method of groove and manufacturing method of memory
US10504913B2 (en) Method for manufacturing embedded non-volatile memory
US7579239B2 (en) Method for the manufacture of a non-volatile memory device and memory device thus obtained
CN113471294B (en) Manufacturing method of semi-floating gate transistor
US11830918B2 (en) Memory device
US11195841B2 (en) Integrated circuit and method for manufacturing the same
CN111477626B (en) Semi-floating gate memory and preparation method thereof
CN113782540B (en) Process method of SONOS memory
CN115332360A (en) PN junction injection type floating gate transistor and preparation method thereof
CN114784009A (en) Preparation method of embedded flash memory
KR20080039113A (en) Method for forming a resistor of flash memory device
KR20080114252A (en) Non-volatile memory device and fabrication method thereof

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200580041548.X

Country of ref document: CN

AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KN KP KR KZ LC LK LR LS LT LU LV LY MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DPE1 Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101)
WWE Wipo information: entry into national phase

Ref document number: 2005817129

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: DE

WWP Wipo information: published in national office

Ref document number: 2005817129

Country of ref document: EP