WO2006072840A1 - Current limiting amplifier - Google Patents

Current limiting amplifier Download PDF

Info

Publication number
WO2006072840A1
WO2006072840A1 PCT/IB2005/053891 IB2005053891W WO2006072840A1 WO 2006072840 A1 WO2006072840 A1 WO 2006072840A1 IB 2005053891 W IB2005053891 W IB 2005053891W WO 2006072840 A1 WO2006072840 A1 WO 2006072840A1
Authority
WO
WIPO (PCT)
Prior art keywords
current
voltage
circuit
predetermined reference
lout
Prior art date
Application number
PCT/IB2005/053891
Other languages
French (fr)
Inventor
John J. Hug
Dmitri P. Prikhodko
Adrianus Van Bezooijen
Original Assignee
Koninklijke Philips Electronics N.V.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninklijke Philips Electronics N.V. filed Critical Koninklijke Philips Electronics N.V.
Publication of WO2006072840A1 publication Critical patent/WO2006072840A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/52Circuit arrangements for protecting such amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/52Circuit arrangements for protecting such amplifiers
    • H03F1/523Circuit arrangements for protecting such amplifiers for amplifiers using field-effect devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45076Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
    • H03F3/45179Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using MOSFET transistors as the active amplifying circuit
    • H03F3/45183Long tailed pairs

Definitions

  • the invention relates to the field of circuits for limiting supply current drawn by an RF power amplifier. More specifically the invention relates circuits for current limitation of Radio Frequency (RF) power amplifiers (PA) during antenna mismatch conditions.
  • RF Radio Frequency
  • PA Radio Frequency
  • the invention is especially suited for power amplifiers with a built-in power control loop.
  • RF PA output stages such as GSM PAs
  • GSM PAs are vulnerable to antenna mismatch conditions.
  • collector current of the RF output stage can increase significantly.
  • Such a high collector current causes a large power consumption, which is critical in terms of battery discharge, for example in a GSM mobile phone.
  • the collector current may be high enough to irreparable damage the PA.
  • PAs with a built-in power control loop do not in themselves provide an accurate and efficient way to measure power dissipation under mismatch.
  • a power control loop using a coupler/detector combination detects forward power only. This does not provide enough information to calculate dissipated power.
  • the accuracy of a current mirror depends on how well it, and all of the voltages and currents on its terminals, are scaled representations when compared with those properties of the RF stage. As the current mirror device inevitably "sees" a different load impedance than the scaled version of that presented to the RF stage (particularly under mismatch), inaccuracies are inevitable. An accurate sense of the dissipation of the final stage can be accomplished with a resistance in the supply line, but this costs power added efficiency.
  • the current limitation circuit should not itself lead to a reduced power efficiency.
  • the invention provides a circuit for limitation of a supply current for an associated power control looped power amplifier, the circuit comprising: a VI converter adapted to generate an output current in response to an input voltage and a feed-back voltage representing the output current, the output current being generated by an output stage, a current limitation circuit comprising means adapted to compare a voltage representing the feed-back voltage and a predetermined reference voltage, the current limitation circuit being operatively connected to the output stage of the VI converter so as to reduce the output current upon the voltage representing said feed-back voltage exceeding the predetermined reference voltage.
  • the circuit according to the first aspect provides a high accuracy VI converter (voltage to current converter) that is capable of providing an accurate and well-defined maximum output current that is determined by properly selecting the predetermined reference voltage using a stable voltage generator.
  • a stable maximum VI-current value is necessary to force a stable maximum detector current, a stable maximum output power, and a stable maximum supply current.
  • the circuit Since the well-defined maximum output current is highly independent of variations in supply voltage and temperature, the circuit serves to provide a well-defined current limitation also under antenna mismatch conditions. Thus, the circuit is capable of detect and limit output of the PA under mismatch conditions and hereby, the circuit will save supply power. In addition, it will prevent permanent damage of the PA due to a high current drawn under mismatch conditions.
  • the circuit of the first aspect can easily be integrated into a power control loop of a PA, e.g. a PA for mobile phones.
  • the current limitation circuit comprises a differential pair adapted to compare the voltage representing the feed-back voltage and the predetermined reference voltage.
  • the circuit may comprise a voltage generator adapted to generate the predetermined reference voltage.
  • a voltage generator adapted to generate the predetermined reference voltage.
  • such optional voltage generator is adapted to provide a stable reference voltage that is insensitive to variations in supply voltage variations and temperature.
  • the predetermined reference voltage is selected so as to provide a predetermined maximum output current.
  • the reference voltage defines together with the sensed voltage representing the feed-back voltage an output current threshold above which the output current will be limited. Thus, the reference voltage must be predetermined together with the sensed voltage representing the feed-back voltage to provide a desired maximum output current.
  • the circuit may further comprise a second current limitation circuit comprising: means adapted to sense a current representing a bias current fed to a final stage of the associated power amplifier, and to compare the sensed current and a predetermined reference current, means adapted to apply a signal to the power control loop of the associated power amplifier upon the sensed current exceeding the predetermined reference current so as to limit an internal control voltage of the power control loop thus limiting output power of the power amplifier.
  • the second optional circuit may be seen as providing a further security of detecting a high current drawn by the PA under mismatch conditions and thus supplements the first circuit. Whereas the benefit of the first circuit depends on accuracy of power detector of the PA power control loop, the second circuit is based on detecting bias current fed to the final amplifier stage of the PA as a measure of output current.
  • the second optional circuit helps to further preserve supply power and prevent damage of the PA under special mismatch conditions where the first circuit alone may not suffice.
  • the second optional circuit is easily integrated with power control loop of the PA.
  • the invention provides a method of controlling output current of a power control looped power amplifier, the method comprising the steps of: - sensing a voltage representing the output current of the VI-converter, comparing the voltage representing the output current and a predetermined reference voltage, reducing output current in response to the exceeding the predetermined reference voltage.
  • the invention provides an RF power amplifier comprising a power control loop and a supply current limitation circuit according to the first aspect.
  • the RF power amplifier comprises both the first and second circuits described in connection with the first aspect.
  • the invention provides a mobile communication device comprising an RF power amplifier according to the third aspect.
  • the mobile device may be a GSM mobile phone.
  • Fig. 1 illustrates a diagram of a prior art GSM PA with a power control loop
  • Fig. 2 illustrates a diagram of a preferred current limitation circuit embodiment of a first aspect of the invention
  • Fig. 3 illustrates VI converter performance of a prior art GSM PA depending on supply voltages and temperatures
  • Fig. 4 illustrates simulated VI converter performance of GSM PA comprising the current limitation circuit of Fig. 2
  • Fig. 5 illustrates an optional second current limitation circuit to be added to the power control loop of the PA
  • Fig. 6 illustrates current limitation performance of both current limitation circuits of Fig. 2 and Fig. 5. While the invention is susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and will be described in detail herein. It should be understood, however, that the invention is not intended to be limited to the particular forms disclosed. Rather, the invention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
  • Fig. 1 illustrates a diagram of a prior art implementation of a GSM PA with a power control loop. It is clear from the Fig. 1 that the accuracy of the VI converter VI-C over variations in temperature, supply voltage, etc. is critical as it is outside the loop. A particularly critical element is the stability of the maximum output current of the VI converter VI-C.
  • the VI converter VI-C comprises an operational amplifier driving two PNP devices BJT6 and BJT7.
  • the collector of BJT6 is fed to a temperature-stabilized resistor R9, RlO, creating a voltage that is fed back to the positive terminal of the op-amp.
  • BJT7 is a mirror of BJT6.
  • Vin the negative terminal of the op-amp
  • the stability over variations in temperature and supply voltage Vsupp mostly depends on the gain of the op-amp (as well as the temperature stability of R9 and RlO). However, as the supply voltage Vsupp changes, the maximum output current lout (reached when
  • Fig. 3 shows VI curves (upper graph) and VI current accuracy in percent (lower graph) for the prior art VI converter VI-C of Fig. 1 for different supply voltages and different temperatures. From the upper graph it is seen that the VI curve is unstable above 1.7 V. From the lower graph it is seen that the current deviates significantly for varying supply voltages Vsupp and temperatures.
  • Fig. 2 shows a preferred high accuracy VI converter circuit according to the invention intended to replace the original VI converter VI-C from Fig. 1.
  • the circuitry contained in the Current Limiting Circuit CLC box is implemented to prevent the mentioned current deviation from occurring.
  • the maximum output current of the VI converter VI-C of Fig. 1 remains stable, it can be used to accurately limit the detector current and, thus, the supply current of the PA - assuming the detector current is an accurate representation thereof.
  • the circuit of Fig. 2 provides such VI converter with a stable maximum output current.
  • a scaled version of the fed-back voltage VLIM is compared with a stable voltage source VBGAP.
  • Fig. 4 shows graphs corresponding to those of Fig. 3 but based on simulations of the circuit of Fig. 2. It is clear from the upper graph of Fig. 4 that the additional circuitry of Fig. 2 results in a much more stable VI-curve above 1.7 V than seen in Fig. 3. The improvement in accuracy below 1.7 V results from a more stable temperature stabilized resistor and is, therefore, an unrelated effect. In addition, lower graph of Fig. 4 shows that the circuit of Fig. 2 results in an accurate current sensing which is much more stable over different supply voltages Vsupp and temperatures than that shown in lower part of Fig. 3.
  • Fig. 5 shows an additional preferred circuit to supplement the high accuracy VI converter circuits described so far.
  • the circuit of Fig. 5 is adapted to limit a current drawn by a PA based on sensing a bias current drawn by an output stage of the PA.
  • the circuit of Fig. 5 is intended to have its terminal SUMNl connected to the summation node SUMN of the prior art circuit of Fig. 1.
  • Terminal RFIN is intended to be connected to the output of the preceding stage of the PA, while terminal RFCOL is intended to be connected to the output matching circuitry for the final stage (i.e. BJT2 represents the final stage).
  • the base current is allowed to increase as required to reach the desired output power. Sensing this current gives a good indication of collector current of the final stage. This sensed current can then be compared with a fixed reference current. When the reference current is exceeded (i.e. the collector current of the final stage exceeds a specified value), a signal can be fed to the power control loop PCL to limit the internal control voltage, this limits the DC supply current as well as the output power of the PA.
  • the base current of the RF final stage BJT2 being a factor 100 or so larger than the RF detector BJTl and, therefore, dominant, is supplied by the Beta compensation transistor BJT4.
  • this current is sensed using BJT5.
  • this current can be compared with the fixed reference, ILIM. IfILIM is exceeded, the excess current is fed through the current mirror BJTl 1, BJTlO to the interface block IFSC of the power control loop.
  • the proper scaling can be accomplished before IBIAS3SNS (along with the RF detector current IDET) can be fed to the summation node SUMN of the power control loop PCL.
  • the constants N and M imply that, prior to being fed to the summation node SUMN, the currents IDET and IBIAS3SNS are scaled to an appropriate level, e.g. using simple current mirrors.
  • IDAC IDET/N + IBIAS3SNSN/M. Imagining that ILIM is exceeded at a given IDAC, it is desired that the DC supply current is limited to its value at that point, i.e. it is desired not to have a corresponding increase in DC supply current (or output power), if IDAC is further increased. In order to achieve this it is needed that IDET/N + IBIAS3SNSN/Mincreases significantly as a function of the DC supply current (or output power). However, the rate of increase of IDET as a function of output power (i.e. detector sensitivity) is limited for reasons of "detector loop" stability.
  • a BJ T2/AB J TI the scaling of the RF final stage with respect to the RF detector will typically be of the order of 100.
  • $ FBiALSrAGE is of the order of 50 when the final stage is being over driven.
  • a value of N/M is chosen to be adjustable between 16 and 32 in order to provide a stability being on the safe side.
  • a behavioral model has been used to approximate the closed loop PA behavior of with the second circuit present.
  • the current limiting circuitry is set to begin its action at about 28.5 dBm.
  • the limit is preferably set higher, as the specification for a GSM PA requires that it delivers about 33 dBm.
  • setting the limit lower improves visualization of the current limiting circuit function in a qualitative way.
  • the actual decrease in DC supply current is not known, though.
  • the limiting action of the second circuit can qualitatively by described by monitoring the output power.
  • the results of a loop stability simulation of the preferred embodiment of the second circuit has resulted in a phase margin of 36 degrees which may be considered just acceptable even though a slightly higher value may be desired in order to be on the safe side. Fig.
  • FIG. 6 shows graphs illustrating qualitatively the impact on the DC supply current under mismatch of the first current limitation circuit, i.e. the high-accuracy VI- converter, and of the second current limitation circuit, i.e. the bias current limiting circuit.
  • the graphs in Fig. 6 are based on simulations using a model of the final stage (as well as its associated bias circuit). As the current draw of the final stage will, inevitably, dominate the total DC supply current at high output powers, such simulation is expected to provide a good estimate of the overall DC supply current limitation.
  • Sweeping a 6: 1 load mismatch through all phases it is possible to simulate the change in output power, collector current, base current, sensed base current (approximately 1/3O 411 the value of the base current, as described above), and detector current as a function of mismatch phase phi.
  • the power control loop is expected to act to limit the detector current to this value as well. After noting which collector currents occur when the value of the detector currents increases above 5.5 mA, they can be excluded. The reason is that when the power control loop PCL (more specifically the "detector loop") and the high-accuracy VI converter are properly functioning, these collector currents should never be reached.
  • the bias current limiting circuitry will limit the bias sense current to the value of ILIM (which is chosen to be higher than the highest bias sense current necessary to achieve the specified maximum output power under all operating conditions with a 50 ohm load - in this case 1.25 mA). After noting which collector currents occur when the values of the bias sense current are above 1.25 mA, they can be excluded. The reason is that when the "bias 3 loop" and bias limiting circuitry are properly functioning, these collector currents should never be reached.
  • the graphs of Fig. 6 illustrate results obtained for a low-band (900 MHz) example. The graphs shown (from bottom to top) are detector current, bias sense current, bias current, collector current, and output power; all versus phi (mismatch phase) with a mismatch magnitude of 6: 1.
  • a simulation of the final stage operating under nominal (50 ohm) conditions is first carried out for reference and shown in the upper graph.
  • the results of this simulation are indicated by the dots on the left-hand side of each plot (simulations are carried out for several output powers).
  • the simulation is then repeated for a 6:1 mismatch, all phases (again for several output powers), the results being indicated by the red lines.
  • detector current vs. phi the area where the detector current exceeds 5.5 mA is highlighted with a box. By noting where each line crosses this box, and marking it in the collector current vs. phi plot, a box can also be drawn over a section of the latter curves. This represents the collector currents that the high accuracy VI-converter will prevent the PA from drawing.
  • bias sense current vs. phi a box indicates where the bias sense current exceeds the specified ILIM of 1.25 mA. By noting where each line crosses this box, and marking it in the collector current vs. phi plot, a box can also be drawn over a section of the latter curves. This represents the collector currents that the bias current limit circuitry will prevent the PA from drawing.

Abstract

A current limiting circuit, especially for an RF power amplifier (PA) having a power control loop. The current limiting circuit comprises a high accuracy VI converter that is adapted to compare a voltage VLIM representing a feed-back voltage of the power control loop and a predetermined reference voltage VBGAP. The circuit is operatively connected to the VI converter so as to reduce the output current lout upon the voltage VLIM representing the feed-back voltage exceeding the predetermined reference voltage VBGAP. This provides a limitation of a current drawn by the PA which is generally insensitive to supply voltage and temperature variations. Optionally, a second circuit may be added to limit current drawn by the PA. The second circuit being adapted to sense a bias current fed to a final stage of the PA and feed back to the power control loop upon the sensed bias current exceeding a certain threshold. Under antenna mismatch conditions both circuits helps to limit a supply current drawn by the PA compared to prior art power control loops that are unable to detect and limit a high current draw under mismatch conditions.

Description

Current limiting amplifier
The invention relates to the field of circuits for limiting supply current drawn by an RF power amplifier. More specifically the invention relates circuits for current limitation of Radio Frequency (RF) power amplifiers (PA) during antenna mismatch conditions. The invention is especially suited for power amplifiers with a built-in power control loop.
RF PA output stages, such as GSM PAs, are vulnerable to antenna mismatch conditions. During antenna mismatch, depending on the phase, collector current of the RF output stage can increase significantly. Such a high collector current causes a large power consumption, which is critical in terms of battery discharge, for example in a GSM mobile phone. Under extreme conditions, the collector current may be high enough to irreparable damage the PA.
PAs with a built-in power control loop (using either a coupler/detector combination, a current mirror, or a resister in the supply line to sense output power) do not in themselves provide an accurate and efficient way to measure power dissipation under mismatch. A power control loop using a coupler/detector combination detects forward power only. This does not provide enough information to calculate dissipated power.
The accuracy of a current mirror depends on how well it, and all of the voltages and currents on its terminals, are scaled representations when compared with those properties of the RF stage. As the current mirror device inevitably "sees" a different load impedance than the scaled version of that presented to the RF stage (particularly under mismatch), inaccuracies are inevitable. An accurate sense of the dissipation of the final stage can be accomplished with a resistance in the supply line, but this costs power added efficiency.
Examples of prior art power limitation of PAs can be found in US patents US 6,701,138 and US 6,178,313. Both of these US patents describe different power control loop configurations for mobile phones. Such power control loops are able to limit power delivered by a PA during normal working conditions, e.g. with a normal 50 Ohm or close to 50 Ohm load impedance of the PA. However, under antenna mismatch conditions the PA itself becomes significantly less efficient and therefore draws considerably more power from the supply thus causing battery discharge and possibly self-destruction.
It may be seen as an object of the present invention to provide a current limitation circuit that is capable of providing an accurate sensing and limiting of supply current of a PA, especially a RF PA with a power control loop, under mismatch conditions. The current limitation circuit should not itself lead to a reduced power efficiency. According to a first aspect the invention provides a circuit for limitation of a supply current for an associated power control looped power amplifier, the circuit comprising: a VI converter adapted to generate an output current in response to an input voltage and a feed-back voltage representing the output current, the output current being generated by an output stage, a current limitation circuit comprising means adapted to compare a voltage representing the feed-back voltage and a predetermined reference voltage, the current limitation circuit being operatively connected to the output stage of the VI converter so as to reduce the output current upon the voltage representing said feed-back voltage exceeding the predetermined reference voltage.
The circuit according to the first aspect provides a high accuracy VI converter (voltage to current converter) that is capable of providing an accurate and well-defined maximum output current that is determined by properly selecting the predetermined reference voltage using a stable voltage generator. As the VI converter current is compared with the output power detector current in the power control loop, a stable maximum VI-current value is necessary to force a stable maximum detector current, a stable maximum output power, and a stable maximum supply current.
Since the well-defined maximum output current is highly independent of variations in supply voltage and temperature, the circuit serves to provide a well-defined current limitation also under antenna mismatch conditions. Thus, the circuit is capable of detect and limit output of the PA under mismatch conditions and hereby, the circuit will save supply power. In addition, it will prevent permanent damage of the PA due to a high current drawn under mismatch conditions. The circuit of the first aspect can easily be integrated into a power control loop of a PA, e.g. a PA for mobile phones.
Preferably, the current limitation circuit comprises a differential pair adapted to compare the voltage representing the feed-back voltage and the predetermined reference voltage.
The circuit may comprise a voltage generator adapted to generate the predetermined reference voltage. Preferably, such optional voltage generator is adapted to provide a stable reference voltage that is insensitive to variations in supply voltage variations and temperature. The predetermined reference voltage is selected so as to provide a predetermined maximum output current. The reference voltage defines together with the sensed voltage representing the feed-back voltage an output current threshold above which the output current will be limited. Thus, the reference voltage must be predetermined together with the sensed voltage representing the feed-back voltage to provide a desired maximum output current.
The circuit may further comprise a second current limitation circuit comprising: means adapted to sense a current representing a bias current fed to a final stage of the associated power amplifier, and to compare the sensed current and a predetermined reference current, means adapted to apply a signal to the power control loop of the associated power amplifier upon the sensed current exceeding the predetermined reference current so as to limit an internal control voltage of the power control loop thus limiting output power of the power amplifier. The second optional circuit may be seen as providing a further security of detecting a high current drawn by the PA under mismatch conditions and thus supplements the first circuit. Whereas the benefit of the first circuit depends on accuracy of power detector of the PA power control loop, the second circuit is based on detecting bias current fed to the final amplifier stage of the PA as a measure of output current. This provides a good estimate of the output current drawn and therefore provides an increased security of detecting and limiting conditions with a high output current of the PA, also under mismatch conditions and under varying supply voltages and temperatures. Thus, the second optional circuit helps to further preserve supply power and prevent damage of the PA under special mismatch conditions where the first circuit alone may not suffice. As for the first circuit, the second optional circuit is easily integrated with power control loop of the PA.
In a second aspect the invention provides a method of controlling output current of a power control looped power amplifier, the method comprising the steps of: - sensing a voltage representing the output current of the VI-converter, comparing the voltage representing the output current and a predetermined reference voltage, reducing output current in response to the exceeding the predetermined reference voltage. The same explanation and advantages apply as described in connection with the first aspect.
In a third aspect the invention provides an RF power amplifier comprising a power control loop and a supply current limitation circuit according to the first aspect. A preferred embodiment the RF power amplifier comprises both the first and second circuits described in connection with the first aspect.
In a fourth aspect the invention provides a mobile communication device comprising an RF power amplifier according to the third aspect. The mobile device may be a GSM mobile phone.
In the following the invention is described in more details with reference to the accompanying Figures of which,
Fig. 1 illustrates a diagram of a prior art GSM PA with a power control loop, Fig. 2 illustrates a diagram of a preferred current limitation circuit embodiment of a first aspect of the invention,
Fig. 3 illustrates VI converter performance of a prior art GSM PA depending on supply voltages and temperatures,
Fig. 4 illustrates simulated VI converter performance of GSM PA comprising the current limitation circuit of Fig. 2, Fig. 5 illustrates an optional second current limitation circuit to be added to the power control loop of the PA, and
Fig. 6 illustrates current limitation performance of both current limitation circuits of Fig. 2 and Fig. 5. While the invention is susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and will be described in detail herein. It should be understood, however, that the invention is not intended to be limited to the particular forms disclosed. Rather, the invention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
Fig. 1 illustrates a diagram of a prior art implementation of a GSM PA with a power control loop. It is clear from the Fig. 1 that the accuracy of the VI converter VI-C over variations in temperature, supply voltage, etc. is critical as it is outside the loop. A particularly critical element is the stability of the maximum output current of the VI converter VI-C.
The VI converter VI-C comprises an operational amplifier driving two PNP devices BJT6 and BJT7. The collector of BJT6 is fed to a temperature-stabilized resistor R9, RlO, creating a voltage that is fed back to the positive terminal of the op-amp. BJT7 is a mirror of BJT6. In this way, Vin (the negative terminal of the op-amp) determines the output current. The stability over variations in temperature and supply voltage Vsupp mostly depends on the gain of the op-amp (as well as the temperature stability of R9 and RlO). However, as the supply voltage Vsupp changes, the maximum output current lout (reached when |Vin - Vsupp| < |Vthreshold|) changes as well.
Fig. 3 shows VI curves (upper graph) and VI current accuracy in percent (lower graph) for the prior art VI converter VI-C of Fig. 1 for different supply voltages and different temperatures. From the upper graph it is seen that the VI curve is unstable above 1.7 V. From the lower graph it is seen that the current deviates significantly for varying supply voltages Vsupp and temperatures.
Fig. 2 shows a preferred high accuracy VI converter circuit according to the invention intended to replace the original VI converter VI-C from Fig. 1. The circuitry contained in the Current Limiting Circuit CLC box is implemented to prevent the mentioned current deviation from occurring. According to the invention, if the maximum output current of the VI converter VI-C of Fig. 1 remains stable, it can be used to accurately limit the detector current and, thus, the supply current of the PA - assuming the detector current is an accurate representation thereof. The circuit of Fig. 2 provides such VI converter with a stable maximum output current. In the circuit of Fig. 2 a scaled version of the fed-back voltage VLIM is compared with a stable voltage source VBGAP. IfVLIM rises above VBGAP, the differential pair EEMOS1P3, EEMOS1P4 causes EEMOS3 to pull current from BJTl. This has the effect of limiting lout to that value which keeps VLIM equal to VBGAP. Thus, an accurate limitation of lout is obtained.
Fig. 4 shows graphs corresponding to those of Fig. 3 but based on simulations of the circuit of Fig. 2. It is clear from the upper graph of Fig. 4 that the additional circuitry of Fig. 2 results in a much more stable VI-curve above 1.7 V than seen in Fig. 3. The improvement in accuracy below 1.7 V results from a more stable temperature stabilized resistor and is, therefore, an unrelated effect. In addition, lower graph of Fig. 4 shows that the circuit of Fig. 2 results in an accurate current sensing which is much more stable over different supply voltages Vsupp and temperatures than that shown in lower part of Fig. 3.
Thus, with the preferred high accuracy VI converter circuit of Fig. 2 it is possible to limit DC current drawn by a PA and thus protect the PA against damage under extreme load mismatch conditions and save power under non-extreme mismatch conditions. Fig. 5 shows an additional preferred circuit to supplement the high accuracy VI converter circuits described so far. The circuit of Fig. 5 is adapted to limit a current drawn by a PA based on sensing a bias current drawn by an output stage of the PA. The circuit of Fig. 5 is intended to have its terminal SUMNl connected to the summation node SUMN of the prior art circuit of Fig. 1. Terminal RFIN is intended to be connected to the output of the preceding stage of the PA, while terminal RFCOL is intended to be connected to the output matching circuitry for the final stage (i.e. BJT2 represents the final stage).
As the final stage of a GSM PA is often operating between class B and class C, the base current is allowed to increase as required to reach the desired output power. Sensing this current gives a good indication of collector current of the final stage. This sensed current can then be compared with a fixed reference current. When the reference current is exceeded (i.e. the collector current of the final stage exceeds a specified value), a signal can be fed to the power control loop PCL to limit the internal control voltage, this limits the DC supply current as well as the output power of the PA. In the circuit of Fig. 5 the base current of the RF final stage BJT2, being a factor 100 or so larger than the RF detector BJTl and, therefore, dominant, is supplied by the Beta compensation transistor BJT4. A portion of this current is sensed using BJT5. Using a current mirror realized by BJT6 and B JT7, this current can be compared with the fixed reference, ILIM. IfILIM is exceeded, the excess current is fed through the current mirror BJTl 1, BJTlO to the interface block IFSC of the power control loop. In the interface block IFSC the proper scaling can be accomplished before IBIAS3SNS (along with the RF detector current IDET) can be fed to the summation node SUMN of the power control loop PCL. In the interface block IFSC the constants N and M imply that, prior to being fed to the summation node SUMN, the currents IDET and IBIAS3SNS are scaled to an appropriate level, e.g. using simple current mirrors.
Proper scaling of IBIAS3SNS is critical as it determines the accuracy of the DC supply current limit (through the loop gain), as well as the loop stability. Consider the following: at the summation node SUMN, IDAC = IDET/N + IBIAS3SNSN/M. Imagining that ILIM is exceeded at a given IDAC, it is desired that the DC supply current is limited to its value at that point, i.e. it is desired not to have a corresponding increase in DC supply current (or output power), if IDAC is further increased. In order to achieve this it is needed that IDET/N + IBIAS3SNSN/Mincreases significantly as a function of the DC supply current (or output power). However, the rate of increase of IDET as a function of output power (i.e. detector sensitivity) is limited for reasons of "detector loop" stability.
Considering a design example, ABJT2/ABJTI, the scaling of the RF final stage with respect to the RF detector will typically be of the order of 100. $FBiALSrAGE is of the order of 50 when the final stage is being over driven. As simulations of the base current indicate a maximum value of around 30 mA, and values suitable for practical mirroring are on the order of 1 mA, ABJT5/(ABJT5 + ABJT4) ≡ 1/31 is chosen. This yields (1/3 l)(l/50)(100/l)(l/M) = 2/M, and hence N/M ≡ 32 as a maximum. Thus, in a preferred design a value of N/M is chosen to be adjustable between 16 and 32 in order to provide a stability being on the safe side.
A behavioral model has been used to approximate the closed loop PA behavior of with the second circuit present. For the purposes of simulation, the current limiting circuitry is set to begin its action at about 28.5 dBm. In the actual circuit the limit is preferably set higher, as the specification for a GSM PA requires that it delivers about 33 dBm. However, setting the limit lower improves visualization of the current limiting circuit function in a qualitative way. The actual decrease in DC supply current is not known, though. Nevertheless the limiting action of the second circuit can qualitatively by described by monitoring the output power. The results of a loop stability simulation of the preferred embodiment of the second circuit has resulted in a phase margin of 36 degrees which may be considered just acceptable even though a slightly higher value may be desired in order to be on the safe side. Fig. 6 shows graphs illustrating qualitatively the impact on the DC supply current under mismatch of the first current limitation circuit, i.e. the high-accuracy VI- converter, and of the second current limitation circuit, i.e. the bias current limiting circuit. The graphs in Fig. 6 are based on simulations using a model of the final stage (as well as its associated bias circuit). As the current draw of the final stage will, inevitably, dominate the total DC supply current at high output powers, such simulation is expected to provide a good estimate of the overall DC supply current limitation.
Sweeping a 6: 1 load mismatch through all phases, it is possible to simulate the change in output power, collector current, base current, sensed base current (approximately 1/3O411 the value of the base current, as described above), and detector current as a function of mismatch phase phi.
Assuming that the high-accuracy VI converter limits IDAC to 5.5 mA, the power control loop is expected to act to limit the detector current to this value as well. After noting which collector currents occur when the value of the detector currents increases above 5.5 mA, they can be excluded. The reason is that when the power control loop PCL (more specifically the "detector loop") and the high-accuracy VI converter are properly functioning, these collector currents should never be reached.
It can also be assumed that the bias current limiting circuitry will limit the bias sense current to the value of ILIM (which is chosen to be higher than the highest bias sense current necessary to achieve the specified maximum output power under all operating conditions with a 50 ohm load - in this case 1.25 mA). After noting which collector currents occur when the values of the bias sense current are above 1.25 mA, they can be excluded. The reason is that when the "bias 3 loop" and bias limiting circuitry are properly functioning, these collector currents should never be reached. The graphs of Fig. 6 illustrate results obtained for a low-band (900 MHz) example. The graphs shown (from bottom to top) are detector current, bias sense current, bias current, collector current, and output power; all versus phi (mismatch phase) with a mismatch magnitude of 6: 1.
A simulation of the final stage operating under nominal (50 ohm) conditions is first carried out for reference and shown in the upper graph. The results of this simulation are indicated by the dots on the left-hand side of each plot (simulations are carried out for several output powers). The simulation is then repeated for a 6:1 mismatch, all phases (again for several output powers), the results being indicated by the red lines. In the lower graph, detector current vs. phi, the area where the detector current exceeds 5.5 mA is highlighted with a box. By noting where each line crosses this box, and marking it in the collector current vs. phi plot, a box can also be drawn over a section of the latter curves. This represents the collector currents that the high accuracy VI-converter will prevent the PA from drawing.
In the plot second from the bottom, bias sense current vs. phi, a box indicates where the bias sense current exceeds the specified ILIM of 1.25 mA. By noting where each line crosses this box, and marking it in the collector current vs. phi plot, a box can also be drawn over a section of the latter curves. This represents the collector currents that the bias current limit circuitry will prevent the PA from drawing.
Similar results have been calculated for a high-band (1880 MHz) operation example.
In the claims reference signs to the Figures are included for clarity reasons only. These references to exemplary embodiments in the Figures should not in any way be construed as limiting the scope of the claims.

Claims

CLAIMS:
1. Circuit for limitation of a supply current for an associated power control looped power amplifier, the circuit comprising: a VI converter adapted to generate an output current (lout) in response to an input voltage (Vin) and a feed-back voltage representing the output current (lout), the output current (lout) being generated by an output stage (B JT6, BJT7), a current limitation circuit (CLC) comprising means adapted to compare a voltage (Vlimit) representing the feed-back voltage and a predetermined reference voltage (Vbandgap), the current limitation circuit (CLC) being operatively connected to the output stage (BJT6, BJT7) of the VI converter so as to reduce the output current (lout) upon the voltage (VLIM) representing said feed-back voltage exceeding the predetermined reference voltage (VBGAP).
2. Circuit according to claim 1, wherein the current limitation circuit (CLC) comprises a differential pair (EEMOS 1P3, EEMOS 1P4) adapted to compare the voltage (VLIM) representing the feed-back voltage and the predetermined reference voltage (VBGAP).
3. Circuit according to claim 1, further comprising a voltage generator adapted to generate the predetermined reference voltage (VBGAP).
4. Circuit according to claim 1, wherein the predetermined reference voltage (VBGAP) is selected so as to provide a predetermined maximum output current (lout).
5. Circuit according to claim 1, further comprising a second current limitation circuit comprising: means adapted to sense a current representing a bias current fed to a final stage (BJT2) of the associated power amplifier, and to compare the sensed current and a predetermined reference current (ILIM), means adapted to apply a signal to the power control loop of the associated power amplifier upon the sensed current exceeding the predetermined reference current (ILIM) so as to limit an internal control voltage of the power control loop thus limiting output power of the power amplifier.
6. Method of controlling output current (lout) of a power control looped power amplifier, the method comprising the steps of: sensing a voltage (VLIM) representing the output current (lout) of the VI- converter, comparing the voltage (VLIM) representing the output current (lout) and a predetermined reference voltage (VBGAP), reducing output current (lout) in response to the (VLIM) exceeding the predetermined reference voltage (VBGAP).
7. RF power amplifier comprising a power control loop and a supply current limitation circuit according to claim 1.
8. Mobile communication device comprising an RF power amplifier according to claim 7.
PCT/IB2005/053891 2004-11-29 2005-11-24 Current limiting amplifier WO2006072840A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP04106147.4 2004-11-29
EP04106147 2004-11-29

Publications (1)

Publication Number Publication Date
WO2006072840A1 true WO2006072840A1 (en) 2006-07-13

Family

ID=36250787

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB2005/053891 WO2006072840A1 (en) 2004-11-29 2005-11-24 Current limiting amplifier

Country Status (1)

Country Link
WO (1) WO2006072840A1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9563832B2 (en) 2012-10-08 2017-02-07 Corning Incorporated Excess radio-frequency (RF) power storage and power sharing RF identification (RFID) tags, and related connection systems and methods
US9652707B2 (en) 2006-10-31 2017-05-16 Fiber Mountain, Inc. Radio frequency identification (RFID) connected tag communications protocol and related systems and methods
US9652708B2 (en) 2006-10-31 2017-05-16 Fiber Mountain, Inc. Protocol for communications between a radio frequency identification (RFID) tag and a connected device, and related systems and methods
US9652709B2 (en) 2006-10-31 2017-05-16 Fiber Mountain, Inc. Communications between multiple radio frequency identification (RFID) connected tags and one or more devices, and related systems and methods
US10032102B2 (en) * 2006-10-31 2018-07-24 Fiber Mountain, Inc. Excess radio-frequency (RF) power storage in RF identification (RFID) tags, and related systems and methods

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5428287A (en) * 1992-06-16 1995-06-27 Cherry Semiconductor Corporation Thermally matched current limit circuit
US5739712A (en) * 1994-11-29 1998-04-14 Nec Corporation Power amplifying circuit having an over-current protective function

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5428287A (en) * 1992-06-16 1995-06-27 Cherry Semiconductor Corporation Thermally matched current limit circuit
US5739712A (en) * 1994-11-29 1998-04-14 Nec Corporation Power amplifying circuit having an over-current protective function

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9652707B2 (en) 2006-10-31 2017-05-16 Fiber Mountain, Inc. Radio frequency identification (RFID) connected tag communications protocol and related systems and methods
US9652708B2 (en) 2006-10-31 2017-05-16 Fiber Mountain, Inc. Protocol for communications between a radio frequency identification (RFID) tag and a connected device, and related systems and methods
US9652709B2 (en) 2006-10-31 2017-05-16 Fiber Mountain, Inc. Communications between multiple radio frequency identification (RFID) connected tags and one or more devices, and related systems and methods
US10032102B2 (en) * 2006-10-31 2018-07-24 Fiber Mountain, Inc. Excess radio-frequency (RF) power storage in RF identification (RFID) tags, and related systems and methods
US9563832B2 (en) 2012-10-08 2017-02-07 Corning Incorporated Excess radio-frequency (RF) power storage and power sharing RF identification (RFID) tags, and related connection systems and methods

Similar Documents

Publication Publication Date Title
US7873335B2 (en) Current limiting circuit for RF power amplifier
US6522111B2 (en) Linear voltage regulator using adaptive biasing
TWI530088B (en) Systems, circuits and methods related to controllers for radio-frequency power amplifiers
US6992473B2 (en) Current sensing circuit for DC/DC buck converters
US7145397B2 (en) Output overvoltage protection circuit for power amplifier
US20040174218A1 (en) Method and apparatus for controlling the output power of a power amplifier
US8325453B2 (en) Short-circuit protection for switched output stages
KR100547236B1 (en) Bias Stabilization Circuit in Power Amplifier
WO2006072840A1 (en) Current limiting amplifier
KR20160055492A (en) Bias circuit and power amplifier having thereof
JPH0851349A (en) Overload protection circuit of mos power driver
TW554604B (en) Voltage regulator with improved transient response
CN216216786U (en) Boost protection circuit, power amplifier and related chip
CN1965472A (en) Method and apparatus for DOHERTY amplifier biasing
US8331882B1 (en) VSWR normalizing envelope modulator
EP2092639B1 (en) True current limit
US10951170B2 (en) Apparatus and method for assisting envelope tracking with transient response in supply voltage for power amplifier
CN103592991A (en) Power limitation type protection circuit used for double-pole linear voltage regulator
KR20080098881A (en) Amplifying circuit of cascode structure
EP1127407B1 (en) An amplifier for use in a mobile phone
US7436161B2 (en) Circuit and method for reducing the size and cost of switch mode power supplies
CN114337197B (en) Sampling control circuit, power supply protection chip and equipment of power tube
US20050062538A1 (en) RF power amplifier having an operating current measuring device
JP2005174176A (en) Integrated circuit for regulator
JPS5962225A (en) Control circuit of transmission output

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application
NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 05806557

Country of ref document: EP

Kind code of ref document: A1