WO2006121712A2 - Efficient and flexible gps receiver baseband architecture - Google Patents

Efficient and flexible gps receiver baseband architecture Download PDF

Info

Publication number
WO2006121712A2
WO2006121712A2 PCT/US2006/016835 US2006016835W WO2006121712A2 WO 2006121712 A2 WO2006121712 A2 WO 2006121712A2 US 2006016835 W US2006016835 W US 2006016835W WO 2006121712 A2 WO2006121712 A2 WO 2006121712A2
Authority
WO
WIPO (PCT)
Prior art keywords
chip
nco
receiver
code
dsss
Prior art date
Application number
PCT/US2006/016835
Other languages
French (fr)
Other versions
WO2006121712A3 (en
Inventor
Hansheng Wang
Chi-Shin Wang
Original Assignee
Centrality Communications, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Centrality Communications, Inc. filed Critical Centrality Communications, Inc.
Publication of WO2006121712A2 publication Critical patent/WO2006121712A2/en
Publication of WO2006121712A3 publication Critical patent/WO2006121712A3/en

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01SRADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
    • G01S19/00Satellite radio beacon positioning systems; Determining position, velocity or attitude using signals transmitted by such systems
    • G01S19/01Satellite radio beacon positioning systems transmitting time-stamped messages, e.g. GPS [Global Positioning System], GLONASS [Global Orbiting Navigation Satellite System] or GALILEO
    • G01S19/13Receivers
    • G01S19/35Constructional details or hardware or software details of the signal processing chain
    • G01S19/37Hardware or software details of the signal processing chain
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01SRADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
    • G01S19/00Satellite radio beacon positioning systems; Determining position, velocity or attitude using signals transmitted by such systems
    • G01S19/01Satellite radio beacon positioning systems transmitting time-stamped messages, e.g. GPS [Global Positioning System], GLONASS [Global Orbiting Navigation Satellite System] or GALILEO
    • G01S19/13Receivers
    • G01S19/23Testing, monitoring, correcting or calibrating of receiver elements
    • G01S19/235Calibration of receiver components

Definitions

  • This invention relates generally to navigational signal receivers. More particularly, it relates to a new baseband integrated circuit architecture for direct sequence spread spectrum (DSSS) communication receivers.
  • DSSS direct sequence spread spectrum
  • Satellite-based radio navigation systems have become widely adopted in many commercial and military applications. Exemplary systems in operation or development include the NAVigation Satellite Timing and Ranging Global Positioning System (NAVSTAR GPS), the Global'naya Navigatsionnaya Sputnikovaya Sistema (GLONASS), an European satellite navigation system called GALILEO, the wide area augmentation system (WAAS), and the local area augmentation system (LAAS). These systems permit a user with an appropriate direct sequence spread spectrum (DSSS) signal receiver to determine his or her position with respect to the Earth.
  • Direct Sequence Spread Spectrum is a modulation technique where a pseudorandom noise sequence directly phase modulates a data-modulated carrier.
  • the DSSS signal has a noise-like spectrum and appears to be noise to all but the intended receiver
  • the GPS constellation has 24 operational satellites. These satellites are positioned in six different orbital planes such that at any time a minimum of six and a maximum of eleven satellites are visible to any user on the surface of the Earth, except in the polar region.
  • the satellites operate in near circular 20,200 km (10,900 nm, or about 12,000 miles) orbits at an inclination angle of 55 degrees and with approximately a 12-hour period.
  • Each satellite contains at least one atomic clock and transmits a navigation message that contains an accurate system time and its orbital position referenced to the atomic clock.
  • the navigation message also contains clock behavior, status messages, and correction data such as ionospheric delay, time offset, etc.
  • An almanac that gives the approximate data for each active satellite is also provided.
  • Ll 1575.42 MHz
  • L2 1227.6 MHz.
  • PRN or PN pseudorandom noise
  • the C/A code set also known as Gold code, has a 1.023 MHz chip rate.
  • chip refers to a single bit of a pseudorandom sequence (PN- sequence) and the term “chip rate” refers to the rate at which bits of a PN-sequence are shifted.
  • chip rate refers to the rate at which bits of a PN-sequence are shifted.
  • Q Q ⁇ ld of 1023.
  • code refers to the binary bit stream (the pseudorandom sequence) used to spread a signal over a wide range of frequencies for transmission. This spreading improves the accuracy of position estimation.
  • Other advantages include interference rejection and low spectral power density, i.e., the power level at a given frequency.
  • a correlator at a receiver despreads this signal to the original data bandwidth by correlating it with a locally generated PN-sequence identical to and in synchronization with the PN-sequence used to spread the carrier at the radio transmitter, e.g., a GPS satellite vehicle (SV).
  • a suitable carrier frequency also known as the intermediate frequency (IF).
  • the hardware section associated with the amplification, down-conversion, and analog-to-digital conversion (ADC) is called the radio frequency (RF) stage.
  • the other section, which processes the RF stage output and generates the position, velocity, and time information, is called the baseband (BB) stage.
  • the sampling rate at the BB stage can be any multiple of the PN code rate.
  • a minimum of two samples per chip (bit) is needed, which results in a minimum sampling rate of 2.046 MHz.
  • the sampled signals are then made available in two channels, one in-phase (I) and the other in-quadrature (Q).
  • the resulting signals are then correlated with the locally generated PN code.
  • the local code generator is driven by a code Numerically Controlled Oscillator (NCO).
  • NCO Numerically Controlled Oscillator
  • the result of the correlation is sent to a processor and further processed to determine the code and carrier phase offset.
  • the processor sends a control signal to the code NCO and the carrier NCO so that they are in alignment with the input (sampled) signal.
  • the data bits in the signal can be extracted.
  • the extracted data are used in computing the satellite position and hence the receiver's position, velocity, etc.
  • U.S. Patent No. 6,845,124 issued to Mattos et al. discloses a GPS receiver integrated circuit. The hardware complexity is high as this IC has 16 hardware channels.
  • U.S. Patent No. 6,067,328 issued to Lewellen et al. discloses a GPS receiver with a baseband detector. The baseband detector includes a NCO, but does not provide all different clock frequencies required. These and other existing baseband architectures usually contain a large number of hardware correlators. The gate count, which affects power consumption, efficiency, and performance, is therefore correspondingly high.
  • the NCOs are usually located off the baseband IC chip and do not adjust to the different final IF frequencies. art for a new baseband IC chip with an optimal hardware architecture that minimizes gate count, thereby increasing power efficiency and performance. The present invention addresses this need.
  • the present invention provides a power efficient baseband architecture for direct sequence spread spectrum (DSSS) communication receivers.
  • DSSS direct sequence spread spectrum
  • the baseband section of a GPS receiver is realized in the form of an integrated circuit chip with an optimal hardware design that minimizes the number of gate count.
  • a key advantage of the baseband IC chip according to the invention is that it employs only one single set of on-chip code Numerically Controlled Oscillator (NCO), carrier NCO, pseudorandom number sequence (PN code) generator, and correlators for all channels in succession.
  • the code NCO drives the PN code generator, generates all code sampling frequencies, and is capable of self-correcting through feedback from an off-chip processor.
  • a carrier NCO generates corrected local frequencies.
  • These on-chip NCOs generate all the clocks needed, which include three different types of clocks required by the correlators for generating the PN sequence and sampling at different rates. This arrangement reduces the total hardware requirement as compared to a large number of correlators operating in parallel.
  • a GPS receiver implementing the baseband IC chip according to the invention can accommodate any number of channels.
  • the number of channels can be increased simply by increasing the circuit clock speed.
  • An onboard memory stores the computed data on each channel as the processing is shifted from one channel to another. The stored data are used during the next processing of the same channel.
  • the total number of active channels can be set to any value so as to accommodate the signals from other satellite navigation system such as the GLONASS or can be set to WAAS and LAAS reception.
  • the onboard memory is a random access memory (RAM) and can be shared with other (on- and off- chip) operations, further reducing the total memory required.
  • the input to this baseband section does not need to be in the I and Q form.
  • a single path from the analog-to-digital converter (ADC) is sufficient.
  • ADC analog-to-digital converter
  • FIG. 1 is a block diagram of the GPS baseband architecture according to an embodiment of the present invention.
  • FIG. 2 schematically illustrates the baseband processor of FIG. 1. DETAILED DESCRIPTION OF THE INVENTION
  • FIG. 1 is the functional block diagram of the baseband architecture 100 in a preferred embodiment.
  • the baseband architecture 100 comprises a baseband chip 101 and associated off- chip functional blocks 120 and 130.
  • the baseband chip 101 includes a host interface coupled to an off-chip sample clock 122 and an on-chip timing control 109.
  • the IF input 112 from the RF section 120 is stored in memory 103 on the f ⁇ rst-in-first-out (FIFO) basis.
  • the baseband processor 105 performs correlation and processes the IF input 112 M samples at a time, where M is the number of samples in one PN-sequence.
  • the resulting I and Q correlation values and other important parameters such as codephase covered, carrier frequency range examined, FIFO address, channel number are saved in a data memory means 107.
  • Both memory 103 and data memory means 107 could be random access memories (RAMs).
  • RAMs random access memories
  • the parameters of the next channel are loaded and the correlation is carried out similar to the earlier channel.
  • the computed results of the present channel are stored in the data memory means 107 prior to loading the data of the next channel. This process continues for all of the channels selected.
  • the channel data for all of the channels are sent to another processor 130 for further processing.
  • Processor 130 then generates the frequency and phase corrections. These corrections are needed for the proper down-conversion and dispread operations in the baseband processor 105.
  • FIG. 2 schematically- shows the various functional blocks of a baseband chip 200.
  • the TF input 201 from the RF section 120 through RF FIFO memory is multiplied with the local direct digital frequency synthesizer (DDFS) frequency in-phase, which generates the in-phase component I 207.
  • DDFS local direct digital frequency synthesizer
  • the same input 201 is multiplied with the DDFS frequency with a phase shift of 90 degrees.
  • the resulting signal is the quadrature component Q 208.
  • Multipliers 202 and 203 are also called the IF mixers.
  • the DDFS 206 is driven by Carrier NCO 205.
  • the Carrier NCO 205 receives the phase and frequency corrections from an outside processor, such as processor 130 of FIG. 1. Because " ⁇ 'f'thiS corMrfMif ffib'DBFB* frequency and phase is almost the same as that of the IF input 201.
  • the outputs I 207 and Q 208 of the IF Mixers 202 and 203 are stripped or wiped off from the carrier (IF).
  • the 1207 and Q 208 may subsequently be filtered with a low pass filter to remove the high frequency components.
  • the I and Q components are then correlated with the PN-sequence (Gold code) locally generated by PN Code Generator 211.
  • the PN-sequence corresponds to the channel being processed by the baseband section 200 at that time.
  • the I path uses Correlator 209 and the Q path uses the other Correlator 210.
  • the PN-sequence Generator 211 is driven by Code NCO 212.
  • the local code generator frequency is made equal to the code rate of I and Q paths with corrective feedback from processor 130 to Code NCO 212.
  • the Code NCO 212 also generates other sampling frequencies as needed by the correlators 209 and 210.
  • the correlation outputs are then sent to processor 130 through memory, for further processing as described above.
  • An embodiment of the invention includes a method of time sharing a single set of correlators to acquire a plurality of GPS satellite signals or track a plurality of acquired or locked GPS satellite signals.
  • the method comprises the following steps: storing the samples of frequency down-converted signal in a memory; reading the stored samples on FIFO basis and multiplying them with a carrier signal in in-phase (I) and quadrature (Q), thus forming two parallel outputs; separately correlating the I and Q signals with locally generated replica PN code that is identical to the incoming GPS signal; performing correlation over a fixed time interval for each GPS satellite signal and, at the end of the time period, storing the correlation results, including associated parameters such as code phase covered, carrier phase examined and memory address; while storing the correlation results of one GPS satellite signal, loading the parameters for the next GPS satellite signal and, precisely at this time, starting the correlation for the next GPS satellite, which is also performed over a fixed time interval and which follows the same correlation process as described above.
  • the baseband architecture according to the present invention is implemented in an integrated circuit for acquiring GPS satellite signals.
  • the baseband architecture according to the present invention is implemented in an integrated circuit for tracking GPS satellite signals in real time.
  • the code NCO generates the PN-sequence at a rate appropriate for tracking the GPS satellite signals and the carrier NCO generates the carrier signals at a rate appropriate for acquiring a plurality of GPS satellite signals.
  • both the code NCO and the carrier NCO receive corrective feedback from an outside processor.
  • the baseband IC according to the present invention supports any sampling rate at the input and can be a building unit for many types of DSSS communication receivers, such as those for the GPS, GLONASS, GALILEO, WAAS, LAAS, etc. It can also be a building unit for hybrid receivers capable of acquiring and tracking a combination of these geo-positioning systems.
  • DSSS communication receivers such as those for the GPS, GLONASS, GALILEO, WAAS, LAAS, etc. It can also be a building unit for hybrid receivers capable of acquiring and tracking a combination of these geo-positioning systems.
  • the target processor can be a Digital Signal Processor (DSP), a Reduced Instruction Set Computation (RSIC) processor, an Application Specific Integrated Circuit (ASIC), or a general purpose processor.
  • DSP Digital Signal Processor
  • RSIC Reduced Instruction Set Computation
  • ASIC Application Specific Integrated Circuit

Abstract

A baseband integrated circuit (IC) architecture for direct sequence spread spectrum (DSSS) communication receivers is provided. The baseband IC has a single set of baseband correlators serving all channels in succession. No complex parallel channel hardware is required. A single on-chip code Numerically Controlled Oscillator (NCO) drives a pseudorandom number (PN) sequence generator, generates all code sampling frequencies, and is capable of self-correct through feedback from an off-chip processor. A carrier NCO generates corrected local frequencies. These on-chip NCOs generate all the necessary clocks. This architecture advantageously reduces the total hardware necessary for the receiver and the baseband IC thus can be realized with a minimal number of gate count. The invention can accommodate any number of channels in a navigational system such as the Global Positioning System (GPS), GLONASS, WAAS, LAAS, etc. The number of channels can be increased by increasing the circuit clock speed.

Description

βFHCIENΦ-ΑNB'PEEiXlBEE GPS RECEIVER BASEBAND ARCHITECTURE
BACKGROUND OF THE INVENTION Field of the Invention This invention relates generally to navigational signal receivers. More particularly, it relates to a new baseband integrated circuit architecture for direct sequence spread spectrum (DSSS) communication receivers.
Description of the Related Art
Satellite-based radio navigation systems have become widely adopted in many commercial and military applications. Exemplary systems in operation or development include the NAVigation Satellite Timing and Ranging Global Positioning System (NAVSTAR GPS), the Global'naya Navigatsionnaya Sputnikovaya Sistema (GLONASS), an European satellite navigation system called GALILEO, the wide area augmentation system (WAAS), and the local area augmentation system (LAAS). These systems permit a user with an appropriate direct sequence spread spectrum (DSSS) signal receiver to determine his or her position with respect to the Earth. Direct Sequence Spread Spectrum is a modulation technique where a pseudorandom noise sequence directly phase modulates a data-modulated carrier. The DSSS signal has a noise-like spectrum and appears to be noise to all but the intended receiver
As an example, the GPS constellation has 24 operational satellites. These satellites are positioned in six different orbital planes such that at any time a minimum of six and a maximum of eleven satellites are visible to any user on the surface of the Earth, except in the polar region. The satellites operate in near circular 20,200 km (10,900 nm, or about 12,000 miles) orbits at an inclination angle of 55 degrees and with approximately a 12-hour period.
Each satellite contains at least one atomic clock and transmits a navigation message that contains an accurate system time and its orbital position referenced to the atomic clock. The navigation message also contains clock behavior, status messages, and correction data such as ionospheric delay, time offset, etc. An almanac that gives the approximate data for each active satellite is also provided.
Each satellite transmits on two L-band frequencies: Ll = 1575.42 MHz and L2 = 1227.6 MHz. Three sets of pseudorandom noise (PRN or PN) ranging codes are in use: the coarse/acquisition (C/A) code, the precision (P) code, and the Y-code.
The C/A code set, also known as Gold code, has a 1.023 MHz chip rate. In spread spectrum technology, the term "chip" refers to a single bit of a pseudorandom sequence (PN- sequence) and the term "chip rate" refers to the rate at which bits of a PN-sequence are shifted. The' Qσld
Figure imgf000004_0001
of 1023. The term "code" refers to the binary bit stream (the pseudorandom sequence) used to spread a signal over a wide range of frequencies for transmission. This spreading improves the accuracy of position estimation. Other advantages include interference rejection and low spectral power density, i.e., the power level at a given frequency.
A correlator at a receiver despreads this signal to the original data bandwidth by correlating it with a locally generated PN-sequence identical to and in synchronization with the PN-sequence used to spread the carrier at the radio transmitter, e.g., a GPS satellite vehicle (SV). Typically, this dispreading occurs after the signal received at the antenna has been amplified and down-converted to a suitable carrier frequency, also known as the intermediate frequency (IF). The hardware section associated with the amplification, down-conversion, and analog-to-digital conversion (ADC) is called the radio frequency (RF) stage. The other section, which processes the RF stage output and generates the position, velocity, and time information, is called the baseband (BB) stage. The sampling rate at the BB stage can be any multiple of the PN code rate. A minimum of two samples per chip (bit) is needed, which results in a minimum sampling rate of 2.046 MHz. The sampled signals are then made available in two channels, one in-phase (I) and the other in-quadrature (Q). The resulting signals are then correlated with the locally generated PN code. The local code generator is driven by a code Numerically Controlled Oscillator (NCO). The result of the correlation is sent to a processor and further processed to determine the code and carrier phase offset. The processor sends a control signal to the code NCO and the carrier NCO so that they are in alignment with the input (sampled) signal. When the incoming signal is aligned with the locally generated PN code and carrier, the data bits in the signal can be extracted. The extracted data are used in computing the satellite position and hence the receiver's position, velocity, etc.
U.S. Patent No. 6,845,124, issued to Mattos et al., discloses a GPS receiver integrated circuit. The hardware complexity is high as this IC has 16 hardware channels. U.S. Patent No. 6,067,328, issued to Lewellen et al., discloses a GPS receiver with a baseband detector. The baseband detector includes a NCO, but does not provide all different clock frequencies required. These and other existing baseband architectures usually contain a large number of hardware correlators. The gate count, which affects power consumption, efficiency, and performance, is therefore correspondingly high. Furthermore, in conventional baseband architectures, the NCOs are usually located off the baseband IC chip and do not adjust to the different final IF frequencies.
Figure imgf000005_0001
art for a new baseband IC chip with an optimal hardware architecture that minimizes gate count, thereby increasing power efficiency and performance. The present invention addresses this need.
BRIEF SUMMARY OF THE INVENTION The present invention provides a power efficient baseband architecture for direct sequence spread spectrum (DSSS) communication receivers. In an embodiment, the baseband section of a GPS receiver is realized in the form of an integrated circuit chip with an optimal hardware design that minimizes the number of gate count.
A key advantage of the baseband IC chip according to the invention is that it employs only one single set of on-chip code Numerically Controlled Oscillator (NCO), carrier NCO, pseudorandom number sequence (PN code) generator, and correlators for all channels in succession. The code NCO drives the PN code generator, generates all code sampling frequencies, and is capable of self-correcting through feedback from an off-chip processor. A carrier NCO generates corrected local frequencies. These on-chip NCOs generate all the clocks needed, which include three different types of clocks required by the correlators for generating the PN sequence and sampling at different rates. This arrangement reduces the total hardware requirement as compared to a large number of correlators operating in parallel.
Unlike conventional GPS receivers which can only accommodate a fixed number of channels, a GPS receiver implementing the baseband IC chip according to the invention can accommodate any number of channels. The number of channels can be increased simply by increasing the circuit clock speed.
An onboard memory stores the computed data on each channel as the processing is shifted from one channel to another. The stored data are used during the next processing of the same channel. Thus, the total number of active channels can be set to any value so as to accommodate the signals from other satellite navigation system such as the GLONASS or can be set to WAAS and LAAS reception. In an embodiment, the onboard memory is a random access memory (RAM) and can be shared with other (on- and off- chip) operations, further reducing the total memory required.
The input to this baseband section does not need to be in the I and Q form. A single path from the analog-to-digital converter (ADC) is sufficient. Thus, by setting the NCO output to the required value, any input intermediate frequency (IF) can be accommodated.
This architecture advantageously reduces the total hardware necessary for the receiver, reduces the gate count associated therewith, increases power efficiency thereof, and improves performance therefor. 11 Othe'r-όbjeet's' arid "a'irvaniiagδs of the present invention will become apparent to one skilled in the art upon reading and understanding the preferred embodiments described below with reference to the following drawings.
BRIEF DESCRIPTION OF THE DRAWINGS FIG. 1 is a block diagram of the GPS baseband architecture according to an embodiment of the present invention.
FIG. 2 schematically illustrates the baseband processor of FIG. 1. DETAILED DESCRIPTION OF THE INVENTION
FIG. 1 is the functional block diagram of the baseband architecture 100 in a preferred embodiment. The baseband architecture 100 comprises a baseband chip 101 and associated off- chip functional blocks 120 and 130. The baseband chip 101 includes a host interface coupled to an off-chip sample clock 122 and an on-chip timing control 109. The IF input 112 from the RF section 120 is stored in memory 103 on the fϊrst-in-first-out (FIFO) basis. The baseband processor 105 performs correlation and processes the IF input 112 M samples at a time, where M is the number of samples in one PN-sequence.
After correlation, the resulting I and Q correlation values and other important parameters such as codephase covered, carrier frequency range examined, FIFO address, channel number are saved in a data memory means 107. Both memory 103 and data memory means 107 could be random access memories (RAMs). The parameters of the next channel are loaded and the correlation is carried out similar to the earlier channel. The computed results of the present channel are stored in the data memory means 107 prior to loading the data of the next channel. This process continues for all of the channels selected.
When all channels are processed, the channel data for all of the channels are sent to another processor 130 for further processing. Processor 130 then generates the frequency and phase corrections. These corrections are needed for the proper down-conversion and dispread operations in the baseband processor 105.
FIG. 2 schematically- shows the various functional blocks of a baseband chip 200. The TF input 201 from the RF section 120 through RF FIFO memory is multiplied with the local direct digital frequency synthesizer (DDFS) frequency in-phase, which generates the in-phase component I 207. In another path, the same input 201 is multiplied with the DDFS frequency with a phase shift of 90 degrees. The resulting signal is the quadrature component Q 208. Multipliers 202 and 203 are also called the IF mixers.
The DDFS 206 is driven by Carrier NCO 205. The Carrier NCO 205 receives the phase and frequency corrections from an outside processor, such as processor 130 of FIG. 1. Because "δ'f'thiS corMrfMif ffib'DBFB* frequency and phase is almost the same as that of the IF input 201.
Therefore, the outputs I 207 and Q 208 of the IF Mixers 202 and 203 are stripped or wiped off from the carrier (IF). The 1207 and Q 208 may subsequently be filtered with a low pass filter to remove the high frequency components. The I and Q components are then correlated with the PN-sequence (Gold code) locally generated by PN Code Generator 211.
The PN-sequence corresponds to the channel being processed by the baseband section 200 at that time. The I path uses Correlator 209 and the Q path uses the other Correlator 210. The PN-sequence Generator 211 is driven by Code NCO 212. The local code generator frequency is made equal to the code rate of I and Q paths with corrective feedback from processor 130 to Code NCO 212. The Code NCO 212 also generates other sampling frequencies as needed by the correlators 209 and 210. The correlation outputs are then sent to processor 130 through memory, for further processing as described above.
An embodiment of the invention includes a method of time sharing a single set of correlators to acquire a plurality of GPS satellite signals or track a plurality of acquired or locked GPS satellite signals. The method comprises the following steps: storing the samples of frequency down-converted signal in a memory; reading the stored samples on FIFO basis and multiplying them with a carrier signal in in-phase (I) and quadrature (Q), thus forming two parallel outputs; separately correlating the I and Q signals with locally generated replica PN code that is identical to the incoming GPS signal; performing correlation over a fixed time interval for each GPS satellite signal and, at the end of the time period, storing the correlation results, including associated parameters such as code phase covered, carrier phase examined and memory address; while storing the correlation results of one GPS satellite signal, loading the parameters for the next GPS satellite signal and, precisely at this time, starting the correlation for the next GPS satellite, which is also performed over a fixed time interval and which follows the same correlation process as described above.
These steps are repeated for all of the available GPS satellite signals. When all of the satellite signals are thus correlated, the stored values are transmitted to another processor, which adjusts the code NCO and carrier NCO values as required for each of the GPS signals in the next turn. A fast execution of the above steps results real time or near real time acquisition of the GPS satellite signals. The^c'offelaWs afe'SigWarprό'cessors assigned to a particular GPS signal at a given time. They might be assigned to different channels in turn. As such, any number of channels may be accommodated without any architectural changes.
In an embodiment, the baseband architecture according to the present invention is implemented in an integrated circuit for acquiring GPS satellite signals. In this case, the code
NCO generates the PN-sequence at a rate appropriate for acquiring a plurality of GPS satellite signals and the carrier NCO generates the carrier signals at a rate appropriate for acquiring a plurality of GPS satellite signals. hi another embodiment, the baseband architecture according to the present invention is implemented in an integrated circuit for tracking GPS satellite signals in real time. In this case, the code NCO generates the PN-sequence at a rate appropriate for tracking the GPS satellite signals and the carrier NCO generates the carrier signals at a rate appropriate for acquiring a plurality of GPS satellite signals. In all cases, both the code NCO and the carrier NCO receive corrective feedback from an outside processor. The baseband IC according to the present invention supports any sampling rate at the input and can be a building unit for many types of DSSS communication receivers, such as those for the GPS, GLONASS, GALILEO, WAAS, LAAS, etc. It can also be a building unit for hybrid receivers capable of acquiring and tracking a combination of these geo-positioning systems. Although the present invention and its advantages have been described in detail, it should be understood that the present invention is not limited to or defined by what is shown or described herein. As one of ordinary skill in the art will appreciate, various changes, substitutions, and alterations could be made or otherwise implemented without departing from the principles of the present invention. For example, the baseband IC according to the invention is not limited by the type of the outside (target) processor utilized. The target processor can be a Digital Signal Processor (DSP), a Reduced Instruction Set Computation (RSIC) processor, an Application Specific Integrated Circuit (ASIC), or a general purpose processor.
Accordingly, the scope of the present invention should be determined by the following claims and their legal equivalents.

Claims

fWfrCLAlM:;::
1. An integrated circuit (IC) chip, comprising: a single set of on-chip baseband correlators serving all channels of a direct sequence spread spectrum (DSSS) communication receiver.
2. The IC chip of claim 1 , wherein said DSSS communication receiver is a Global Position System (GPS) receiver, a Global'naya Navigatsionnaya Sputnikovaya Sistema (GLONASS) receiver, an European satellite navigation system (GALILEO) receiver, a wide area augmentation system (WAAS), a local area augmentation system (LAAS), or a hybrid thereof.
3. The IC chip of claim 1 , wherein said set of on-chip baseband correlators are assigned to a particular GPS signal at a given time or an arbitrary number of different receiver channels.
4. The IC chip of claim 1, further comprising: an on-chip code Numerically Controlled Oscillator (NCO) in communication with said set of on-chip baseband correlators; wherein said code NCO drives a pseudorandom number (PN) sequence generator; wherein said code NCO generates all code sampling frequencies; and wherein said code NCO is capable of self-correct through feedback from an off-chip processor.
5. The IC chip of claim 3, further comprising: a carrier NCO for generating corrected local frequencies.
6. The IC chip of claim 5, further comprising: a set of intermediate frequency (IF) signal mixers in communication with said carrier NCO and coupled to said set of on-chip baseband correlators.
7. The IC chip of claim 6, further comprising: a first memory for storing a plurality of input IF samples on a first-in-first-out (FIFO) basis; wherein said set of on-chip baseband correlators are configured to process said input IF samples M samples at a time, where M represents number of said input IF samples in one PN sequence.
8. The IC chip of claim 1, further comprising: a volatile memory shared by at least said set of on-chip baseband correlators.
9. The IC chip of claim 8, wherein said volatile memory is a dual-port random access memory (RAM).
"TO1:"" i! A Mie^δ(ϊϊof'''tiffile*shffiτi|'1;at single set of on-chip baseband correlators, wherein said set of on-chip baseband correlators serves all channels of a direct sequence spread spectrum (DSSS) communication receiver, said method comprising the step of: a) storing a plurality of samples of down-converted frequency signals in a first memory; b) reading said plurality of samples from said first memory on a first-in-first-out (FIFO) basis; c) multiplying said samples with a carrier signal via separate in-phase (I) and quadrature (Q) channel paths to generate two parallel I and Q signals; and d) separately correlating said I and Q signals with identical locally generated replica codes.
11. The method according to claim 10, further comprising: e) performing said correlating step over a fixed time interval for each DSSS signal received.
12. The method according to claim 11 , further comprising: f) storing correlation results in a second memory.
13. The method according to claim 12, further comprising: repeating steps a)-f) for all available DSSS signals.
14. The method according to claim 13, further comprising: transmitting values stored in said second memory to an off-chip processor for adjusting code Numerically Controlled Oscillator (NCO) and carrier NCO values.
15. The method according to claim 14, wherein said off-chip processor is a Digital Signal Processor (DSP), a Reduced Instruction Set Computation (RSIC) processor, or an Application Specific Integrated Circuit (ASIC).
16. A direct sequence spread spectrum (DSSS) communication receiver, comprising: an integrated circuit (IC) chip having a single set of on-chip baseband correlators serving all channels of said direct sequence spread spectrum (DSSS) communication receiver; an on-chip code Numerically Controlled Oscillator (NCO) in communication with said set of on-chip baseband correlators; wherein said code NCO drives a pseudorandom number (PN) sequence generator; said code NCO generates all code sampling frequencies; and said code NCO is capable of self-correct through feedback from an off-chip processor; " a cMridirWeO^fo^^iheatihgfcorrected local frequencies; and a first memory for storing a plurality of input IF samples on a first-in-first-out (FIFO) basis; wherein said set of on-chip baseband correlators are configured to process said input IF samples M samples at a time, where M represents number of said input IF samples in one PN sequence.
17. The DSSS communication receiver of claim 16, wherein said DSSS communication receiver is a Global Position System (GPS) receiver, a Global'naya Navigatsionnaya Sputnikovaya Sistema (GLONASS) receiver, an European satellite navigation system (GALILEO) receiver, a wide area augmentation system (WAAS), a local area augmentation system (LAAS), or a hybrid thereof.
18. The DSSS communication receiver of claim 17, wherein said set of on-chip baseband correlators are assigned to a particular GPS signal at a given time or an arbitrary number of different receiver channels.
19. The DSSS communication receiver of claim 16, further comprising: a set of intermediate frequency (IF) signal mixers in communication with said carrier NCO and coupled to said set of on-chip baseband correlators.
20. The DSSS communication receiver of claim 16, further comprising: a dual-port random access memory (RAM) shared by at least said set of on-chip baseband correlators.
PCT/US2006/016835 2005-05-06 2006-05-03 Efficient and flexible gps receiver baseband architecture WO2006121712A2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/123,861 2005-05-06
US11/123,861 US7428259B2 (en) 2005-05-06 2005-05-06 Efficient and flexible GPS receiver baseband architecture

Publications (2)

Publication Number Publication Date
WO2006121712A2 true WO2006121712A2 (en) 2006-11-16
WO2006121712A3 WO2006121712A3 (en) 2007-06-14

Family

ID=37394016

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2006/016835 WO2006121712A2 (en) 2005-05-06 2006-05-03 Efficient and flexible gps receiver baseband architecture

Country Status (2)

Country Link
US (1) US7428259B2 (en)
WO (1) WO2006121712A2 (en)

Families Citing this family (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7948769B2 (en) 2007-09-27 2011-05-24 Hemisphere Gps Llc Tightly-coupled PCB GNSS circuit and manufacturing method
US7885745B2 (en) 2002-12-11 2011-02-08 Hemisphere Gps Llc GNSS control system and method
US8634993B2 (en) 2003-03-20 2014-01-21 Agjunction Llc GNSS based control for dispensing material from vehicle
US8138970B2 (en) 2003-03-20 2012-03-20 Hemisphere Gps Llc GNSS-based tracking of fixed or slow-moving structures
US8190337B2 (en) 2003-03-20 2012-05-29 Hemisphere GPS, LLC Satellite based vehicle guidance control in straight and contour modes
US8271194B2 (en) 2004-03-19 2012-09-18 Hemisphere Gps Llc Method and system using GNSS phase measurements for relative positioning
US8140223B2 (en) 2003-03-20 2012-03-20 Hemisphere Gps Llc Multiple-antenna GNSS control system and method
US8686900B2 (en) 2003-03-20 2014-04-01 Hemisphere GNSS, Inc. Multi-antenna GNSS positioning method and system
US9002565B2 (en) 2003-03-20 2015-04-07 Agjunction Llc GNSS and optical guidance and machine control
US8594879B2 (en) 2003-03-20 2013-11-26 Agjunction Llc GNSS guidance and machine control
US8265826B2 (en) 2003-03-20 2012-09-11 Hemisphere GPS, LLC Combined GNSS gyroscope control system and method
US8583315B2 (en) 2004-03-19 2013-11-12 Agjunction Llc Multi-antenna GNSS control system and method
US7388539B2 (en) * 2005-10-19 2008-06-17 Hemisphere Gps Inc. Carrier track loop for GNSS derived attitude
US7764226B1 (en) * 2006-04-07 2010-07-27 Topcon Gps, Llc Universal digital channel for receiving signals of global navigation satellite systems
USRE48527E1 (en) 2007-01-05 2021-04-20 Agjunction Llc Optical tracking vehicle control system and method
US8311696B2 (en) 2009-07-17 2012-11-13 Hemisphere Gps Llc Optical tracking vehicle control system and method
US7835832B2 (en) 2007-01-05 2010-11-16 Hemisphere Gps Llc Vehicle control system
US8000381B2 (en) 2007-02-27 2011-08-16 Hemisphere Gps Llc Unbiased code phase discriminator
EP1976129B1 (en) * 2007-03-26 2010-05-12 U-Blox-AG A method of processing a digital signal derived from an analog input signal of a GNSS receiver, a GNSS receiver base band circuit for carrying out the method and a GNSS receiver
US7830951B2 (en) 2007-03-30 2010-11-09 Sirf Technology Holdings, Inc. Efficient and flexible numerical controlled oscillators for navigational receivers
US7808428B2 (en) * 2007-10-08 2010-10-05 Hemisphere Gps Llc GNSS receiver and external storage device system and GNSS data processing method
US9002566B2 (en) 2008-02-10 2015-04-07 AgJunction, LLC Visual, GNSS and gyro autosteering control
WO2009126587A1 (en) 2008-04-08 2009-10-15 Hemisphere Gps Llc Gnss-based mobile communication system and method
US8217833B2 (en) 2008-12-11 2012-07-10 Hemisphere Gps Llc GNSS superband ASIC with simultaneous multi-frequency down conversion
US8386129B2 (en) 2009-01-17 2013-02-26 Hemipshere GPS, LLC Raster-based contour swathing for guidance and variable-rate chemical application
US8085196B2 (en) * 2009-03-11 2011-12-27 Hemisphere Gps Llc Removing biases in dual frequency GNSS receivers using SBAS
US8401704B2 (en) 2009-07-22 2013-03-19 Hemisphere GPS, LLC GNSS control system and method for irrigation and related applications
US8174437B2 (en) 2009-07-29 2012-05-08 Hemisphere Gps Llc System and method for augmenting DGNSS with internally-generated differential correction
US8334804B2 (en) 2009-09-04 2012-12-18 Hemisphere Gps Llc Multi-frequency GNSS receiver baseband DSP
US8649930B2 (en) 2009-09-17 2014-02-11 Agjunction Llc GNSS integrated multi-sensor control system and method
US20110071759A1 (en) * 2009-09-22 2011-03-24 Texas Instruments Incorporated Performance of a Navigation Receiver Operating in a Power-Save Mode with the Aid of Sensors
US8548649B2 (en) 2009-10-19 2013-10-01 Agjunction Llc GNSS optimized aircraft control system and method
US20110109504A1 (en) * 2009-11-12 2011-05-12 Advanced Communication Concepts, Inc. Alternative Geolocation Capabilities
EP2330442A3 (en) * 2009-11-17 2011-12-28 Samsung Electronics Co., Ltd. Navigation receivers and navigation methods thereof
US8599069B2 (en) * 2009-12-21 2013-12-03 Broadcom Corporation Method and system for polar quantization for GNSS data
US8583326B2 (en) 2010-02-09 2013-11-12 Agjunction Llc GNSS contour guidance path selection
US8362953B2 (en) 2010-04-05 2013-01-29 Accord Software and Systems Pyt Ltd Sequential chip correlation array
US8401546B2 (en) 2010-04-26 2013-03-19 Ecole De Technologie Superieure Universal acquisition and tracking apparatus for global navigation satellite system (GNSS)
US10551507B2 (en) 2017-06-08 2020-02-04 Accord Ideation Private Limited Sequential chip mixed frequency correlator array system
GB2581317B (en) * 2018-11-20 2022-09-14 Imagination Tech Ltd GNSS Receiver
WO2024049317A1 (en) * 2022-08-30 2024-03-07 Topcon Positioning Systems, Inc. Quasi-asynchronous sampling frequency grid
CN116125502B (en) * 2023-04-04 2023-06-27 湖南鲸瓴智联信息技术有限公司 Navigation signal generation method, device, equipment and storage medium

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2004017089A2 (en) * 2002-08-13 2004-02-26 Thales Global positioning receiver with cross-correlation error correction

Family Cites Families (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4578678A (en) 1983-11-14 1986-03-25 The United States Of America As Represented By The United States National Aeronautics And Space Administration High dynamic global positioning system receiver
GB2155268B (en) 1984-03-01 1987-08-26 Standard Telephones Cables Ltd Digital navstar receiver
JPH0656411B2 (en) 1984-12-27 1994-07-27 ソニー株式会社 Spread spectrum signal receiver
US4807256A (en) 1985-12-23 1989-02-21 Texas Instruments Incorporated Global position system receiver
KR930003057B1 (en) 1990-05-19 1993-04-17 삼성전자 주식회사 Color position declination protection method and circuit for video color printer
EP0501828B1 (en) 1991-02-28 2000-01-12 Texas Instruments Incorporated Method and system for a multi channel and search global position signal processor
US5192957A (en) 1991-07-01 1993-03-09 Motorola, Inc. Sequencer for a shared channel global positioning system receiver
US5271034A (en) 1991-08-26 1993-12-14 Avion Systems, Inc. System and method for receiving and decoding global positioning satellite signals
EP0634666A3 (en) 1993-06-28 1997-08-20 Victor Company Of Japan Receiving device for receiving and demodulating spectral diffusion-modulated GPS wave.
US5504684A (en) 1993-12-10 1996-04-02 Trimble Navigation Limited Single-chip GPS receiver digital signal processing and microcomputer
JPH0969047A (en) 1995-09-01 1997-03-11 Sony Corp Risc type microprocessor and information processor
JP3231624B2 (en) 1996-05-17 2001-11-26 松下電器産業株式会社 GPS receiver
US6067328A (en) 1996-12-12 2000-05-23 Alliedsignal High precision hardware carrier frequency and phase aiding in a GPS receiver
US5877724A (en) 1997-03-25 1999-03-02 Trimble Navigation Limited Combined position locating and cellular telephone system with a single shared microprocessor
US6234799B1 (en) 1998-04-06 2001-05-22 American Gnc Corporation Real-time IMU simulator
WO2000014892A1 (en) * 1998-09-08 2000-03-16 University Of Hawaii Spread-spectrum continuous-time analog correlator and method therefor
US6278403B1 (en) 1999-09-17 2001-08-21 Sirf Technology, Inc. Autonomous hardwired tracking loop coprocessor for GPS and WAAS receiver
US6421372B1 (en) 1999-11-10 2002-07-16 Itt Manufacturing Enterprises, Inc. Sequential-acquisition, multi-band, multi-channel, matched filter
US6526322B1 (en) 1999-12-16 2003-02-25 Sirf Technology, Inc. Shared memory architecture in GPS signal processing
US6965631B2 (en) 2000-03-13 2005-11-15 Pri Research & Development Corp. Low power passive correlators for multichannel global positioning system signal receiver
US7091904B2 (en) 2001-07-18 2006-08-15 Sirf Technology, Inc. Tracker architecture for GPS systems
US6831911B1 (en) 2000-11-18 2004-12-14 Ashvattha Semiconductor Inc. System and method for receiving and processing GPS and wireless signals
US6724807B1 (en) 2000-12-04 2004-04-20 Snaptrack Inc. Methods and apparatuses for processing of global positioning system signals with a matched filter
US6583758B2 (en) 2001-02-22 2003-06-24 Motorola, Inc. Memory reduction method for a DSP-based GPS processor
EP1387500B1 (en) 2002-08-02 2007-05-09 STMicroelectronics Limited Integrated circuit for GPS code acquisition
US6646595B1 (en) 2002-08-09 2003-11-11 Motorola, Inc. Scalable, reconfigurable GPS receiver
US20060107008A1 (en) * 2004-11-18 2006-05-18 Adel Ghanem Apparatus and method for augmenting information security through the use of location data

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2004017089A2 (en) * 2002-08-13 2004-02-26 Thales Global positioning receiver with cross-correlation error correction

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
ONODERA K. ET AL.: 'A 75 mW 128 MHz DS-CDMA Baseband Correlator For High-Speed Wireless Application' VLSI CIRCUITS, 1997. DIGEST OF TECHNICAL PAPERS, 1997 SYMPOSIUM 12 June 1997 - 14 June 1997, pages 117 - 118, XP002155969 *

Also Published As

Publication number Publication date
WO2006121712A3 (en) 2007-06-14
US20060251173A1 (en) 2006-11-09
US7428259B2 (en) 2008-09-23

Similar Documents

Publication Publication Date Title
US7428259B2 (en) Efficient and flexible GPS receiver baseband architecture
US7743177B2 (en) High sensitivity global navigation satellite system (GNSS) receiver platform having DMA controller for transferring between internal and external memory
EP2021818B1 (en) Adaptive code generator for satellite navigation receivers
US8044852B2 (en) Position determination based on hybrid pseudorange solution data
US8334804B2 (en) Multi-frequency GNSS receiver baseband DSP
EP2093584B1 (en) Processing received satellite radio signals
KR101168616B1 (en) Gnss signal processor
US20220276389A1 (en) Satellite navigation receiver for acquisition of gnss signals
US9255994B2 (en) Multiphase code generator and GNSS receiver
EP1387500B1 (en) Integrated circuit for GPS code acquisition
US20230228886A1 (en) Satellite navigation receiver with aggregate channel digital baseband processing
EP3537181B1 (en) Low power minimal rate global navigation satellite system signal tracking system
EP1336860B1 (en) High sensitivity GPS receiver
US7403558B2 (en) Integrated circuit for code acquisition
US7830951B2 (en) Efficient and flexible numerical controlled oscillators for navigational receivers
US20230266475A1 (en) Multi-constellation, multi-frequency gnss system for interference mitigation
EP1387499B1 (en) Integrated circuit for code acquisition
WO2009044205A2 (en) Correlator for global navigation satellite systems
EP1724600B1 (en) A system and method for acquisition of signals

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application
NENP Non-entry into the national phase

Ref country code: DE

NENP Non-entry into the national phase

Ref country code: RU

32PN Ep: public notification in the ep bulletin as address of the adressee cannot be established

Free format text: NOTING OF LOSS OF RIGHTS PURSUANT TO RULE 112(1) EPC OF 050308

122 Ep: pct application non-entry in european phase

Ref document number: 06752091

Country of ref document: EP

Kind code of ref document: A2