WO2007036050A1 - Memory with output control - Google Patents

Memory with output control Download PDF

Info

Publication number
WO2007036050A1
WO2007036050A1 PCT/CA2006/001609 CA2006001609W WO2007036050A1 WO 2007036050 A1 WO2007036050 A1 WO 2007036050A1 CA 2006001609 W CA2006001609 W CA 2006001609W WO 2007036050 A1 WO2007036050 A1 WO 2007036050A1
Authority
WO
WIPO (PCT)
Prior art keywords
data
serial
memory device
input
output
Prior art date
Application number
PCT/CA2006/001609
Other languages
French (fr)
Other versions
WO2007036050B1 (en
Inventor
Hakjune Oh
Hong Beom Pyeon
Jin-Ki Kim
Original Assignee
Mosaid Technologies Incorporated
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US11/324,023 external-priority patent/US7652922B2/en
Application filed by Mosaid Technologies Incorporated filed Critical Mosaid Technologies Incorporated
Priority to JP2008532552A priority Critical patent/JP5193045B2/en
Priority to KR1020127027496A priority patent/KR101260632B1/en
Priority to KR1020087010560A priority patent/KR101293365B1/en
Priority to EP06790773A priority patent/EP1932158A4/en
Publication of WO2007036050A1 publication Critical patent/WO2007036050A1/en
Publication of WO2007036050B1 publication Critical patent/WO2007036050B1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5621Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
    • G11C11/5628Programming or writing circuits; Data input circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1015Read-write modes for single port memories, i.e. having either a random port or a serial port
    • G11C7/1018Serial bit line access mode, e.g. using bit line address shift registers, bit line address counters, bit line burst counters
    • G11C7/1021Page serial bit line access mode, i.e. using an enabled row address stroke pulse with its associated word line address and a sequence of enabled column address stroke pulses each with its associated bit line address
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/04Generating or distributing clock signals or signals derived directly therefrom
    • G06F1/12Synchronisation of different clock signals provided by a plurality of clock generators
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5621Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
    • G11C11/5642Sensing or reading circuits; Data output circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • G11C16/14Circuits for erasing electrically, e.g. erase voltage switching circuits
    • G11C16/16Circuits for erasing electrically, e.g. erase voltage switching circuits for erasing blocks, e.g. arrays, words, groups
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/26Sensing or reading circuits; Data output circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/30Power supply circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/34Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
    • G11C16/3436Arrangements for verifying correct programming or erasure
    • G11C16/344Arrangements for verifying correct erasure or for detecting overerased cells
    • G11C16/3445Circuits or methods to verify correct erasure of nonvolatile memory cells
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2207/00Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
    • G11C2207/10Aspects relating to interfaces of memory device to external buses
    • G11C2207/107Serial-parallel conversion of data or prefetch

Definitions

  • the invention relates to semiconductor memory devices. More particularly, the invention relates to a memory architecture for improving the speed and/or capacity of semiconductor Flash memory devices.
  • Mobile electronic devices such as digital cameras, portable digital assistants, portable audio/video players and mobile terminals continue to require mass storage memory, preferably non- volatile memory with ever increasing capacities and speed capabilities.
  • mass storage memory preferably non- volatile memory with ever increasing capacities and speed capabilities.
  • audio players can have between 256Mbytes to 40 Gigabytes of memory for storing audio/video data.
  • Non- volatile memory such as Flash memory and hard-disk drives are preferred since data is retained in the absence of power, thus extending battery life.
  • Flash memory also known as solid-state drive
  • flash memory technology are based on EPROM and EEPROM technologies.
  • flash was chosen because a large number of memory cells could be erased at one time as distinguished from EEPROMs, where each byte was erased individually.
  • MLC multi-level cells
  • Flash memory can be configured as NOR Flash or NAND Flash, with NAND Flash having higher density per given are due to its more compact memory array structure.
  • references to Flash memory should be understood as being either NOR or NAND or other type Flash memory.
  • Flash memory modules operate at speeds sufficient for many current consumer electronic devices, such memory modules likely will not be adequate for use in further devices where high data rates are desired.
  • a mobile multimedia device that records high definition moving pictures is likely to require a memory module with a programming throughput of at least 10 MB/s, which is not obtainable with current Flash memory technology with typical programming data rates of 7 MB/s.
  • Multi-level cell Flash has a much slower rate of 1.5 MB/s due to the multi-step programming sequence required to program the cells.
  • Flash memory Programming and read throughput for Flash memory can be directly increased by increasing the operating frequency of the Flash memory.
  • the present operating frequency of about 20-30 MHz can be increased by an order of magnitude to about 200 MHz.
  • the Flash memory communicates with other components using a set of parallel input/output (I/O) pins, numbering 8 or 16 depending on the desired configuration, which receive command instructions, receive input data and provide output data. This is commonly known as a parallel interface.
  • I/O input/output
  • High speed operating will cause well known communication degrading effects such as cross-talk, signal skew and signal attenuation, for example, which degrades signal quality.
  • Such parallel interfaces use a large number of pins to read and write data. As the number of input pins and wires increases, so do a number of undesired effects. These effects include inter-symbol interferences, signal skew and cross talk. Inter-symbol interference results from the attenuation of signals traveling along a wire and reflections caused when multiple elements are connected to the wire. Signal skew occurs when signals travel along wires having different lengths and/or characteristics and arrive at an end point at different times. Cross talk refers to the unwanted coupling of signals on wires that are in close proximity. Cross talk becomes more of a problem as the operating speed of the memory device increases.
  • a semiconductor memory device includes a memory, a serial data link that transfers serial input data to the memory, and an input control signal. Control circuitry controls data transfer between the serial data link interface and the memory. Consistent with the principle of the present invention, the memory may be a single memory bank or multiple memory banks.
  • the serial data link interface may convert serial input data into parallel data to be transferred to the memory bank. Additionally, the serial link interface may convert parallel data from the memory bank to serial output data.
  • a flash memory system may have plurality of serially connected flash memory devices.
  • the flash memory devices in the system include a serial input data port, a serial data output port, a plurality of control input ports, and a plurality of control output ports.
  • the flash memory devices are configured to receive serial input data and control signals from an external source and to provide data and control signals to an external device.
  • the external source and external device may be other flash memory devices within the system.
  • each of the flash memory devices may include a unique device identifier.
  • the devices may be configured parse a target device information field in serial input data to correlate target device information with the unique device identification number of the device to determine whether the device is the target device. The device may parse the target device information field prior to processing any additional input data received. If the memory device is not the target device, it may ignore the serial input data, thus saving additional processing time and resources.
  • a memory device and method fully serializes a single set of serial input and output pins which are SIP(Serial Input Port) and SOP (Serial Output Port) along with two control signals, IPE (Input Port Enable) and OPE (Output Port Enable), for the enabling / disabling of input / output ports respectively.
  • SIP Serial Input Port
  • SOP Serial Output Port
  • IPE Input Port Enable
  • OPE Output Port Enable
  • the SIP port When IPE goes to 'High', referenced at rising edges of free-running Serial Clock signal (SCLK), the SIP port starts to receive consecutive serial input stream bytes which are device address byte, command byte, column address bytes, row address bytes and/or input data bytes in predetermined number of clock cycles for each operation cases. If IPE goes to a 'Low' state, the SIP port stops receiving input signal streaming bytes. When OPE signal goes to a 'High' state, the SOP port starts to output data referenced at rising edges of free-running Serial Clock signal (SCLK). If OPE goes to a 'Low' state, the SOP stops outputting data. Therefore, the memory controller can have more flexibility to control communication between memory devices and controller itself.
  • SCLK free-running Serial Clock signal
  • devices when devices are serially cascaded in a system they may further comprise output control ports that "echo" the received IPE and OPE signals to external devices.
  • This allows the system to have point-to-point connected signal ports (e.g., SIP/SOP, IPE/IPEQ, OPE/OPEQ, SCLKI/SCLKO) to form a daisy-chain cascading scheme (versus broadcasting/multi-drop cascading scheme).
  • point-to-point connected signal ports e.g., SIP/SOP, IPE/IPEQ, OPE/OPEQ, SCLKI/SCLKO
  • SIP/SOP point-to-point connected signal ports
  • IPE/IPEQ IPE/IPEQ
  • OPE/OPEQ OPE/OPEQ
  • SCLKI/SCLKO broadcasting/multi-drop cascading scheme
  • FIGs. IA, IB, 1C illustrate high level diagrams showing illustrative memory devices that allow for concurrent operations, in accordance with various aspects of the invention.
  • FIG. 2 A is a high-level block diagram of an illustrative memory device in accordance with aspects of the invention.
  • FIG. 2B is a schematic of a serial data link shown in FIG. 2A, according to an embodiment of the present invention.
  • FIG. 2C is a schematic of an input serial to parallel register block shown in FIG. 2A, according to an embodiment of the present invention.
  • FIG. 2D is a schematic of a path switch circuit shown in FIG.2A, according to an embodiment of the present invention.
  • FIG. 2E is a schematic of an output parallel to serial register block shown in FIG.
  • FIGs. 3 A, 4, 5A, 6A, and 7 illustrate timing diagrams for memory operations performed by a memory device in accordance with various aspects of the invention.
  • FIGs. 3B, 5B, and 6B are flowcharts illustrating the memory operations of FIGs. 3 A, 5 A , and 6A, respectively, in a device in accordance with various aspects of the invention.
  • FIGs. 8A, 8B, and 8C illustrate timing diagrams for concurrent memory operations performed in a memory device in accordance with various aspects of the invention.
  • FIGs 9 and 10 are flowcharts diagramming a method of controlling data transfer between a plurality of serial data link interfaces and a plurality of memory banks in accordance with various aspects of the invention.
  • FIG. 11 illustrates a block diagram of the pin-out configuration of a memory device in device in accordance with various aspects of the invention.
  • FIG. 12 illustrates timing diagrams for a memory operations performed in a memory device equipped with various aspects of the virtual multiple link feature in accordance with the invention.
  • FIG. 13A depicts a high-level block diagram of a cascaded configuration of numerous memory devices in accordance with various aspects of the invention.
  • FIG. 13B depicts a high-level block diagram of an alternate cascaded configuration of numerous memory devices in accordance with various aspects of the invention.
  • FIG. 14 illustrates a simplified timing diagram for a memory operation performed on a memory device in a cascaded configuration in accordance with aspects of the invention.
  • FIG. 15 A is a high-level block diagram of an illustrative memory device in accordance with aspects of the invention.
  • FIG. 15B is a more detailed block diagram of a serial link interface that may be used in the memory device illustrated in FIG. 15 A.
  • FIGs. 16A and 16B illustrate timing diagrams for input latch timing and input sequence timing byte mode, respectively.
  • FIGs. 17A and 17B illustrate timing diagrams for output latch timing and output sequence timing byte mode, respectively.
  • a serial data interface for a semiconductor memory can include one or more serial data links in communication with centralized control logic, where each serial data link can receive commands and data serially, and can provide output data serially. Each serial data link can access any memory bank in the memory for programming and reading of data.
  • At least one advantage of a serial interface is a low-pin-count device with a standard pin-out that is the same from one density to another, thus, allowing compatible future upgrades to higher densities without board redesign.
  • FIGs. IA and IB are high level diagrams showing illustrative memory devices that support concurrent operations, in accordance with various aspects of the invention.
  • FIG. IA shows a memory device having multiple serial data link interfaces 102 and 104 and multiple memory banks 106 and 108. The presently shown arrangement is referred to herein as a dual port configuration.
  • Each serial data link interface has an associated input/output pin and data input and data output circuitry, which will be described in further detail with respect to FIG. 2A.
  • serial data link interfaces 102 and 104 in the memory device are independent and can transfer data to and from any of the memory banks 106 and 108.
  • serial data link 102 can transfer data to and from memory bank 106 or memory bank 108.
  • serial data link 104 can transfer data to and from memory bank 106 and memory bank 108. Since the two serial data link interfaces shown are independent, they can concurrently transfer data to and from separate memory banks.
  • Link refers to the circuitry that provides a path for, and controls the transfer of, data to and from one or more memory banks.
  • a control module 110 is configurable with commands to control the exchange of data between each serial data link interface 102 and 104 and each memory bank 106 and 108.
  • control module 110 can be configured to allow serial data link interface 102 to read data from memory bank 106 at the same time that serial data link interface 104 is writing data to memory bank 108. This feature provides enhanced flexibility for system design and enhanced device utilization (e.g., bus utilization and core utilization).
  • control module 110 can include control circuits, registers and switch circuits.
  • FIG. IB shows an embodiment in which a single serial data link interface 120 is linked to multiple memory banks 122 and 124 via a control module 126.
  • This presently shown arrangement is referred to herein as a single port configuration, and utilizes less memory device input/output pins than the dual port configuration shown in FIG. IA.
  • Control module 126 is configured to perform or execute two operating processes or threads, so that serial data link interface 120 can exchange data with memory banks 122 and 124 in a pipelined fashion. For example, while data is being written into memory bank 122, data link interface 120 can be reading data out of memory bank 124.
  • the memory device emulates multiple link operations using a single link configuration with illustrated in FIG. IB.
  • any available bank can be accessed while the other bank may be in a busy state.
  • the memory device can achieve enhanced utilization of a single link configuration by accessing the other available bank through link arbitration circuitry.
  • FIGs. IA and IB include two memory banks for illustration purposes only.
  • a single memory device may include, for example, 2, 4, or more memory banks.
  • FIG. 1C shows an embodiment in which four independent serial data links 132, 134, 136 and 138 are configured to exchange data with four memory banks 140, 142, 144 and 146 under the control of a control module 150. With a virtual multiple link configuration only one link is necessary, so the remaining links (e.g., in FIG. IA dual link or FIG. 1C quad link pinout configurations) are not used and may be considered as NC (i.e., No Connection).
  • At least one advantage of a serial data link interface compared to a conventional parallel interface structure is the reduced number of pins on the memory device while link flexibility and large density are maintained.
  • a memory device in accordance with aspects of the invention may utilize fewer pins (e.g., 11 pins) on a single side of a standard package 1100, as illustrated in FIG. 11.
  • a different and smaller type of package can be used instead, since there are less internal bond pads that are required.
  • FIG. 2 A illustrates a more detailed schematic diagram of the memory device shown in FIG. IA, according to one embodiment of the present invention.
  • the architecture of each memory bank in the memory device 200 may be the same or similar to a NAND Flash memory core architecture.
  • FIG. 2A illustrates those circuits which are relevant to the invention, and intentionally omits certain circuit blocks to simplify FIG. 2A.
  • memory device 200 implemented with a Flash memory core architecture will include high voltage generator circuits that are necessary for programming and erasing the memory cells.
  • Core architecture or core circuitry
  • Memory device 200 includes a multiplicity of identical memory banks with their respective data, control and addressing circuits, such as memory bank A 202 and memory bank B 204, an address and data path switch circuit 206 connected to both memory banks 202 and 204, and identical interface circuits 205 and 207, associated with each memory bank for providing data to and for receiving data from the switch circuit 206.
  • Memory banks 202 and 204 are preferably non-volatile memory, such as Flash memory, for example.
  • each interface circuit 205/207 receives access data in a serial data stream, where the access data can include a command, address information and input data for programming operations, for example. In a read operation, the interface circuit will provide output data as a serial data stream in response to a read command and address data.
  • the memory device 200 further includes global circuits, such as a control interface 208 and status/ID register circuit 210, which provide global signals such as clock signal sclki and reset to the circuits of both memory banks 202 and 204 and the respective interface circuits 205 and 207.
  • global circuits such as a control interface 208 and status/ID register circuit 210, which provide global signals such as clock signal sclki and reset to the circuits of both memory banks 202 and 204 and the respective interface circuits 205 and 207.
  • Memory bank 202 includes well known memory peripheral circuits such as sense amplifier and page buffer circuit block 212 for providing output data DOUT A and for receiving input program data DIN_A, and row decoder block 214. Those of skill in the art will understand that block 212 will also include column decoder circuits.
  • a control and predecoder circuit block 216 receives address signals and control signals via signal line ADDR A, and provides predecoded address signals to the row decoders 214 and the sense amplifier and page buffer circuit block 212.
  • the peripheral circuits for memory bank 204 are identical to those previously described for memory bank 202.
  • the circuits of memory bank B include a sense amplifier and page buffer circuit block 218 for providing output data DOUT B and for receiving input program data DIN B, a row decoder block 220, and a control and predecoder circuit block 222.
  • Control and predecoder circuit block 222 receives address signals and control signals via signal line ADDR B, and provides predecoded address signals to the row decoders 220 and the sense amplifier and page buffer circuit block 222.
  • Each memory bank and its corresponding peripheral circuits can be configured with well known architectures.
  • each memory bank is responsive to a specific command and address, and if necessary, input data.
  • memory bank 202 will provide output data DOUT A in response to a read command and a read address, and can program input data in response to a program command and a program address.
  • Each memory bank can be responsive to other commands such as an erase command, for example.
  • path switch 206 is a dual port circuit which can operate in one of two modes for passing signals between the memory banks 202 and 204, and the interface circuits 205 and 207.
  • First is a direct transfer mode where the signals of memory bank 202 and interface circuit 205 are passed to each other.
  • the signals of memory bank 204 and interface circuit 207 are passed to each other in the direct transfer mode.
  • Second is a cross-transfer mode where the signals of memory bank 202 and interface circuit 207 are passed to each other.
  • the signals of memory bank 204 and interface circuit 205 are passed to each other.
  • a single port configuration of path switch 206 will be discussed later.
  • interface circuits 205 and 207 receive and provide data as serial data streams. This is for reducing the pin-out requirements of the chip as well as to increase the overall signal throughput at high operating frequencies. Since the circuits of memory banks 202 and 204 are typically configured for parallel address and data, converting circuits are required.
  • Interface circuit 205 includes a serial data link 230, input serial to parallel register block 232, and output parallel to serial register block 234.
  • Serial data link 230 receives serial input data SIPO, an input enable signal IPEO and an output enable signal OPEO, and provides serial output data SOPO, input enable echo signal IPEQO and output enable echo signal OPEQ0.
  • Signal SIPO (and SIPl) is a serial data stream which can each include address, command and input data.
  • Serial data link 230 provides buffered serial input data SER INO corresponding to SIPO and receives serial output data SER OUTO from output parallel to serial register block 234.
  • the input serial-to-parallel register block 232 receives SER INO and converts it into a parallel set of signals PAR INO.
  • the output parallel-to- serial register block 234 receives a parallel set of output data PAR OUTO and converts it into the serial output data SER OUTO, which is subsequently provided as data stream SOPO.
  • Output parallel-to-serial register block 234 can also receive data from status/ID register circuit 210 for outputting the data stored therein instead of the PAR OUTO data. Further details of this particular feature will be discussed later.
  • serial data link 230 is configured to accommodate daisy chain cascading of the control signals and data signals with another memory device 200.
  • Serial interface circuit 207 is identically configured to interface circuit 205, and includes a serial data link 236, input serial -to-parallel register block 240, and output parallel-to-serial register block 238.
  • Serial data link 236 receives serial input data SIPl, an input enable signal IPEl and an output enable signal OPEl, and provides serial output data SOPl, input enable echo signal IPEQl and output enable echo signal OPEQl.
  • Serial data link 236 provides buffered serial input data SER INl corresponding to SIPl and receives serial output data SER OUTl from output parallel-to-serial register block 238.
  • the input serial-to-parallel register block 238 receives SER INfI and converts it into a parallel set of signals PAR INl.
  • the output parallel -to-serial register block 240 receives a parallel set of output data PAR OUTl and converts it into the serial output data SER OUTl, which is subsequently provided as data stream SOPl. Output parallel to serial register block 240 can also receive data from status/ID register circuit 210 for outputting the data stored therein instead of the PAR_OUT1 data.
  • serial data link 236 is configured to accommodate daisy chain cascading of the control signals and data signals with another memory device 200.
  • Control interface 208 includes standard input buffer circuits, and generates internal chip select signal chip_sel, internal clock signal sclki, and internal reset signal reset, corresponding to CS#, SCLK and RST# respectively. While signal chip sel is used primarily by serial data links 230 and 236, reset and sclki are used by many of the circuits throughout memory device 200.
  • FIG. 2B is a schematic of serial data link 230, according to an embodiment of the invention.
  • Serial data link 230 includes input buffers 242 for receiving input signals
  • OPEO, IPEO and SIPO output drivers 244 for driving signals SOPO, IPEQO and OPEQ0, flip-flop circuits 246 for clocking out signals out enO and in enO, inverter 248 and multiplexor (MUX) 250.
  • the input buffers for signals OPEO and SIPO are enabled in response to chip sel, and the output driver for signal SOPO is enabled in response to an inverted chip_sel via inverter 248.
  • Signal out-enO enables an output buffer, which is shown later in FIG. 2E and provides signal SER OUTO.
  • Signal in enO enables the input serial to parallel register block 232 to latch SER_IN0 data.
  • Signals in_en ⁇ , out_enO and SERJNO input serial to parallel register block 232 to latch SER_IN0 data.
  • Serial data link 230 includes circuits to enable daisy chain cascading of the memory device 200 with another memory device. More specifically, the serial input data stream SIPO, and enable signals OPEO and IPEO can be passed through to the corresponding pins of another memory device through serial data link 230.
  • SER INO is received by AND logic gate 252 and passed to its corresponding flip-flop 246 when in enO is at the active high logic level. Simultaneously, in enO at the active high logic level will control MUX 250 to pass Si nextO to output driver 244. Similarly, IPEO and OPEO can be clocked out to IPEQO and OPEQO through respective flip-flops 246. While serial data link 230 has been described, it is noted that serial data link 236 includes the same components, which are interconnected in the same way as shown for serial data link 230 in FIG. 2B.
  • FIG. 2C is a schematic of the input serial to parallel register block 232.
  • This block receives the clock signal sclki, the enable signal in_en ⁇ and the input data stream SER INO, and converts SER INO into parallel groups of data.
  • SER INO can be converted to provide a command CMD O, a column address C ADDO, a row address R ADDO and input data DATA INO.
  • the presently disclosed embodiment of the invention preferably operates at a high frequency, such as at 200MHz for example. At this speed, the serial input data stream can be received at a rate faster than the received command can be decoded. It is for this reason that the serial input data stream is initially buffered in a set of registers. It should be understood that the presently shown schematic also applies to input serial to parallel register block 240, where the only difference lies in the designator of the signal names.
  • the input serial-to-parallel register block 232 includes an input controller 254 for receiving in_en ⁇ and sclki, a command register 256, a temporary register 258, and a serial data register 260. Since the data structure of the serial input data stream is predetermined, specific numbers of bits of the input data stream can be distributed to the aforementioned registers. For example, the bits corresponding to a command can be stored in the command register 256, the bits corresponding to row and column addresses can be stored in the temporary register 258, and the bits corresponding to input data can be stored in the serial data register 260.
  • the distribution of the bits of the serial input data stream can be controlled by input controller 254, which van include counters for generating the appropriate register enabling control signals after each predetermined number of bits have been received. In other words, each of the three registers can be sequentially enabled to receive and store bits of data of the serial input data stream in accordance with the predetermined data structure of the serial input data stream.
  • a command interpreter 262 receives a command signal in parallel from command register 256, and generates a decoded command CMD O.
  • Command interpreter 262 is a standard circuit implemented with interconnected logic gates or firmware, for decoding the received commands. As shown in FIG. 2C, CMD O can include signals cmd_status and cmd_id.
  • a switch controller 264 receives one or more signals from CMD O to control a simple switch circuit 266. Switch circuit 266 receives all the data stored in the temporary register 258 in parallel, and loads one or both of column address register 268 and row/bank register 270 with data in accordance with the decoded command CMD O. This decoding is preferably done because the temporary register may not always include both column and row/bank address data.
  • a serial input data stream having a block erase command will only use a row address, in which case only the relevant bits stored in the temporary register 258 are loaded into row/bank register 270.
  • the column address register 268 provides parallel signal C-ADDO
  • the row/bank address register 270 provides parallel signal R ADDO
  • data register 272 provides parallel signal DATAJNO, for programming operations.
  • CMD O, C ADDO, R ADDO) and Data INO form the parallel signal PAR INO.
  • Bit widths for each of the parallel signals have not been specified, as the desired width is a design parameter which can be customized, or tailored to adhere to a particular standard.
  • Table 1 lists possible OP (operation) codes for CMD O and corresponding states of the column address (C_ADD0), row/bank address (R ADDO), and the input data (DATA INO).
  • Table 2 shows the preferred input sequence of the input data stream.
  • the commands, addresses, and data are serially shifted in and out of the memory device 200, starting with the most significant bit.
  • Command sequences start with a one-byte command code ("cmd” in Table 2).
  • the one-byte command code may be followed by column address bytes ("ca” in Table 2), row address bytes ("ra” in Table 2), bank address bytes ("ba” in Table 2), data bytes ("data” in Table 2), and/or a combination or none.
  • FIG. 2D is a schematic of path switch 206 shown in FIG. 2A.
  • Switch 206 is logically divided into two switch sub-circuits 274 and 276, which are identically configured.
  • Switch sub-circuit 274 includes four input multiplexors 278 that selectively pass the commands, addresses and input data of either interface circuit 205 or interface circuit 207 to the circuits of memory bank 202. These signals have been previously grouped in FIG. 2C as PAR INO by example.
  • Switch sub-circuit 274 includes one output multiplexor 280 for selectively passing the output data from either memory bank 202 or memory bank 204 to interface circuit 205.
  • Switch sub-circuit 276 includes four input multiplexors (not shown) that selectively pass the commands, addresses and input data of either interface circuit 205 or interface circuit 207 to the circuits of memory bank 204.
  • Switch sub-circuit 276 includes one output multiplexor (not shown) for selectively passing the output data from either memory bank 202 or memory bank 204 to interface circuit 207.
  • Both switch sub-circuits 274 and 276 can simultaneously operate in the direct transfer mode or the cross-transfer mode, depending on the state of switch control signal SW CONT.
  • Path switch circuit 206 is presently shown in a dual port configuration, meaning that both memory banks 202 and 204 can be simultaneously accessed through either interface circuits 205 and 207.
  • path switch 206 can operate in a single port mode in which only one of interface circuits 205 and 207 is active. This configuration can further reduce the pin- out area requirements of the memory device 200 since the input/output pads associated with the unused interface circuit are no longer required.
  • switch sub-circuits 274 and 276 are set to operate in the direct transfer mode only, with the exception of the respective output multiplexors 280 which can remain responsive to the SW CONT selection signal.
  • a supplemental path switch (not shown) is included in the input parallel to serial register block 232 (or block 234), for selectively passing the data from the outputs of switch 266 and serial data register 260 to the corresponding column, row/bank and data registers of either input serial to parallel register block 232 or 240.
  • the supplemental path switch can be similar to switch 206.
  • the column, row/bank and data registers of both input serial to parallel register blocks 232 and 240 can be loaded with data for alternate memory bank accesses, or for substantially concurrent accesses.
  • FIG. 2E is a schematic of output parallel-serial register block 234. It is noted that output parallel-to-serial register block 238 is identically configured.
  • Output parallel-to- serial register block 234 provides either data accessed from the memory bank, or status data previously stored in registers. More specifically, the user or system can request a status of either serial data links 230 or 236. A value of ' 1 ' in a designated bit location (e.g., bit 4) in the outputted status data can indicate that the particular serial data link interface is busy.
  • the fixed data can further include chip identification data, which with the status data, can both be pre-loaded with default states upon power up of the memory device 200.
  • the status data can be configured to have any preselected bit pattern that is recognizable by the system.
  • FIG. 2E can include additional control circuitry for updating one or more bits stored in register 284, based on one or more predetermined conditions. For example, one or more status bits can be changed based on a count of elapsed clock cycles, or based on a combination of one or more flag signals received from various circuit blocks of memory device 200.
  • Output parallel to serial register block 234 includes a first parallel-to-serial register
  • a second parallel-to- serial register 284 for receiving fixed data from a multiplexor 286.
  • Multiplexor 286 selectively passes one of the status data stored in status register 288 or chip identification data stored in ID register 290 in response to signal cmd id.
  • An output multiplexor 292 passes the data from either the first parallel-to-serial register 282 or the second parallel-to- serial register 284 in response to either cmd_id or cmd_status being active, via OR gate 294.
  • a serial output control circuit 296 enabled by out-enO provides SER OUTO.
  • serial data link interface status indicator may be jointed with other types of status indicator (e.g., memory bank status indicator) and/or physically located outside the register block (e.g., in the link arbitration module or in the control module 238).
  • the serial data link interface status indicator is a one-bit register.
  • FIG. 15 A is a high-level block diagram of an illustrative memory device in accordance with aspects of the invention.
  • the architecture of the memory bank 202 in the memory device 1500 may be the same or similar to a NAND Flash memory core architecture. Certain circuit blocks are omitted to simplify FIG. 15A.
  • memory device 1500 implemented with a Flash memory core architecture will include high voltage generator circuits that are necessary for programming and erasing the memory cells.
  • Core architecture or core circuitry
  • As standard memory architectures are well known, so are the native operations associated with the selected architecture, which should be understood by any person skilled in the art. It should be further understood by those of skill in the art that any known non- volatile or volatile memory architecture can be used in alternative embodiments of the present invention.
  • the memory device 1500 includes a memory bank 202, a serial data link interface
  • Serial link interface 205 includes a serial input port (SIP), a serial output port (SOP), an input enable control port (IPE), an output enable control port (OPE), an input enable echo control port (IPEQ), and an output enable echo control port (OPEQ).
  • serial link interface 205 may further include other device ports such as a chip select (CS#) pin, a clock signal input (SCLK), or a reset select (RST#) pin.
  • FIG. 15B is a more detailed block diagram of a serial link interface that may be used in the memory device illustrated in FIG. 15 A.
  • interface circuit 205 includes a serial data link 230, input serial to parallel register block 232, and output parallel to serial register block 234.
  • Serial data link interface 230 receives serial input data SIP, an input enable signal IPE and an output enable signal OPE, and provides serial output data SOP, input enable echo signal IPEQ and output enable echo signal OPEQ.
  • Signal SIP is a serial data stream which can each include address, command and input data.
  • Serial data link 230 provides buffered serial input data SER in corresponding to SIP and receives serial output data SER out from the output of parallel-to-serial register block 234.
  • serial -to-parallel register block 232 receives SER_in and converts it into a parallel set of signals PAR in.
  • the output of parallel-to-serial register block 234 receives a parallel set of output data PAR in and converts it into the serial output data SER out, which is subsequently provided as data stream SOP.
  • the input enable signal IPE, an output enable signal OPE, input enable echo signal IPEQ and output enable echo signal OPEQ are used to configure serial data link 230 to accommodate daisy chain cascading of the control signals and data signals with another memory device 1500.
  • a control module 208 controls data transfer between the serial data link interface and the memory bank.
  • FIGs. 3A, 4, 5A, 6A, and 7 illustrate example timing diagrams for some memory operations performed by memory device 200 in accordance with various aspects of the invention.
  • Some memory commands performed by the memory device 200 include, but are not limited to, page read, random data read, page read for copy, target address input for copy, serial data input, random data input, page program, block erase, read status, read ID, write configuration register, write device name entry, reset, and/or bank select.
  • FIG. 3A shows a simplified flowchart paralleling the operation of the "page read” memory command 314 in the timing diagram of FIG. 3 A.
  • FIG. 3B shows a simplified flowchart paralleling the operation of the "page read” memory command 314 in the timing diagram of FIG. 3 A.
  • the steps illustrated in FIG. 3B will be discussed in conjunction with the timing diagram of FIG. 3 A.
  • a "page read” memory command 314 is read in at serial data link 230 of the memory device 200.
  • the incoming data stream in this example is a six-byte serial data stream (i.e., serial input data) including command data (in the first byte), column address data (in the second and third bytes), and row and bank address data (in the fourth, fifth, and sixth bytes).
  • the serial data stream may include an additional byte that identifies a target device address ('tda') and that precedes the command data in the bit stream.
  • the bank address can be used to determine access to either bank 202 or 204 via patch switch 206.
  • different memory commands may have a different data stream.
  • a "random data read" memory command has a predetermined data stream of only three bytes: command data (in the first byte) and column address data (in the second and third bytes).
  • command data in the first byte
  • column address data in the second and third bytes.
  • the address field of the serial input data only contained column address data and was two bytes long. Meanwhile, in the former example, the address field was five bytes long.
  • the serial input (SIPx) port 308 is sampled on the first rising edge of the serial clock (SCLK) signal 304 (where 'x' acts as a placeholder representing the link interface number, e.g., link 0 interface 232 or link 1 interface 234).
  • the data read out (in step 328) is a data stream corresponding to a "page read” memory command 314.
  • the CS# signal 302 is an input into the memory device 200 and may be used, among other things, to indicate whether the memory device 200 is active (e.g., when CS# is low).
  • the IPEx signal 306 indicates whether an incoming data stream will be received at a particular link interface (e.g., when IPEx is high) or whether a particular link interface will ignore the incoming data stream (e.g. , when IPEx is low).
  • the incoming data stream is received at the memory device at the SIPx 308 of a link interface.
  • the system clock (SCLK) signal 304 is an input into the memory device 200 and is used to synchronize the various operations performed by the numerous circuits of the memory device 200.
  • a memory device in accordance with various aspects of the invention may be synchronized with such a clock signal (e.g. , operations and data transfers occur at the rising and/or falling edge of the clock signal) or may be asynchronous (i.e., not synchronous).
  • a double data rate (DDR) implementation both the rising and falling edges of the SCLK clock signal may be used to latch information.
  • input data is latched on the falling edge of SCLK and output data 322 appears on the serial output pin 312 SOPx after the rising edge of SCLK.
  • the status of the "page read" can be checked on the SOPx pin 312 as shown in
  • FIG. 3 A whereby a "bank busy” result will be provided on SOPx until a time 318 when a "ready” indication will appear, and the output data will shortly appear during a time 322.
  • FIG. 3A illustrates a "page read” with subsequent "read status”
  • a "page read” without a “read status” is also contemplated in accordance with aspect of the invention. In that embodiment, no data would be provided on the SOPx pin until output data would be ready.
  • the command data sampled by SIPx is written to the appropriate register (e.g., command register 256) in FIG. 2C.
  • the appropriate register e.g., command register 256
  • the data can be transferred to the command register without additional processing.
  • Subsequent bytes in the data stream may be address data and/or input data according to the type of memory command.
  • the set of memory commands recognized by a memory device in accordance with various aspects of the invention may be defined by word-basis (i.e., 16 bits) or any I/O width. In FIG.
  • the command data (i.e., 0Oh corresponding to "page read” 314) is followed by five bytes of address data: two bytes of column address data and three bytes of row/bank address data.
  • the address data is written to an address register 258 in FIG. 2C.
  • the address data is used to locate the data stored in the memory bank 202 that is to be read.
  • the pre-decoder circuit 216, column decoder in circuit 212, and row decoder 214 are utilized during this process to select data to be read.
  • the pre-decoder module 214 is used to pre-decode the address information.
  • the column decoder in circuit 212 and row decoder 214 are used to active the bitline and wordline corresponding to the address data.
  • multiple bitlines are activated corresponding to a wordline.
  • the data stored in the memory bank 202 is transferred to a page register in circuit 212 after being sensed by sense amplifiers.
  • the data in the page register may not be available until time 318 in FIG. 3 A, i.e. the output pin SOPx will indicate "busy".
  • the amount of time lapsed is referred to as the transfer time (t R ).
  • the transfer time period ends at time 318 (in FIG. 3A) and lasts for a duration of t R ).
  • a memory bank status indicator is set to indicate that the particular memory bank (e.g., memory bank 202) is "busy".
  • the illustrative memory bank status indicator of FIG. 3 A is a 1-byte field with one of the bits (e.g., bit 4) indicating whether memory bank 202 (i.e., bank 0) is "busy” or "ready”.
  • the memory bank status indicator is stored in a status register 288 of FIG. 2E.
  • the memory bank status indicator is updated (e.g. bit 4 is set to '0') after a memory bank has been identified from the incoming data stream.
  • the bank status indicator is updated (e.g. , bit 4 is set to ' 1 ') to indicate that the memory bank is no longer "busy” (i.e., "ready”). Note that both the bank status indicator as well as the
  • SOPx output pin will indicate the "busy" status as will be explained in further detail below.
  • the memory bank status indicator is depicted in FIG. 3 A as a 1 -byte field, its size is not necessarily so limited. At least one benefit of a larger status indicator is the ability to monitor the status of a greater quantity of memory banks.
  • the status indicator may be used to monitor other types of status (e.g. whether the memory bank is in a "pass” or "fail” status after a memory operation, such as a "page program", was performed).
  • the status indicator of this example being implemented such that each bit designates the status of a different memory bank is exemplary only.
  • the value of a combination of bits may be used to indicate the status of a memory bank (e.g., by using logic gates and other circuitry).
  • the operation of the "read status" command corresponding to the memory bank status indicator is discussed in relation to FIG. 7 below.
  • the memory bank status indicator in the example of FIG. 3 A is read using the "read status" memory command 316 (in step 328). Sometime during the transfer time period, a "read status" command 316 is sent to the command register in the register block 224. The "read status” command instructs the memory device 200 to monitor the status of the memory bank 202 to determine when the transfer of data from the memory bank 202 to a page register 216 is complete. The "read status" command is sent from the control module 238 through the data path control module 230 or directly by the data path control module 230.
  • the output port enable (OPEx) signal 310 is driven high and the contents of the memory bank status indicator are outputted through the serial output (SOPx) port 312. Similar to the IPEx signal 306, the OPEx signal 310 enables the serial output port buffer (e.g., the data output register) when set to high.
  • the status indicator data in the SOPx indicates that the memory bank 202 has changed (in step 330) from a "busy" status to a "ready” status.
  • the OPEx signal 310 is returned to low since the content of the status indicator is no longer needed.
  • the IPEx signal is set high, and a "page read" command 320 with no trailing address data is re-issued (in step 332) to the command register in the register block 224 in order to provide data from the data registers to the output pin SOPx.
  • FIG. 3 A is merely one example of memory device operation in accordance with aspects of the invention, and the invention is not so limited. For example, other memory commands and timing diagrams are envisioned in accordance with various aspects of the invention.
  • FIG. 4 a simplified timing diagram for the "random data read” command following a "page read” command is illustrated.
  • the "random data read” command enables the reading of additional data at a single or multiple column addresses subsequent to a "page read” command or a "random data read” command.
  • the data stream for a "random data read” command 402 is comprised of three bytes: command data (in the first byte) and column address data (in the second and third bytes). No row address data is required since data will be read from the same row selected in the "page read” command.
  • a "random data read” command issued after a normal "page read” command has completed results in some of the data 404 from the current page (i.e., the page read during the earlier command) being outputted. At least one benefit to the "random data read” command is the increased efficiency with which data from the preselected page may be outputted since the data is already present in a page register of circuit 212 corresponding to the memory bank 202.
  • FIG. 5 A a timing diagram for the "page program" command is illustrated. Since the embodiment illustrated in FIG. 2A utilizes a serial data input and output link structure, prior to beginning to program a page, the program data must first be loaded into a bank page register. This is accomplished with the "serial data input command".
  • the "serial data input” command 502 is comprised of a serial data loading period during which up to a page (e.g. , 2,2112 bytes) of data is loaded into the page buffer in circuit 212.
  • a "page start" command 504 is issued to transfer the data from the bank register into the appropriate memory bank.
  • a "page start" command is divided into two steps: serial data input and verification.
  • the memory bank status indicator will provide a "pass" (as opposed to a "fail") result to indicate a successful operation.
  • the timing diagram and steps involving in the example of FIG. 5 A are similar to those of FIG. 3 A, which was previously described in greater detail.
  • FIG. 5B shows a simplified flowchart paralleling the operation of the "page program" command in the timing diagram of FIG. 5 A.
  • the "serial data input” command 502 is input to the serial input port (SIP) line.
  • the data stream input to the SIP line in this example is a multi-byte serial data stream (/. e. , serial input data) beginning with the command data (in the first byte).
  • the column address data (in the second and third bytes of the serial data stream) and row address/bank data (in the fourth, fifth, and sixth bytes of the serial data stream) are input (in step 508) to the SIP line.
  • the input data is input (in step 510) to the SIP line in the subsequent bytes of the serial data stream.
  • a "program start” command 504 is issued.
  • a "read status” command is written to the SIP line (in step 514). This results in the memory device monitoring the status bits of the memory bank status register. Once the status bits indicate that the memory bank is ready (in step 516) and that the memory bank indicates a "pass” (in step 518), then the "page program” memory command has been successfully performed.
  • the "page read for copy” and “target address input for copy” memory commands are others operations performed by a memory device in accordance with aspects of the invention. If the "page read for copy” command is written to the command register of the serial link interface, then the internal source address (in 3 bytes) of the memory location is written.
  • the memory device transfers the contents of the memory bank at the specified source address into a data register.
  • the "target address input for copy” memory command (with a 3- byte bank/row address sequence) is used to specify a target memory address for the page copy operation.
  • a "page program” command may then be used to cause the internal control logic to automatically write the page data to the target address.
  • a "read status” command can be subsequently used to confirm the successful execution of the command.
  • FIG. 6A a timing diagram for the "erase” (or "block erase”) command is illustrated. In addition, FIG.
  • FIG. 6B shows a simplified flowchart paralleling the operation of the "erase” command in the timing diagram of FIG. 6 A.
  • erasing typically occurs at the block level.
  • a Flash memory device 200 can have, at each bank, 2,048 erasable blocks organized as 64 2,112-byte (2,048 + 64 bytes) pages per block. Each block is 132K bytes (128K + 4K bytes).
  • the "erase" command operates on one block at a time.
  • Block erasing is started by writing command data 602 at step 610 corresponding to the "erase" command (i.e., command data of '6Oh') to the command register via SIPx along with three bytes for row and bank addresses at step 612.
  • the internal erase state machine After the command and address input are completed, the internal erase state machine automatically executes the property algorithm and controls all the necessary timing to erase and verify the operation. Note that the "erase” operation may be executed by writing or programming a logic value of ' 1 ' to every memory location in a block of memory. In order to monitor the erase status to determine when the t ⁇ ERS (*•£-, block erase time) is completed, the "read status" command 604 (e.g., command data corresponding 7Oh) may be issued at step 614. After a "read status" command, all read cycles will be from the memory bank status register until a new command is given.
  • the "erase” operation may be executed by writing or programming a logic value of ' 1 ' to every memory location in a block of memory.
  • the "read status" command 604 e.g., command data corresponding 7Oh
  • the appropriate bit (e.g., bit 4) of the memory bank status register reflects the state (e.g., busy or ready) of the corresponding memory bank.
  • the appropriate bit (e.g., bit 0) of the memory bank status register is checked at step 620 to determine if the erase operation passed (i.e., successfully performed) at step 622 or failed at step 624.
  • the timing diagram and steps involving in the example of FIG. 6A are similar to those of FIG. 3 A, which was previously described in greater detail.
  • the memory bank status indicator is read using the "read status" memory command.
  • a "read status" command (i.e., '7Oh') is sent at 702 to the command register 256 in FIG. 2C
  • the memory device 200 is instructed to monitor the status of the memory bank 202 to, among other things, determine when the transfer of data from the memory bank 202 to the page buffer in circuit 212 is successfully completed.
  • the output port enable (OPEx) signal is driven high and the contents of the memory bank status indicator are outputted at 704 through the serial output (SOPx) port.
  • the OPEx signal enables the serial output port buffer (e.g., the data output register) when set to high.
  • the serial output port buffer e.g., the data output register
  • the memory bank status indicator is a 1-byte (i.e., 8-bit) field with each bit indicating, among other things, whether a memory bank (e.g., memory bank 202) is "busy” or “ready” and/or whether a operation performed on a memory bank (e.g., "erase” command) is has "passed” or "failed".
  • a memory bank e.g., memory bank 202
  • a operation performed on a memory bank e.g., "erase” command
  • the status indicator of this example was implemented such that each bit designated the status of a different memory bank, the invention is not so limited.
  • the value of a combination of bits may be used to indicate the status of a memory bank (e.g., by using logic gates and other circuitry).
  • FIGs. 8A, 8B, and 8C illustrate timing diagrams for a memory device in accordance with aspects of the invention being used to perform concurrent operations using dual independent serial data links 230 and 236.
  • Some concurrent operations performed by a memory device in accordance with aspects of the invention include, but are not limited to, concurrent read, concurrent program, concurrent erase, read while program, read while erase, and program while erase.
  • FIG. 8A illustrates a concurrent "page read" operation being performed on bank A (bank 202) and bank B (bank 204). In FIG. 8 A, bank A is represented as "bank 0" while bank B is represented as "bank 1". FIG. 8B.
  • Other concurrent operations will become apparent to one skilled in the art upon review of the entire disclosure herein.
  • concurrent "page read” operations 802, 804 directed at different memory banks in a memory device 200 are executed.
  • a "page read” command 804 is issued through data link interface 236 (i.e., link 1) while a "page read” 802 is pending through data link interface 230 (i.e., link 0).
  • FIG. 8 A shows the "page read” on bank 0 starting before the "page read” on bank 1 , the two "page read” operations can begin substantially simultaneously and operate concurrently.
  • the outputted data 806, 808 from each of the "page read” commands is simultaneously sent through their respective data link interfaces. Therefore, each data link interface in memory device 200 may access any of the memory banks and operate independently. At least one benefit of this feature is greater flexibility in system design and an enhancement on device utilization (e.g. bus utilization and core utilization).
  • the path of the outputted data from the memory bank to the data link interface in FIG. 8 A is similar to that of FIG. 3 A discussed earlier.
  • the outputted data from memory bank 204 flows from S/A and page buffer 218 through path switch 206 controlled by a bank address for example, to output parallel-to-serial register block 240, and to serial data link interface 236 (i.e., link 1).
  • serial data link interface 236 i.e., link 1).
  • serial data link interface 236 can access bank 202 instead.
  • the number of data link interfaces in memory device 200 is not limited to the number of ports or pins on memory device 200.
  • FIG. 8B illustrates a timing diagram of a "page read" command 810 and a "page program” command 812 directed at different memory banks in a memory device 200 being performed concurrently.
  • a read operation (“page read” 810) is being performed in one of the plurality of memory banks (e.g., memory bank 202) through serial data link interface 230.
  • a write operation (“page program” 812) is being performed in another of the plurality of memory banks (e.g.
  • FIG. 8C is an illustrative timing diagram of a memory device 200 with two serial data link interfaces and two memory banks performing concurrent memory operations.
  • an "erase" command 814 directed at memory bank 0 (bank 202) is issued from serial interface link 0 (serial data link 230). While link 0 (serial data link 230) and memory bank 0 (bank 202) are busy with the "erase” command 814, a "page program" command is received at the memory device and directed to use link 1 (serial data link 236).
  • a "page program" command 816 is performed on memory bank 0 (bank 202) from serial data link interface 1 (serial data link 236).
  • a read command 818 is performed on memory bank 1 (bank 204) by serial data interface 0 (serial data link 230).
  • Data is transferred between serial data link interface 0 (serial data link 230) and bank 0 (bank 202) during memory command 814 and between the same link interface 0 (serial data link 230) and bank 1 (bank 204) during memory command 818. Therefore, in accordance with aspects of the invention, each link in the memory device 200 independently accesses any of the memory banks (i.e., memory banks that are not busy).
  • FIGs. 8A, 8B, and 8C illustrate merely some examples of concurrent memory operations envisioned in accordance with the invention.
  • Other examples of concurrent operations include, but are not limited to, concurrent erase, read while program, read while erase, program while erase, erase while program, and/or concurrent program.
  • concurrent erase, read while program read while erase
  • program while erase program while erase
  • concurrent program concurrent program.
  • Figure 9 shows a more general description of two concurrent write operations between a plurality of serial link interfaces and a plurality of memory banks in accordance with aspects of the invention.
  • step 902 a data stream is received at a serial data link interface.
  • the data stream contains command, address and data that will be stored in registers.
  • step 904 a serial data link interface status indicator corresponding to the first serial data link interface is updated to indicate that the first serial data link interface is being utilized.
  • Step 904 includes changing a bit value in the status register.
  • the update in step 904 indicates that the particular interface is being utilized.
  • step 906 the data stream is parsed to extract a first memory bank identifier.
  • the memory bank identifier uniquely identifies a memory bank in the memory device.
  • the memory bank identifier may be included within an address field or other field of the data stream.
  • a corresponding memory bank status indicator is updated.
  • the updating occurring in steps 904 and 908 can be driven by control signals generated by control circuits within status/ID register 210 for example.
  • step 910 the data is routed between the first serial data link and the first memory bank. It should be noted that step 910 has been simplified in this general description, since data is first written to a memory bank page register and then subsequently programmed into the memory bank.
  • a second memory operation is concurrently performed using a second data stream that is routed between a second serial data link interface and a second memory bank.
  • a second data stream is received at a second one of the plurality of serial data link interfaces in step 912.
  • the serial data link interfaces referred to in steps 912 and 902 are all part of the same memory device.
  • a serial data link interface status indicator corresponding to the second data link interface is updated to indicate that the second serial data link interface is being utilized.
  • the second data stream is parsed to extract a second memory bank identifier in step 916.
  • a memory bank status indicator corresponding to the second memory bank identifier is updated to indicate that the second memory bank is being utilized in step 918 and in step 920 data is routed between the second serial data link interface and the second memory bank via the second memory bank's associated page register, as previously described in relation to the "page program" command.
  • the serial data link interface indicator corresponding to each serial data link interface will be reset to indicate that the associated link is now available, while the memory bank indicator will remain busy until all associated data has been programmed, after which the memory bank indicator will indicate that the associated bank has become available.
  • FIG. 10 comprises illustrative steps that may be performed when data is read from a memory bank concurrently with the writing of data shown in steps 902 to 910 in FIG. 9 (designated as steps 1010).
  • FIG. 10 illustrates an example of some of the steps that may be performed in completing the concurrent memory operations diagrammed in FIG. 7.
  • a read request for data stored in a second memory bank is received from a second one of the plurality of serial data link interfaces.
  • a serial data link interface status indicator corresponding to the second data link interface is updated to indicate that the second serial data link interface is being utilized.
  • a memory bank status indicator corresponding to the second memory bank identifier is updated to indicate that the second memory bank is being utilized in step 1006.
  • step 1008 data is routed between the second memory bank and the second serial data link interface.
  • One or more of the steps shown in FIG. 10 may be performed concurrently.
  • FIG. IB the memory device shown includes a single data link interface 120 configuration that uses a virtual multiple link.
  • FIG. IB can be implemented with the configuration of the input serial to parallel register 232 that has been previously described. More generally, the embodiment of FIG. IB can be implemented with the memory device 200, but with only one of the two serial data links being used.
  • I/O pins are occupied until an operation is complete. Therefore, no operation can be asserted during device busy status, which reduces device availability and decreases overall performance.
  • any available memory bank checked by "read status" operation can be accessed after an operation has been initiated in one of the two memory banks.
  • the memory device can utilize the serial data link to access available memory banks through the supplemental switch circuit. Therefore, in accordance with this aspect of the invention, a single link may be used to access multiple memory banks.
  • This virtual multiple link configuration emulates multiple link operations using a single link.
  • FIG. 12 illustrates a timing diagram of a memory device with two memory banks performing memory operations using a virtual multiple link configureation in which a "page program" in bank 0 and "page read” in bank 1 are to be executed.
  • a "page program” command 1202 directed at memory bank 0 is issued.
  • the "page program” command has already been described earlier, but to recap, the "serial data input” command is first performed to load into the bank 0 page register that data to be programmed to bank 0. Subsequently, a "page program command is issued and the data is written from the page register into bank 0.
  • a "read status" command 1204 is issued device, the device indicates 1206 that bank 1 is “ready” (and that bank 0 is “busy”).
  • a "page read” command 1208 directed at memory bank 1 can be and is issued while memory bank 0 is busy.
  • the "page read” command has been previously described.
  • a "read status" command 1210 can be (and in FIG. 12 is shown to be) issued to determine the status of the memory banks.
  • the result of the "read status” command indicates during interval 1212 that both memory bank 0 and memory bank 1 are ready.
  • a "page read” command 1214 (for bank 1) is issued that results in the contents of the memory address corresponding to the bank 1 "page read” command to be outputted on the serial output pin (SOP).
  • aspects of the virtual multiple link feature are implemented with memory devices with dual or quad-link configurations, it may be desirable to consider all but one of the links as being inactive.
  • three of the four links in quad-link configuration may not be used and may be designated as NC (no connection).
  • NC no connection
  • FIG. 13A illustrates a daisy- chain cascade configuration 1300 for serially connecting multiple memory devices 200.
  • Device 0 is comprised of a plurality of data input ports (SIPO, SIPl), a plurality of data output ports (SOPO, SOPl), a plurality of control input ports (IPEO, IPEl), and a plurality of control output ports (OPEO, OPEl).
  • SIPO data input ports
  • SOPO data output ports
  • IPEO IPEl
  • OPEO control output ports
  • OPEO control output ports
  • Device 1 can receive data and control signals from Device 0.
  • One or more additional devices may also be serially connected alongside Device 0 and Device 1 in a similar manner.
  • the final device e.g., Device 3 in the cascade configuration provides data and control signals back to the memory controller after a predetermined latency.
  • Each memory device 200 e.g., device 0, 1, 2, 3) outputs an echo (IPEQO, IPEQl, OPEQ0, OPEQl) of IPEO, IPEl, OPEO, and OPEl (i.e., control output ports) to the subsequent device.
  • the previously described circuits in FIG. 2B illustrate how the signals can be passed from one device to a subsequent daisy chained device.
  • FIG. 14 depicts a highly-simplified timing diagram for a "page read" memory command 1402 received at memory device 1300 and directed at a memory bank in Device 2 in memory device 1300.
  • the memory command is received at memory device 1300 and sent through Device 0 and Device 1 to Device 2.
  • the data stream corresponding to the "page read” command 1402 will be transferred from the SIPO line of Device 0 in memory device 1300 through the circuitry of Device 0 and outputted at the SOPO line of Device 0.
  • the output of Device 0 is reflected in the simplified timing diagram in FIG. 14 on the SOPx DO output line at 1404.
  • "SOPx DO" corresponds to serial output port 0 on Device 0.
  • the data stream is subsequently received at SIPx Dl on Device 1 (at 1406) and sent through Device 1 to be outputted by Device 1 on the SOPx Dl line at 1408.
  • the data stream is received at SIPx_D2 on Device 2 at 1410.
  • the circuitry in Device 2 since the "page read” command is directed to a memory bank in Device 2, in a manner similar to that described for the circuitry in memory device 200, the circuitry in Device 2 receives the "page read” command and controls the transfer of the requested data from a memory bank in Device 2 to the SOPx_D2 output line on Device 2 at 1412. The data outputted by Device 2 is received at Device 3 at 1414 and transferred through Device 3 and outputted from memory device 1300.
  • a predetermined latency of four clock cycles resulted due to the cascading configuration.
  • the incoming data stream in a cascaded device 1300 is similar to that of a non-cascaded memory device 200, however, the first byte of the data stream may be preceded by a one-byte device identifier. For example, a value of "0000" in the first byte may indicate Device 0, while a value of "0001" may indicate Device 1.
  • the device identifier need not necessarily be limited to one byte, but may be increased or decreased as desired.
  • the device identifier need not necessarily be positioned as the first byte in a data stream. For example, the size of the identifier may be increased to accommodate more devices in a cascaded configuration and be positioned with the address field of the data stream.
  • the memory device 200 uses a single monolithic 4Gb chip. In another embodiment, the memory device uses a pair of stacked chips for 8Gb. In yet another embodiment, the memory device 1300 uses a stack of four chips to make up 16Gb.
  • a flash memory device in accordance with various aspects of the invention may be an improved solution for large nonvolatile storage applications such as solid state file storage and other portable applications desiring non- volatility.
  • the memory device 1300 may benefit from a novel flash device cascade scheme for virtually unlimited number of linked devices to accommodate system integration with greater expandability and flexibility.
  • the serial interface will provide additional performance improvement with higher clock rate, better signal integrity and lower power consumption.
  • the serial interface also provides unlimited expandable I/O width without changing package configuration.
  • the one-side pad architecture of a memory device in accordance with the invention with fewer number of I/O, greatly reduces chip package size.
  • FIG. 13B shows another example of system implementation of device connection in daisy-chain cascade configuration using a plurality of the memory devices 1500 illustrated in FIG. 15 A.
  • the memory devices include a single serial input port (SIP), a single serial output port (SOP), a pair of input enable (IPE) and output enable (OPE) ports, and corresponding pair of input enable echo (IPEQ) and output enable echo (OPEQ) ports.
  • SIP serial input port
  • SOP single serial output port
  • IPE input enable
  • OOE output enable
  • IPEQ input enable echo
  • OPEQ output enable echo
  • phase lock loop (PLL) or digital-phase lock loop (DLL) circuitry may be used in every device in order to match (or synchronize) any phase difference between SCLKI and SCLKO signals.
  • PLL phase lock loop
  • DLL digital-phase lock loop
  • Table 3 lists the target device address (TDA), possible OP (operation) codes and corresponding states of the column address, row/bank address, and the input data.
  • each device in system 1300 of FIG. 13A or in system 1310 of FIG. 13B may possess a unique device identifier that may be used as a target device address (tda) in the serial input data.
  • a flash memory device may parse the target device address field in the serial input data, and determine whether the device is the target device by correlating the target device address with the unique device identification number of the device.
  • Table 4 shows a preferred input sequence of the input data stream in accordance with embodiments of the present invention, including the systems described in connection with FIGs. 13A and 13B.
  • the commands, addresses, and data are serially shifted in and out of the memory device 1500, starting with the most significant bit.
  • Serial input signal SIP
  • SCLK serial clock
  • IPE Input Port Enable
  • Command sequences start with a one-byte target device address ("tda") and one-byte operation code, also referred interchangeably as a command code ("cmd" in Table 3).
  • the device may parse the target device address field prior to processing any additional input data received. If the memory device is not the target device, it may transfer the serial input data to another device prior to processing, thus saving additional processing time and resources.
  • the 1-byte TDA is shifted into the device, followed by the 1-byte cmb code.
  • the most significant bit (MSB) starts on the SIP and each bit is latched at the rising edges of serial clock (SCLK).
  • SCLK serial clock
  • the one-byte command code may be followed by column address bytes, row address bytes, bank address bytes, data bytes, and/or a combination or none.
  • the signal bus on a flash device is fully multiplexed.
  • Commands, addresses and data input/outputs may share the same pin.
  • the command sequence normally consists of one-byte target device address latch cycles, one-byte command latch cycles, address latch cycles (e.g. 2-bytes for column addresses, and 3-bytes for row addresses) and one byte or more (up to 2,112 bytes) data input latch cycles if required. Every set of command instructions is followed by two extra clock cycles after IPE makes a HIGH to LOW transition. In the case of a daisy-chain cascaded configuration, the clock cycle delay after IPE transitions to LOW may depend on the number of cascaded devices in the configuration.
  • the serial input sequence is "byte-based", which means that IPE and SIP should be valid for the unit of 8-clock cycles. If IPE makes a HIGH to LOW transition before the completion of full byte (i.e. 8 clock cycles), the corresponding command and/or address sequences will be ignored by device. For the case of data input sequence, the last incomplete byte of input data will be ignored, but prior complete byte(s) of input data will be valid.
  • FIGs. 16 A, 16B, 17A, and 17B illustrate example timing diagrams relating to the input and output latch timing of serial data at memory devices of the present invention.
  • FIG. 16A illustrates basic input latch timing consistent with the principles of the present invention.
  • SIP serial input port
  • TD A/Command/ Address/Data-Inputs are asserted through the SIP port and captured on the rising edge of SCLK when CS# is LOW and IPE is HIGH.
  • FIG. 16B is a clock diagram illustrating in detail the input sequence in byte mode. The input data must be shifted in to the device, most significant bit (MSB) first on SIP, each bit being latched at the rising edge of SCLK.
  • MSB most significant bit
  • FIG. 17A illustrates basic output latch timing consistent with principles of the present invention.
  • SOP serial output ports
  • FIG. 17B is a clock diagram illustrating in detail the output sequence in byte mode. The output data is shifted from the device, most significant bit (MSB) first on SOP, each bit being synchronized at the rising edge of SCLK.
  • MSB most significant bit
  • the memory devices can be dual-bank memories, where each bank can be accessed by any serial link.
  • memory devices may include a single memory bank and single serial interface.
  • the serial interface of the memory device greatly improves data throughput over traditional parallel interface schemes, while supporting feature-rich operations.
  • a program operation can be performed in 200 ⁇ s on a (2K+64) byte page and an erase operation can be performed in 1.5ms on a (128K+4K) byte block.
  • An on-clip write controller may be used to automate all program and erase functions including pulse repetition, where used, and internal verification and margining of data.
  • ECC Error Correcting Code
  • real time mapping-out algorithm may be used to enhance the extended reliability of IOOK program/erase cycles in the memory device.

Abstract

An apparatus, system, and method for controlling data transfer to an output port of a serial data link interface in a semiconductor memory is disclosed. In one example, a flash memory device may have multiple serial data links, multiple memory banks and control input ports that enable the memory device to transfer the serial data to a serial data output port of the memory device. In another example, a flash memory device may have a single serial data link, a single memory bank, a serial data input port, an control input port for receiving output enable signals. The flash memory devices may be cascaded in a daisy-chain configuration using echo signal lines to serially communicate between memory devices.

Description

MEMORY WITH OUTPUT CONTROL FIELD OF THE INVENTION
The invention relates to semiconductor memory devices. More particularly, the invention relates to a memory architecture for improving the speed and/or capacity of semiconductor Flash memory devices. BACKGROUND
Mobile electronic devices, such as digital cameras, portable digital assistants, portable audio/video players and mobile terminals continue to require mass storage memory, preferably non- volatile memory with ever increasing capacities and speed capabilities. For example, presently available audio players can have between 256Mbytes to 40 Gigabytes of memory for storing audio/video data. Non- volatile memory such as Flash memory and hard-disk drives are preferred since data is retained in the absence of power, thus extending battery life.
Presently, hard disk drives have high densities that can store 20 to 40 Gigabytes of data, but are relatively bulky. However, flash memory, also known as solid-state drive, is popular because of its high density, non- volatility, and small size relative to hard disk drives. Flash memory technology are based on EPROM and EEPROM technologies. The term "flash" was chosen because a large number of memory cells could be erased at one time as distinguished from EEPROMs, where each byte was erased individually. The advent of multi-level cells (MLC) further increases Flash memory density relative to single level cells. Those of skill in the art will understand that Flash memory can be configured as NOR Flash or NAND Flash, with NAND Flash having higher density per given are due to its more compact memory array structure. For the purpose of further discussion, references to Flash memory should be understood as being either NOR or NAND or other type Flash memory.
While existing Flash memory modules operate at speeds sufficient for many current consumer electronic devices, such memory modules likely will not be adequate for use in further devices where high data rates are desired. For example, a mobile multimedia device that records high definition moving pictures is likely to require a memory module with a programming throughput of at least 10 MB/s, which is not obtainable with current Flash memory technology with typical programming data rates of 7 MB/s. Multi-level cell Flash has a much slower rate of 1.5 MB/s due to the multi-step programming sequence required to program the cells.
Programming and read throughput for Flash memory can be directly increased by increasing the operating frequency of the Flash memory. For example, the present operating frequency of about 20-30 MHz can be increased by an order of magnitude to about 200 MHz. While this solution appears to be straightforward, there is a significant problem with signal quality at such high frequencies, which sets a practical limitation on the operating frequency of the Flash memory. In particular, the Flash memory communicates with other components using a set of parallel input/output (I/O) pins, numbering 8 or 16 depending on the desired configuration, which receive command instructions, receive input data and provide output data. This is commonly known as a parallel interface. High speed operating will cause well known communication degrading effects such as cross-talk, signal skew and signal attenuation, for example, which degrades signal quality. Such parallel interfaces use a large number of pins to read and write data. As the number of input pins and wires increases, so do a number of undesired effects. These effects include inter-symbol interferences, signal skew and cross talk. Inter-symbol interference results from the attenuation of signals traveling along a wire and reflections caused when multiple elements are connected to the wire. Signal skew occurs when signals travel along wires having different lengths and/or characteristics and arrive at an end point at different times. Cross talk refers to the unwanted coupling of signals on wires that are in close proximity. Cross talk becomes more of a problem as the operating speed of the memory device increases.
Therefore, there is a need in the art for memory modules, for use in mobile electronic devices, and solid-state drive applications that have increased memory capacities and/or operating speeds while minimizing the number input pins and wires required to access the memory modules.
SUMMARY The following represents a simplified summary of some embodiments of the invention in order to provide a basic understanding of various aspects of the invention.
This summary is not an extensive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some embodiments of the invention in simplified form as a prelude to the more detailed description that is presented below.
In accordance with an embodiment of the present invention, a semiconductor memory device includes a memory, a serial data link that transfers serial input data to the memory, and an input control signal. Control circuitry controls data transfer between the serial data link interface and the memory. Consistent with the principle of the present invention, the memory may be a single memory bank or multiple memory banks. The serial data link interface may convert serial input data into parallel data to be transferred to the memory bank. Additionally, the serial link interface may convert parallel data from the memory bank to serial output data. Various other aspects of the invention are also disclosed throughout the specification.
According to principles of the present invention, a flash memory system may have plurality of serially connected flash memory devices. The flash memory devices in the system include a serial input data port, a serial data output port, a plurality of control input ports, and a plurality of control output ports. The flash memory devices are configured to receive serial input data and control signals from an external source and to provide data and control signals to an external device. The external source and external device may be other flash memory devices within the system. In some embodiments of the present invention, each of the flash memory devices may include a unique device identifier. The devices may be configured parse a target device information field in serial input data to correlate target device information with the unique device identification number of the device to determine whether the device is the target device. The device may parse the target device information field prior to processing any additional input data received. If the memory device is not the target device, it may ignore the serial input data, thus saving additional processing time and resources.
According to embodiments of the present invention, a memory device and method fully serializes a single set of serial input and output pins which are SIP(Serial Input Port) and SOP (Serial Output Port) along with two control signals, IPE (Input Port Enable) and OPE (Output Port Enable), for the enabling / disabling of input / output ports respectively. This provides a memory controller maximum flexibility of data communication. The memory device of the present invention receives an information signal stream through its SIP port only when IPE stays in a 'High' logic state, and also the device transmits the output data signal stream through its SOP port only when OPE stays in a 'High' logic state. When IPE goes to 'High', referenced at rising edges of free-running Serial Clock signal (SCLK), the SIP port starts to receive consecutive serial input stream bytes which are device address byte, command byte, column address bytes, row address bytes and/or input data bytes in predetermined number of clock cycles for each operation cases. If IPE goes to a 'Low' state, the SIP port stops receiving input signal streaming bytes. When OPE signal goes to a 'High' state, the SOP port starts to output data referenced at rising edges of free-running Serial Clock signal (SCLK). If OPE goes to a 'Low' state, the SOP stops outputting data. Therefore, the memory controller can have more flexibility to control communication between memory devices and controller itself.
In addition, when devices are serially cascaded in a system they may further comprise output control ports that "echo" the received IPE and OPE signals to external devices. This allows the system to have point-to-point connected signal ports (e.g., SIP/SOP, IPE/IPEQ, OPE/OPEQ, SCLKI/SCLKO) to form a daisy-chain cascading scheme (versus broadcasting/multi-drop cascading scheme). These systems may use the unique device identification and target device selection address scheme, rather than using limited hardware physical device select pins, so that the whole system can be easily expanded as many as possible in terms of memory density without sacrificing system's overall performance.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention is illustrated by way of example and not limited in the accompanying figures in which like reference numerals indicate similar elements and in which: FIGs. IA, IB, 1C illustrate high level diagrams showing illustrative memory devices that allow for concurrent operations, in accordance with various aspects of the invention.
FIG. 2 A is a high-level block diagram of an illustrative memory device in accordance with aspects of the invention. FIG. 2B is a schematic of a serial data link shown in FIG. 2A, according to an embodiment of the present invention. FIG. 2C is a schematic of an input serial to parallel register block shown in FIG. 2A, according to an embodiment of the present invention.
FIG. 2D is a schematic of a path switch circuit shown in FIG.2A, according to an embodiment of the present invention. FIG. 2E is a schematic of an output parallel to serial register block shown in FIG.
2 A, according to an embodiment of the present invention.
FIGs. 3 A, 4, 5A, 6A, and 7 illustrate timing diagrams for memory operations performed by a memory device in accordance with various aspects of the invention. FIGs. 3B, 5B, and 6B are flowcharts illustrating the memory operations of FIGs. 3 A, 5 A , and 6A, respectively, in a device in accordance with various aspects of the invention.
FIGs. 8A, 8B, and 8C illustrate timing diagrams for concurrent memory operations performed in a memory device in accordance with various aspects of the invention.
FIGs 9 and 10 are flowcharts diagramming a method of controlling data transfer between a plurality of serial data link interfaces and a plurality of memory banks in accordance with various aspects of the invention.
FIG. 11 illustrates a block diagram of the pin-out configuration of a memory device in device in accordance with various aspects of the invention.
FIG. 12 illustrates timing diagrams for a memory operations performed in a memory device equipped with various aspects of the virtual multiple link feature in accordance with the invention.
FIG. 13A depicts a high-level block diagram of a cascaded configuration of numerous memory devices in accordance with various aspects of the invention.
FIG. 13B depicts a high-level block diagram of an alternate cascaded configuration of numerous memory devices in accordance with various aspects of the invention. FIG. 14 illustrates a simplified timing diagram for a memory operation performed on a memory device in a cascaded configuration in accordance with aspects of the invention.
FIG. 15 A is a high-level block diagram of an illustrative memory device in accordance with aspects of the invention. FIG. 15B is a more detailed block diagram of a serial link interface that may be used in the memory device illustrated in FIG. 15 A. FIGs. 16A and 16B illustrate timing diagrams for input latch timing and input sequence timing byte mode, respectively.
FIGs. 17A and 17B illustrate timing diagrams for output latch timing and output sequence timing byte mode, respectively. DETAILED DESCRIPTION
A serial data interface for a semiconductor memory is disclosed. The serial data interface can include one or more serial data links in communication with centralized control logic, where each serial data link can receive commands and data serially, and can provide output data serially. Each serial data link can access any memory bank in the memory for programming and reading of data. At least one advantage of a serial interface is a low-pin-count device with a standard pin-out that is the same from one density to another, thus, allowing compatible future upgrades to higher densities without board redesign.
FIGs. IA and IB are high level diagrams showing illustrative memory devices that support concurrent operations, in accordance with various aspects of the invention. FIG. IA shows a memory device having multiple serial data link interfaces 102 and 104 and multiple memory banks 106 and 108. The presently shown arrangement is referred to herein as a dual port configuration. Each serial data link interface has an associated input/output pin and data input and data output circuitry, which will be described in further detail with respect to FIG. 2A. Data transferred through a serial data link interface passes through in a serial fashion (e.g., as a single-bit-wide stream of data.) Each of the data link interfaces 102 and 104 in the memory device are independent and can transfer data to and from any of the memory banks 106 and 108. For example, serial data link 102 can transfer data to and from memory bank 106 or memory bank 108. Similarly, serial data link 104 can transfer data to and from memory bank 106 and memory bank 108. Since the two serial data link interfaces shown are independent, they can concurrently transfer data to and from separate memory banks. Link, as used herein, refers to the circuitry that provides a path for, and controls the transfer of, data to and from one or more memory banks. A control module 110 is configurable with commands to control the exchange of data between each serial data link interface 102 and 104 and each memory bank 106 and 108. For example, control module 110 can be configured to allow serial data link interface 102 to read data from memory bank 106 at the same time that serial data link interface 104 is writing data to memory bank 108. This feature provides enhanced flexibility for system design and enhanced device utilization (e.g., bus utilization and core utilization). As will be shown later, control module 110 can include control circuits, registers and switch circuits.
FIG. IB shows an embodiment in which a single serial data link interface 120 is linked to multiple memory banks 122 and 124 via a control module 126. This presently shown arrangement is referred to herein as a single port configuration, and utilizes less memory device input/output pins than the dual port configuration shown in FIG. IA. Control module 126 is configured to perform or execute two operating processes or threads, so that serial data link interface 120 can exchange data with memory banks 122 and 124 in a pipelined fashion. For example, while data is being written into memory bank 122, data link interface 120 can be reading data out of memory bank 124. In accordance with various aspects of the invention and as will be described in further detail below, the memory device emulates multiple link operations using a single link configuration with illustrated in FIG. IB. Using this single link in conjunction with multiple banks configuration, also referred to herein as a virtual multiple link, any available bank can be accessed while the other bank may be in a busy state. As a result, the memory device can achieve enhanced utilization of a single link configuration by accessing the other available bank through link arbitration circuitry.
The memory devices shown in FIGs. IA and IB include two memory banks for illustration purposes only. One skilled in the art will appreciate that several aspects of the invention disclosed herein are scalable and allow for the use of multiple memory banks and multiple serial data link interfaces. A single memory device may include, for example, 2, 4, or more memory banks. FIG. 1C shows an embodiment in which four independent serial data links 132, 134, 136 and 138 are configured to exchange data with four memory banks 140, 142, 144 and 146 under the control of a control module 150. With a virtual multiple link configuration only one link is necessary, so the remaining links (e.g., in FIG. IA dual link or FIG. 1C quad link pinout configurations) are not used and may be considered as NC (i.e., No Connection). At least one advantage of a serial data link interface compared to a conventional parallel interface structure, is the reduced number of pins on the memory device while link flexibility and large density are maintained. For example, while a conventional flash memory device may require 48 pins over multiple sides of a package, a memory device in accordance with aspects of the invention may utilize fewer pins (e.g., 11 pins) on a single side of a standard package 1100, as illustrated in FIG. 11. Alternatively, a different and smaller type of package can be used instead, since there are less internal bond pads that are required.
FIG. 2 A illustrates a more detailed schematic diagram of the memory device shown in FIG. IA, according to one embodiment of the present invention. The architecture of each memory bank in the memory device 200 may be the same or similar to a NAND Flash memory core architecture. FIG. 2A illustrates those circuits which are relevant to the invention, and intentionally omits certain circuit blocks to simplify FIG. 2A. For example, memory device 200 implemented with a Flash memory core architecture will include high voltage generator circuits that are necessary for programming and erasing the memory cells. Core architecture (or core circuitry), as used herein, refers to circuitry including memory cell array and associated access circuitry such as decoding and data transfer circuitry. As standard memory architectures are well known, so are the native operations associated with the selected architecture, which should be understood by any person skilled in the art. It should be further understood by those of skill in the art that any known non-volatile or volatile memory architecture can be used in alternative embodiments of the present invention. Memory device 200 includes a multiplicity of identical memory banks with their respective data, control and addressing circuits, such as memory bank A 202 and memory bank B 204, an address and data path switch circuit 206 connected to both memory banks 202 and 204, and identical interface circuits 205 and 207, associated with each memory bank for providing data to and for receiving data from the switch circuit 206. Memory banks 202 and 204 are preferably non-volatile memory, such as Flash memory, for example. Logically, the signals received and provided by memory bank 202 are designated with the letter "A", while the signals received and provided by memory bank 204 are designated with the letter "B". Similarly, the signals received and provided by interface circuit 205 are designated with the number "0", while the signals received and provided by interface circuit 207 are designated with the number "1". Each interface circuit 205/207 receives access data in a serial data stream, where the access data can include a command, address information and input data for programming operations, for example. In a read operation, the interface circuit will provide output data as a serial data stream in response to a read command and address data. The memory device 200 further includes global circuits, such as a control interface 208 and status/ID register circuit 210, which provide global signals such as clock signal sclki and reset to the circuits of both memory banks 202 and 204 and the respective interface circuits 205 and 207. A further discussion of the aforementioned circuits now follows.
Memory bank 202 includes well known memory peripheral circuits such as sense amplifier and page buffer circuit block 212 for providing output data DOUT A and for receiving input program data DIN_A, and row decoder block 214. Those of skill in the art will understand that block 212 will also include column decoder circuits. A control and predecoder circuit block 216 receives address signals and control signals via signal line ADDR A, and provides predecoded address signals to the row decoders 214 and the sense amplifier and page buffer circuit block 212.
The peripheral circuits for memory bank 204 are identical to those previously described for memory bank 202. The circuits of memory bank B include a sense amplifier and page buffer circuit block 218 for providing output data DOUT B and for receiving input program data DIN B, a row decoder block 220, and a control and predecoder circuit block 222. Control and predecoder circuit block 222 receives address signals and control signals via signal line ADDR B, and provides predecoded address signals to the row decoders 220 and the sense amplifier and page buffer circuit block 222. Each memory bank and its corresponding peripheral circuits can be configured with well known architectures.
In general operation, each memory bank is responsive to a specific command and address, and if necessary, input data. For example, memory bank 202 will provide output data DOUT A in response to a read command and a read address, and can program input data in response to a program command and a program address. Each memory bank can be responsive to other commands such as an erase command, for example.
In the presently shown embodiment, path switch 206 is a dual port circuit which can operate in one of two modes for passing signals between the memory banks 202 and 204, and the interface circuits 205 and 207. First is a direct transfer mode where the signals of memory bank 202 and interface circuit 205 are passed to each other.
Concurrently, the signals of memory bank 204 and interface circuit 207 are passed to each other in the direct transfer mode. Second is a cross-transfer mode where the signals of memory bank 202 and interface circuit 207 are passed to each other. At the same time, the signals of memory bank 204 and interface circuit 205 are passed to each other. A single port configuration of path switch 206 will be discussed later. As previously mentioned, interface circuits 205 and 207 receive and provide data as serial data streams. This is for reducing the pin-out requirements of the chip as well as to increase the overall signal throughput at high operating frequencies. Since the circuits of memory banks 202 and 204 are typically configured for parallel address and data, converting circuits are required. Interface circuit 205 includes a serial data link 230, input serial to parallel register block 232, and output parallel to serial register block 234. Serial data link 230 receives serial input data SIPO, an input enable signal IPEO and an output enable signal OPEO, and provides serial output data SOPO, input enable echo signal IPEQO and output enable echo signal OPEQ0. Signal SIPO (and SIPl) is a serial data stream which can each include address, command and input data. Serial data link 230 provides buffered serial input data SER INO corresponding to SIPO and receives serial output data SER OUTO from output parallel to serial register block 234. The input serial-to-parallel register block 232 receives SER INO and converts it into a parallel set of signals PAR INO. The output parallel-to- serial register block 234 receives a parallel set of output data PAR OUTO and converts it into the serial output data SER OUTO, which is subsequently provided as data stream SOPO. Output parallel-to-serial register block 234 can also receive data from status/ID register circuit 210 for outputting the data stored therein instead of the PAR OUTO data. Further details of this particular feature will be discussed later. Furthermore, serial data link 230 is configured to accommodate daisy chain cascading of the control signals and data signals with another memory device 200.
Serial interface circuit 207 is identically configured to interface circuit 205, and includes a serial data link 236, input serial -to-parallel register block 240, and output parallel-to-serial register block 238. Serial data link 236 receives serial input data SIPl, an input enable signal IPEl and an output enable signal OPEl, and provides serial output data SOPl, input enable echo signal IPEQl and output enable echo signal OPEQl. Serial data link 236 provides buffered serial input data SER INl corresponding to SIPl and receives serial output data SER OUTl from output parallel-to-serial register block 238. The input serial-to-parallel register block 238 receives SER INfI and converts it into a parallel set of signals PAR INl. The output parallel -to-serial register block 240 receives a parallel set of output data PAR OUTl and converts it into the serial output data SER OUTl, which is subsequently provided as data stream SOPl. Output parallel to serial register block 240 can also receive data from status/ID register circuit 210 for outputting the data stored therein instead of the PAR_OUT1 data. As with serial data link 230, serial data link 236 is configured to accommodate daisy chain cascading of the control signals and data signals with another memory device 200.
Control interface 208 includes standard input buffer circuits, and generates internal chip select signal chip_sel, internal clock signal sclki, and internal reset signal reset, corresponding to CS#, SCLK and RST# respectively. While signal chip sel is used primarily by serial data links 230 and 236, reset and sclki are used by many of the circuits throughout memory device 200.
FIG. 2B is a schematic of serial data link 230, according to an embodiment of the invention. Serial data link 230 includes input buffers 242 for receiving input signals
OPEO, IPEO and SIPO, output drivers 244 for driving signals SOPO, IPEQO and OPEQ0, flip-flop circuits 246 for clocking out signals out enO and in enO, inverter 248 and multiplexor (MUX) 250. The input buffers for signals OPEO and SIPO are enabled in response to chip sel, and the output driver for signal SOPO is enabled in response to an inverted chip_sel via inverter 248. Signal out-enO enables an output buffer, which is shown later in FIG. 2E and provides signal SER OUTO. Signal in enO enables the input serial to parallel register block 232 to latch SER_IN0 data. Signals in_enθ, out_enO and SERJNO
Serial data link 230 includes circuits to enable daisy chain cascading of the memory device 200 with another memory device. More specifically, the serial input data stream SIPO, and enable signals OPEO and IPEO can be passed through to the corresponding pins of another memory device through serial data link 230. SER INO is received by AND logic gate 252 and passed to its corresponding flip-flop 246 when in enO is at the active high logic level. Simultaneously, in enO at the active high logic level will control MUX 250 to pass Si nextO to output driver 244. Similarly, IPEO and OPEO can be clocked out to IPEQO and OPEQO through respective flip-flops 246. While serial data link 230 has been described, it is noted that serial data link 236 includes the same components, which are interconnected in the same way as shown for serial data link 230 in FIG. 2B.
FIG. 2C is a schematic of the input serial to parallel register block 232. This block receives the clock signal sclki, the enable signal in_enθ and the input data stream SER INO, and converts SER INO into parallel groups of data. In particular, SER INO can be converted to provide a command CMD O, a column address C ADDO, a row address R ADDO and input data DATA INO. The presently disclosed embodiment of the invention preferably operates at a high frequency, such as at 200MHz for example. At this speed, the serial input data stream can be received at a rate faster than the received command can be decoded. It is for this reason that the serial input data stream is initially buffered in a set of registers. It should be understood that the presently shown schematic also applies to input serial to parallel register block 240, where the only difference lies in the designator of the signal names.
The input serial-to-parallel register block 232 includes an input controller 254 for receiving in_enθ and sclki, a command register 256, a temporary register 258, and a serial data register 260. Since the data structure of the serial input data stream is predetermined, specific numbers of bits of the input data stream can be distributed to the aforementioned registers. For example, the bits corresponding to a command can be stored in the command register 256, the bits corresponding to row and column addresses can be stored in the temporary register 258, and the bits corresponding to input data can be stored in the serial data register 260. The distribution of the bits of the serial input data stream can be controlled by input controller 254, which van include counters for generating the appropriate register enabling control signals after each predetermined number of bits have been received. In other words, each of the three registers can be sequentially enabled to receive and store bits of data of the serial input data stream in accordance with the predetermined data structure of the serial input data stream.
A command interpreter 262 receives a command signal in parallel from command register 256, and generates a decoded command CMD O. Command interpreter 262 is a standard circuit implemented with interconnected logic gates or firmware, for decoding the received commands. As shown in FIG. 2C, CMD O can include signals cmd_status and cmd_id. A switch controller 264 receives one or more signals from CMD O to control a simple switch circuit 266. Switch circuit 266 receives all the data stored in the temporary register 258 in parallel, and loads one or both of column address register 268 and row/bank register 270 with data in accordance with the decoded command CMD O. This decoding is preferably done because the temporary register may not always include both column and row/bank address data. For example, a serial input data stream having a block erase command will only use a row address, in which case only the relevant bits stored in the temporary register 258 are loaded into row/bank register 270. The column address register 268 provides parallel signal C-ADDO, the row/bank address register 270 provides parallel signal R ADDO, and data register 272 provides parallel signal DATAJNO, for programming operations. Collectively, CMD O, C ADDO, R ADDO) and Data INO (optional), form the parallel signal PAR INO. Bit widths for each of the parallel signals have not been specified, as the desired width is a design parameter which can be customized, or tailored to adhere to a particular standard.
Examples of some of the operations of the memory device 200 for a Flash core architecture implementation are shown in Table 1 below. Table 1 lists possible OP (operation) codes for CMD O and corresponding states of the column address (C_ADD0), row/bank address (R ADDO), and the input data (DATA INO).
Figure imgf000015_0001
Table 1 : Command Set
Furthermore, Table 2 shows the preferred input sequence of the input data stream. The commands, addresses, and data are serially shifted in and out of the memory device 200, starting with the most significant bit. Command sequences start with a one-byte command code ("cmd" in Table 2). Depending on the command, the one-byte command code may be followed by column address bytes ("ca" in Table 2), row address bytes ("ra" in Table 2), bank address bytes ("ba" in Table 2), data bytes ("data" in Table 2), and/or a combination or none.
Figure imgf000016_0001
Table 2: Input Sequence in Byte Mode
FIG. 2D is a schematic of path switch 206 shown in FIG. 2A. Switch 206 is logically divided into two switch sub-circuits 274 and 276, which are identically configured. Switch sub-circuit 274 includes four input multiplexors 278 that selectively pass the commands, addresses and input data of either interface circuit 205 or interface circuit 207 to the circuits of memory bank 202. These signals have been previously grouped in FIG. 2C as PAR INO by example. Switch sub-circuit 274 includes one output multiplexor 280 for selectively passing the output data from either memory bank 202 or memory bank 204 to interface circuit 205. Switch sub-circuit 276 includes four input multiplexors (not shown) that selectively pass the commands, addresses and input data of either interface circuit 205 or interface circuit 207 to the circuits of memory bank 204. Switch sub-circuit 276 includes one output multiplexor (not shown) for selectively passing the output data from either memory bank 202 or memory bank 204 to interface circuit 207.
Both switch sub-circuits 274 and 276 can simultaneously operate in the direct transfer mode or the cross-transfer mode, depending on the state of switch control signal SW CONT. Path switch circuit 206 is presently shown in a dual port configuration, meaning that both memory banks 202 and 204 can be simultaneously accessed through either interface circuits 205 and 207.
According to another embodiment of the present invention, as previously illustrated in FIG. IB, path switch 206 can operate in a single port mode in which only one of interface circuits 205 and 207 is active. This configuration can further reduce the pin- out area requirements of the memory device 200 since the input/output pads associated with the unused interface circuit are no longer required. In the single port configuration, switch sub-circuits 274 and 276 are set to operate in the direct transfer mode only, with the exception of the respective output multiplexors 280 which can remain responsive to the SW CONT selection signal. In a single port embodiment where only interface circuit 205 is active, a supplemental path switch (not shown) is included in the input parallel to serial register block 232 (or block 234), for selectively passing the data from the outputs of switch 266 and serial data register 260 to the corresponding column, row/bank and data registers of either input serial to parallel register block 232 or 240. Effectively, the supplemental path switch can be similar to switch 206. Hence, the column, row/bank and data registers of both input serial to parallel register blocks 232 and 240 can be loaded with data for alternate memory bank accesses, or for substantially concurrent accesses.
FIG. 2E is a schematic of output parallel-serial register block 234. It is noted that output parallel-to-serial register block 238 is identically configured. Output parallel-to- serial register block 234 provides either data accessed from the memory bank, or status data previously stored in registers. More specifically, the user or system can request a status of either serial data links 230 or 236. A value of ' 1 ' in a designated bit location (e.g., bit 4) in the outputted status data can indicate that the particular serial data link interface is busy. The fixed data can further include chip identification data, which with the status data, can both be pre-loaded with default states upon power up of the memory device 200. The status data can be configured to have any preselected bit pattern that is recognizable by the system. Although not shown, FIG. 2E can include additional control circuitry for updating one or more bits stored in register 284, based on one or more predetermined conditions. For example, one or more status bits can be changed based on a count of elapsed clock cycles, or based on a combination of one or more flag signals received from various circuit blocks of memory device 200. Output parallel to serial register block 234 includes a first parallel-to-serial register
282 for receiving output data PAR OUTO from path switch 206, a second parallel-to- serial register 284 for receiving fixed data from a multiplexor 286. Multiplexor 286 selectively passes one of the status data stored in status register 288 or chip identification data stored in ID register 290 in response to signal cmd id. An output multiplexor 292 passes the data from either the first parallel-to-serial register 282 or the second parallel-to- serial register 284 in response to either cmd_id or cmd_status being active, via OR gate 294. Finally, a serial output control circuit 296 enabled by out-enO provides SER OUTO.
One skilled in the art will appreciate that the size and location of the status indicator may be altered in accordance with various aspects of the invention. For example, the serial data link interface status indicator may be jointed with other types of status indicator (e.g., memory bank status indicator) and/or physically located outside the register block (e.g., in the link arbitration module or in the control module 238). In other example, the serial data link interface status indicator is a one-bit register.
FIG. 15 A is a high-level block diagram of an illustrative memory device in accordance with aspects of the invention. The architecture of the memory bank 202 in the memory device 1500 may be the same or similar to a NAND Flash memory core architecture. Certain circuit blocks are omitted to simplify FIG. 15A. For example, memory device 1500 implemented with a Flash memory core architecture will include high voltage generator circuits that are necessary for programming and erasing the memory cells. Core architecture (or core circuitry), as used herein, refers to circuitry including memory cell array and associated access circuitry such as decoding and data transfer circuitry. As standard memory architectures are well known, so are the native operations associated with the selected architecture, which should be understood by any person skilled in the art. It should be further understood by those of skill in the art that any known non- volatile or volatile memory architecture can be used in alternative embodiments of the present invention. The memory device 1500 includes a memory bank 202, a serial data link interface
205 that transfers serial input data to the memory bank. Memory bank 202 includes well known memory peripheral circuits such as sense amplifier and page buffer circuit block 212 for providing output data DOUT and for receiving input program data DIN, and row decoder block 214. Those of skill in the art will understand that block 212 will also include column decoder circuits. As shown in FIG. 15A, the serial link interface 205 includes a serial input port (SIP), a serial output port (SOP), an input enable control port (IPE), an output enable control port (OPE), an input enable echo control port (IPEQ), and an output enable echo control port (OPEQ). Those of ordinary skill in the art will understand that serial link interface 205 may further include other device ports such as a chip select (CS#) pin, a clock signal input (SCLK), or a reset select (RST#) pin.
FIG. 15B is a more detailed block diagram of a serial link interface that may be used in the memory device illustrated in FIG. 15 A. Similar to the memory device 200 of FIG. 2 A, interface circuit 205 includes a serial data link 230, input serial to parallel register block 232, and output parallel to serial register block 234. Serial data link interface 230 receives serial input data SIP, an input enable signal IPE and an output enable signal OPE, and provides serial output data SOP, input enable echo signal IPEQ and output enable echo signal OPEQ. Signal SIP is a serial data stream which can each include address, command and input data. Serial data link 230 provides buffered serial input data SER in corresponding to SIP and receives serial output data SER out from the output of parallel-to-serial register block 234. The input of serial -to-parallel register block 232 receives SER_in and converts it into a parallel set of signals PAR in. The output of parallel-to-serial register block 234 receives a parallel set of output data PAR in and converts it into the serial output data SER out, which is subsequently provided as data stream SOP. Furthermore, the input enable signal IPE, an output enable signal OPE, input enable echo signal IPEQ and output enable echo signal OPEQ are used to configure serial data link 230 to accommodate daisy chain cascading of the control signals and data signals with another memory device 1500. A control module 208 controls data transfer between the serial data link interface and the memory bank.
FIGs. 3A, 4, 5A, 6A, and 7 illustrate example timing diagrams for some memory operations performed by memory device 200 in accordance with various aspects of the invention. Some memory commands performed by the memory device 200 include, but are not limited to, page read, random data read, page read for copy, target address input for copy, serial data input, random data input, page program, block erase, read status, read ID, write configuration register, write device name entry, reset, and/or bank select. The following discussion of the timing diagrams is made with reference to the previously described embodiments of the memory device 200 shown in the previous figures, and Tables 1 and 2.
In the example depicted in the timing diagram of FIG. 3 A, a "page read" memory command 314 is received at serial data link 230 of a memory device 200 in accordance with the invention. Moreover, FIG. 3B shows a simplified flowchart paralleling the operation of the "page read" memory command 314 in the timing diagram of FIG. 3 A. As a practical matter, the steps illustrated in FIG. 3B will be discussed in conjunction with the timing diagram of FIG. 3 A. By way of example, in step 324, a "page read" memory command 314 is read in at serial data link 230 of the memory device 200.
The incoming data stream in this example is a six-byte serial data stream (i.e., serial input data) including command data (in the first byte), column address data (in the second and third bytes), and row and bank address data (in the fourth, fifth, and sixth bytes). As discussed later, with respect to target device addressing, the serial data stream may include an additional byte that identifies a target device address ('tda') and that precedes the command data in the bit stream. The bank address can be used to determine access to either bank 202 or 204 via patch switch 206. One skilled in the art will understand that different memory commands may have a different data stream. For example, a "random data read" memory command has a predetermined data stream of only three bytes: command data (in the first byte) and column address data (in the second and third bytes). In the latter example, the address field of the serial input data only contained column address data and was two bytes long. Meanwhile, in the former example, the address field was five bytes long. One skilled in the art will appreciate after review of the entirety disclosed herein that numerous memory commands and predetermined data steams are apparent in accordance with various aspects of the invention.
Continuing with the example involving the "page read" memory command as illustrated in FIG. 3a, while the chip select (CS#) signal 302 is set low and in response to the input port enable (IPEx) signal 306 set high, the serial input (SIPx) port 308 is sampled on the first rising edge of the serial clock (SCLK) signal 304 (where 'x' acts as a placeholder representing the link interface number, e.g., link 0 interface 232 or link 1 interface 234). The data read out (in step 328) is a data stream corresponding to a "page read" memory command 314. The CS# signal 302 is an input into the memory device 200 and may be used, among other things, to indicate whether the memory device 200 is active (e.g., when CS# is low). The IPEx signal 306 indicates whether an incoming data stream will be received at a particular link interface (e.g., when IPEx is high) or whether a particular link interface will ignore the incoming data stream (e.g. , when IPEx is low). The incoming data stream is received at the memory device at the SIPx 308 of a link interface. Finally, the system clock (SCLK) signal 304 is an input into the memory device 200 and is used to synchronize the various operations performed by the numerous circuits of the memory device 200. It will be apparent to one skilled in the art that a memory device in accordance with various aspects of the invention may be synchronized with such a clock signal (e.g. , operations and data transfers occur at the rising and/or falling edge of the clock signal) or may be asynchronous (i.e., not synchronous). Alternatively, in a double data rate (DDR) implementation, both the rising and falling edges of the SCLK clock signal may be used to latch information. In the example of FIG. 3 A, however, input data is latched on the falling edge of SCLK and output data 322 appears on the serial output pin 312 SOPx after the rising edge of SCLK. The status of the "page read" can be checked on the SOPx pin 312 as shown in
FIG. 3 A, whereby a "bank busy" result will be provided on SOPx until a time 318 when a "ready" indication will appear, and the output data will shortly appear during a time 322. It should be noted that although FIG. 3A illustrates a "page read" with subsequent "read status", a "page read" without a "read status" is also contemplated in accordance with aspect of the invention. In that embodiment, no data would be provided on the SOPx pin until output data would be ready. W
The command data sampled by SIPx is written to the appropriate register (e.g., command register 256) in FIG. 2C. At least one benefit to the option of designing the incoming data stream such that the first byte is command data is that the data can be transferred to the command register without additional processing. Subsequent bytes in the data stream may be address data and/or input data according to the type of memory command. One skilled in the art will appreciate that the set of memory commands recognized by a memory device in accordance with various aspects of the invention may be defined by word-basis (i.e., 16 bits) or any I/O width. In FIG. 3 A, the command data (i.e., 0Oh corresponding to "page read" 314) is followed by five bytes of address data: two bytes of column address data and three bytes of row/bank address data. The address data is written to an address register 258 in FIG. 2C. The address data is used to locate the data stored in the memory bank 202 that is to be read. The pre-decoder circuit 216, column decoder in circuit 212, and row decoder 214, are utilized during this process to select data to be read. For example, the pre-decoder module 214, is used to pre-decode the address information. Subsequently, the column decoder in circuit 212 and row decoder 214 are used to active the bitline and wordline corresponding to the address data. In the case of a "page read" command, multiple bitlines are activated corresponding to a wordline. Subsequently, the data stored in the memory bank 202 is transferred to a page register in circuit 212 after being sensed by sense amplifiers. The data in the page register may not be available until time 318 in FIG. 3 A, i.e. the output pin SOPx will indicate "busy". The amount of time lapsed is referred to as the transfer time (tR). The transfer time period ends at time 318 (in FIG. 3A) and lasts for a duration of tR).
Before the transfer time period elapses, a memory bank status indicator is set to indicate that the particular memory bank (e.g., memory bank 202) is "busy". The illustrative memory bank status indicator of FIG. 3 A is a 1-byte field with one of the bits (e.g., bit 4) indicating whether memory bank 202 (i.e., bank 0) is "busy" or "ready". The memory bank status indicator is stored in a status register 288 of FIG. 2E. The memory bank status indicator is updated (e.g. bit 4 is set to '0') after a memory bank has been identified from the incoming data stream. Once the memory operation is complete, the bank status indicator is updated (e.g. , bit 4 is set to ' 1 ') to indicate that the memory bank is no longer "busy" (i.e., "ready"). Note that both the bank status indicator as well as the
SOPx output pin will indicate the "busy" status as will be explained in further detail below. One of skill in the art will appreciate that although the memory bank status indicator is depicted in FIG. 3 A as a 1 -byte field, its size is not necessarily so limited. At least one benefit of a larger status indicator is the ability to monitor the status of a greater quantity of memory banks. In addition, the status indicator may be used to monitor other types of status (e.g. whether the memory bank is in a "pass" or "fail" status after a memory operation, such as a "page program", was performed). In addition, it will be apparent to one skilled in the art that the status indicator of this example being implemented such that each bit designates the status of a different memory bank is exemplary only. For example, the value of a combination of bits may be used to indicate the status of a memory bank (e.g., by using logic gates and other circuitry). The operation of the "read status" command corresponding to the memory bank status indicator is discussed in relation to FIG. 7 below.
The memory bank status indicator in the example of FIG. 3 A is read using the "read status" memory command 316 (in step 328). Sometime during the transfer time period, a "read status" command 316 is sent to the command register in the register block 224. The "read status" command instructs the memory device 200 to monitor the status of the memory bank 202 to determine when the transfer of data from the memory bank 202 to a page register 216 is complete. The "read status" command is sent from the control module 238 through the data path control module 230 or directly by the data path control module 230. Once the "read status" command has been issued (e.g., sent to a command interpreter 228 and/or control module 238) the output port enable (OPEx) signal 310 is driven high and the contents of the memory bank status indicator are outputted through the serial output (SOPx) port 312. Similar to the IPEx signal 306, the OPEx signal 310 enables the serial output port buffer (e.g., the data output register) when set to high. At time 318 in FIG. 3 A, the status indicator data in the SOPx indicates that the memory bank 202 has changed (in step 330) from a "busy" status to a "ready" status. The OPEx signal 310 is returned to low since the content of the status indicator is no longer needed.
Next in FIG. 3A, the IPEx signal is set high, and a "page read" command 320 with no trailing address data is re-issued (in step 332) to the command register in the register block 224 in order to provide data from the data registers to the output pin SOPx.
Subsequently, the OPEx signal is set high (and IPEx is returned to low), and the contents of the page register 216 are transferred to the SOPx 312. The output data is provided (in step 334) through the link interface 230 out of memory device 200. Error correction circuitry (not shown in the figures) can check the output data and indicate a read error if an error is detected. Those skilled in the art will understand that the monitoring of the status and re-assertion of the page read command can be automatically done by the system. FIG. 3 A is merely one example of memory device operation in accordance with aspects of the invention, and the invention is not so limited. For example, other memory commands and timing diagrams are envisioned in accordance with various aspects of the invention.
For example, in FIG. 4, a simplified timing diagram for the "random data read" command following a "page read" command is illustrated. The "random data read" command enables the reading of additional data at a single or multiple column addresses subsequent to a "page read" command or a "random data read" command. The data stream for a "random data read" command 402 is comprised of three bytes: command data (in the first byte) and column address data (in the second and third bytes). No row address data is required since data will be read from the same row selected in the "page read" command. A "random data read" command issued after a normal "page read" command has completed results in some of the data 404 from the current page (i.e., the page read during the earlier command) being outputted. At least one benefit to the "random data read" command is the increased efficiency with which data from the preselected page may be outputted since the data is already present in a page register of circuit 212 corresponding to the memory bank 202.
Regarding FIG. 5 A, a timing diagram for the "page program" command is illustrated. Since the embodiment illustrated in FIG. 2A utilizes a serial data input and output link structure, prior to beginning to program a page, the program data must first be loaded into a bank page register. This is accomplished with the "serial data input command". The "serial data input" command 502 is comprised of a serial data loading period during which up to a page (e.g. , 2,2112 bytes) of data is loaded into the page buffer in circuit 212. After the process of loading the data register is complete, a "page start" command 504 is issued to transfer the data from the bank register into the appropriate memory bank. Once command 504 is issued, the internal write state machine executes an appropriate algorithm and controls timing to program and verify the operation. Therefore, according to an embodiment of the invention, a "page start" command is divided into two steps: serial data input and verification. Upon successful completion of a "page program" command, the memory bank status indicator will provide a "pass" (as opposed to a "fail") result to indicate a successful operation. In other respects, the timing diagram and steps involving in the example of FIG. 5 A are similar to those of FIG. 3 A, which was previously described in greater detail.
Moreover, FIG. 5B shows a simplified flowchart paralleling the operation of the "page program" command in the timing diagram of FIG. 5 A. In step 506, the "serial data input" command 502 is input to the serial input port (SIP) line. The data stream input to the SIP line in this example is a multi-byte serial data stream (/. e. , serial input data) beginning with the command data (in the first byte). Next, the column address data (in the second and third bytes of the serial data stream) and row address/bank data (in the fourth, fifth, and sixth bytes of the serial data stream) are input (in step 508) to the SIP line. The, the input data is input (in step 510) to the SIP line in the subsequent bytes of the serial data stream. In step 512, a "program start" command 504 is issued. Next, to monitor the status of the operation, a "read status" command is written to the SIP line (in step 514). This results in the memory device monitoring the status bits of the memory bank status register. Once the status bits indicate that the memory bank is ready (in step 516) and that the memory bank indicates a "pass" (in step 518), then the "page program" memory command has been successfully performed. In addition, the "page read for copy" and "target address input for copy" memory commands are others operations performed by a memory device in accordance with aspects of the invention. If the "page read for copy" command is written to the command register of the serial link interface, then the internal source address (in 3 bytes) of the memory location is written. Once the source address is inputted, the memory device transfers the contents of the memory bank at the specified source address into a data register. Subsequently, the "target address input for copy" memory command (with a 3- byte bank/row address sequence) is used to specify a target memory address for the page copy operation. A "page program" command may then be used to cause the internal control logic to automatically write the page data to the target address. A "read status" command can be subsequently used to confirm the successful execution of the command. Other memory operations will be apparent to one skilled in the art after review of the entire disclosure herein. Regarding FIG. 6A, a timing diagram for the "erase" (or "block erase") command is illustrated. In addition, FIG. 6B shows a simplified flowchart paralleling the operation of the "erase" command in the timing diagram of FIG. 6 A. One skilled in the art is aware that erasing typically occurs at the block level. For example, a Flash memory device 200 can have, at each bank, 2,048 erasable blocks organized as 64 2,112-byte (2,048 + 64 bytes) pages per block. Each block is 132K bytes (128K + 4K bytes). The "erase" command operates on one block at a time. Block erasing is started by writing command data 602 at step 610 corresponding to the "erase" command (i.e., command data of '6Oh') to the command register via SIPx along with three bytes for row and bank addresses at step 612. After the command and address input are completed, the internal erase state machine automatically executes the property algorithm and controls all the necessary timing to erase and verify the operation. Note that the "erase" operation may be executed by writing or programming a logic value of ' 1 ' to every memory location in a block of memory. In order to monitor the erase status to determine when the tβERS (*•£-, block erase time) is completed, the "read status" command 604 (e.g., command data corresponding 7Oh) may be issued at step 614. After a "read status" command, all read cycles will be from the memory bank status register until a new command is given. In this example, the appropriate bit (e.g., bit 4) of the memory bank status register reflects the state (e.g., busy or ready) of the corresponding memory bank. When the bank becomes ready at step 618, the appropriate bit (e.g., bit 0) of the memory bank status register is checked at step 620 to determine if the erase operation passed (i.e., successfully performed) at step 622 or failed at step 624. In some respects, the timing diagram and steps involving in the example of FIG. 6A are similar to those of FIG. 3 A, which was previously described in greater detail. Regarding FIG. 7, the memory bank status indicator is read using the "read status" memory command. When a "read status" command (i.e., '7Oh') is sent at 702 to the command register 256 in FIG. 2C, the memory device 200 is instructed to monitor the status of the memory bank 202 to, among other things, determine when the transfer of data from the memory bank 202 to the page buffer in circuit 212 is successfully completed. Once the "read status" command has been issued (e.g., sent to a command interpreter 262) the output port enable (OPEx) signal is driven high and the contents of the memory bank status indicator are outputted at 704 through the serial output (SOPx) port. The OPEx signal enables the serial output port buffer (e.g., the data output register) when set to high. In the example of FIG. 7, the memory bank status indicator is a 1-byte (i.e., 8-bit) field with each bit indicating, among other things, whether a memory bank (e.g., memory bank 202) is "busy" or "ready" and/or whether a operation performed on a memory bank (e.g., "erase" command) is has "passed" or "failed". One of skill in the art will appreciate that although the memory bank status indicator is depicted in FIG. 7 as a 1-byte field, its size is not necessarily so limited. At least one benefit of a larger status indicator is the ability to monitor the status of a greater quantity of memory banks. In addition, it will be apparent to one skilled in the art that although the status indicator of this example was implemented such that each bit designated the status of a different memory bank, the invention is not so limited. For example, the value of a combination of bits may be used to indicate the status of a memory bank (e.g., by using logic gates and other circuitry).
FIGs. 8A, 8B, and 8C illustrate timing diagrams for a memory device in accordance with aspects of the invention being used to perform concurrent operations using dual independent serial data links 230 and 236. Some concurrent operations performed by a memory device in accordance with aspects of the invention include, but are not limited to, concurrent read, concurrent program, concurrent erase, read while program, read while erase, and program while erase. FIG. 8A illustrates a concurrent "page read" operation being performed on bank A (bank 202) and bank B (bank 204). In FIG. 8 A, bank A is represented as "bank 0" while bank B is represented as "bank 1". FIG. 8B. Other concurrent operations will become apparent to one skilled in the art upon review of the entire disclosure herein.
Referring to FIG. 8A, concurrent "page read" operations 802, 804 directed at different memory banks in a memory device 200 are executed. In a memory device 200 with dual data link interfaces 230, 236 a "page read" command 804 is issued through data link interface 236 (i.e., link 1) while a "page read" 802 is pending through data link interface 230 (i.e., link 0). Although FIG. 8 A shows the "page read" on bank 0 starting before the "page read" on bank 1 , the two "page read" operations can begin substantially simultaneously and operate concurrently. The outputted data 806, 808 from each of the "page read" commands is simultaneously sent through their respective data link interfaces. Therefore, each data link interface in memory device 200 may access any of the memory banks and operate independently. At least one benefit of this feature is greater flexibility in system design and an enhancement on device utilization (e.g. bus utilization and core utilization).
The path of the outputted data from the memory bank to the data link interface in FIG. 8 A is similar to that of FIG. 3 A discussed earlier. For example, the outputted data from memory bank 204 flows from S/A and page buffer 218 through path switch 206 controlled by a bank address for example, to output parallel-to-serial register block 240, and to serial data link interface 236 (i.e., link 1). The simultaneous data transfer between memory banks 202 and 204 and serial data link interfaces 230, 236, respectively, will occur independently of each other. As the bank address can control path switch 206, serial data link interface 236 can access bank 202 instead. The number of data link interfaces in memory device 200 is not limited to the number of ports or pins on memory device 200. Nor is the number of link interfaces in memory device 200 limited by the number of memory banks in the memory device. For example, each data link interface may process a single input stream and/or a single output stream. Furthermore, in accordance with various aspects of the invention, FIG. 8B illustrates a timing diagram of a "page read" command 810 and a "page program" command 812 directed at different memory banks in a memory device 200 being performed concurrently. In this example, a read operation ("page read" 810) is being performed in one of the plurality of memory banks (e.g., memory bank 202) through serial data link interface 230. Meanwhile, simultaneously, a write operation ("page program" 812) is being performed in another of the plurality of memory banks (e.g. memory bank 204) through serial data link interface 236. In accordance with various aspects of the invention, each link in the memory device 200 may access any of the memory banks and operate independently. FIG. 8C is an illustrative timing diagram of a memory device 200 with two serial data link interfaces and two memory banks performing concurrent memory operations. First, an "erase" command 814 directed at memory bank 0 (bank 202) is issued from serial interface link 0 (serial data link 230). While link 0 (serial data link 230) and memory bank 0 (bank 202) are busy with the "erase" command 814, a "page program" command is received at the memory device and directed to use link 1 (serial data link 236). Thus, a "page program" command 816 is performed on memory bank 0 (bank 202) from serial data link interface 1 (serial data link 236). Meanwhile, simultaneously, a read command 818 is performed on memory bank 1 (bank 204) by serial data interface 0 (serial data link 230). Data is transferred between serial data link interface 0 (serial data link 230) and bank 0 (bank 202) during memory command 814 and between the same link interface 0 (serial data link 230) and bank 1 (bank 204) during memory command 818. Therefore, in accordance with aspects of the invention, each link in the memory device 200 independently accesses any of the memory banks (i.e., memory banks that are not busy). It will be apparent to one skilled in the art, after review of the entirety disclosed herein, that FIGs. 8A, 8B, and 8C illustrate merely some examples of concurrent memory operations envisioned in accordance with the invention. Other examples of concurrent operations include, but are not limited to, concurrent erase, read while program, read while erase, program while erase, erase while program, and/or concurrent program. One skilled in the art will recognize that the depiction of the order of the steps in the flowchart should not be construed to limit the steps to only that particular order. For example, read and program commands can be issued with or without read status commands. Figure 9 shows a more general description of two concurrent write operations between a plurality of serial link interfaces and a plurality of memory banks in accordance with aspects of the invention. FIG. 9 illustrates a method of writing data via a serial data link interface to a memory bank in accordance with an embodiment of the invention. First, in step 902 a data stream is received at a serial data link interface. The data stream contains command, address and data that will be stored in registers. Next, in step 904 a serial data link interface status indicator corresponding to the first serial data link interface is updated to indicate that the first serial data link interface is being utilized. Step 904 includes changing a bit value in the status register. The update in step 904 indicates that the particular interface is being utilized. In step 906, the data stream is parsed to extract a first memory bank identifier. The memory bank identifier uniquely identifies a memory bank in the memory device. The memory bank identifier may be included within an address field or other field of the data stream. Next, after parsing the data stream to extract a memory bank identifier, in step 908 a corresponding memory bank status indicator is updated. The updating occurring in steps 904 and 908 can be driven by control signals generated by control circuits within status/ID register 210 for example.
These control signals have been omitted from the included timing diagrams for simplicity.
Finally, in step 910 the data is routed between the first serial data link and the first memory bank. It should be noted that step 910 has been simplified in this general description, since data is first written to a memory bank page register and then subsequently programmed into the memory bank.
Meanwhile, another write data operation is performed on a different memory bank via a different serial data link interface concurrently with the operation 902 shown. In other words, a second memory operation is concurrently performed using a second data stream that is routed between a second serial data link interface and a second memory bank. First a second data stream is received at a second one of the plurality of serial data link interfaces in step 912. The serial data link interfaces referred to in steps 912 and 902 are all part of the same memory device. In step 914 a serial data link interface status indicator corresponding to the second data link interface is updated to indicate that the second serial data link interface is being utilized. Next, the second data stream is parsed to extract a second memory bank identifier in step 916. A memory bank status indicator corresponding to the second memory bank identifier is updated to indicate that the second memory bank is being utilized in step 918 and in step 920 data is routed between the second serial data link interface and the second memory bank via the second memory bank's associated page register, as previously described in relation to the "page program" command. In FIG. 9, once the transfer of data has taken place, i. e. , the serial data link interface has received all the data to be written into the designated memory bank, the serial data link interface indicator corresponding to each serial data link interface will be reset to indicate that the associated link is now available, while the memory bank indicator will remain busy until all associated data has been programmed, after which the memory bank indicator will indicate that the associated bank has become available.
FIG. 10 comprises illustrative steps that may be performed when data is read from a memory bank concurrently with the writing of data shown in steps 902 to 910 in FIG. 9 (designated as steps 1010). FIG. 10 illustrates an example of some of the steps that may be performed in completing the concurrent memory operations diagrammed in FIG. 7. First in step 1002, a read request for data stored in a second memory bank is received from a second one of the plurality of serial data link interfaces. In step 1004, a serial data link interface status indicator corresponding to the second data link interface is updated to indicate that the second serial data link interface is being utilized. A memory bank status indicator corresponding to the second memory bank identifier is updated to indicate that the second memory bank is being utilized in step 1006. Finally, in step 1008 data is routed between the second memory bank and the second serial data link interface. One or more of the steps shown in FIG. 10 may be performed concurrently.
Returning to FIG. IB, the memory device shown includes a single data link interface 120 configuration that uses a virtual multiple link. FIG. IB can be implemented with the configuration of the input serial to parallel register 232 that has been previously described. More generally, the embodiment of FIG. IB can be implemented with the memory device 200, but with only one of the two serial data links being used. In conventional flash memory, I/O pins are occupied until an operation is complete. Therefore, no operation can be asserted during device busy status, which reduces device availability and decreases overall performance. In the example depicted in FIG. IB, any available memory bank checked by "read status" operation can be accessed after an operation has been initiated in one of the two memory banks. Subsequently, the memory device can utilize the serial data link to access available memory banks through the supplemental switch circuit. Therefore, in accordance with this aspect of the invention, a single link may be used to access multiple memory banks. This virtual multiple link configuration emulates multiple link operations using a single link.
FIG. 12 illustrates a timing diagram of a memory device with two memory banks performing memory operations using a virtual multiple link configureation in which a "page program" in bank 0 and "page read" in bank 1 are to be executed. First, a "page program" command 1202 directed at memory bank 0 is issued. The "page program" command has already been described earlier, but to recap, the "serial data input" command is first performed to load into the bank 0 page register that data to be programmed to bank 0. Subsequently, a "page program command is issued and the data is written from the page register into bank 0. When a "read status" command 1204 is issued device, the device indicates 1206 that bank 1 is "ready" (and that bank 0 is "busy"). Consequently, based on the virtual multiple link configuration in accordance with the invention, a "page read" command 1208 directed at memory bank 1 can be and is issued while memory bank 0 is busy. The "page read" command has been previously described. A "read status" command 1210 can be (and in FIG. 12 is shown to be) issued to determine the status of the memory banks. The result of the "read status" command indicates during interval 1212 that both memory bank 0 and memory bank 1 are ready. Finally, a "page read" command 1214 (for bank 1) is issued that results in the contents of the memory address corresponding to the bank 1 "page read" command to be outputted on the serial output pin (SOP). Note that while the "page program" operation on bank 0 is taking place, the serial data interface link pin SIP is available to receive the "read status" command which identifies bank 1 as "ready". Similarly, once the "page read" command on bank 1 has been initialized, the SIP pin is again available for a "read status" command, indicating that both banks 0 and 1 are now ready. As a result, the single serial data interface link can be used to access and check the status of both banks. Aspects of the virtual multiple link feature implemented in FIG. 12 illustrate that the link is available even while an earlier memory operation is pending. At least one benefit arising from this feature is the reduced pin count resulting from the virtual multiple link configuration. Another benefit is the increased performance of the memory device.
In addition, when aspects of the virtual multiple link feature are implemented with memory devices with dual or quad-link configurations, it may be desirable to consider all but one of the links as being inactive. For example, three of the four links in quad-link configuration (in FIG. 1 C) may not be used and may be designated as NC (no connection). At least one benefit of such an implementation is a reduction in the number of pins on the memory device while maintaining link flexibility and availability.
In accordance with various aspects of the invention, FIG. 13A illustrates a daisy- chain cascade configuration 1300 for serially connecting multiple memory devices 200. In particular, Device 0 is comprised of a plurality of data input ports (SIPO, SIPl), a plurality of data output ports (SOPO, SOPl), a plurality of control input ports (IPEO, IPEl), and a plurality of control output ports (OPEO, OPEl). These data and control signals are sent to the memory device 1300 from an external source (e.g., memory controller (not shown)). Moreover, in accordance with the invention, a second flash memory device (Device 1) may be comprised of the same types of ports as Device 0. Device 1 may be serially connected to Device 0. For example, Device 1 can receive data and control signals from Device 0. One or more additional devices may also be serially connected alongside Device 0 and Device 1 in a similar manner. The final device (e.g., Device 3) in the cascade configuration provides data and control signals back to the memory controller after a predetermined latency. Each memory device 200 (e.g., device 0, 1, 2, 3) outputs an echo (IPEQO, IPEQl, OPEQ0, OPEQl) of IPEO, IPEl, OPEO, and OPEl (i.e., control output ports) to the subsequent device. The previously described circuits in FIG. 2B illustrate how the signals can be passed from one device to a subsequent daisy chained device. In addition, a single clock signal is communicated to each of the plurality of serially connected memory devices. In the aforementioned cascade configuration, device operations of the cascaded memory device 1300 are the same as in a non-cascaded memory device 200. One skilled in the art will recognize that the overall latency of the memory device 1300 may be increased in a cascade configuration. For example, FIG. 14 depicts a highly-simplified timing diagram for a "page read" memory command 1402 received at memory device 1300 and directed at a memory bank in Device 2 in memory device 1300. The memory command is received at memory device 1300 and sent through Device 0 and Device 1 to Device 2. For example, the data stream corresponding to the "page read" command 1402 will be transferred from the SIPO line of Device 0 in memory device 1300 through the circuitry of Device 0 and outputted at the SOPO line of Device 0. The output of Device 0 is reflected in the simplified timing diagram in FIG. 14 on the SOPx DO output line at 1404. "SOPx DO" corresponds to serial output port 0 on Device 0. Similarly, the data stream is subsequently received at SIPx Dl on Device 1 (at 1406) and sent through Device 1 to be outputted by Device 1 on the SOPx Dl line at 1408. Next, the data stream is received at SIPx_D2 on Device 2 at 1410. In this example, since the "page read" command is directed to a memory bank in Device 2, in a manner similar to that described for the circuitry in memory device 200, the circuitry in Device 2 receives the "page read" command and controls the transfer of the requested data from a memory bank in Device 2 to the SOPx_D2 output line on Device 2 at 1412. The data outputted by Device 2 is received at Device 3 at 1414 and transferred through Device 3 and outputted from memory device 1300. One skilled in the art will recognize from the simplified timing diagram of FIG. 14 that a predetermined latency of four clock cycles resulted due to the cascading configuration.
Meanwhile, the cascade configuration allows a virtually unlimited number of devices to be connected without sacrificing device throughput. Aspects of the invention may be beneficial in the implementation of multi-chip package solutions and solid state mass storage applications. The incoming data stream in a cascaded device 1300 is similar to that of a non-cascaded memory device 200, however, the first byte of the data stream may be preceded by a one-byte device identifier. For example, a value of "0000" in the first byte may indicate Device 0, while a value of "0001" may indicate Device 1. Once skilled in the art will understand that the device identifier need not necessarily be limited to one byte, but may be increased or decreased as desired. Also, the device identifier need not necessarily be positioned as the first byte in a data stream. For example, the size of the identifier may be increased to accommodate more devices in a cascaded configuration and be positioned with the address field of the data stream.
In one embodiment in accordance with the invention, the memory device 200 uses a single monolithic 4Gb chip. In another embodiment, the memory device uses a pair of stacked chips for 8Gb. In yet another embodiment, the memory device 1300 uses a stack of four chips to make up 16Gb. A flash memory device in accordance with various aspects of the invention may be an improved solution for large nonvolatile storage applications such as solid state file storage and other portable applications desiring non- volatility. The memory device 1300 may benefit from a novel flash device cascade scheme for virtually unlimited number of linked devices to accommodate system integration with greater expandability and flexibility. The serial interface will provide additional performance improvement with higher clock rate, better signal integrity and lower power consumption. The serial interface also provides unlimited expandable I/O width without changing package configuration. Furthermore, the one-side pad architecture of a memory device in accordance with the invention, with fewer number of I/O, greatly reduces chip package size.
FIG. 13B shows another example of system implementation of device connection in daisy-chain cascade configuration using a plurality of the memory devices 1500 illustrated in FIG. 15 A. As described above with respect to FIGs. 15A and 15B, the memory devices include a single serial input port (SIP), a single serial output port (SOP), a pair of input enable (IPE) and output enable (OPE) ports, and corresponding pair of input enable echo (IPEQ) and output enable echo (OPEQ) ports. In this cascade configuration a serial clock output port (SCLKO) is added in every device. And serial clock input port name is changed to SCLKI in order to distinguish it from serial clock output port (SCLKO). Additional circuitry such as phase lock loop (PLL) or digital-phase lock loop (DLL) circuitry may be used in every device in order to match (or synchronize) any phase difference between SCLKI and SCLKO signals. . Examples of some of the operations of cascaded memory devices in for a Flash core architecture implementation are shown in Table 3 below. Table 3 lists the target device address (TDA), possible OP (operation) codes and corresponding states of the column address, row/bank address, and the input data.
Figure imgf000035_0001
Table 3 : Command Set
In some embodiments of the present invention, each device in system 1300 of FIG. 13A or in system 1310 of FIG. 13B may possess a unique device identifier that may be used as a target device address (tda) in the serial input data. When receiving the serial input data, a flash memory device may parse the target device address field in the serial input data, and determine whether the device is the target device by correlating the target device address with the unique device identification number of the device.
Table 4 shows a preferred input sequence of the input data stream in accordance with embodiments of the present invention, including the systems described in connection with FIGs. 13A and 13B. The commands, addresses, and data are serially shifted in and out of the memory device 1500, starting with the most significant bit. Serial input signal (SIP) is sampled at the rising edges of serial clock (SCLK) while Input Port Enable (IPE) is HIGH. Command sequences start with a one-byte target device address ("tda") and one-byte operation code, also referred interchangeably as a command code ("cmd" in Table 3). By starting the serial input signal with the one-byte target device address at the most significant bit, the device may parse the target device address field prior to processing any additional input data received. If the memory device is not the target device, it may transfer the serial input data to another device prior to processing, thus saving additional processing time and resources.
Figure imgf000036_0001
Table 4: Input Sequence in Byte Mode
The 1-byte TDA is shifted into the device, followed by the 1-byte cmb code. The most significant bit (MSB) starts on the SIP and each bit is latched at the rising edges of serial clock (SCLK). Depending on the command, the one-byte command code may be followed by column address bytes, row address bytes, bank address bytes, data bytes, and/or a combination or none.
In embodiments of the present invention, the signal bus on a flash device is fully multiplexed. Commands, addresses and data input/outputs may share the same pin. As an example, the command sequence normally consists of one-byte target device address latch cycles, one-byte command latch cycles, address latch cycles (e.g. 2-bytes for column addresses, and 3-bytes for row addresses) and one byte or more (up to 2,112 bytes) data input latch cycles if required. Every set of command instructions is followed by two extra clock cycles after IPE makes a HIGH to LOW transition. In the case of a daisy-chain cascaded configuration, the clock cycle delay after IPE transitions to LOW may depend on the number of cascaded devices in the configuration. In embodiments of the present invention, the serial input sequence is "byte-based", which means that IPE and SIP should be valid for the unit of 8-clock cycles. If IPE makes a HIGH to LOW transition before the completion of full byte (i.e. 8 clock cycles), the corresponding command and/or address sequences will be ignored by device. For the case of data input sequence, the last incomplete byte of input data will be ignored, but prior complete byte(s) of input data will be valid.
FIGs. 16 A, 16B, 17A, and 17B illustrate example timing diagrams relating to the input and output latch timing of serial data at memory devices of the present invention. FIG. 16A illustrates basic input latch timing consistent with the principles of the present invention. When receiving data at a serial input port (SIP), TD A/Command/ Address/Data-Inputs are asserted through the SIP port and captured on the rising edge of SCLK when CS# is LOW and IPE is HIGH. FIG. 16B is a clock diagram illustrating in detail the input sequence in byte mode. The input data must be shifted in to the device, most significant bit (MSB) first on SIP, each bit being latched at the rising edge of SCLK.
FIG. 17A illustrates basic output latch timing consistent with principles of the present invention. When sending data from a device through serial output ports (SOP), data is asserted through SOP port on the rising edge of SCLK when CS# is LOW and OPE is HIGH. The serial data output on SOP is synchronously shifted out at the rising edge of SCLK. FIG. 17B is a clock diagram illustrating in detail the output sequence in byte mode. The output data is shifted from the device, most significant bit (MSB) first on SOP, each bit being synchronized at the rising edge of SCLK. As stated earlier, the memory devices can be dual-bank memories, where each bank can be accessed by any serial link. Alternatively, in other embodiments of the invention, memory devices may include a single memory bank and single serial interface. The serial interface of the memory device greatly improves data throughput over traditional parallel interface schemes, while supporting feature-rich operations. For example, a program operation can be performed in 200μs on a (2K+64) byte page and an erase operation can be performed in 1.5ms on a (128K+4K) byte block. An on-clip write controller may be used to automate all program and erase functions including pulse repetition, where used, and internal verification and margining of data. In write-intensive systems, ECC (Error Correcting Code) with real time mapping-out algorithm may be used to enhance the extended reliability of IOOK program/erase cycles in the memory device. The usefulness of the various aspects of the invention should be apparent to one skilled in the art. The use of any and all examples or exemplary language herein (e.g., "such as") is intended merely to better illuminate the invention and does not pose a limitation on the scope of the invention unless otherwise claimed. No language in the specification should be construed as indicating any non-claimed element as essential to the practice of the invention. The present invention has sometimes been described in terms of preferred and illustrative embodiments thereof. Numerous other embodiments, modifications and variations within the scope and spirit of the appended claims will occur to persons of ordinary skill in the art from a review of this disclosure.

Claims

CLAIMS:
1. A semiconductor memory device comprising: memory; a serial data link interface configured to receive serial input data at a serial data input port, and to transfer serial data to a serial data output port; a control input for receiving an output enable signal that is used to enable the memory device to transfer the serial data to the serial data output port; and control circuitry responsive to the output enable signal that controls data transfer on the serial data output port.
2. The semiconductor memory device of claim 1 further comprising a second control input for receiving an input enable signal that is used to enable the memory device to receive the serial input data.
3. The semiconductor memory device of claim 2 further comprising a first control output for outputting a second output enable signal and a second control output for outputting a second input enable signal.
4. The semiconductor memory device of claim 1 further comprising a clock input for receiving a clock signal.
5. The semiconductor memory device of claim 1, wherein the memory comprises a plurality of memory banks.
6. The semiconductor memory device of claim 1 further comprising a control output for outputting a second output enable signal.
7. The semiconductor memory device of claim 6, wherein the second output enable signal is the first output signal delayed.
8. The semiconductor memory device of claim 6, wherein the second output enable signal is derived from the first output signal.
9. The semiconductor memory device of claim 1 , wherein the serial data link interface is further configured to convert serial input data into parallel data and to transfer the data to the memory.
10. The semiconductor memory device of claim 1 , wherein the serial data link interface is further configured to transfer data from the memory into serial output data.
11. The semiconductor memory device of claim 10, wherein the serial data link interface is further configured to convert serial input data into parallel data and parallel data into serial output data.
12. The semiconductor memory device of claim 1 , wherein the control circuitry is configured to receive instructions at the serial data input port to control the transfer of serial output data from the memory.
13. The semiconductor memory device of claim 12 further comprising a unique device identification number.
14. The semiconductor memory device of claim 13, wherein the control circuitry controls access to the memory in response to target device address corresponding to the unique device identification number associated with the device, the target device address being contained in a target device address field of the serial input data.
15. The semiconductor memory device of claim 12, wherein the control circuitry controls the transfer of the data from a location in the memory identified in an address field of the serial input data.
16. The semiconductor memory device of claim 1 , wherein the memory, the serial data link interface and the control circuitry are located within a single package having a one- side pad architecture.
17. The semiconductor memory device of claim 1 , wherein the memory comprises a non-volatile memory bank
18. The semiconductor memory device of claim 17, wherein the non-volatile memory bank is a flash memory bank.
19. The semiconductor memory device of claim 18, wherein the non- volatile memory bank is a NAND flash memory bank.
20. The semiconductor memory device of claim 1, wherein control circuitry is further responsive to a clock signal to control data transfer on the serial data output port.
21. The semiconductor memory device of claim 1, wherein the control circuitry is further configured to require an output enable signal to remain active until the data transfer on the serial output port is completed.
22. A semiconductor memory device comprising: memory; a serial data link interface configured to receive serial input data at a serial data input port, and to transfer serial data to a serial data output port; a first control input for receiving an output enable signal that is used to enable the memory device to transfer the serial data to the serial data output port; a second control input for receiving an input enable signal that is used to enable the memory device to receive the serial input data; a clock input for receiving a clock signal; and control circuitry responsive to the output enable signal that controls data transfer on the serial data output port and to the input enable signal that enables the device to receive the serial input data.
23. The semiconductor memory device of claim 22, wherein the first control input, the second control input, the serial data input port, and the serial data output port are configured to be synchronized with the clock signal.
24. The semiconductor memory device of claim 23, wherein the first control input, the second control input, the serial data input port, and the serial data output port are configured to be synchronized at a double data rate with the rising and falling edges of clock signal.
25. The semiconductor memory device of claim 22, wherein the control circuitry is further responsive to the clock signal to enable the device to receive the serial input data.
26. The semiconductor memory device of claim 22, wherein the control circuitry is configured to require an input enable signal to remain active until a target device address and a command instruction is received.
27. The semiconductor memory device of claim 26, wherein the control circuitry is further configured to require an input enable signal to remain active until a row address is received.
28. The semiconductor memory device of claim 26, wherein the control circuitry is further configured to require an input enable signal to remain active until a column address is received.
29. The semiconductor memory device of claim 26, wherein the control circuitry is further configured to require an input enable signal to remain active until a row address instruction, a column address, and data is received.
30. A method of controlling data transfer from a serial link interface in a semiconductor memory device, the method comprising: receiving an output enable signal at a control input; enabling the output of serial output data based on the output enable signal; and sending a serial output data stream from the serial data link interface.
31. The method of claim 30, wherein the method further comprises: transferring parallel data between the memory and the serial data link interface; and converting the parallel data into serial output data prior to sending the serial output data stream from the serial data link interface.
32. The method of claim 30, wherein the semiconductor memory device is a flash memory device.
33. The method of claim 30, wherein the flash memory device is a NAND device.
34. A flash memory system having a plurality of serially connected flash memory devices comprising: a first flash memory device having a serial data input port, a serial data output port, and a control input port, the first flash memory device configured to receive serial input data and an output enable signal from an external source device, and to send serial output data based on the output enable signal; and a second flash memory device having a serial data input port, the second flash memory device configured to receive serial input data from the first flash memory device.
35. The flash memory system of claim 34 wherein: the first flash memory device further includes a control output port, and is configured to send a second output enable signal; and the second flash memory device further includes a serial data output port and a control input port, and is configured to receive the second output enable signal from the control output port of the first device.
36. The flash memory system of claim 35, wherein the second output enable signal is the first input signal delayed.
37. The flash memory system of claim 35, wherein the second output enable signal is derived from the first output enable signal.
38. The flash memory system of claim 35, wherein the second flash memory device further includes a control output port and is further configured to send serial output data and a third output enable signal to an external target device.
39. The flash memory system of claim 34, wherein the external source device is a controller.
40. The flash memory system of claim 34, wherein the external source device is a flash memory device.
41. The flash memory system of claim 34, wherein: the first flash memory device further includes a second control input port and a second control output port, and is configured to receive an input enable signal from an external source device, and to send a second input enable signal; and the second flash memory device further includes a second control input port, and is configured to receive the second input enable signal from the data first flash memory device.
42. The flash memory system of claim 34, wherein a single clock signal is communicated in a cascading signal to each flash memory device of the plurality of serially connected flash memory devices.
43. The flash memory system of claim 34, wherein each of the plurality of flash memory devices further include: a flash memory bank a serial data link interface configured to receive serial input data at an serial data input port and transfer the serial input data to the memory bank, and to transfer serial output data to a serial data output port; and control circuitry that controls data transfer between the serial data link interface and the flash memory bank, and between the serial data link interface and the serial data output port.
44. The flash memory system of claim 43, wherein the flash memory bank is a NAND flash memory.
PCT/CA2006/001609 2005-09-30 2006-09-29 Memory with output control WO2007036050A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
JP2008532552A JP5193045B2 (en) 2005-09-30 2006-09-29 Memory with output controller
KR1020127027496A KR101260632B1 (en) 2005-09-30 2006-09-29 Memory with output control
KR1020087010560A KR101293365B1 (en) 2005-09-30 2006-09-29 Memory with output control
EP06790773A EP1932158A4 (en) 2005-09-30 2006-09-29 Memory with output control

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
US72236805P 2005-09-30 2005-09-30
US60/722,368 2005-09-30
US11/324,023 US7652922B2 (en) 2005-09-30 2005-12-30 Multiple independent serial link memory
US11/324,023 2005-12-30
US84779006P 2006-09-27 2006-09-27
US60/847,790 2006-09-27

Publications (2)

Publication Number Publication Date
WO2007036050A1 true WO2007036050A1 (en) 2007-04-05
WO2007036050B1 WO2007036050B1 (en) 2007-05-24

Family

ID=37899332

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CA2006/001609 WO2007036050A1 (en) 2005-09-30 2006-09-29 Memory with output control

Country Status (6)

Country Link
US (14) US7515471B2 (en)
EP (1) EP1932158A4 (en)
JP (1) JP5193045B2 (en)
KR (2) KR101260632B1 (en)
TW (2) TWI543185B (en)
WO (1) WO2007036050A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2011134051A1 (en) * 2010-04-26 2011-11-03 Mosaid Technologies Incorporated Serially connected memory having subdivided data interface
WO2011150496A1 (en) * 2010-05-31 2011-12-08 Mosaid Technologies Incoporated High speed interface for daisy-chained devices
JP2019505910A (en) * 2016-01-11 2019-02-28 マイクロン テクノロジー,インク. Apparatus and method for simultaneous access of multiple partitions of non-volatile memory

Families Citing this family (92)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9010645B2 (en) 2003-06-13 2015-04-21 Michael Arnouse Portable computing system and portable computer for use with same
KR100697270B1 (en) * 2004-12-10 2007-03-21 삼성전자주식회사 Low power multiple chip semiconductor memory device and chip enable method thereof
US20070076502A1 (en) 2005-09-30 2007-04-05 Pyeon Hong B Daisy chain cascading devices
WO2007036050A1 (en) * 2005-09-30 2007-04-05 Mosaid Technologies Incorporated Memory with output control
US7652922B2 (en) * 2005-09-30 2010-01-26 Mosaid Technologies Incorporated Multiple independent serial link memory
US11948629B2 (en) 2005-09-30 2024-04-02 Mosaid Technologies Incorporated Non-volatile memory device with concurrent bank operations
JP2007172332A (en) * 2005-12-22 2007-07-05 Sanyo Electric Co Ltd Memory control circuit and memory control method
JP2007172333A (en) * 2005-12-22 2007-07-05 Sanyo Electric Co Ltd Bus address selection circuit and method of selecting bus address
US7904639B2 (en) 2006-08-22 2011-03-08 Mosaid Technologies Incorporated Modular command structure for memory and memory system
US7817470B2 (en) 2006-11-27 2010-10-19 Mosaid Technologies Incorporated Non-volatile memory serial core architecture
US7613049B2 (en) * 2007-01-08 2009-11-03 Macronix International Co., Ltd Method and system for a serial peripheral interface
US8122202B2 (en) 2007-02-16 2012-02-21 Peter Gillingham Reduced pin count interface
US8086785B2 (en) 2007-02-22 2011-12-27 Mosaid Technologies Incorporated System and method of page buffer operation for memory devices
WO2008101316A1 (en) 2007-02-22 2008-08-28 Mosaid Technologies Incorporated Apparatus and method for using a page buffer of a memory device as a temporary cache
US7688652B2 (en) * 2007-07-18 2010-03-30 Mosaid Technologies Incorporated Storage of data in memory via packet strobing
US7889578B2 (en) * 2007-10-17 2011-02-15 Mosaid Technologies Incorporated Single-strobe operation of memory devices
US8825939B2 (en) * 2007-12-12 2014-09-02 Conversant Intellectual Property Management Inc. Semiconductor memory device suitable for interconnection in a ring topology
KR20100106410A (en) 2007-12-21 2010-10-01 모사이드 테크놀로지스 인코퍼레이티드 Non-volatile semiconductor memory device with power saving feature
US7660177B2 (en) * 2007-12-21 2010-02-09 Silicon Storage Technology, Inc. Non-volatile memory device having high speed serial interface
US8291248B2 (en) 2007-12-21 2012-10-16 Mosaid Technologies Incorporated Non-volatile semiconductor memory device with power saving feature
US10235323B2 (en) 2008-02-13 2019-03-19 Michael Arnouse Portable computing system and portable computer for use with same
US11113228B2 (en) 2008-02-13 2021-09-07 Arnouse Digital Devices Corporation Portable computing system and portable computer for use with same
USRE49124E1 (en) 2008-02-13 2022-07-05 Arnouse Digital Devices Corp. Mobile data center
WO2010002943A1 (en) * 2008-07-01 2010-01-07 Lsi Corporation Methods and apparatus for interfacing between a flash memory controller and a flash memory array
US8139390B2 (en) * 2008-07-08 2012-03-20 Mosaid Technologies Incorporated Mixed data rates in memory devices and systems
US8181056B2 (en) * 2008-09-30 2012-05-15 Mosaid Technologies Incorporated Serial-connected memory system with output delay adjustment
US8161313B2 (en) * 2008-09-30 2012-04-17 Mosaid Technologies Incorporated Serial-connected memory system with duty cycle correction
CN102165529B (en) 2008-09-30 2014-12-31 考文森智财管理公司 Serial-connected memory system with output delay adjustment
US8134852B2 (en) * 2008-10-14 2012-03-13 Mosaid Technologies Incorporated Bridge device architecture for connecting discrete memory devices to a system
US7957173B2 (en) * 2008-10-14 2011-06-07 Mosaid Technologies Incorporated Composite memory having a bridging device for connecting discrete memory devices to a system
US8549209B2 (en) * 2008-11-04 2013-10-01 Mosaid Technologies Incorporated Bridging device having a configurable virtual page size
US20100115172A1 (en) * 2008-11-04 2010-05-06 Mosaid Technologies Incorporated Bridge device having a virtual page buffer
KR101014149B1 (en) * 2008-11-13 2011-02-14 (주)인디링스 Controller for solid state disk of controlling access to memory bank
US8825940B1 (en) 2008-12-02 2014-09-02 Siliconsystems, Inc. Architecture for optimizing execution of storage access commands
US8880970B2 (en) * 2008-12-23 2014-11-04 Conversant Intellectual Property Management Inc. Error detection method and a system including one or more memory devices
US9176859B2 (en) * 2009-01-07 2015-11-03 Siliconsystems, Inc. Systems and methods for improving the performance of non-volatile memory operations
US10079048B2 (en) * 2009-03-24 2018-09-18 Western Digital Technologies, Inc. Adjusting access of non-volatile semiconductor memory based on access time
JP5564197B2 (en) * 2009-04-23 2014-07-30 株式会社メガチップス MEMORY CONTROL DEVICE, SEMICONDUCTOR MEMORY DEVICE, MEMORY SYSTEM, AND MEMORY CONTROL METHOD
US9158727B2 (en) * 2009-05-01 2015-10-13 Analog Devices, Inc. Addressable integrated circuit and method thereof
JP2010262698A (en) * 2009-05-07 2010-11-18 Sanyo Electric Co Ltd Nonvolatile semiconductor memory device
DE112010002750T5 (en) 2009-06-29 2013-01-31 Mosaid Technologies Incorporated Bridge device with a clock domain with configurable frequency
US8521980B2 (en) * 2009-07-16 2013-08-27 Mosaid Technologies Incorporated Simultaneous read and write data transfer
DE112009005490T5 (en) 2009-12-31 2013-01-24 Micron Technology, Inc. Method for a phase change memory matrix
US8582382B2 (en) * 2010-03-23 2013-11-12 Mosaid Technologies Incorporated Memory system having a plurality of serially connected devices
US8843692B2 (en) 2010-04-27 2014-09-23 Conversant Intellectual Property Management Inc. System of interconnected nonvolatile memories having automatic status packet
CN102971795A (en) * 2010-05-07 2013-03-13 莫塞德技术公司 Method and apparatus for concurrently reading a plurality of memory devices using a single buffer
US8441873B2 (en) * 2010-08-31 2013-05-14 Terry Grunzke Memory devices and methods of operating memory
CN103229155B (en) * 2010-09-24 2016-11-09 德克萨斯存储系统股份有限公司 high-speed memory system
JP5323170B2 (en) * 2011-12-05 2013-10-23 ウィンボンド エレクトロニクス コーポレーション Nonvolatile semiconductor memory and data reading method thereof
US8825967B2 (en) 2011-12-08 2014-09-02 Conversant Intellectual Property Management Inc. Independent write and read control in serially-connected devices
US8797799B2 (en) * 2012-01-05 2014-08-05 Conversant Intellectual Property Management Inc. Device selection schemes in multi chip package NAND flash memory system
US10101769B2 (en) 2012-04-10 2018-10-16 Michael Arnouse Mobile data center
US9336112B2 (en) * 2012-06-19 2016-05-10 Apple Inc. Parallel status polling of multiple memory devices
CN103514067A (en) * 2012-06-28 2014-01-15 鸿富锦精密工业(深圳)有限公司 Memory bank
US9471484B2 (en) 2012-09-19 2016-10-18 Novachips Canada Inc. Flash memory controller having dual mode pin-out
KR20150106399A (en) * 2012-11-09 2015-09-21 노바칩스 캐나다 인크. Method and apparatus for pll locking control in daisy chained memory system
CN103049408B (en) * 2012-12-28 2015-06-17 苏州国芯科技有限公司 Multi-interface SRAM (static random access memory) read-write control circuit and multi-interface SRAM read-write control method
JP2015197859A (en) * 2014-04-02 2015-11-09 株式会社東芝 Memory controller, semiconductor storage apparatus, and memory controller control method
US9691452B2 (en) * 2014-08-15 2017-06-27 Micron Technology, Inc. Apparatuses and methods for concurrently accessing different memory planes of a memory
KR20160117087A (en) * 2015-03-31 2016-10-10 에스케이하이닉스 주식회사 Semiconductor device
US10013389B2 (en) 2015-06-09 2018-07-03 Avago Technologies General Ip (Singapore) Pte. Ltd. Automatic cascaded address selection
US9842651B2 (en) 2015-11-25 2017-12-12 Sunrise Memory Corporation Three-dimensional vertical NOR flash thin film transistor strings
US11120884B2 (en) 2015-09-30 2021-09-14 Sunrise Memory Corporation Implementing logic function and generating analog signals using NOR memory strings
US9892800B2 (en) 2015-09-30 2018-02-13 Sunrise Memory Corporation Multi-gate NOR flash thin-film transistor strings arranged in stacked horizontal active strips with vertical control gates
US10162558B2 (en) * 2015-10-30 2018-12-25 Micron Technology, Inc. Data transfer techniques for multiple devices on a shared bus
US9812180B2 (en) * 2016-01-18 2017-11-07 Hare Krishna Verma Programmable logic accelerator in system on chip
KR20170089069A (en) * 2016-01-25 2017-08-03 에스케이하이닉스 주식회사 Memory system and operation method for the same
US10620879B2 (en) * 2017-05-17 2020-04-14 Macronix International Co., Ltd. Write-while-read access method for a memory device
CN111033625B (en) 2017-06-20 2024-02-06 日升存储公司 Three-dimensional NOR memory array architecture and method of fabrication
US10692874B2 (en) 2017-06-20 2020-06-23 Sunrise Memory Corporation 3-dimensional NOR string arrays in segmented stacks
US10608008B2 (en) 2017-06-20 2020-03-31 Sunrise Memory Corporation 3-dimensional nor strings with segmented shared source regions
JP2019057336A (en) * 2017-09-19 2019-04-11 株式会社東芝 Semiconductor integrated circuit
KR20190040598A (en) * 2017-10-11 2019-04-19 에스케이하이닉스 주식회사 Controller and operation method thereof
DE102017125156A1 (en) * 2017-10-26 2019-05-02 Infineon Technologies Ag Apparatus and method for processing radar signals
US10438656B2 (en) * 2017-12-18 2019-10-08 Intel Corporation System and method for performing a concurrent multiple page read of a memory array
JP7223503B2 (en) * 2018-02-28 2023-02-16 ラピスセミコンダクタ株式会社 SERIAL INTERFACE CIRCUIT, SEMICONDUCTOR DEVICE, AND SERIAL-PARALLEL CONVERSION METHOD
JP2019215662A (en) * 2018-06-12 2019-12-19 株式会社日立製作所 Nonvolatile memory device and interface setting method
TWI713195B (en) 2018-09-24 2020-12-11 美商森恩萊斯記憶體公司 Wafer bonding in fabrication of 3-dimensional nor memory circuits and integrated circuit formed therefrom
US11670620B2 (en) 2019-01-30 2023-06-06 Sunrise Memory Corporation Device with embedded high-bandwidth, high-capacity memory using wafer bonding
KR20200098009A (en) 2019-02-11 2020-08-20 삼성전자주식회사 Nonvolatile memory device and operation method thereof
WO2021127218A1 (en) 2019-12-19 2021-06-24 Sunrise Memory Corporation Process for preparing a channel region of a thin-film transistor
CN115413367A (en) 2020-02-07 2022-11-29 日升存储公司 High capacity memory circuit with low effective delay
WO2021173209A1 (en) * 2020-02-24 2021-09-02 Sunrise Memory Corporation High capacity memory module including wafer-section memory circuit
US11894075B2 (en) 2020-08-27 2024-02-06 Yangtze Memory Technologies Co. Ltd. Non-destructive mode cache programming in NAND flash memory devices
WO2022041033A1 (en) * 2020-08-27 2022-03-03 Yangtze Memory Technologies Co., Ltd. Non-destructive mode cache programming in nand flash memory devices
US11626149B2 (en) * 2020-09-15 2023-04-11 Integrated Silicon Solution, (Cayman) Inc. SPI NOR memory with optimized read and program operation
WO2022108848A1 (en) 2020-11-17 2022-05-27 Sunrise Memory Corporation Methods for reducing disturb errors by refreshing data alongside programming or erase operations
TWI749888B (en) * 2020-11-20 2021-12-11 智原科技股份有限公司 Ddr memory system and associated gate signal controlling circuit
KR20220077400A (en) 2020-12-02 2022-06-09 삼성전자주식회사 Nonvolatile memory device, memory system and operationg method thereof
US11848056B2 (en) 2020-12-08 2023-12-19 Sunrise Memory Corporation Quasi-volatile memory with enhanced sense amplifier operation
TW202310429A (en) 2021-07-16 2023-03-01 美商日升存儲公司 3-dimensional memory string array of thin-film ferroelectric transistors
US11757610B1 (en) * 2022-04-18 2023-09-12 Nxp B.V. Low phase noise clock recovery over a data connection

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5872994A (en) * 1995-11-10 1999-02-16 Nec Corporation Flash memory incorporating microcomputer having on-board writing function
US20040019736A1 (en) * 2002-07-23 2004-01-29 Dug-Soo Kim Portable flash memory with extended memory capacity
US20040039854A1 (en) * 1998-03-02 2004-02-26 Lexar Media, Inc. Flash memory card with enhanced operating mode detection and user-friendly interfacing system
US20050160218A1 (en) * 2004-01-20 2005-07-21 Sun-Teck See Highly integrated mass storage device with an intelligent flash controller
US20050213421A1 (en) * 2002-11-28 2005-09-29 Salvatore Polizzi Non-volatile memory device architecture, for instance a flash kind, having a serial communication interface

Family Cites Families (303)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3249270A (en) 1965-05-03 1966-05-03 Mister Hanger Inc Garment support means
US4174536A (en) * 1977-01-21 1979-11-13 Massachusetts Institute Of Technology Digital communications controller with firmware control
JPS58169383A (en) * 1982-03-30 1983-10-05 Fujitsu Ltd Semiconductor storage device
US4617566A (en) 1983-12-15 1986-10-14 Teleplex Corporation Addressable-port, daisy chain telemetry system with self-test capability
JPS60193193A (en) * 1984-03-13 1985-10-01 Toshiba Corp Memory lsi
EP0179605B1 (en) 1984-10-17 1992-08-19 Fujitsu Limited Semiconductor memory device having a serial data input circuit and a serial data output circuit
US4683555A (en) 1985-01-22 1987-07-28 Texas Instruments Incorporated Serial accessed semiconductor memory with reconfigureable shift registers
US4714536A (en) 1985-08-26 1987-12-22 Varian Associates, Inc. Planar magnetron sputtering device with combined circumferential and radial movement of magnetic fields
US4730308A (en) 1985-10-04 1988-03-08 International Business Machines Corporation Interface between a computer bus and a serial packet link
JPS6289149A (en) 1985-10-15 1987-04-23 Agency Of Ind Science & Technol Multi-port memory system
JPS62152050A (en) * 1985-12-26 1987-07-07 Nec Corp Semiconductor memory
JP2728395B2 (en) * 1986-09-26 1998-03-18 株式会社日立製作所 Semiconductor storage device
JPS63113624A (en) * 1986-10-30 1988-05-18 Tokyo Electric Co Ltd Printer interface for electronic scale
JP2764908B2 (en) 1988-02-04 1998-06-11 日本電気株式会社 Cascade buffer circuit
DE69030858T2 (en) 1989-03-15 1998-01-29 Oki Electric Ind Co Ltd SERIAL INPUT PARALLEL OUTPUT CONVERSION SWITCHING
DE69034227T2 (en) 1989-04-13 2007-05-03 Sandisk Corp., Sunnyvale EEprom system with block deletion
JPH02282989A (en) 1989-04-25 1990-11-20 Sony Corp Memory control circuit
US5126808A (en) 1989-10-23 1992-06-30 Advanced Micro Devices, Inc. Flash EEPROM array with paged erase architecture
US5175819A (en) 1990-03-28 1992-12-29 Integrated Device Technology, Inc. Cascadable parallel to serial converter using tap shift registers and data shift registers while receiving input data from FIFO buffer
US5243703A (en) 1990-04-18 1993-09-07 Rambus, Inc. Apparatus for synchronously generating clock signals in a data processing system
IL96808A (en) 1990-04-18 1996-03-31 Rambus Inc Integrated circuit i/o using a high performance bus interface
US5204669A (en) 1990-08-30 1993-04-20 Datacard Corporation Automatic station identification where function modules automatically initialize
US5319598A (en) 1990-12-10 1994-06-07 Hughes Aircraft Company Nonvolatile serially programmable devices
US5132635A (en) 1991-03-05 1992-07-21 Ast Research, Inc. Serial testing of removable circuit boards on a backplane bus
US5249270A (en) 1991-03-29 1993-09-28 Echelon Corporation Development system protocol
US5663901A (en) 1991-04-11 1997-09-02 Sandisk Corporation Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems
JPH0776942B2 (en) 1991-04-22 1995-08-16 インターナショナル・ビジネス・マシーンズ・コーポレイション Multiprocessor system and data transmission device thereof
US5237218A (en) * 1991-05-03 1993-08-17 Lattice Semiconductor Corporation Structure and method for multiplexing pins for in-system programming
JP3001679B2 (en) 1991-07-19 2000-01-24 出光興産株式会社 Lubricating oil composition for two-stroke engine or rotary engine
US5430859A (en) 1991-07-26 1995-07-04 Sundisk Corporation Solid state memory system including plural memory chips and a serialized bus
US6230233B1 (en) 1991-09-13 2001-05-08 Sandisk Corporation Wear leveling techniques for flash EEPROM systems
US5361227A (en) 1991-12-19 1994-11-01 Kabushiki Kaisha Toshiba Non-volatile semiconductor memory device and memory system using the same
KR950000761B1 (en) 1992-01-15 1995-01-28 삼성전자 주식회사 Apparatus for synchronizing serial input signals
JPH05210981A (en) * 1992-01-30 1993-08-20 Nec Ic Microcomput Syst Ltd Semiconductor memory
US5313096A (en) 1992-03-16 1994-05-17 Dense-Pac Microsystems, Inc. IC chip package having chip attached to and wire bonded within an overlying substrate
JP3088180B2 (en) 1992-03-26 2000-09-18 日本電気アイシーマイコンシステム株式会社 Serial input interface circuit
US5592415A (en) 1992-07-06 1997-01-07 Hitachi, Ltd. Non-volatile semiconductor memory
KR950012019B1 (en) * 1992-10-02 1995-10-13 삼성전자주식회사 Data output buffer of semiconductor memory device
JP3400824B2 (en) * 1992-11-06 2003-04-28 三菱電機株式会社 Semiconductor storage device
KR960000616B1 (en) 1993-01-13 1996-01-10 삼성전자주식회사 Non-volatile semiconductor memory device
US5343437A (en) 1993-02-19 1994-08-30 Motorola Inc. Memory having nonvolatile and volatile memory banks
JPH06275069A (en) 1993-03-20 1994-09-30 Hitachi Ltd Serial memory
US5509134A (en) 1993-06-30 1996-04-16 Intel Corporation Method and apparatus for execution of operations in a flash memory array
US5519847A (en) 1993-06-30 1996-05-21 Intel Corporation Method of pipelining sequential writes in a flash memory
US5365484A (en) 1993-08-23 1994-11-15 Advanced Micro Devices, Inc. Independent array grounds for flash EEPROM array with paged erase architechture
JPH0793219A (en) 1993-09-20 1995-04-07 Olympus Optical Co Ltd Information processor
US5602780A (en) 1993-10-20 1997-02-11 Texas Instruments Incorporated Serial to parallel and parallel to serial architecture for a RAM based FIFO memory
SG49632A1 (en) 1993-10-26 1998-06-15 Intel Corp Programmable code store circuitry for a nonvolatile semiconductor memory device
US5452259A (en) 1993-11-15 1995-09-19 Micron Technology Inc. Multiport memory with pipelined serial input
US5475854A (en) 1994-01-28 1995-12-12 Vlsi Technology, Inc. Serial bus I/O system and method for serializing interrupt requests and DMA requests in a computer system
US5404460A (en) 1994-01-28 1995-04-04 Vlsi Technology, Inc. Method for configuring multiple identical serial I/O devices to unique addresses through a serial bus
US5596724A (en) 1994-02-04 1997-01-21 Advanced Micro Devices Input/output data port with a parallel and serial interface
JPH07254342A (en) * 1994-03-15 1995-10-03 Fuji Electric Co Ltd Thermal overload relay
JPH07254292A (en) 1994-03-15 1995-10-03 Mitsubishi Electric Corp Non-volatile memory and microcomputer using the same memory
US5666557A (en) 1994-06-16 1997-09-09 Cassidy; Bruce Michael Method and apparatus for automatically assigning device identifiers on a parallel data bus
DE4429433C1 (en) 1994-08-19 1995-10-26 Siemens Ag Address association method for modular stored program controller
US5473566A (en) 1994-09-12 1995-12-05 Cirrus Logic, Inc. Memory architecture and devices, systems and methods utilizing the same
KR0142367B1 (en) 1995-02-04 1998-07-15 김광호 Erase verifying circuit for nonvolatile semiconductor memory having dolumn redundancy
US5636342A (en) 1995-02-17 1997-06-03 Dell Usa, L.P. Systems and method for assigning unique addresses to agents on a system management bus
JP3150864B2 (en) 1995-02-27 2001-03-26 三菱電機株式会社 ATM communication network system and ATM communication device
US5878240A (en) 1995-05-11 1999-03-02 Lucent Technologies, Inc. System and method for providing high speed memory access in a multiprocessor, multimemory environment
US5729683A (en) 1995-05-18 1998-03-17 Compaq Computer Corporation Programming memory devices through the parallel port of a computer system
JPH0922393A (en) * 1995-07-06 1997-01-21 Mitsubishi Electric Corp One-chip flash memory device provided with communication function
US5598374A (en) 1995-07-14 1997-01-28 Cirrus Logic, Inc. Pipeland address memories, and systems and methods using the same
US5594694A (en) 1995-07-28 1997-01-14 Micron Quantum Devices, Inc. Memory circuit with switch for selectively connecting an input/output pad directly to a nonvolatile memory cell
US6728851B1 (en) 1995-07-31 2004-04-27 Lexar Media, Inc. Increasing the memory performance of flash memory devices by writing sectors simultaneously to multiple flash memory devices
US5845313A (en) 1995-07-31 1998-12-01 Lexar Direct logical block addressing flash memory mass storage architecture
JP2817672B2 (en) * 1995-08-11 1998-10-30 日本電気株式会社 Semiconductor memory
US5742840A (en) 1995-08-16 1998-04-21 Microunity Systems Engineering, Inc. General purpose, multiple precision parallel operation, programmable media processor
US5812796A (en) 1995-08-18 1998-09-22 General Magic, Inc. Support structures for an intelligent low power serial bus
KR0164395B1 (en) * 1995-09-11 1999-02-18 김광호 Semiconductor memory device and its read/write method
US5835935A (en) 1995-09-13 1998-11-10 Lexar Media, Inc. Method of and architecture for controlling system data with automatic wear leveling in a semiconductor non-volatile mass storage memory
JPH0991197A (en) 1995-09-22 1997-04-04 Sharp Corp Data transfer controller
JPH09115286A (en) 1995-10-17 1997-05-02 Hitachi Ltd Multi-port memory
TW307869B (en) 1995-12-20 1997-06-11 Toshiba Co Ltd Semiconductor memory
KR100197563B1 (en) 1995-12-27 1999-06-15 윤종용 Digital delay synchronous loop circuit using synchronous delay line
KR100211760B1 (en) 1995-12-28 1999-08-02 윤종용 Data i/o path control circuit of semiconductor memory device having multi-bank structure
KR0170723B1 (en) 1995-12-29 1999-03-30 김광호 Semiconductor memory device having duale bank
US5828899A (en) 1996-01-04 1998-10-27 Compaq Computer Corporation System for peripheral devices recursively generating unique addresses based on the number of devices connected dependent upon the relative position to the port
KR100359414B1 (en) 1996-01-25 2003-01-24 동경 엘렉트론 디바이스 주식회사 Data reading method and memory controlling apparatus
WO1997030395A1 (en) 1996-02-16 1997-08-21 Hitachi, Ltd. Multiport memory and data processor making access to it
US7166495B2 (en) 1996-02-20 2007-01-23 Micron Technology, Inc. Method of fabricating a multi-die semiconductor package assembly
JPH09231740A (en) 1996-02-21 1997-09-05 Nec Corp Semiconductor memory
US5809070A (en) 1996-02-27 1998-09-15 Flat Connections, Inc. High speed data communications using multiple low speed modems
US5860080A (en) 1996-03-19 1999-01-12 Apple Computer, Inc. Multicasting system for selecting a group of memory devices for operation
US5737544A (en) 1996-04-08 1998-04-07 Vlsi Technology, Inc. Link system controller interface linking a PCI bus to multiple other buses
US5838631A (en) 1996-04-19 1998-11-17 Integrated Device Technology, Inc. Fully synchronous pipelined ram
US6128639A (en) * 1996-06-28 2000-10-03 Cray Research, Inc. Array address and loop alignment calculations
US5938750A (en) 1996-06-28 1999-08-17 Intel Corporation Method and apparatus for a memory card bus design
US5906978A (en) * 1996-08-14 1999-05-25 Hemocleanse, Inc. Method for iron delivery to a patient by transfer from dialysate
US5815458A (en) 1996-09-06 1998-09-29 Micron Technology, Inc. System and method for writing data to memory cells so as to enable faster reads of the data using dual wordline drivers
JP3451576B2 (en) 1996-09-20 2003-09-29 株式会社日立製作所 Information processing system
DE69629598T2 (en) * 1996-09-26 2004-06-24 Mitsubishi Denki K.K. SYNCHRONOUS MEMORY DEVICE SEMICONDUCTOR
US5941974A (en) 1996-11-29 1999-08-24 Motorola, Inc. Serial interface with register selection which uses clock counting, chip select pulsing, and no address bits
US6493347B2 (en) 1996-12-16 2002-12-10 Juniper Networks, Inc. Memory organization in a switching device
US6075743A (en) 1996-12-26 2000-06-13 Rambus Inc. Method and apparatus for sharing sense amplifiers between memory banks
KR100243335B1 (en) 1996-12-31 2000-02-01 김영환 Daisy chain type memory device having refresh circuit
KR100272037B1 (en) 1997-02-27 2000-12-01 니시무로 타이죠 Non volatile simiconductor memory
JPH10262020A (en) 1997-03-18 1998-09-29 Fujitsu Ltd Line multiplexing system
US5900021A (en) 1997-04-04 1999-05-04 United Memories, Inc. Pad input select circuit for use with bond options
KR100258859B1 (en) * 1997-04-30 2000-06-15 김영환 Data output buffer of memory
US5966723A (en) * 1997-05-16 1999-10-12 Intel Corporation Serial programming mode for non-volatile memory
US5964857A (en) * 1997-05-30 1999-10-12 Quality Semiconductor, Inc. Priority encoder for a content addressable memory system
JPH1166874A (en) * 1997-08-08 1999-03-09 Mitsubishi Electric Corp Nonvoltatile semiconductor storage device
US6442644B1 (en) 1997-08-11 2002-08-27 Advanced Memory International, Inc. Memory system having synchronous-link DRAM (SLDRAM) devices and controller
GB2329792A (en) 1997-08-20 1999-03-31 Nokia Telecommunications Oy Identification signals enable a transceiver module to correctly configure itself to an attached functional module
JPH1166841A (en) 1997-08-22 1999-03-09 Mitsubishi Electric Corp Semiconductor storage device
US6253292B1 (en) 1997-08-22 2001-06-26 Seong Tae Jhang Distributed shared memory multiprocessor system based on a unidirectional ring bus using a snooping scheme
KR100240873B1 (en) 1997-08-26 2000-01-15 윤종용 Serial interface unit having the same register for reception/transmission
US6134240A (en) 1997-09-10 2000-10-17 Voloshin; Moshe Chip address allocation through a serial data ring on a stackable repeater
JP4039532B2 (en) 1997-10-02 2008-01-30 株式会社ルネサステクノロジ Semiconductor integrated circuit device
US6378018B1 (en) 1997-10-10 2002-04-23 Intel Corporation Memory device and system including a low power interface
US5937425A (en) 1997-10-16 1999-08-10 M-Systems Flash Disk Pioneers Ltd. Flash file system optimized for page-mode flash technologies
US6148364A (en) 1997-12-30 2000-11-14 Netlogic Microsystems, Inc. Method and apparatus for cascading content addressable memory devices
JPH11224492A (en) 1997-11-06 1999-08-17 Toshiba Corp Semiconductor memory, non-volatile semiconductor memory, and flash memory
JP3532747B2 (en) 1997-12-09 2004-05-31 富士通株式会社 Ferroelectric storage device, flash memory, and nonvolatile random access memory
US6102963A (en) * 1997-12-29 2000-08-15 Vantis Corporation Electrically erasable and reprogrammable, nonvolatile integrated storage device with in-system programming and verification (ISPAV) capabilities for supporting in-system reconfiguring of PLD's
US6002638A (en) 1998-01-20 1999-12-14 Microchip Technology Incorporated Memory device having a switchable clock output and method therefor
US6453365B1 (en) 1998-02-11 2002-09-17 Globespanvirata, Inc. Direct memory access controller having decode circuit for compact instruction format
US6016270A (en) 1998-03-06 2000-01-18 Alliance Semiconductor Corporation Flash memory architecture that utilizes a time-shared address bus scheme and separate memory cell access paths for simultaneous read/write operations
US6085290A (en) 1998-03-10 2000-07-04 Nexabit Networks, Llc Method of and apparatus for validating data read out of a multi port internally cached dynamic random access memory (AMPIC DRAM)
US6430719B1 (en) * 1998-06-12 2002-08-06 Stmicroelectronics, Inc. General port capable of implementing the JTAG protocol
US6125072A (en) 1998-07-21 2000-09-26 Seagate Technology, Inc. Method and apparatus for contiguously addressing a memory system having vertically expanded multiple memory arrays
US6144576A (en) 1998-08-19 2000-11-07 Intel Corporation Method and apparatus for implementing a serial memory architecture
JP2000082982A (en) 1998-09-03 2000-03-21 Nec Corp Array antenna reception device
JP2000163969A (en) 1998-09-16 2000-06-16 Fujitsu Ltd Semiconductor storage
US5995417A (en) 1998-10-20 1999-11-30 Advanced Micro Devices, Inc. Scheme for page erase and erase verify in a non-volatile memory array
US5995405A (en) 1998-10-27 1999-11-30 Micron Technology, Inc. Memory module with flexible serial presence detect configuration
JP4601737B2 (en) 1998-10-28 2010-12-22 株式会社東芝 Memory embedded logic LSI
JP2000149564A (en) 1998-10-30 2000-05-30 Mitsubishi Electric Corp Semiconductor memory device
US6216178B1 (en) 1998-11-16 2001-04-10 Infineon Technologies Ag Methods and apparatus for detecting the collision of data on a data bus in case of out-of-order memory accesses of different times of memory access execution
US6304921B1 (en) 1998-12-07 2001-10-16 Motorola Inc. System for serial peripheral interface with embedded addressing circuit for providing portion of an address for peripheral devices
KR100284742B1 (en) 1998-12-28 2001-04-02 윤종용 Memory device with the minimum number of I / O sense amplifiers
JP2000207889A (en) * 1999-01-14 2000-07-28 Nec Eng Ltd Serial memory
US6255828B1 (en) 1999-02-19 2001-07-03 Eubanks Engineering Co. Interface for cable testing
US6422098B1 (en) 1999-03-03 2002-07-23 Hanson Research Corp. Dissolution sampling apparatus
AUPQ005099A0 (en) 1999-04-29 1999-05-20 Canon Kabushiki Kaisha Sequential bus architecture
JP3853537B2 (en) * 1999-04-30 2006-12-06 株式会社日立製作所 Semiconductor memory file system
US6377502B1 (en) 1999-05-10 2002-04-23 Kabushiki Kaisha Toshiba Semiconductor device that enables simultaneous read and write/erase operation
JP3792435B2 (en) 1999-05-11 2006-07-05 富士通株式会社 Semiconductor memory device
EP1052646B1 (en) 1999-05-11 2004-07-14 Fujitsu Limited Non-volatile semiconductor memory device permitting data-read operation performed during data-write/erase operation
US7069406B2 (en) 1999-07-02 2006-06-27 Integrated Device Technology, Inc. Double data rate synchronous SRAM with 100% bus utilization
US7130958B2 (en) 2003-12-02 2006-10-31 Super Talent Electronics, Inc. Serial interface to flash-memory chip using PCI-express-like packets and packed data for partial-page writes
US6792003B1 (en) 1999-08-12 2004-09-14 Nortel Networks Limited Method and apparatus for transporting and aligning data across multiple serial data streams
JP4397076B2 (en) 1999-08-20 2010-01-13 株式会社ルネサステクノロジ Semiconductor device
DE10043397B4 (en) * 1999-09-06 2007-02-08 Samsung Electronics Co., Ltd., Suwon Flash memory device with programming state detection circuit and the method therefor
US6567023B1 (en) 1999-09-17 2003-05-20 Kabushiki Kaisha Toshiba Analog to digital to analog converter for multi-valued current data using internal binary voltage
JP3892655B2 (en) 1999-09-17 2007-03-14 株式会社東芝 Semiconductor integrated circuit device
KR100675623B1 (en) 1999-09-21 2007-02-01 엘지.필립스 엘시디 주식회사 ElectroLuminescent Display Device and Driving method thereof
JP2001094069A (en) 1999-09-21 2001-04-06 Mitsubishi Electric Corp Semiconductor memory device
US6680904B1 (en) 1999-12-27 2004-01-20 Orckit Communications Ltd. Bi-directional chaining of network access ports
KR100398040B1 (en) * 1999-12-28 2003-09-19 주식회사 하이닉스반도체 Flash memory device
JP3815936B2 (en) * 2000-01-25 2006-08-30 株式会社ルネサステクノロジ IC card
US6442098B1 (en) 2000-02-08 2002-08-27 Alliance Semiconductor High performance multi-bank compact synchronous DRAM architecture
US6426893B1 (en) 2000-02-17 2002-07-30 Sandisk Corporation Flash eeprom system with simultaneous multiple data sector programming and storage of physical block characteristics in other designated blocks
US6988154B2 (en) 2000-03-10 2006-01-17 Arc International Memory interface and method of interfacing between functional entities
US7181635B2 (en) 2000-03-13 2007-02-20 Analog Devices, Inc. Method for placing a device in a selected mode of operation
US6400603B1 (en) 2000-05-03 2002-06-04 Advanced Technology Materials, Inc. Electronically-eraseable programmable read-only memory having reduced-page-size program and erase
US6816933B1 (en) * 2000-05-17 2004-11-09 Silicon Laboratories, Inc. Serial device daisy chaining method and apparatus
US6535948B1 (en) 2000-05-31 2003-03-18 Agere Systems Inc. Serial interface unit
US6778404B1 (en) 2000-06-02 2004-08-17 Micron Technology Inc Stackable ball grid array
US6317350B1 (en) 2000-06-16 2001-11-13 Netlogic Microsystems, Inc. Hierarchical depth cascading of content addressable memory devices
JP2002024158A (en) 2000-07-05 2002-01-25 Denso Corp Data transfer device and microcomputer
US6832281B2 (en) 2000-07-06 2004-12-14 Onspec Electronic Inc. Flashtoaster for reading several types of flash memory cards with or without a PC
US6356487B1 (en) 2000-08-23 2002-03-12 Micron Technology, Inc. Memory device having data path containing dual mode flip-flop used for normal operation and for internal testing
US6754807B1 (en) 2000-08-31 2004-06-22 Stmicroelectronics, Inc. System and method for managing vertical dependencies in a digital signal processor
GB2370667B (en) 2000-09-05 2003-02-12 Samsung Electronics Co Ltd Semiconductor memory device having altered clock frequency for address and/or command signals, and memory module and system having the same
JP2002093159A (en) 2000-09-08 2002-03-29 Mitsubishi Electric Corp Semiconductor memory
US6317352B1 (en) 2000-09-18 2001-11-13 Intel Corporation Apparatus for implementing a buffered daisy chain connection between a memory controller and memory modules
US6853557B1 (en) 2000-09-20 2005-02-08 Rambus, Inc. Multi-channel memory architecture
JP2002109884A (en) 2000-09-27 2002-04-12 Toshiba Corp Memory device
US6658509B1 (en) 2000-10-03 2003-12-02 Intel Corporation Multi-tier point-to-point ring memory interface
FR2816751A1 (en) 2000-11-15 2002-05-17 St Microelectronics Sa Flash memory erasable by page and method for data storaage, comprising array with counter and sectors, and circuits for reading page address and incrementing counter
JP2002236611A (en) 2000-12-04 2002-08-23 Hitachi Ltd Semiconductor device and information processing system
US6820179B2 (en) 2000-12-04 2004-11-16 Hitachi Hokkai Semiconductor, Ltd. Semiconductor device and data processing system
JP2002230977A (en) 2001-01-26 2002-08-16 Seiko Epson Corp Arbiter device for multi-port memory, and semiconductor device
JP4722305B2 (en) * 2001-02-27 2011-07-13 富士通セミコンダクター株式会社 Memory system
US6718432B1 (en) 2001-03-22 2004-04-06 Netlogic Microsystems, Inc. Method and apparatus for transparent cascading of multiple content addressable memory devices
US6757761B1 (en) 2001-05-08 2004-06-29 Tera Force Technology Corp. Multi-processor architecture for parallel signal and image processing
US6732221B2 (en) 2001-06-01 2004-05-04 M-Systems Flash Disk Pioneers Ltd Wear leveling of static areas in flash memory
US6996644B2 (en) 2001-06-06 2006-02-07 Conexant Systems, Inc. Apparatus and methods for initializing integrated circuit addresses
US6823402B2 (en) 2001-11-14 2004-11-23 Texas Instruments Incorporated Apparatus and method for distribution of signals from a high level data link controller to multiple digital signal processor cores
KR100413762B1 (en) 2001-07-02 2003-12-31 삼성전자주식회사 Semiconductor memory device having adjustable banks and method thereof
JP2003036681A (en) 2001-07-23 2003-02-07 Hitachi Ltd Non-volatile memory device
CN100493096C (en) * 2001-07-25 2009-05-27 索尼公司 Interface apparatus
US6669644B2 (en) 2001-07-31 2003-12-30 Koninklijke Philips Electronics N.V. Micro-machined ultrasonic transducer (MUT) substrate that limits the lateral propagation of acoustic energy
US6556470B1 (en) * 2001-07-31 2003-04-29 Hewlett-Packard Company Field addressable rewritable media
JP2003043116A (en) * 2001-08-01 2003-02-13 Anritsu Corp Method, device, and program for writing program data of jtag chain connection type
US6835573B2 (en) 2001-08-29 2004-12-28 Husky Injection Molding Systems Ltd. Method and device for testing aldehyde in polyester polymer
JP2003077276A (en) 2001-08-31 2003-03-14 Nec Corp Semiconductor memory
DE10144998A1 (en) 2001-09-12 2003-05-08 Kluft Werner Event data recorder for collision or overload situations on machine tools
US6928501B2 (en) 2001-10-15 2005-08-09 Silicon Laboratories, Inc. Serial device daisy chaining method and apparatus
US7003563B2 (en) 2001-11-02 2006-02-21 Hewlett-Packard Development Company, L.P. Remote management system for multiple servers
US6914901B1 (en) 2001-12-05 2005-07-05 Cisco Technology, Inc. System and method for communicating using multiple memory banks
JP2003198356A (en) 2001-12-25 2003-07-11 Hitachi Ltd Semiconductor chip and integrated circuit
US6778443B2 (en) 2001-12-25 2004-08-17 Kabushiki Kaisha Toshiba Non-volatile semiconductor memory device having memory blocks pre-programmed before erased
US7111035B2 (en) * 2001-12-26 2006-09-19 Hewlett-Packard Development Company, L.P. Fault tolerance associations for IP transport protocols
US6763426B1 (en) 2001-12-27 2004-07-13 Cypress Semiconductor Corporation Cascadable content addressable memory (CAM) device and architecture
JP3916953B2 (en) 2001-12-28 2007-05-23 日本テキサス・インスツルメンツ株式会社 Variable time division multiplexing transmission system
JP4204226B2 (en) 2001-12-28 2009-01-07 日本テキサス・インスツルメンツ株式会社 Device identification method, data transmission method, device identifier assigning apparatus, and device
US6799235B2 (en) 2002-01-02 2004-09-28 Intel Corporation Daisy chain latency reduction
JP4061272B2 (en) * 2002-01-09 2008-03-12 株式会社ルネサステクノロジ Memory system and memory card
US6761470B2 (en) 2002-02-08 2004-07-13 Lowel-Light Manufacturing, Inc. Controller panel and system for light and serially networked lighting system
WO2003073431A1 (en) 2002-02-28 2003-09-04 Renesas Technology Corp. Nonvolatile semiconductor memory device
US7234052B2 (en) 2002-03-08 2007-06-19 Samsung Electronics Co., Ltd System boot using NAND flash memory and method thereof
JP2003263363A (en) 2002-03-08 2003-09-19 Ricoh Co Ltd Memory control circuit
US6906978B2 (en) 2002-03-19 2005-06-14 Intel Corporation Flexible integrated memory
JP4074110B2 (en) 2002-03-20 2008-04-09 Necエレクトロニクス株式会社 Single-chip microcomputer
JP2003308698A (en) * 2002-04-12 2003-10-31 Toshiba Corp Nonvolatile semiconductor memory
JP4122824B2 (en) * 2002-04-24 2008-07-23 沖電気工業株式会社 Data transfer control circuit for nonvolatile storage device, rewrite circuit for nonvolatile storage device, and communication control device
KR100456596B1 (en) 2002-05-08 2004-11-09 삼성전자주식회사 Method of erasing floating trap type non-volatile memory device
JP2003337640A (en) 2002-05-21 2003-11-28 Mitsubishi Electric Corp Bus control apparatus
US7073022B2 (en) 2002-05-23 2006-07-04 International Business Machines Corporation Serial interface for a data storage array
US7062601B2 (en) 2002-06-28 2006-06-13 Mosaid Technologies Incorporated Method and apparatus for interconnecting content addressable memory devices
JP4257824B2 (en) 2002-07-03 2009-04-22 シャープ株式会社 Semiconductor memory device
CN1692343A (en) 2002-07-22 2005-11-02 株式会社瑞萨科技 Semiconductor integrated circuit device, data processing system and memory system
KR100437454B1 (en) 2002-07-30 2004-06-23 삼성전자주식회사 Asynchronous memory using source synchronous transfer fashion and system comprising the same
CA2396632A1 (en) 2002-07-31 2004-01-31 Mosaid Technologies Incorporated Cam diamond cascade architecture
US6820181B2 (en) 2002-08-29 2004-11-16 Micron Technology, Inc. Method and system for controlling memory accesses to memory modules having a memory hub architecture
KR100487539B1 (en) 2002-09-02 2005-05-03 삼성전자주식회사 Nonvolatile semiconductor memory device for connecting to serial advanced techonology attachement cable
US6891753B2 (en) 2002-09-24 2005-05-10 Sandisk Corporation Highly compact non-volatile memory and method therefor with internal serial buses
JP4122921B2 (en) 2002-10-18 2008-07-23 株式会社日立製作所 Bus equipment
US7032039B2 (en) 2002-10-30 2006-04-18 Atmel Corporation Method for identification of SPI compatible serial memory devices
KR100493884B1 (en) * 2003-01-09 2005-06-10 삼성전자주식회사 Control apparatus and method for xip(execution in place) in serial flash memory and flash memory chip using the same
US7308524B2 (en) * 2003-01-13 2007-12-11 Silicon Pipe, Inc Memory chain
US7085958B2 (en) * 2003-01-17 2006-08-01 International Business Machines Corporation System and method for isolating a faulty switch, storage device or SFP in a daisy-chained configuration
US7069370B2 (en) 2003-01-31 2006-06-27 Toshiba Corporation USB memory storage apparatus with integrated circuit in a connector
US7242684B2 (en) 2003-02-07 2007-07-10 Fujitsu Limited Architecture for switching packets in a high-speed switching environment
US20040199721A1 (en) 2003-03-12 2004-10-07 Power Data Communication Co., Ltd. Multi-transmission interface memory card
US7571287B2 (en) * 2003-03-13 2009-08-04 Marvell World Trade Ltd. Multiport memory architecture, devices and systems including the same, and methods of using the same
KR101095025B1 (en) * 2003-05-13 2011-12-20 어드밴스드 마이크로 디바이시즈, 인코포레이티드 A system including a host connected to a plurality of memory modules via a serial memory interconnect
KR100546331B1 (en) 2003-06-03 2006-01-26 삼성전자주식회사 Multi-Port memory device with stacked banks
US7194581B2 (en) 2003-06-03 2007-03-20 Intel Corporation Memory channel with hot add/remove
JP4256210B2 (en) 2003-06-12 2009-04-22 株式会社半導体理工学研究センター Synchronous bank type memory
JP4156985B2 (en) 2003-06-30 2008-09-24 株式会社東芝 Semiconductor memory device
JP4156986B2 (en) 2003-06-30 2008-09-24 株式会社東芝 Nonvolatile semiconductor memory device
JP2005025473A (en) 2003-07-01 2005-01-27 Matsushita Electric Ind Co Ltd Composite input and output device
JP3992145B2 (en) 2003-07-24 2007-10-17 株式会社ルネサステクノロジ Semiconductor device
US7065697B2 (en) 2003-07-29 2006-06-20 Hewlett-Packard Development Company, L.P. Systems and methods of partitioning data to facilitate error correction
KR100542712B1 (en) 2003-08-25 2006-01-11 주식회사 하이닉스반도체 Write path scheme of a synchronous DRAM
DE10339787B4 (en) 2003-08-28 2005-11-03 Infineon Technologies Ag memory module
JP2005078523A (en) 2003-09-02 2005-03-24 Matsushita Electric Ind Co Ltd Serial transfer device
US7139863B1 (en) 2003-09-26 2006-11-21 Storage Technology Corporation Method and system for improving usable life of memory devices using vector processing
IES20030722A2 (en) 2003-10-01 2005-04-06 Yqa Now Ltd A data storage device
US7433258B2 (en) * 2003-10-10 2008-10-07 Datasecure Llc. Posted precharge and multiple open-page RAM architecture
JP2005123685A (en) 2003-10-14 2005-05-12 Ricoh Co Ltd Equipment expanding system
US20050086413A1 (en) 2003-10-15 2005-04-21 Super Talent Electronics Inc. Capacity Expansion of Flash Memory Device with a Daisy-Chainable Structure and an Integrated Hub
US7779212B2 (en) 2003-10-17 2010-08-17 Micron Technology, Inc. Method and apparatus for sending data from multiple sources over a communications bus
US7243205B2 (en) 2003-11-13 2007-07-10 Intel Corporation Buffered memory module with implicit to explicit memory command expansion
US8069336B2 (en) 2003-12-03 2011-11-29 Globalfoundries Inc. Transitioning from instruction cache to trace cache on label boundaries
US7302282B2 (en) * 2003-12-05 2007-11-27 Agilent Technologies, Inc. Communications system for implementation of synchronous, multichannel, galvanically isolated instrumentation devices
JP5197961B2 (en) 2003-12-17 2013-05-15 スタッツ・チップパック・インコーポレイテッド Multi-chip package module and manufacturing method thereof
KR100596821B1 (en) 2003-12-22 2006-07-03 주식회사 하이닉스반도체 Memory apparatus having multi-port architecture for supporting multi processor
US20050138267A1 (en) 2003-12-23 2005-06-23 Bains Kuljit S. Integral memory buffer and serial presence detect capability for fully-buffered memory modules
KR100543310B1 (en) * 2003-12-24 2006-01-20 주식회사 하이닉스반도체 Flash memory device
KR100598097B1 (en) 2003-12-29 2006-07-07 삼성전자주식회사 Dual chip package
US7031221B2 (en) 2003-12-30 2006-04-18 Intel Corporation Fixed phase clock and strobe signals in daisy chained chips
EP1709542A1 (en) 2004-01-20 2006-10-11 Trek 2000 International Ltd Portable data storage device using multiple memory devices
JP4697924B2 (en) * 2004-06-07 2011-06-08 キヤノン株式会社 Data transfer method
US7254663B2 (en) 2004-07-22 2007-08-07 International Business Machines Corporation Multi-node architecture with daisy chain communication link configurable to operate in unidirectional and bidirectional modes
US8375146B2 (en) 2004-08-09 2013-02-12 SanDisk Technologies, Inc. Ring bus structure and its use in flash memory systems
US7669027B2 (en) 2004-08-19 2010-02-23 Micron Technology, Inc. Memory command delay balancing in a daisy-chained memory topology
US7457156B2 (en) 2004-09-02 2008-11-25 Micron Technology, Inc. NAND flash depletion cell structure
KR100705221B1 (en) * 2004-09-03 2007-04-06 에스티마이크로일렉트로닉스 엔.브이. Flash memory device and method of erasing the flash memory cell using the same
JP4444770B2 (en) 2004-09-14 2010-03-31 シャープ株式会社 Memory device
US6950325B1 (en) 2004-10-07 2005-09-27 Winbond Electronics Corporation Cascade-connected ROM
US20060087013A1 (en) 2004-10-21 2006-04-27 Etron Technology, Inc. Stacked multiple integrated circuit die package assembly
US7334070B2 (en) * 2004-10-29 2008-02-19 International Business Machines Corporation Multi-channel memory architecture for daisy chained arrangements of nodes with bridging between memory channels
WO2006085324A2 (en) 2005-02-11 2006-08-17 Sandisk Il Ltd. Nand flash memory system architecture
US8041879B2 (en) * 2005-02-18 2011-10-18 Sandisk Il Ltd Flash memory backup system and method
JP2006260127A (en) 2005-03-17 2006-09-28 Hiroshima Univ Interconnection network and multiport memory using the same
US7184360B2 (en) 2005-06-15 2007-02-27 Infineon Technologies, Ag High-speed interface circuit for semiconductor memory chips and memory system including semiconductor memory chips
US20070005831A1 (en) 2005-06-30 2007-01-04 Peter Gregorius Semiconductor memory system
KR100990902B1 (en) 2005-06-30 2010-11-01 삼성전자주식회사 A memory arrangement for multi-processor systems
US7414917B2 (en) 2005-07-29 2008-08-19 Infineon Technologies Re-driving CAwD and rD signal lines
US7464225B2 (en) 2005-09-26 2008-12-09 Rambus Inc. Memory module including a plurality of integrated circuit memory devices and a plurality of buffer devices in a matrix topology
US7652922B2 (en) 2005-09-30 2010-01-26 Mosaid Technologies Incorporated Multiple independent serial link memory
US7747833B2 (en) 2005-09-30 2010-06-29 Mosaid Technologies Incorporated Independent link and bank selection
US20070076502A1 (en) * 2005-09-30 2007-04-05 Pyeon Hong B Daisy chain cascading devices
WO2007036050A1 (en) * 2005-09-30 2007-04-05 Mosaid Technologies Incorporated Memory with output control
US20070165457A1 (en) * 2005-09-30 2007-07-19 Jin-Ki Kim Nonvolatile memory system
US7496777B2 (en) 2005-10-12 2009-02-24 Sun Microsystems, Inc. Power throttling in a memory system
KR100660553B1 (en) 2005-10-18 2006-12-22 삼성전자주식회사 Onenand flash memory device capable of increasing data burst frequency
US7523282B1 (en) 2005-10-27 2009-04-21 Sun Microsystems, Inc. Clock enable throttling for power savings in a memory subsystem
US7606992B1 (en) 2005-12-01 2009-10-20 Chris Karabatsos High performance data rate system for flash devices
US8069318B2 (en) 2005-12-01 2011-11-29 Urenschi Assets Limited Liability Company High performance data rate system for flash devices
ATE527791T1 (en) 2006-01-19 2011-10-15 Panasonic Corp RADIO COMMUNICATION BASE STATION AND METHOD FOR PILOT TRANSMISSION
US8364861B2 (en) 2006-03-28 2013-01-29 Mosaid Technologies Incorporated Asynchronous ID generation
US20070260764A1 (en) 2006-04-10 2007-11-08 Honeywell International Inc. Semi-automatic token generated addressing
US7546410B2 (en) 2006-07-26 2009-06-09 International Business Machines Corporation Self timed memory chip having an apportionable data bus
US7545664B2 (en) 2006-07-26 2009-06-09 International Business Machines Corporation Memory system having self timed daisy chained memory chips
US7711889B2 (en) * 2006-07-31 2010-05-04 Kabushiki Kaisha Toshiba Nonvolatile memory system, and data read/write method for nonvolatile memory system
US8407395B2 (en) 2006-08-22 2013-03-26 Mosaid Technologies Incorporated Scalable memory system
US7721130B2 (en) 2006-11-27 2010-05-18 Qimonda Ag Apparatus and method for switching an apparatus to a power saving mode
US7817470B2 (en) * 2006-11-27 2010-10-19 Mosaid Technologies Incorporated Non-volatile memory serial core architecture
US7650459B2 (en) 2006-12-21 2010-01-19 Intel Corporation High speed interface for non-volatile memory
US7796462B2 (en) * 2007-02-22 2010-09-14 Mosaid Technologies Incorporated Data flow control in multiple independent port
US8181056B2 (en) * 2008-09-30 2012-05-15 Mosaid Technologies Incorporated Serial-connected memory system with output delay adjustment
US9062562B2 (en) * 2008-11-28 2015-06-23 Herakles Composite material turbomachine engine blade or vane, compressor stator segment or turbine nozzle segment incorporating such vanes and method for manufacturing same
US9432298B1 (en) * 2011-12-09 2016-08-30 P4tents1, LLC System, method, and computer program product for improving memory systems
WO2014134141A1 (en) 2013-02-26 2014-09-04 President And Fellows Of Harvard College Synthesis of acyclic and cyclic amines using iron-catalyzed nitrene group transfer
WO2016048846A1 (en) * 2014-09-28 2016-03-31 Aplus Flash Technology, Inc Self-timed slc nand pipeline and concurrent program without verification
US9524193B1 (en) * 2015-09-09 2016-12-20 Ca, Inc. Transparent virtualized operating system

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5872994A (en) * 1995-11-10 1999-02-16 Nec Corporation Flash memory incorporating microcomputer having on-board writing function
US20040039854A1 (en) * 1998-03-02 2004-02-26 Lexar Media, Inc. Flash memory card with enhanced operating mode detection and user-friendly interfacing system
US20040019736A1 (en) * 2002-07-23 2004-01-29 Dug-Soo Kim Portable flash memory with extended memory capacity
US20050213421A1 (en) * 2002-11-28 2005-09-29 Salvatore Polizzi Non-volatile memory device architecture, for instance a flash kind, having a serial communication interface
US20050160218A1 (en) * 2004-01-20 2005-07-21 Sun-Teck See Highly integrated mass storage device with an intelligent flash controller

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP1932158A4 *

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2011134051A1 (en) * 2010-04-26 2011-11-03 Mosaid Technologies Incorporated Serially connected memory having subdivided data interface
WO2011150496A1 (en) * 2010-05-31 2011-12-08 Mosaid Technologies Incoporated High speed interface for daisy-chained devices
US8463959B2 (en) 2010-05-31 2013-06-11 Mosaid Technologies Incorporated High-speed interface for daisy-chained devices
JP2013527541A (en) * 2010-05-31 2013-06-27 モサイド・テクノロジーズ・インコーポレーテッド High speed interface for daisy chained devices
JP2019505910A (en) * 2016-01-11 2019-02-28 マイクロン テクノロジー,インク. Apparatus and method for simultaneous access of multiple partitions of non-volatile memory
US10719237B2 (en) 2016-01-11 2020-07-21 Micron Technology, Inc. Apparatuses and methods for concurrently accessing multiple partitions of a non-volatile memory
US11354040B2 (en) 2016-01-11 2022-06-07 Micron Technology, Inc. Apparatuses and methods for concurrently accessing multiple partitions of a non-volatile memory
US11768603B2 (en) 2016-01-11 2023-09-26 Micron Technology, Inc. Apparatuses and methods for concurrently accessing multiple partitions of a non-volatile memory

Also Published As

Publication number Publication date
TW201432711A (en) 2014-08-16
US20140133242A1 (en) 2014-05-15
US20190214077A1 (en) 2019-07-11
KR20080057330A (en) 2008-06-24
WO2007036050B1 (en) 2007-05-24
US7826294B2 (en) 2010-11-02
US20160211026A1 (en) 2016-07-21
TWI446356B (en) 2014-07-21
US9966133B2 (en) 2018-05-08
KR20120135327A (en) 2012-12-12
US20180137912A1 (en) 2018-05-17
US11600323B2 (en) 2023-03-07
TWI543185B (en) 2016-07-21
US20130229874A1 (en) 2013-09-05
US20210327503A1 (en) 2021-10-21
US20170365333A1 (en) 2017-12-21
US20170076789A1 (en) 2017-03-16
US20110002171A1 (en) 2011-01-06
US8654601B2 (en) 2014-02-18
US20070153576A1 (en) 2007-07-05
US20120215974A1 (en) 2012-08-23
US8427897B2 (en) 2013-04-23
US20200365202A1 (en) 2020-11-19
US10224098B2 (en) 2019-03-05
US9524783B2 (en) 2016-12-20
JP5193045B2 (en) 2013-05-08
US7515471B2 (en) 2009-04-07
US8199598B2 (en) 2012-06-12
US20180261282A1 (en) 2018-09-13
US11017849B2 (en) 2021-05-25
TW200729229A (en) 2007-08-01
EP1932158A1 (en) 2008-06-18
EP1932158A4 (en) 2008-10-15
KR101260632B1 (en) 2013-05-03
US10679695B2 (en) 2020-06-09
JP2009510657A (en) 2009-03-12
US9257193B2 (en) 2016-02-09
US9972381B1 (en) 2018-05-15
US20090073768A1 (en) 2009-03-19
US9779804B2 (en) 2017-10-03
KR101293365B1 (en) 2013-08-05

Similar Documents

Publication Publication Date Title
US11017849B2 (en) Non-volatile memory device with concurrent bank operations
CA2623747C (en) Multiple independent serial link memory
US11948629B2 (en) Non-volatile memory device with concurrent bank operations

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2006790773

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2008532552

Country of ref document: JP

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 1020087010560

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2006790773

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 1020127027496

Country of ref document: KR