WO2007038665A1 - Memory cell comprising switchable semiconductor memory element with trimmable resistance - Google Patents

Memory cell comprising switchable semiconductor memory element with trimmable resistance Download PDF

Info

Publication number
WO2007038665A1
WO2007038665A1 PCT/US2006/037803 US2006037803W WO2007038665A1 WO 2007038665 A1 WO2007038665 A1 WO 2007038665A1 US 2006037803 W US2006037803 W US 2006037803W WO 2007038665 A1 WO2007038665 A1 WO 2007038665A1
Authority
WO
WIPO (PCT)
Prior art keywords
resistivity state
resistivity
state
resistance
conductor
Prior art date
Application number
PCT/US2006/037803
Other languages
French (fr)
Inventor
Tanmay Kumar
S. Brad Herner
Original Assignee
Sandisk 3D Llc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sandisk 3D Llc filed Critical Sandisk 3D Llc
Publication of WO2007038665A1 publication Critical patent/WO2007038665A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5692Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency read-only digital stores using storage elements with more than two stable states
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5685Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using storage elements comprising metal oxide memory material, e.g. perovskites
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0007Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising metal oxide memory material, e.g. perovskites
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0021Auxiliary circuits
    • G11C13/003Cell access
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/101Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including resistors or capacitors only
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/005Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor comprising combined but independently operative RAM-ROM, RAM-PROM, RAM-EPROM cells
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C17/00Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards
    • G11C17/14Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards in which contents are determined by selectively establishing, breaking or modifying connecting links by permanently altering the state of coupling elements, e.g. PROM
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2211/00Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C2211/56Indexing scheme relating to G11C11/56 and sub-groups for features not covered by these groups
    • G11C2211/564Miscellaneous aspects
    • G11C2211/5641Multilevel memory having cells with different number of storage levels
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2211/00Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C2211/56Indexing scheme relating to G11C11/56 and sub-groups for features not covered by these groups
    • G11C2211/564Miscellaneous aspects
    • G11C2211/5646Multilevel memory with flag bits, e.g. for showing that a "first page" of a word line is programmed but not a "second page"
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2213/00Indexing scheme relating to G11C13/00 for features not covered by this group
    • G11C2213/30Resistive cell, memory material aspects
    • G11C2213/32Material having simple binary metal oxide structure
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2213/00Indexing scheme relating to G11C13/00 for features not covered by this group
    • G11C2213/70Resistive array aspects
    • G11C2213/71Three dimensional array
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2213/00Indexing scheme relating to G11C13/00 for features not covered by this group
    • G11C2213/70Resistive array aspects
    • G11C2213/72Array wherein the access device being a diode
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2213/00Indexing scheme relating to G11C13/00 for features not covered by this group
    • G11C2213/70Resistive array aspects
    • G11C2213/76Array using an access device for each cell which being not a transistor and not a diode
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/20Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having two electrodes, e.g. diodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/80Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/24Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/884Other compounds of groups 13-15, e.g. elemental or compound semiconductors

Definitions

  • the invention relates to a nonvolatile memory array.
  • Nonvolatile memory arrays maintain their data even when power to the device is turned off.
  • each memory cell is formed in an initial unprogrammed state, and can be converted to a programmed state. This change is permanent, and such cells are not erasable. In other types of memories, the memory cells are erasable, and can be rewritten many times.
  • Cells may also vary in the number of data states, or bits, each cell can achieve.
  • a data state may be stored by altering some characteristic of the cell which can be detected, such as current flowing through the cell under a given applied voltage or the threshold voltage of a transistor within the cell.
  • Floating gate and SONOS memory cells operate by storing charge, where the presence, absence or amount of stored charge changes a transistor threshold voltage.
  • These memory cells are three-terminal devices which are relatively difficult to fabricate and operate at the very small dimensions required for competitiveness in modern integrated circuits.
  • the present invention is defined by the following claims, and nothing in this section should be taken as a limitation on those claims.
  • the invention is directed to a nonvolatile memory cell having a diode and a semiconductor element with trimmable resistance.
  • a first aspect of the invention provides for a method for changing and sensing data states for a nonvolatile memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state higher resistivity than the second resistivity state; and sensing the first resistivity state, the second resistivity state, or the third resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors.
  • Another aspect of the invention provides for a method for changing data states for a nonvolatile memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state, switching the semiconductor material from the second resistivity state to a third stable resistivity state, the third resistivity state lower resistivity than the second resistivity state, wherein the memory cell comprises a first conductor; a second conductor; and a switchable memory element disposed between the first conductor and the second conductor, the switchable memory element comprising the semiconductor material.
  • a preferred embodiment of the invention provides for a method for changing and sensing data states in a nonvolatile memory cell, the method comprising: applying a first set voltage to a switchable memory element comprising doped semiconductor material, wherein the first set voltage changes the doped semiconductor material from a first resistivity state to a second resistivity state, the second resistivity state lower resistivity than the first resistivity state; applying a second set voltage to the switchable memory element, wherein the second set voltage changes the doped semiconductor material from the second resistivity state to a third resistivity state, the third resistivity state lower resistivity than the second resistivity state; and applying a read voltage to the switchable memory element, wherein the read voltage does not substantially change the resistance of the switchable memory element, wherein the memory cell comprises a portion of a first conductor, a portion of a second conductor, and the switchable memory element disposed between the first and second conductors, wherein the second conductor is disposed above the first conductor.
  • Another preferred embodiment of the present invention provides for a method for setting and sensing data states in a nonvolatile memory cell, the method comprising: applying a first set voltage to a switchable memory element comprising doped semiconductor material, wherein the first set voltage changes the semiconductor material from a first resistivity state to a second resistivity state, the second resistivity state lower resistivity than the first resistivity state; applying a first reset voltage to the switchable memory element, wherein the first reset voltage changes the semiconductor material from the second resistivity state to a third resistivity state, the third resistivity state higher resistivity than the second resistivity state; and applying a read voltage to the switchable memory element, wherein the read voltage does not substantially change the resistance of the switchable memory element, wherein the memory cell comprises a portion of a first conductor, a portion of a second conductor, and the switchable memory element disposed between the first and second conductors.
  • Yet another preferred embodiment provides for a method for programming a selected memory cell in a monolithic three dimensional memory array, the monolithic three dimensional memory array comprising: a) a first memory level formed above a substrate, the first memory level comprising a first plurality of memory cells, wherein the selected cell is one of the first memory cells, and the selected cell comprises: i) a portion of a first conductor extending in a first direction; ii) a portion of a second conductor extending in a second direction different from the first direction, the second conductor above the first conductor; iii) a switchable memory element consisting essentially of doped semiconductor material, the switchable memory element disposed between the first conductor and the second conductor; and b) a second memory level monolithically formed above the first memory level, the method comprising: applying a first set voltage to the switchable memory element wherein the first set voltage changes the switchable memory element from a first resistance state to a second resistance state, the second resistance state lower resistance than
  • FIG. 1 is a perspective view of a multi-state or rewriteable memory cell formed according to a preferred embodiment of the present invention.
  • Fig. 2 is a graph showing a series of resistance states with steadily decreasing resistance induced by application of set pulses.
  • Fig. 3 is a graph showing a series of resistance states in which resistance is decreased by application of a set pulse, then recovered by application of a reset pulse.
  • Fig. 4 is a circuit diagram illustrating the need for electrical isolation between memory cells in a memory array.
  • FIGs. 5a-5c are cross-sectional views illustrating stages in formation of a memory level formed according to an embodiment of the present invention.
  • Figs. 6a and 6b are cross-sectional views illustrating different diode configurations in an embodiment of the present invention.
  • Fig. 7 is a cross-sectional view illustrating a stage in formation of a memory level in an alternative embodiment of the present invention.
  • Figs. 8a and 8b are cross-sectional views showing two embodiments of a diode and resistive semiconductor element in series formed according to an embodiment of the present invention.
  • Fig. 9 is a perspective view of a memory level formed according to an embodiment of the present invention.
  • a memory element formed of doped semiconductor material in one embodiment similar to the cell of the '549 application, can achieve three, four, or more stable resistance states.
  • such a semiconductor memory element can be set from an initial high-resistance state to a low-resistance state; then, upon application of an appropriate electrical pulse, can be reset to a higher-resistance state.
  • These embodiments can be used independently or combined to form a rewriteable, multi-state memory cell.
  • a polycrystalline semiconductor diode is paired with a semiconductor element having trimmable resistance.
  • a bottom conductor 12 is formed of a conductive material, for example tungsten, and extends in a first direction. Barrier and adhesion layers may be included in bottom conductor 12.
  • Poly crystalline semiconductor diode 2 is a p-i-n diode having a bottom heavily doped n-type region 4; an intrinsic region 6, which is not intentionally doped; and a top heavily doped region 8.
  • Top conductor 14 may be formed in the same manner and of the same materials as bottom conductor 12, and extends in a second direction different from the first direction.
  • Polycrystalline semiconductor diode 2 is vertically disposed between bottom conductor 12 and top conductor 14. Polycrystalline semiconductor diode 2 is formed in a high-resistance state. This memory cell can be formed above a substrate, for example above a monocrystalline silicon wafer.
  • the resistivity of doped polycrystalline, amorphous, or microcrystalline semiconductor material for example silicon, can be changed between stable states by applying appropriate electrical pulses.
  • a set pulse is a pulse of relatively short duration, in this example of about 1 msec.
  • a set pulse needed to be at or above a threshold amplitude, which changed with resistance.
  • the initial resistance state was at point 1. After application of a set pulse of 1 msec of 5 volts, the resistance was virtually unchanged at point 2. (This example will describe electrical amplitude in terms of voltage, though it will be understood that they could be described in terms of current instead.) Resistance was also essentially unchanged at point 3 after application of a 7-volt set pulse for 1 msec. These voltages, 5 and 7 volts, were apparently below the voltage sufficient to cause a change in resistance, which will be called a threshold voltage, for the resistance state at points 1 and 2.
  • a 9-volt set pulse applied for 1 msec at resistance point 3 caused a small drop in resistance to point 4 to 1.3 kOhms.
  • the set pulse of 9 volts was apparently approaching the threshold voltage.
  • the resistance of the polysilicon resistor was substantially reduced, at 7.8 kOhms, shown at point 5.
  • 11 volts was above the threshold voltage at resistance point 4, and a set pulse having this voltage reduced resistance.
  • the threshold voltage was apparently increased: Application of a set pulse of about 11 volts or less caused no change in the resistance at point 5. Application of a set pulse of a higher voltage, 13 volts, decreased resistance further, to about 2.9 kOhms at point 6. At point 6 the threshold voltage increased again, and a set pulse of 15 volts was required to decrease resistance to about 1.2 kOhms at point 7.
  • resistance can be lowered by application of an electrical pulse at or above a threshold amplitude (voltage or current), by a set pulse, i.e. a pulse of relatively short duration.
  • a threshold amplitude voltage or current
  • a set pulse i.e. a pulse of relatively short duration.
  • the threshold voltage was apparently about 9 volts.
  • Application of set pulses below the threshold voltage did not change resistance, while a set pulse above this threshold voltage did.
  • the threshold voltage changed to about 11 volts, and application of voltage pulses below the threshold voltage did not cause a change in resistance.
  • the threshold voltage was about 13 volts, and at point 7, the threshold voltage was about 15 volts. It is expected that as the voltage of the set pulse exceeds the threshold voltage by a greater amount, the reduction in resistance will be greater. For example, had 15 volts been applied to the polysilicon resistor at point 4, the resistance after the 15 volt pulse would have been less than at point 5, when a set pulse of only 11 volts was applied.
  • a reset pulse is a pulse of relatively longer duration, in this example of about 20, 30, or 50 msec. In order to increase resistance, a reset pulse needed to be below the threshold amplitude.
  • Fig. 2 showed application of a set pulse to lower resistance.
  • the initial resistance is about 39 kOhms.
  • Application of a 9-volt set pulse to the polysilicon resistor at point 4 drops resistance to 23 kOhms at point 5.
  • Point 5 is a stable state, and application of set pulses at less than the threshold voltage of about 9 volts did not change resistance..
  • doped polysilicon was trimmed to a variety of stable resistance states, which were selected by the amplitude and duration of the pulse. Any of these stable resistance states can be used to store a data state in a memory cell comprising such a trimmable semiconductor element.
  • the cell can store multiple data states, and thus store more than one bit per cell.
  • such a memory call can be a rewriteable memory cell.
  • the trimmable semiconductor element can be formed of silicon, germanium, or alloys of silicon and/or germanium. The difference between resistance states can be a factor of two, a factor often, or more.
  • resistors are used as memory cells in a large cross-point array, when voltage is applied to a selected cell, there will be undesired leakage through half-selected and unselected cells throughout the array. For example, turning to Fig. 4, suppose a voltage is applied between bitline B and wordline A to set, reset, or sense selected cell S. Current is intended to flow through selected cell S. Some leakage current, however, may flow on alternate paths, for example between bitline B and wordline A through unselected cells Ul, U2, and U3. Many such alternate paths may exist.
  • Leakage current can be greatly reduced by including a diode in each memory cell.
  • a diode has a non-linear I-V characteristic, allowing very little current flow below a turn-on voltage, and substantially higher current flow above the turn-on voltage.
  • a diode also act as one-way valves passing current more easily in one direction than the other.
  • a polycrystalline, amorphous, or microcrystalline semiconductor memory element either is formed in series with a diode or is formed as the diode itself.
  • a memory cell formed according to an aspect of the present invention can be programmed by a method for changing and sensing data states, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state higher resistivity than the second resistivity state; and sensing the first resistivity state, the second resistivity state, or the third resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors.
  • the switchable memory element may be the diode itself, or may be in series with the diode. (This discussion uses the terms resistance state and resistivity state. A material has a resistivity, while a discreet element has a resistance. Changing the resistivity state of semiconductor material changes the resistance state of a semiconductor element comprising the semiconductor material.)
  • Switching from the first resistivity state to the second resistivity state is achieved by applying to the switchable memory element a first electrical pulse (a set pulse) having a first electrical amplitude and a first pulse width.
  • the first pulse is about 5 msec or less, preferably about 1 msec.
  • Applying an additional short pulse of similar amplitude or greater, for example a second short pulse having a second electrical amplitude no more than 120 percent of the first pulse electrical amplitude does not cause switching to a higher resistivity state.
  • Switching from the second resistivity state to the third resistivity state is achieved by application of a third electrical pulse having a third electrical amplitude and a third width, wherein the third width is at least five times the second width.
  • the third width is about 10, 20, 30, or 50 msec, for example about 25 msec.
  • the third electrical amplitude is preferably less than the first electrical amplitude.
  • the memory cell is programmed by a method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state, switching the semiconductor material from the second resistivity state to a third stable resistivity state, the third resistivity state lower resistivity than the second resistivity state, wherein the memory cell comprises a first conductor; a second conductor; and a switchable memory element disposed between the first conductor and the second conductor, the switchable memory element comprising the semiconductor material. Subsequently, the first resistivity state, second resistivity state, or third resistivity state (or additional states) can be sensed as a data state of the memory cell.
  • switching the semiconductor material from the first resistivity state to the second resistivity state comprises applying to the switchable memory element a first electrical pulse having a first electrical amplitude and a first pulse width.
  • Switching the semiconductor material from the second resistivity state to the third resistivity state comprises applying to the switchable memory element a second electrical pulse having a second electrical amplitude and a second width, the second electrical amplitude greater than the first electrical amplitude.
  • Both the first and second pulses are set pulses, and the second pulse width is not more than about three times the first pulse width.
  • Fabrication of a single memory level will be described in detail. Additional memory levels can be stacked, each monolithically formed above the one below it. In this embodiment, a polycrystalline semiconductor diode will serve as the switchable memory element.
  • a substrate 100 can be any semiconducting substrate as known in the art, such as monocrystalline silicon, FV-IV compounds like silicon-germanium or silicon-germanium-carbon, III-V compounds, II- VII compounds, epitaxial layers over such substrates, or any other semiconducting material.
  • the substrate may include integrated circuits fabricated therein.
  • An insulating layer 102 is formed over substrate 100.
  • the insulating layer 102 can be silicon oxide, silicon nitride, high-dielectric film, Si-C-O-H film, or any other suitable insulating material.
  • the first conductors 200 are formed over the substrate and insulator.
  • An adhesion layer 104 may be included between the insulating layer 102 and the conducting layer 106 to help the conducting layer 106 adhere. If the overlying conducting layer is tungsten, titanium nitride is preferred as adhesion layer 104.
  • Conducting layer 106 can comprise any conducting material known in the art, such as tungsten, or other materials, including tantalum, titanium, copper, cobalt, or alloys thereof.
  • the layers will be patterned and etched using any suitable masking and etching process to form substantially parallel, substantially coplanar conductors 200, shown in Fig. 5a in cross-section.
  • photoresist is deposited, patterned by photolithography and the layers etched, and then the photoresist removed using standard process techniques.
  • Conductors 200 could be formed by a Damascene method instead.
  • Dielectric material 108 is deposited over and between conductor rails 200.
  • Dielectric material 108 can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon dioxide is used as dielectric material 108.
  • a barrier layer 110 is deposited as the first layer after planarization of the conductor rails.
  • Any suitable material can be used in the barrier layer, including tungsten nitride, tantalum nitride, titanium nitride, or combinations of these materials.
  • titanium nitride is used as the barrier layer.
  • the barrier layer is titanium nitride, it can be deposited in the same manner as the adhesion layer described earlier.
  • the semiconductor material can be silicon, germanium, a silicon- germanium alloy, or other suitable semiconductors, or semiconductor alloys.
  • silicon germanium
  • a silicon- germanium alloy or other suitable semiconductors, or semiconductor alloys.
  • this description will refer to the semiconductor material as silicon, but it will be understood that the skilled practitioner may select any of these other suitable materials instead.
  • the pillar comprises a semiconductor junction diode.
  • a preferred junction diode has a bottom heavily doped region 112, intrinsic region 114, and top heavily doped region 116.
  • the conductivity type of bottom region 112 and top region 116 are opposite: Either region 112 is p-type while region 116 is n-type, or region 112 is n-type while region 116 is p-type.
  • Middle region 114 is intrinsic, or not intentionally doped, though in some embodiments it may be lightly doped. An undoped region will never be perfectly electrically neutral, and will always have defects or contaminants that cause it to behave as if slightly n-doped or p-doped.
  • bottom region 112 will be n- type while top region 116 is p-type. It will be understood that these conductivity types could be reversed, as in Fig. 6b.
  • bottom heavily doped region 112 can be formed by any deposition and doping method known in the art.
  • the silicon can be deposited and then doped, but is preferably doped in situ by flowing a donor gas providing n-type dopant atoms, for example phosphorus, during deposition of the silicon.
  • Heavily doped region 112 is preferably between about 100 and about 800 angstroms thick.
  • Intrinsic layer 114 can be formed by any method known in the art.
  • Layer 114 can be silicon, germanium, or any alloy of silicon or germanium and has a thickness between about 1100 and about 3800 angstrom, preferably about 2600 angstroms.
  • Pillars 300 should have about the same pitch and about the same width as conductors 200 below, such that each pillar 300 is formed on top of a conductor 200. Some misalignment can be tolerated:
  • the pillars 300 can be formed using any suitable masking and etching process.
  • photoresist can be deposited, patterned using standard photolithography techniques, and etched, then the photoresist removed.
  • a hard mask of some other material for example silicon dioxide, can be formed on top of the semiconductor layer stack, with bottom antireflective coating (BARC) on top, then patterned and etched.
  • BARC bottom antireflective coating
  • DARC dielectric antireflective coating
  • Dielectric material 108 is deposited over and between the semiconductor pillars 300, filling the gaps between them.
  • Dielectric material 108 can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon dioxide is used as the insulating material.
  • the dielectric material on top of the pillars 300 is removed, exposing the tops of pillars 300 separated by dielectric material 108, and leaving a substantially planar surface.
  • This removal of dielectric overfill can be performed by any process known in the art, such as CMP or etchback.
  • CMP or etchback ion implantation is performed, forming heavily doped p-type top region 116.
  • the p-type dopant is preferably boron or BCl 3 .
  • This implant step completes formation of diodes 111. The resulting structure is shown in Fig. 5b.
  • top conductors 400 can be formed in the same manner as bottom conductors 200, for example by depositing adhesion layer 120, preferably of titanium nitride, and conductive layer 122, preferably of tungsten. Conductive layer 122 and adhesion layer 120 are then patterned and etched using any suitable masking and etching technique to form substantially parallel, substantially coplanar conductors 400, shown in Fig. 5c extending left- to-right across the page. In a preferred embodiment, photoresist is deposited, patterned by photolithography and the layers etched, and then the photoresist removed using standard process techniques.
  • a dielectric material (not shown) is deposited over and between conductor rails 400.
  • the dielectric material can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon oxide is used as this dielectric material.
  • Formation of a first memory level has been described. Additional memory levels can be formed above this first memory level to form a monolithic three dimensional memory array. In some embodiments, conductors can be shared between memory levels; i.e. top conductor 400 would serve as the bottom conductor of the next memory level. In other embodiments, an interlevel dielectric (not shown) is formed above the first memory level of Fig. 5 c, its surface planarized, and construction of a. second memory level begins on this planarized interlevel dielectric, with no shared conductors.
  • the p-i-n diodes 111 of the memory cells in the array just described will be formed in a high-resistance state.
  • set and reset pulses can be applied to each diode 111 to change its resistance.
  • multiple resistance states can be set, forming a multi-state cell.
  • the diode 111, formed in an initial high-resistance state can be set to a lower-resistance state by application of a set pulse, then restored to a higher-resistivity state by application of a reset pulse.
  • the diode 111 may be set to any of multiple lower-resistivity states, then be restored, by application of a reset pulse, to higher-resistivity states, forming a multi-state, rewriteable device.
  • Set pulses can be between about 0.5 msec and about 5 msec.
  • Reset pulses can be between about 10 and about 50 msec.
  • the diode 111 is a switchable memory element disposed between a first conductor 200 and a second conductors 300.
  • a resistance-switching semiconductor element is formed in series with a diode.
  • bottom conductors 200 are formed as in the previous embodiment, gaps between them filled with dielectric 108, and a planarization step performed to expose tops of conductors 200.
  • a barrier layer 110 semiconductor material that will form vertically oriented diodes is deposited.
  • the semiconductor material is germanium or a germanium-rich alloy of silicon and germanium. This discussion will describe the diodes 300 as formed of germanium, though it will be understood that an alloy may be used instead.
  • the diodes 111 formed in pillars 300 may be p-i-n diodes, as in the previous embodiment, or, for example, p-n diodes. In one embodiment, for example, diodes 111 are p-n diodes.
  • Bottom region 112 is heavily doped n-type polygermanium doped by in situ doping. The rest of the polygermanium is deposited, and is heavily doped with a p-type dopant, for example boron, either by ion implantation or by in situ doping.
  • layer 117 of doped silicon preferably lightly doped in-situ with a p-type dopant such as boron, is deposited at a temperature which will cause the silicon to be amorphous, for example at about 500 degrees C.
  • pillars 300 are patterned and etched as in the prior embodiment. Gaps between pillars 300 are filled with dielectric material 108 and a planarization step is performed to expose tops of pillars 300.
  • a deposition temperature of, for example, about 500 degrees C for silicon will be sufficient to crystallize the germanium of diodes 111, while the switchable memory element 117 remains in an amorphous state. It is preferred that germanium diodes 111 be polycrystalline, to maximize current through the diode in the on state, while it is preferred that silicon switchable memory element 117 be amorphous, to maximize the difference between various resistance states, and make these states more readily distinguishable. In less preferred embodiments, however, silicon switchable memory element 117 may be polycrystalline or microcrystalline. Similarly, while it is preferred for switchable memory element 117 to be silicon while diode 111 is germanium, either may be an alloy. For the reasons described, it is preferred for switchable memory element 117 to be formed of a semiconductor material having a higher silicon content than diode 111.
  • FIG. 8a A more detailed view of germanium diode 111 having heavily doped region 112, intrinsic region 114, and heavily doped region 116, with silicon switchable memory element 117 formed adjacent to it, is shown in Fig. 8a.
  • diode 111 is a p-n diode, having only heavily doped regions 112 and 116 and lacking intrinsic region 114, is shown in Fig. 8b.
  • the polarities of the diode could be reversed, with region 112 doped with a p- type dopant and region 116 doped with an n-type dopant.
  • switchable memory element 117 is preferably lightly doped with an n-type dopant.
  • the memory cell described is programmed by a method for changing and sensing data states in a nonvolatile memory cell, the method comprising: applying a first set voltage to a switchable memory element comprising doped semiconductor material, wherein the first set voltage changes the doped semiconductor material from a first resistivity state to a second resistivity state, the second resistivity state lower resistivity than the first resistivity state; applying a second set voltage to the switchable memory element, wherein the second set voltage changes the doped semiconductor material from the second resistivity state to a third resistivity state, the third resistivity state lower resistivity than the second resistivity state; and applying a read voltage to the switchable memory element, wherein the read voltage does not substantially change the resistance of the switchable memory element, wherein the memory cell comprises a portion of a first conductor,
  • a first reset voltage can be applied to the switchable memory element, wherein the first reset voltage changes the semiconductor material from the third resistivity state to a fourth resistivity state, the fourth . resistivity state higher resistivity than the third resistivity state.
  • the first reset voltage has a first reset pulse width and a first reset voltage magnitude, wherein the first reset pulse width is at least five times the first set pulse width.
  • a fusing voltage pulse can be applied.
  • the term fusing voltage pulse is used to refer to a pulse that causes the cell to behave as a fuse. Current flows across a fuse in its initial state. After a sufficiently high voltage is applied, the fuse is blown and no longer allows current to flow. Similarly, a fusing voltage pulse changes the switchable memory element to a final resistivity state, the final resistivity state higher than the first resistivity state.
  • the fusing voltage pulse has a fusing voltage magnitude greater than the second set voltage magnitude, and, after application of the fusing voltage pulse, application of additional electrical pulses does not substantially change the resistance of the switchable memory element
  • a monolithic three dimensional memory array is one in which multiple memory levels are formed above a single substrate, such as a wafer, with no intervening substrates.
  • the layers forming one memory level are deposited or grown directly over the layers of an existing level or levels.
  • stacked memories have been constructed by forming memory levels on separate substrates and adhering the memory levels atop each other, as in Leedy, US Patent No. 5,915,167, "Three dimensional structure memory.”
  • the substrates may be thinned or removed from the memory levels before bonding, but as the memory levels are initially formed over separate substrates, such memories are not true monolithic three dimensional memory arrays.
  • a monolithic three dimensional memory array formed above a substrate comprises at least a first memory level formed at a first height above the substrate and a second memory level formed at a second height different from the first height. Three, four, eight, or indeed any number of memory levels can be formed above the substrate in such a multilevel array.
  • the monolithic three dimensional memory array comprising: a) a first memory level formed above a substrate, the first memory level comprising a first plurality of memory cells, wherein the selected cell is one of the first memory cells, and the selected cell comprises: i) a portion of a first conductor extending in a first direction; ii) a portion of a second conductor extending in a second direction different from the first direction, the second conductor above the first conductor; iii) a switchable memory element consisting essentially of doped semiconductor material, the switchable memory element disposed between the first conductor and the second conductor; and b) a second memory level monolithically formed above the first memory level.
  • a cell in this monolithic three dimensional memory array can be programmed by a method comprising: applying a first set voltage to the switchable memory element wherein the first set voltage changes the switchable memory element from a first resistance state to a second resistance state, the second resistance state lower resistance than the first resistance state; applying a second set voltage to the switchable memory element, wherein the second set voltage changes the switchable memory element from the second resistance state to a third resistance state, the third resistance state lower resistance than the second resistance state, wherein the second set voltage has higher electrical amplitude than the first set voltage; and applying a read voltage to the switchable memory element, wherein the read voltage has lower electrical amplitude than the first set voltage.

Abstract

A nonvolatile memory cell comprising doped semiconductor material and a diode can store memory states by changing the resistance of the doped semiconductor material by application of a set pulse (decreasing resistance) or a reset pulse (increasing resistance.) Set pulses are of short duration and above a threshold voltage, while reset pulses are longer duration and below a threshold voltage. In some embodiments multiple resistance states can be achieved, allowing for a multi-state cell, while restoring a prior high-resistance state allows for an rewriteable cell. In some embodiments, the diode and a switchable memory formed of doped semiconductor material are formed in series, while in other embodiments, the diode itself serves as the semiconductor switchable memory element.

Description

MEMORY CELL COMPRISING SWITCHABLE SEMICONDUCTOR MEMORY ELEMENT WITH TRIMMABLE RESISTANCE
BACKGROUND OF THE INVENTION
[0001] The invention relates to a nonvolatile memory array.
[0002] Nonvolatile memory arrays maintain their data even when power to the device is turned off. In one-time-programmable arrays, each memory cell is formed in an initial unprogrammed state, and can be converted to a programmed state. This change is permanent, and such cells are not erasable. In other types of memories, the memory cells are erasable, and can be rewritten many times.
[0003] Cells may also vary in the number of data states, or bits, each cell can achieve. A data state may be stored by altering some characteristic of the cell which can be detected, such as current flowing through the cell under a given applied voltage or the threshold voltage of a transistor within the cell.
[0004] Some solutions for achieving erasable or multi-state cells are complex. Floating gate and SONOS memory cells, for example, operate by storing charge, where the presence, absence or amount of stored charge changes a transistor threshold voltage. These memory cells are three-terminal devices which are relatively difficult to fabricate and operate at the very small dimensions required for competitiveness in modern integrated circuits.
[0005] Other memory cells operate by changing the resistivity of relatively exotic materials, like chalcogenides. Chalcogenides are difficult to work with and can present challenges in most semiconductor production facilities. [0006] A substantial advantage would be provided by a nonvolatile memory array having erasable or multi-state memory cells formed using conventional semiconductor materials in structures that are readily scaled to small size.
SUMMARY OF THE PREFERRED EMBODIMENTS
[0007] The present invention is defined by the following claims, and nothing in this section should be taken as a limitation on those claims. In general, the invention is directed to a nonvolatile memory cell having a diode and a semiconductor element with trimmable resistance.
[0008] A first aspect of the invention provides for a method for changing and sensing data states for a nonvolatile memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state higher resistivity than the second resistivity state; and sensing the first resistivity state, the second resistivity state, or the third resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors.
[0009] Another aspect of the invention provides for a method for changing data states for a nonvolatile memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state, switching the semiconductor material from the second resistivity state to a third stable resistivity state, the third resistivity state lower resistivity than the second resistivity state, wherein the memory cell comprises a first conductor; a second conductor; and a switchable memory element disposed between the first conductor and the second conductor, the switchable memory element comprising the semiconductor material.
[0010] A preferred embodiment of the invention provides for a method for changing and sensing data states in a nonvolatile memory cell, the method comprising: applying a first set voltage to a switchable memory element comprising doped semiconductor material, wherein the first set voltage changes the doped semiconductor material from a first resistivity state to a second resistivity state, the second resistivity state lower resistivity than the first resistivity state; applying a second set voltage to the switchable memory element, wherein the second set voltage changes the doped semiconductor material from the second resistivity state to a third resistivity state, the third resistivity state lower resistivity than the second resistivity state; and applying a read voltage to the switchable memory element, wherein the read voltage does not substantially change the resistance of the switchable memory element, wherein the memory cell comprises a portion of a first conductor, a portion of a second conductor, and the switchable memory element disposed between the first and second conductors, wherein the second conductor is disposed above the first conductor.
[0011] Another preferred embodiment of the present invention provides for a method for setting and sensing data states in a nonvolatile memory cell, the method comprising: applying a first set voltage to a switchable memory element comprising doped semiconductor material, wherein the first set voltage changes the semiconductor material from a first resistivity state to a second resistivity state, the second resistivity state lower resistivity than the first resistivity state; applying a first reset voltage to the switchable memory element, wherein the first reset voltage changes the semiconductor material from the second resistivity state to a third resistivity state, the third resistivity state higher resistivity than the second resistivity state; and applying a read voltage to the switchable memory element, wherein the read voltage does not substantially change the resistance of the switchable memory element, wherein the memory cell comprises a portion of a first conductor, a portion of a second conductor, and the switchable memory element disposed between the first and second conductors.
[0012] Yet another preferred embodiment provides for a method for programming a selected memory cell in a monolithic three dimensional memory array, the monolithic three dimensional memory array comprising: a) a first memory level formed above a substrate, the first memory level comprising a first plurality of memory cells, wherein the selected cell is one of the first memory cells, and the selected cell comprises: i) a portion of a first conductor extending in a first direction; ii) a portion of a second conductor extending in a second direction different from the first direction, the second conductor above the first conductor; iii) a switchable memory element consisting essentially of doped semiconductor material, the switchable memory element disposed between the first conductor and the second conductor; and b) a second memory level monolithically formed above the first memory level, the method comprising: applying a first set voltage to the switchable memory element wherein the first set voltage changes the switchable memory element from a first resistance state to a second resistance state, the second resistance state lower resistance than the first resistance state; applying a second set voltage to the switchable memory element, wherein the second set voltage changes the switchable memory element from the second resistance state to a third resistance state, the third resistance state lower resistance than the second resistance state, wherein the second set voltage has higher electrical amplitude than the first set voltage; and applying a read voltage to the switchable memory element, wherein the read voltage has lower electrical amplitude than the first set voltage. [0013] Each of the aspects and embodiments of the invention described herein can be used alone or in combination with one another.
[0014] The preferred aspects and embodiments will now be described with reference to the attached drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
[0015] Fig. 1 is a perspective view of a multi-state or rewriteable memory cell formed according to a preferred embodiment of the present invention.
[0016] Fig. 2 is a graph showing a series of resistance states with steadily decreasing resistance induced by application of set pulses.
[0017] Fig. 3 is a graph showing a series of resistance states in which resistance is decreased by application of a set pulse, then recovered by application of a reset pulse.
[0018] Fig. 4 is a circuit diagram illustrating the need for electrical isolation between memory cells in a memory array.
[0019] Figs. 5a-5c are cross-sectional views illustrating stages in formation of a memory level formed according to an embodiment of the present invention.
[0020] Figs. 6a and 6b are cross-sectional views illustrating different diode configurations in an embodiment of the present invention.
[0021] Fig. 7 is a cross-sectional view illustrating a stage in formation of a memory level in an alternative embodiment of the present invention. [0022] Figs. 8a and 8b are cross-sectional views showing two embodiments of a diode and resistive semiconductor element in series formed according to an embodiment of the present invention.
[0023] Fig. 9 is a perspective view of a memory level formed according to an embodiment of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0024] Herner et al., US Patent Application No. 10/955,549, "Nonvolatile Memory Cell Without a Dielectric Antifuse Having High- and Low-Impedance States," filed September 29, 2004, hereinafter the '549 application and hereby incorporated by reference, describes a monolithic three dimensional memory array in which the data state of a memory cell is stored in the resistance state of a polycrystalline semiconductor diode. This memory cell is a one-time- programmable cell having two data states. The diode is formed in a high- resistance state; application of a programming voltage permanently transforms the diode to a low-resistance state.
[0025] In embodiments of the present invention, by applying appropriate electrical pulses, a memory element formed of doped semiconductor material, in one embodiment similar to the cell of the '549 application, can achieve three, four, or more stable resistance states. In other embodiments of the present invention, such a semiconductor memory element can be set from an initial high-resistance state to a low-resistance state; then, upon application of an appropriate electrical pulse, can be reset to a higher-resistance state. These embodiments can be used independently or combined to form a rewriteable, multi-state memory cell. In an alternative set of embodiments, a polycrystalline semiconductor diode is paired with a semiconductor element having trimmable resistance. [0026] Fig. 1 illustrates a multi-state or rewriteable memory cell formed according to a preferred embodiment of the present invention. A bottom conductor 12 is formed of a conductive material, for example tungsten, and extends in a first direction. Barrier and adhesion layers may be included in bottom conductor 12. Poly crystalline semiconductor diode 2 is a p-i-n diode having a bottom heavily doped n-type region 4; an intrinsic region 6, which is not intentionally doped; and a top heavily doped region 8. Top conductor 14 may be formed in the same manner and of the same materials as bottom conductor 12, and extends in a second direction different from the first direction. Polycrystalline semiconductor diode 2 is vertically disposed between bottom conductor 12 and top conductor 14. Polycrystalline semiconductor diode 2 is formed in a high-resistance state. This memory cell can be formed above a substrate, for example above a monocrystalline silicon wafer.
[0027] The resistivity of doped polycrystalline, amorphous, or microcrystalline semiconductor material, for example silicon, can be changed between stable states by applying appropriate electrical pulses.
[0028] The resistance of vertically oriented resistors formed of polycrystalline silicon (polycrystalline silicon will be referred to in this discussion as polysilicon; similarly, polycrystalline germanium will be called polygermanium) was measured. Turning to Fig. 2, the polysilicon resistors were formed in a high-resistance state, with resistance of about 14 kOhms, shown at point 1.
[0029] It was found that application of an appropriate set pulse decreased resistance of the polysilicon. A set pulse is a pulse of relatively short duration, in this example of about 1 msec. In order to decrease resistance, a set pulse needed to be at or above a threshold amplitude, which changed with resistance. [0030] The initial resistance state was at point 1. After application of a set pulse of 1 msec of 5 volts, the resistance was virtually unchanged at point 2. (This example will describe electrical amplitude in terms of voltage, though it will be understood that they could be described in terms of current instead.) Resistance was also essentially unchanged at point 3 after application of a 7-volt set pulse for 1 msec. These voltages, 5 and 7 volts, were apparently below the voltage sufficient to cause a change in resistance, which will be called a threshold voltage, for the resistance state at points 1 and 2.
[0031] A 9-volt set pulse applied for 1 msec at resistance point 3 caused a small drop in resistance to point 4 to 1.3 kOhms. The set pulse of 9 volts was apparently approaching the threshold voltage. After application of an 11 -volt set pulse for 1 msec, at a voltage clearly above the threshold voltage, the resistance of the polysilicon resistor was substantially reduced, at 7.8 kOhms, shown at point 5. Thus 11 volts was above the threshold voltage at resistance point 4, and a set pulse having this voltage reduced resistance.
[0032] At point 5, however, the threshold voltage was apparently increased: Application of a set pulse of about 11 volts or less caused no change in the resistance at point 5. Application of a set pulse of a higher voltage, 13 volts, decreased resistance further, to about 2.9 kOhms at point 6. At point 6 the threshold voltage increased again, and a set pulse of 15 volts was required to decrease resistance to about 1.2 kOhms at point 7.
[0033] Application of a significantly higher voltage, for example about 17 volts, greatly increased resistance (not shown), and no further change was observed. It is assumed that this very high voltage destroyed the resistor.
[0034] To summarize, at each resistance state, resistance can be lowered by application of an electrical pulse at or above a threshold amplitude (voltage or current), by a set pulse, i.e. a pulse of relatively short duration. At the resistance of points 1 and 2, for example, the threshold voltage was apparently about 9 volts. Application of set pulses below the threshold voltage did not change resistance, while a set pulse above this threshold voltage did.
[0035] Once the poly silicon resistor was in resistance state 5, the threshold voltage changed to about 11 volts, and application of voltage pulses below the threshold voltage did not cause a change in resistance. At point 6 the threshold voltage was about 13 volts, and at point 7, the threshold voltage was about 15 volts. It is expected that as the voltage of the set pulse exceeds the threshold voltage by a greater amount, the reduction in resistance will be greater. For example, had 15 volts been applied to the polysilicon resistor at point 4, the resistance after the 15 volt pulse would have been less than at point 5, when a set pulse of only 11 volts was applied.
[0036] In contrast, it was found that application of an appropriate reset pulse increased resistance of the polysilicon. A reset pulse is a pulse of relatively longer duration, in this example of about 20, 30, or 50 msec. In order to increase resistance, a reset pulse needed to be below the threshold amplitude.
[0037] Fig. 2 showed application of a set pulse to lower resistance. In Fig. 3, the initial resistance is about 39 kOhms. Application of a 9-volt set pulse to the polysilicon resistor at point 4 drops resistance to 23 kOhms at point 5. Point 5 is a stable state, and application of set pulses at less than the threshold voltage of about 9 volts did not change resistance..
[0038] It was found, however, that application of a reset pulse, with longer duration and lower amplitude, served to increase resistance. For example, at resistance point 5 when a reset pulse (50 msec) of 5 volts was applied, resistance increased to 30 kOhms at point 6. This was a stable state with a threshold voltage of about 8 volts. Set pulses less than this amplitude did not change resistance. [0039] As before, a set pulse above the threshold voltage lowered resistance: Application of a high-amplitude set pulse, for example about 8 volts for about 1 msec (short duration) dropped resistance to 24 kOhms at point 9. Thus resistance could be trimmed between high- and low-resistance states.
[0040] In short, by applying appropriate set and reset pulses, doped polysilicon was trimmed to a variety of stable resistance states, which were selected by the amplitude and duration of the pulse. Any of these stable resistance states can be used to store a data state in a memory cell comprising such a trimmable semiconductor element. By setting a variety of resistance states, as shown in Fig. 2, the cell can store multiple data states, and thus store more than one bit per cell. By setting the cell to lower resistance and resetting to higher resistance, as in Fig. 3, such a memory call can be a rewriteable memory cell. These two aspects can be combined to form a rewriteable multi- bit nonvolatile memory cell. It is believed that the trimmable semiconductor element can be formed of silicon, germanium, or alloys of silicon and/or germanium. The difference between resistance states can be a factor of two, a factor often, or more.
[0041] Without wishing to be bound by any one theory, it is believed that one possible mechanism behind the observed changes in resistance is that set pulses above the threshold amplitude cause dopant atoms to move out of grain boundaries, where they are inactive, into the body of a crystal where they will increase conductivity and lower the resistance of the semiconductor element. In contrast, reset pulses, below the threshold amplitude and of longer duration, cause dopant atoms to move back to the grain boundaries, lowering conductivity and increasing resistance. It may be, however, that other mechanisms, such as an increase and decrease in degree of order of the polycrystalline material, are operating as well or instead. [0042] Making a memory array of polysilicon resistors, however, presents difficulties. If resistors are used as memory cells in a large cross-point array, when voltage is applied to a selected cell, there will be undesired leakage through half-selected and unselected cells throughout the array. For example, turning to Fig. 4, suppose a voltage is applied between bitline B and wordline A to set, reset, or sense selected cell S. Current is intended to flow through selected cell S. Some leakage current, however, may flow on alternate paths, for example between bitline B and wordline A through unselected cells Ul, U2, and U3. Many such alternate paths may exist.
[0043] Leakage current can be greatly reduced by including a diode in each memory cell. A diode has a non-linear I-V characteristic, allowing very little current flow below a turn-on voltage, and substantially higher current flow above the turn-on voltage. In general a diode also act as one-way valves passing current more easily in one direction than the other. Thus, so long as biasing schemes are selected that assure that only the selected cell is subjected to a forward current above the turn-on voltage, leakage current along unintended paths (such as the U1-U2-U3 sneak path of Fig. 4) can be greatly reduced.
[0044] In preferred embodiments of the present invention, then, a polycrystalline, amorphous, or microcrystalline semiconductor memory element either is formed in series with a diode or is formed as the diode itself.
[0045] A memory cell formed according to an aspect of the present invention, then, can be programmed by a method for changing and sensing data states, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state higher resistivity than the second resistivity state; and sensing the first resistivity state, the second resistivity state, or the third resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors. The switchable memory element may be the diode itself, or may be in series with the diode. (This discussion uses the terms resistance state and resistivity state. A material has a resistivity, while a discreet element has a resistance. Changing the resistivity state of semiconductor material changes the resistance state of a semiconductor element comprising the semiconductor material.)
[0046] Switching from the first resistivity state to the second resistivity state is achieved by applying to the switchable memory element a first electrical pulse (a set pulse) having a first electrical amplitude and a first pulse width. The first pulse is about 5 msec or less, preferably about 1 msec. Applying an additional short pulse of similar amplitude or greater, for example a second short pulse having a second electrical amplitude no more than 120 percent of the first pulse electrical amplitude, does not cause switching to a higher resistivity state. Switching from the second resistivity state to the third resistivity state is achieved by application of a third electrical pulse having a third electrical amplitude and a third width, wherein the third width is at least five times the second width. The third width is about 10, 20, 30, or 50 msec, for example about 25 msec. The third electrical amplitude is preferably less than the first electrical amplitude.
[0047] In multistate aspects of the invention, the memory cell is programmed by a method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state, switching the semiconductor material from the second resistivity state to a third stable resistivity state, the third resistivity state lower resistivity than the second resistivity state, wherein the memory cell comprises a first conductor; a second conductor; and a switchable memory element disposed between the first conductor and the second conductor, the switchable memory element comprising the semiconductor material. Subsequently, the first resistivity state, second resistivity state, or third resistivity state (or additional states) can be sensed as a data state of the memory cell.
[0048] In this method, switching the semiconductor material from the first resistivity state to the second resistivity state comprises applying to the switchable memory element a first electrical pulse having a first electrical amplitude and a first pulse width. Switching the semiconductor material from the second resistivity state to the third resistivity state comprises applying to the switchable memory element a second electrical pulse having a second electrical amplitude and a second width, the second electrical amplitude greater than the first electrical amplitude. Both the first and second pulses are set pulses, and the second pulse width is not more than about three times the first pulse width.
[0049] Detailed examples will be provided describing fabrication of two preferred embodiments of the present invention. Fabrication details from Herner et al., US Patent Application No. 10/320,470, "An Improved Method for Making High Density Nonvolatile Memory," filed December 19, 2002, and since abandoned, hereby incorporated by reference, will be useful in formation of the diode of these embodiments, as will information from the '549 application. Useful information may also be derived from Herner et al., US Patent Application No. 11/015,824, "Nonvolatile Memory Cell Comprising a Reduced Height Vertical Diode," filed Dec. 17, 2004 and hereby incorporated by reference. To avoid obscuring the invention not all of the detail from these applications will be included, but it will be understood that no information from these applications is intended to be excluded.
DIODE AS RESISTANCE-SWITCHING ELEMENT: FABRICATION
[0050] Fabrication of a single memory level will be described in detail. Additional memory levels can be stacked, each monolithically formed above the one below it. In this embodiment, a polycrystalline semiconductor diode will serve as the switchable memory element.
[0051] Turning to Fig. 5a, formation of the memory begins with a substrate 100. This substrate 100 can be any semiconducting substrate as known in the art, such as monocrystalline silicon, FV-IV compounds like silicon-germanium or silicon-germanium-carbon, III-V compounds, II- VII compounds, epitaxial layers over such substrates, or any other semiconducting material. The substrate may include integrated circuits fabricated therein.
[0052] An insulating layer 102 is formed over substrate 100. The insulating layer 102 can be silicon oxide, silicon nitride, high-dielectric film, Si-C-O-H film, or any other suitable insulating material.
[0053] The first conductors 200 are formed over the substrate and insulator. An adhesion layer 104 may be included between the insulating layer 102 and the conducting layer 106 to help the conducting layer 106 adhere. If the overlying conducting layer is tungsten, titanium nitride is preferred as adhesion layer 104.
[0054] The next layer to be deposited is conducting layer 106. Conducting layer 106 can comprise any conducting material known in the art, such as tungsten, or other materials, including tantalum, titanium, copper, cobalt, or alloys thereof. [0055] Once all the layers that will form the conductor rails have been deposited, the layers will be patterned and etched using any suitable masking and etching process to form substantially parallel, substantially coplanar conductors 200, shown in Fig. 5a in cross-section. In one embodiment, photoresist is deposited, patterned by photolithography and the layers etched, and then the photoresist removed using standard process techniques. Conductors 200 could be formed by a Damascene method instead.
[0056] Next a dielectric material 108 is deposited over and between conductor rails 200. Dielectric material 108 can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon dioxide is used as dielectric material 108.
[0057] Finally, excess dielectric material 108 on top of conductor rails 200 is removed, exposing the tops of conductor rails 200 separated by dielectric material 108, and leaving a substantially planar surface 109. The resulting structure is shown in Fig. 5a. This removal of dielectric overfill to form planar surface 109 can be performed by any process known in the art, such as chemical mechanical planarization (CMP) or etchback. An etchback technique that may advantageously be used is described in Raghuram et al., US Application No. 10/883417, "Nonselective Unpatterned Etchback to Expose Buried Patterned Features," filed June 30, 2004 and hereby incorporated by reference. At this stage, a plurality of substantially parallel first conductors have been formed at a first height above substrate 100.
[0058] Next, turning to Fig. 5b, vertical pillars will be formed above completed conductor rails 200. (To save space substrate 100 is not shown in Fig. 5b; its presence will be assumed.) Preferably a barrier layer 110 is deposited as the first layer after planarization of the conductor rails. Any suitable material can be used in the barrier layer, including tungsten nitride, tantalum nitride, titanium nitride, or combinations of these materials. In a preferred embodiment, titanium nitride is used as the barrier layer. Where the barrier layer is titanium nitride, it can be deposited in the same manner as the adhesion layer described earlier.
[0059] Next semiconductor material that will be patterned into pillars is deposited. The semiconductor material can be silicon, germanium, a silicon- germanium alloy, or other suitable semiconductors, or semiconductor alloys. For simplicity, this description will refer to the semiconductor material as silicon, but it will be understood that the skilled practitioner may select any of these other suitable materials instead.
[0060] In preferred embodiments, the pillar comprises a semiconductor junction diode. Turning to Fig. 6a, a preferred junction diode has a bottom heavily doped region 112, intrinsic region 114, and top heavily doped region 116. The conductivity type of bottom region 112 and top region 116 are opposite: Either region 112 is p-type while region 116 is n-type, or region 112 is n-type while region 116 is p-type. Middle region 114 is intrinsic, or not intentionally doped, though in some embodiments it may be lightly doped. An undoped region will never be perfectly electrically neutral, and will always have defects or contaminants that cause it to behave as if slightly n-doped or p-doped.
[0061] In Fig. 6a, and in the exemplary array, bottom region 112 will be n- type while top region 116 is p-type. It will be understood that these conductivity types could be reversed, as in Fig. 6b. To form the diode of Fig. 6a, returning to Fig. 5b, bottom heavily doped region 112 can be formed by any deposition and doping method known in the art. The silicon can be deposited and then doped, but is preferably doped in situ by flowing a donor gas providing n-type dopant atoms, for example phosphorus, during deposition of the silicon. Heavily doped region 112 is preferably between about 100 and about 800 angstroms thick.
[0062] Intrinsic layer 114 can be formed by any method known in the art. Layer 114 can be silicon, germanium, or any alloy of silicon or germanium and has a thickness between about 1100 and about 3800 angstrom, preferably about 2600 angstroms.
[0063] Returning to Fig. 5b, semiconductor layers 114 and 112 just deposited, along with underlying barrier layer 110, will be patterned and etched to form pillars 300. Pillars 300 should have about the same pitch and about the same width as conductors 200 below, such that each pillar 300 is formed on top of a conductor 200. Some misalignment can be tolerated:
[0064] The pillars 300 can be formed using any suitable masking and etching process. For example, photoresist can be deposited, patterned using standard photolithography techniques, and etched, then the photoresist removed. Alternatively, a hard mask of some other material, for example silicon dioxide, can be formed on top of the semiconductor layer stack, with bottom antireflective coating (BARC) on top, then patterned and etched. Similarly, dielectric antireflective coating (DARC) can be used as a hard mask.
[0065] The photolithography techniques described in Chen, US Application No. 10/728436, "Photomask Features with Interior Nonprinting Window Using Alternating Phase Shifting," filed December 5, 2003; or Chen, US Application No. 10/815312, Photomask Features with Chromeless Nonprinting Phase Shifting Window," filed April 1, 2004, both owned by the assignee of the present invention and hereby incorporated by reference, can advantageously be used to perform any photolithography step used in formation of a memory array according to the present invention. [0066] Dielectric material 108 is deposited over and between the semiconductor pillars 300, filling the gaps between them. Dielectric material 108 can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon dioxide is used as the insulating material.
[0067] Next the dielectric material on top of the pillars 300 is removed, exposing the tops of pillars 300 separated by dielectric material 108, and leaving a substantially planar surface. This removal of dielectric overfill can be performed by any process known in the art, such as CMP or etchback. After CMP or etchback, ion implantation is performed, forming heavily doped p-type top region 116. The p-type dopant is preferably boron or BCl3. This implant step completes formation of diodes 111. The resulting structure is shown in Fig. 5b.
[0068] Turning to Fig. 5c, top conductors 400 can be formed in the same manner as bottom conductors 200, for example by depositing adhesion layer 120, preferably of titanium nitride, and conductive layer 122, preferably of tungsten. Conductive layer 122 and adhesion layer 120 are then patterned and etched using any suitable masking and etching technique to form substantially parallel, substantially coplanar conductors 400, shown in Fig. 5c extending left- to-right across the page. In a preferred embodiment, photoresist is deposited, patterned by photolithography and the layers etched, and then the photoresist removed using standard process techniques.
[0069] Next a dielectric material (not shown) is deposited over and between conductor rails 400. The dielectric material can be any known electrically insulating material, such as silicon oxide, silicon nitride, or silicon oxynitride. In a preferred embodiment, silicon oxide is used as this dielectric material. [0070] Formation of a first memory level has been described. Additional memory levels can be formed above this first memory level to form a monolithic three dimensional memory array. In some embodiments, conductors can be shared between memory levels; i.e. top conductor 400 would serve as the bottom conductor of the next memory level. In other embodiments, an interlevel dielectric (not shown) is formed above the first memory level of Fig. 5 c, its surface planarized, and construction of a. second memory level begins on this planarized interlevel dielectric, with no shared conductors.
[0071] The p-i-n diodes 111 of the memory cells in the array just described will be formed in a high-resistance state. In each memory cell of this array, set and reset pulses can be applied to each diode 111 to change its resistance. In some embodiments, multiple resistance states can be set, forming a multi-state cell. In other embodiments, the diode 111, formed in an initial high-resistance state, can be set to a lower-resistance state by application of a set pulse, then restored to a higher-resistivity state by application of a reset pulse. In other embodiments, the diode 111 may be set to any of multiple lower-resistivity states, then be restored, by application of a reset pulse, to higher-resistivity states, forming a multi-state, rewriteable device. Set pulses can be between about 0.5 msec and about 5 msec. Reset pulses can be between about 10 and about 50 msec. By using a diode rather than a resistor, electrical isolation between neighboring cells can be achieved. In this embodiment, the diode 111 is a switchable memory element disposed between a first conductor 200 and a second conductors 300. ,
DIODE AND RESISTANCE-SWITCHING ELEMENT IN SERIES: FABRICATION
[0072] In an alternative embodiment, a resistance-switching semiconductor element is formed in series with a diode. [0073] Turning to Fig. 7, bottom conductors 200 are formed as in the previous embodiment, gaps between them filled with dielectric 108, and a planarization step performed to expose tops of conductors 200.
[0074] After deposition of a barrier layer 110, semiconductor material that will form vertically oriented diodes is deposited. In a preferred embodiment, the semiconductor material is germanium or a germanium-rich alloy of silicon and germanium. This discussion will describe the diodes 300 as formed of germanium, though it will be understood that an alloy may be used instead.
[0075] The diodes 111 formed in pillars 300 may be p-i-n diodes, as in the previous embodiment, or, for example, p-n diodes. In one embodiment, for example, diodes 111 are p-n diodes. Bottom region 112 is heavily doped n-type polygermanium doped by in situ doping. The rest of the polygermanium is deposited, and is heavily doped with a p-type dopant, for example boron, either by ion implantation or by in situ doping.
[0076] In a preferred embodiment, layer 117 of doped silicon, preferably lightly doped in-situ with a p-type dopant such as boron, is deposited at a temperature which will cause the silicon to be amorphous, for example at about 500 degrees C.
[0077] After deposition of layer 117, pillars 300 are patterned and etched as in the prior embodiment. Gaps between pillars 300 are filled with dielectric material 108 and a planarization step is performed to expose tops of pillars 300.
[0078] Higher temperatures are required to deposit and to crystallize silicon than germanium. A deposition temperature of, for example, about 500 degrees C for silicon will be sufficient to crystallize the germanium of diodes 111, while the switchable memory element 117 remains in an amorphous state. It is preferred that germanium diodes 111 be polycrystalline, to maximize current through the diode in the on state, while it is preferred that silicon switchable memory element 117 be amorphous, to maximize the difference between various resistance states, and make these states more readily distinguishable. In less preferred embodiments, however, silicon switchable memory element 117 may be polycrystalline or microcrystalline. Similarly, while it is preferred for switchable memory element 117 to be silicon while diode 111 is germanium, either may be an alloy. For the reasons described, it is preferred for switchable memory element 117 to be formed of a semiconductor material having a higher silicon content than diode 111.
[0079] A more detailed view of germanium diode 111 having heavily doped region 112, intrinsic region 114, and heavily doped region 116, with silicon switchable memory element 117 formed adjacent to it, is shown in Fig. 8a. An alternative embodiment in which diode 111 is a p-n diode, having only heavily doped regions 112 and 116 and lacking intrinsic region 114, is shown in Fig. 8b. The polarities of the diode could be reversed, with region 112 doped with a p- type dopant and region 116 doped with an n-type dopant. In this case, to avoid formation of a diode between switchable memory element 117 and top region 116, switchable memory element 117 is preferably lightly doped with an n-type dopant.
[0080] Completion of the memory level continues as in the previous embodiment. As in the prior embodiment, additional memory levels can be formed above this first memory level. A completed memory level (of either embodiment) is shown in Fig. 9.
[0081] Many variations can be envisioned. It would be possible, for example, to form switchable memory element 117 before diode 111, so that switchable memory element 117 is below heavily doped region 112. [0082] In summary, then, the memory cell described is programmed by a method for changing and sensing data states in a nonvolatile memory cell, the method comprising: applying a first set voltage to a switchable memory element comprising doped semiconductor material, wherein the first set voltage changes the doped semiconductor material from a first resistivity state to a second resistivity state, the second resistivity state lower resistivity than the first resistivity state; applying a second set voltage to the switchable memory element, wherein the second set voltage changes the doped semiconductor material from the second resistivity state to a third resistivity state, the third resistivity state lower resistivity than the second resistivity state; and applying a read voltage to the switchable memory element, wherein the read voltage does not substantially change the resistance of the switchable memory element, wherein the memory cell comprises a portion of a first conductor, a portion of a second conductor, and the switchable memory element disposed between the first and second conductors, wherein the second conductor is disposed above the first conductor, the first set voltage has a first set pulse width and a first set voltage magnitude, the second set voltage has a second set pulse width and a second set voltage magnitude, and the second set voltage magnitude is greater than the first set voltage magnitude.
[0083] Subsequently, a first reset voltage can be applied to the switchable memory element, wherein the first reset voltage changes the semiconductor material from the third resistivity state to a fourth resistivity state, the fourth . resistivity state higher resistivity than the third resistivity state. The first reset voltage has a first reset pulse width and a first reset voltage magnitude, wherein the first reset pulse width is at least five times the first set pulse width.
[0084] If desired, a fusing voltage pulse can be applied. The term fusing voltage pulse is used to refer to a pulse that causes the cell to behave as a fuse. Current flows across a fuse in its initial state. After a sufficiently high voltage is applied, the fuse is blown and no longer allows current to flow. Similarly, a fusing voltage pulse changes the switchable memory element to a final resistivity state, the final resistivity state higher than the first resistivity state. The fusing voltage pulse has a fusing voltage magnitude greater than the second set voltage magnitude, and, after application of the fusing voltage pulse, application of additional electrical pulses does not substantially change the resistance of the switchable memory element
[0085] A monolithic three dimensional memory array is one in which multiple memory levels are formed above a single substrate, such as a wafer, with no intervening substrates. The layers forming one memory level are deposited or grown directly over the layers of an existing level or levels. In contrast, stacked memories have been constructed by forming memory levels on separate substrates and adhering the memory levels atop each other, as in Leedy, US Patent No. 5,915,167, "Three dimensional structure memory." The substrates may be thinned or removed from the memory levels before bonding, but as the memory levels are initially formed over separate substrates, such memories are not true monolithic three dimensional memory arrays.
[0086] A monolithic three dimensional memory array formed above a substrate comprises at least a first memory level formed at a first height above the substrate and a second memory level formed at a second height different from the first height. Three, four, eight, or indeed any number of memory levels can be formed above the substrate in such a multilevel array.
[0087] In embodiments of the present invention, the monolithic three dimensional memory array comprising: a) a first memory level formed above a substrate, the first memory level comprising a first plurality of memory cells, wherein the selected cell is one of the first memory cells, and the selected cell comprises: i) a portion of a first conductor extending in a first direction; ii) a portion of a second conductor extending in a second direction different from the first direction, the second conductor above the first conductor; iii) a switchable memory element consisting essentially of doped semiconductor material, the switchable memory element disposed between the first conductor and the second conductor; and b) a second memory level monolithically formed above the first memory level. A cell in this monolithic three dimensional memory array can be programmed by a method comprising: applying a first set voltage to the switchable memory element wherein the first set voltage changes the switchable memory element from a first resistance state to a second resistance state, the second resistance state lower resistance than the first resistance state; applying a second set voltage to the switchable memory element, wherein the second set voltage changes the switchable memory element from the second resistance state to a third resistance state, the third resistance state lower resistance than the second resistance state, wherein the second set voltage has higher electrical amplitude than the first set voltage; and applying a read voltage to the switchable memory element, wherein the read voltage has lower electrical amplitude than the first set voltage.
[0088] Detailed methods of fabrication have been described herein, but any other methods that form the same structures can be used while the results fall within the scope of the invention.
[0089] The foregoing detailed description has described only a few of the many forms that this invention can take. For this reason, this detailed description is intended by way of illustration, and not by way of limitation. It is only the following claims, including all equivalents, which are intended to define the scope of this invention.

Claims

WHAT IS CLAIMED IS:
1. A method for changing and sensing data states for a nonvolatile memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state; switching the semiconductor material from the second stable resistivity state to a third stable resistivity state, the third resistivity state higher resistivity than the second resistivity state; and sensing the first resistivity state, the second resistivity state, or the third resistivity state as a data state of the memory cell, wherein the memory cell comprises a portion of a first conductor; a portion of a second conductor; and a switchable memory element comprising the semiconductor material, the switchable memory element disposed between the first and second conductors.
2. The method of claim 1 wherein the difference in resistivity between the first resistivity state and the second resistivity state is at least a factor of two.
3. The method of claim 1 wherein the difference in resistivity between the first resistivity state and the second resistivity state is at least a factor often.
4. The method of claim 1 wherein the semiconductor material is silicon or a silicon alloy, germanium or a germanium alloy.
5. The method of claim 1 wherein at least a portion of the semiconductor material is doped with a p-type or n-type dopant.
6. The method of claim 1 wherein the second conductor is disposed above the first conductor, the switchable memory element vertically disposed between the first conductor and the second conductor.
7. The method of claim 1 wherein switching from the first resistivity state to the second resistivity state is achieved by applying to the switchable memory element a first electrical pulse having a first electrical amplitude and a first pulse width.
8. The method of claim 7 wherein, after switching to the second resistivity state, application of a second electrical pulse having a second electrical amplitude and a second pulse width, the second electrical amplitude no more than 120 percent of the first electrical amplitude, does not cause switching to a higher resistivity state.
9. The method of claim 7 wherein switching from the second resistivity state to the third resistivity state is achieved by application of a third electrical pulse having a third electrical amplitude and a third width, wherein the third width is at least five times the second width.
10. The method of claim 9 wherein the first pulse width is about 5 msec or less.
11. The method of claim 9 wherein the third pulse width is about 25 msec or greater.
12. The method of claim 1 wherein the memory cell further comprises a diode, the diode disposed between the first and second conductors.
13. The method of claim 12 wherein the switchable memory element is in series with the diode.
14. The method of claim 12 wherein the diode comprises the switchable memory element.
15. A method for changing data states for a nonvolatile memory cell, the method comprising: switching semiconductor material from a first stable resistivity state to a second stable resistivity state, the second resistivity state lower resistivity than the first resistivity state, switching the semiconductor material from the second resistivity state to a third stable resistivity state, the third resistivity state lower resistivity than the second resistivity state, wherein the memory cell comprises a first conductor; a second conductor; and a switchable memory element disposed between the first conductor and the second conductor, the switchable memory element comprising the semiconductor material.
16. The method of claim 15 further comprising sensing the first resistivity state, the second resistivity state, or the third resistivity state as a data state of the memory cell.
17. The method of claim 15 wherein the semiconductor material is silicon or a silicon alloy, or germanium or a germanium alloy, or silicon-germanium.
18. The method of claim 17 wherein the switchable memory element comprises a semiconductor junction diode.
19. The method of claim 15 wherein the memory cell is within a memory array, and wherein the memory array is a monolithic three dimensional memory array comprising at least two memory levels formed above a substrate.
20. The method of claim 15 wherein the step of switching the semiconductor material from the first resistivity state to the second resistivity state comprises applying to the switchable memory element a first electrical pulse having a first electrical amplitude and a first pulse width, and wherein the step of switching the semiconductor material from the second resistivity state to the third resistivity state comprises applying to the switchable memory element a second electrical pulse having a second electrical amplitude and a second width, the second electrical amplitude greater than the first electrical amplitude.
PCT/US2006/037803 2005-09-28 2006-09-27 Memory cell comprising switchable semiconductor memory element with trimmable resistance WO2007038665A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/237,167 US7800932B2 (en) 2005-09-28 2005-09-28 Memory cell comprising switchable semiconductor memory element with trimmable resistance
US11/237,167 2005-09-28

Publications (1)

Publication Number Publication Date
WO2007038665A1 true WO2007038665A1 (en) 2007-04-05

Family

ID=37594954

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2006/037803 WO2007038665A1 (en) 2005-09-28 2006-09-27 Memory cell comprising switchable semiconductor memory element with trimmable resistance

Country Status (4)

Country Link
US (3) US7800932B2 (en)
CN (1) CN101288169B (en)
TW (1) TWI309083B (en)
WO (1) WO2007038665A1 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008016844A2 (en) * 2006-07-31 2008-02-07 Sandisk 3D Llc Non-volatile memory capable of correcting overwritten cell
US7492630B2 (en) 2006-07-31 2009-02-17 Sandisk 3D Llc Systems for reverse bias trim operations in non-volatile memory
US7495947B2 (en) 2006-07-31 2009-02-24 Sandisk 3D Llc Reverse bias trim operations in non-volatile memory
US7499355B2 (en) 2006-07-31 2009-03-03 Sandisk 3D Llc High bandwidth one time field-programmable memory
US7499304B2 (en) 2006-07-31 2009-03-03 Sandisk 3D Llc Systems for high bandwidth one time field-programmable memory
US7522448B2 (en) 2006-07-31 2009-04-21 Sandisk 3D Llc Controlled pulse operations in non-volatile memory
US7719874B2 (en) 2006-07-31 2010-05-18 Sandisk 3D Llc Systems for controlled pulse operations in non-volatile memory
US7978507B2 (en) 2008-06-27 2011-07-12 Sandisk 3D, Llc Pulse reset for non-volatile storage
WO2018017269A1 (en) * 2016-07-22 2018-01-25 Intel Corporation Storage sled for a data center

Families Citing this family (134)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AU2001286432A1 (en) * 2000-08-14 2002-02-25 Matrix Semiconductor, Inc. Dense arrays and charge storage devices, and methods for making same
US7618850B2 (en) * 2002-12-19 2009-11-17 Sandisk 3D Llc Method of making a diode read/write memory cell in a programmed state
US8008700B2 (en) * 2002-12-19 2011-08-30 Sandisk 3D Llc Non-volatile memory cell with embedded antifuse
US20070164388A1 (en) * 2002-12-19 2007-07-19 Sandisk 3D Llc Memory cell comprising a diode fabricated in a low resistivity, programmed state
US7660181B2 (en) * 2002-12-19 2010-02-09 Sandisk 3D Llc Method of making non-volatile memory cell with embedded antifuse
US7800932B2 (en) * 2005-09-28 2010-09-21 Sandisk 3D Llc Memory cell comprising switchable semiconductor memory element with trimmable resistance
US7800933B2 (en) * 2005-09-28 2010-09-21 Sandisk 3D Llc Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance
US7800934B2 (en) 2005-09-28 2010-09-21 Sandisk 3D Llc Programming methods to increase window for reverse write 3D cell
US20070260615A1 (en) * 2006-05-08 2007-11-08 Eran Shen Media with Pluggable Codec
US9680686B2 (en) * 2006-05-08 2017-06-13 Sandisk Technologies Llc Media with pluggable codec methods
US7486587B2 (en) * 2006-07-31 2009-02-03 Sandisk 3D Llc Dual data-dependent busses for coupling read/write circuits to a memory array
US7499366B2 (en) * 2006-07-31 2009-03-03 Sandisk 3D Llc Method for using dual data-dependent busses for coupling read/write circuits to a memory array
US7486537B2 (en) * 2006-07-31 2009-02-03 Sandisk 3D Llc Method for using a mixed-use memory array with different data states
US8279704B2 (en) 2006-07-31 2012-10-02 Sandisk 3D Llc Decoder circuitry providing forward and reverse modes of memory array operation and method for biasing same
US7463546B2 (en) * 2006-07-31 2008-12-09 Sandisk 3D Llc Method for using a passive element memory array incorporating reversible polarity word line and bit line decoders
US7570523B2 (en) * 2006-07-31 2009-08-04 Sandisk 3D Llc Method for using two data busses for memory array block selection
US7596050B2 (en) * 2006-07-31 2009-09-29 Sandisk 3D Llc Method for using a hierarchical bit line bias bus for block selectable memory array
US20080023790A1 (en) * 2006-07-31 2008-01-31 Scheuerlein Roy E Mixed-use memory array
US7542338B2 (en) 2006-07-31 2009-06-02 Sandisk 3D Llc Method for reading a multi-level passive element memory cell array
US7554832B2 (en) * 2006-07-31 2009-06-30 Sandisk 3D Llc Passive element memory array incorporating reversible polarity word line and bit line decoders
US20080025069A1 (en) * 2006-07-31 2008-01-31 Scheuerlein Roy E Mixed-use memory array with different data states
US7450414B2 (en) * 2006-07-31 2008-11-11 Sandisk 3D Llc Method for using a mixed-use memory array
US7463536B2 (en) * 2006-07-31 2008-12-09 Sandisk 3D Llc Memory array incorporating two data busses for memory array block selection
US7542337B2 (en) 2006-07-31 2009-06-02 Sandisk 3D Llc Apparatus for reading a multi-level passive element memory cell array
US7633828B2 (en) * 2006-07-31 2009-12-15 Sandisk 3D Llc Hierarchical bit line bias bus for block selectable memory array
JP2008123330A (en) * 2006-11-14 2008-05-29 Toshiba Corp Nonvolatile semiconductor storage device
CN100576472C (en) * 2006-12-12 2009-12-30 中芯国际集成电路制造(上海)有限公司 Semiconductor device and manufacture method thereof with amorphous silicon MONOS storage unit structure
US7525869B2 (en) * 2006-12-31 2009-04-28 Sandisk 3D Llc Method for using a reversible polarity decoder circuit
US7542370B2 (en) * 2006-12-31 2009-06-02 Sandisk 3D Llc Reversible polarity decoder circuit
US7477093B2 (en) * 2006-12-31 2009-01-13 Sandisk 3D Llc Multiple polarity reversible charge pump circuit
US7495500B2 (en) * 2006-12-31 2009-02-24 Sandisk 3D Llc Method for using a multiple polarity reversible charge pump circuit
US7558140B2 (en) * 2007-03-31 2009-07-07 Sandisk 3D Llc Method for using a spatially distributed amplifier circuit
US7554406B2 (en) 2007-03-31 2009-06-30 Sandisk 3D Llc Spatially distributed amplifier circuit
US8178379B2 (en) * 2007-04-13 2012-05-15 Qimonda Ag Integrated circuit, resistivity changing memory device, memory module, and method of fabricating an integrated circuit
US8987702B2 (en) 2007-05-01 2015-03-24 Micron Technology, Inc. Selectively conducting devices, diode constructions, constructions, and diode forming methods
US8487450B2 (en) * 2007-05-01 2013-07-16 Micron Technology, Inc. Semiconductor constructions comprising vertically-stacked memory units that include diodes utilizing at least two different dielectric materials, and electronic systems
EP2155769B1 (en) * 2007-05-04 2012-06-27 Katholieke Universiteit Leuven KU Leuven Research & Development Tissue degeneration protection
US7830697B2 (en) * 2007-06-25 2010-11-09 Sandisk 3D Llc High forward current diodes for reverse write 3D cell
JP2010531543A (en) * 2007-06-25 2010-09-24 サンディスク スリーディー,エルエルシー HIGH FORWARD CURRENT DIODE AND MANUFACTURING METHOD THEREOF FOR BACKWARD-WRITE 3D CELL
US7684226B2 (en) * 2007-06-25 2010-03-23 Sandisk 3D Llc Method of making high forward current diodes for reverse write 3D cell
US7800939B2 (en) * 2007-06-29 2010-09-21 Sandisk 3D Llc Method of making 3D R/W cell with reduced reverse leakage
US7759666B2 (en) * 2007-06-29 2010-07-20 Sandisk 3D Llc 3D R/W cell with reduced reverse leakage
WO2009005614A2 (en) 2007-06-29 2009-01-08 Sandisk 3D Llc 3d r/w cell with diode and resistive semiconductor element and method of making thereof
US7846782B2 (en) * 2007-09-28 2010-12-07 Sandisk 3D Llc Diode array and method of making thereof
US20090113116A1 (en) * 2007-10-30 2009-04-30 Thompson E Earle Digital content kiosk and methods for use therewith
US7706169B2 (en) * 2007-12-27 2010-04-27 Sandisk 3D Llc Large capacity one-time programmable memory cell using metal oxides
US7764534B2 (en) * 2007-12-28 2010-07-27 Sandisk 3D Llc Two terminal nonvolatile memory using gate controlled diode elements
US7706177B2 (en) * 2007-12-28 2010-04-27 Sandisk 3D Llc Method of programming cross-point diode memory array
US7906392B2 (en) * 2008-01-15 2011-03-15 Sandisk 3D Llc Pillar devices and methods of making thereof
US7745312B2 (en) * 2008-01-15 2010-06-29 Sandisk 3D, Llc Selective germanium deposition for pillar devices
CN101978497A (en) * 2008-01-15 2011-02-16 桑迪士克3D有限责任公司 Pillar devices and methods of making thereof
US8212281B2 (en) 2008-01-16 2012-07-03 Micron Technology, Inc. 3-D and 3-D schottky diode for cross-point, variable-resistance material memories, processes of forming same, and methods of using same
US7830698B2 (en) * 2008-04-11 2010-11-09 Sandisk 3D Llc Multilevel nonvolatile memory device containing a carbon storage material and methods of making and using same
US7812335B2 (en) * 2008-04-11 2010-10-12 Sandisk 3D Llc Sidewall structured switchable resistor cell
US7961494B2 (en) * 2008-04-11 2011-06-14 Sandisk 3D Llc Non-volatile multi-level re-writable memory cell incorporating a diode in series with multiple resistors and method for writing same
US7859887B2 (en) * 2008-04-11 2010-12-28 Sandisk 3D Llc Multilevel nonvolatile memory device containing a carbon storage material and methods of making and using same
KR20090111619A (en) * 2008-04-22 2009-10-27 삼성전자주식회사 Memory device capable of writing one time and then of reproducing repeatedly, display apparatus for operating and method of operating the same
US8120951B2 (en) 2008-05-22 2012-02-21 Micron Technology, Inc. Memory devices, memory device constructions, constructions, memory device forming methods, current conducting devices, and memory cell programming methods
US8134194B2 (en) * 2008-05-22 2012-03-13 Micron Technology, Inc. Memory cells, memory cell constructions, and memory cell programming methods
US8139391B2 (en) 2009-04-03 2012-03-20 Sandisk 3D Llc Multi-bit resistance-switching memory cell
US8270199B2 (en) * 2009-04-03 2012-09-18 Sandisk 3D Llc Cross point non-volatile memory cell
US7978498B2 (en) * 2009-04-03 2011-07-12 Sandisk 3D, Llc Programming non-volatile storage element using current from other element
US7927977B2 (en) * 2009-07-15 2011-04-19 Sandisk 3D Llc Method of making damascene diodes using sacrificial material
US8461566B2 (en) 2009-11-02 2013-06-11 Micron Technology, Inc. Methods, structures and devices for increasing memory density
US8149607B2 (en) * 2009-12-21 2012-04-03 Sandisk 3D Llc Rewritable memory device with multi-level, write-once memory cells
US8946046B1 (en) 2012-05-02 2015-02-03 Crossbar, Inc. Guided path for forming a conductive filament in RRAM
US9570678B1 (en) 2010-06-08 2017-02-14 Crossbar, Inc. Resistive RAM with preferental filament formation region and methods
US9601692B1 (en) 2010-07-13 2017-03-21 Crossbar, Inc. Hetero-switching layer in a RRAM device and method
US9012307B2 (en) 2010-07-13 2015-04-21 Crossbar, Inc. Two terminal resistive switching device structure and method of fabricating
WO2011156787A2 (en) 2010-06-11 2011-12-15 Crossbar, Inc. Pillar structure for memory device and method
US8374018B2 (en) 2010-07-09 2013-02-12 Crossbar, Inc. Resistive memory using SiGe material
US8569172B1 (en) 2012-08-14 2013-10-29 Crossbar, Inc. Noble metal/non-noble metal electrode for RRAM applications
US8168506B2 (en) 2010-07-13 2012-05-01 Crossbar, Inc. On/off ratio for non-volatile memory device and method
US8467227B1 (en) 2010-11-04 2013-06-18 Crossbar, Inc. Hetero resistive switching material layer in RRAM device and method
US8947908B2 (en) 2010-11-04 2015-02-03 Crossbar, Inc. Hetero-switching layer in a RRAM device and method
US8884261B2 (en) 2010-08-23 2014-11-11 Crossbar, Inc. Device switching using layered device structure
US8492195B2 (en) 2010-08-23 2013-07-23 Crossbar, Inc. Method for forming stackable non-volatile resistive switching memory devices
US9401475B1 (en) 2010-08-23 2016-07-26 Crossbar, Inc. Method for silver deposition for a non-volatile memory device
US8889521B1 (en) 2012-09-14 2014-11-18 Crossbar, Inc. Method for silver deposition for a non-volatile memory device
US8404553B2 (en) 2010-08-23 2013-03-26 Crossbar, Inc. Disturb-resistant non-volatile memory device and method
US8558212B2 (en) 2010-09-29 2013-10-15 Crossbar, Inc. Conductive path in switching material in a resistive random access memory device and control
US8391049B2 (en) 2010-09-29 2013-03-05 Crossbar, Inc. Resistor structure for a non-volatile memory device and method
KR20120033722A (en) * 2010-09-30 2012-04-09 한국전자통신연구원 Graphene oxide memory devices and fabrication methods thereof
US8502185B2 (en) 2011-05-31 2013-08-06 Crossbar, Inc. Switching device having a non-linear element
USRE46335E1 (en) 2010-11-04 2017-03-07 Crossbar, Inc. Switching device having a non-linear element
US8930174B2 (en) 2010-12-28 2015-01-06 Crossbar, Inc. Modeling technique for resistive random access memory (RRAM) cells
US8791010B1 (en) 2010-12-31 2014-07-29 Crossbar, Inc. Silver interconnects for stacked non-volatile memory device and method
US9153623B1 (en) 2010-12-31 2015-10-06 Crossbar, Inc. Thin film transistor steering element for a non-volatile memory device
US8815696B1 (en) 2010-12-31 2014-08-26 Crossbar, Inc. Disturb-resistant non-volatile memory device using via-fill and etchback technique
US9620206B2 (en) 2011-05-31 2017-04-11 Crossbar, Inc. Memory array architecture with two-terminal memory cells
US8619459B1 (en) 2011-06-23 2013-12-31 Crossbar, Inc. High operating speed resistive random access memory
US8946669B1 (en) 2012-04-05 2015-02-03 Crossbar, Inc. Resistive memory device and fabrication methods
US9166163B2 (en) 2011-06-30 2015-10-20 Crossbar, Inc. Sub-oxide interface layer for two-terminal memory
US8659929B2 (en) 2011-06-30 2014-02-25 Crossbar, Inc. Amorphous silicon RRAM with non-linear device and operation
US9564587B1 (en) 2011-06-30 2017-02-07 Crossbar, Inc. Three-dimensional two-terminal memory with enhanced electric field and segmented interconnects
US9627443B2 (en) 2011-06-30 2017-04-18 Crossbar, Inc. Three-dimensional oblique two-terminal memory with enhanced electric field
WO2013015776A1 (en) * 2011-07-22 2013-01-31 Crossbar, Inc. Seed layer for a p + silicon germanium material for a non-volatile memory device and method
US9729155B2 (en) 2011-07-29 2017-08-08 Crossbar, Inc. Field programmable gate array utilizing two-terminal non-volatile memory
US8674724B2 (en) 2011-07-29 2014-03-18 Crossbar, Inc. Field programmable gate array utilizing two-terminal non-volatile memory
US10056907B1 (en) 2011-07-29 2018-08-21 Crossbar, Inc. Field programmable gate array utilizing two-terminal non-volatile memory
KR20140053325A (en) * 2011-09-14 2014-05-07 인텔 코오퍼레이션 Electrodes for resistance change memory devices
US20130188410A1 (en) * 2012-01-20 2013-07-25 Qualcomm Incorporated Method and apparatus for testing one time programmable (otp) arrays
US8658997B2 (en) * 2012-02-14 2014-02-25 Intermolecular, Inc. Bipolar multistate nonvolatile memory
US8716098B1 (en) 2012-03-09 2014-05-06 Crossbar, Inc. Selective removal method and structure of silver in resistive switching device for a non-volatile memory device
US9087576B1 (en) 2012-03-29 2015-07-21 Crossbar, Inc. Low temperature fabrication method for a three-dimensional memory device and structure
US9685608B2 (en) 2012-04-13 2017-06-20 Crossbar, Inc. Reduced diffusion in metal electrode for two-terminal memory
US8658476B1 (en) 2012-04-20 2014-02-25 Crossbar, Inc. Low temperature P+ polycrystalline silicon material for non-volatile memory device
US8796658B1 (en) 2012-05-07 2014-08-05 Crossbar, Inc. Filamentary based non-volatile resistive memory device and method
US8765566B2 (en) 2012-05-10 2014-07-01 Crossbar, Inc. Line and space architecture for a non-volatile memory device
US9583701B1 (en) 2012-08-14 2017-02-28 Crossbar, Inc. Methods for fabricating resistive memory device switching material using ion implantation
US9741765B1 (en) 2012-08-14 2017-08-22 Crossbar, Inc. Monolithically integrated resistive memory using integrated-circuit foundry compatible processes
US8946673B1 (en) 2012-08-24 2015-02-03 Crossbar, Inc. Resistive switching device structure with improved data retention for non-volatile memory device and method
US9312483B2 (en) 2012-09-24 2016-04-12 Crossbar, Inc. Electrode structure for a non-volatile memory device and method
US9576616B2 (en) 2012-10-10 2017-02-21 Crossbar, Inc. Non-volatile memory with overwrite capability and low write amplification
US11068620B2 (en) 2012-11-09 2021-07-20 Crossbar, Inc. Secure circuit integrated with memory layer
US8982647B2 (en) 2012-11-14 2015-03-17 Crossbar, Inc. Resistive random access memory equalization and sensing
US9412790B1 (en) 2012-12-04 2016-08-09 Crossbar, Inc. Scalable RRAM device architecture for a non-volatile memory device and method
US9406379B2 (en) 2013-01-03 2016-08-02 Crossbar, Inc. Resistive random access memory with non-linear current-voltage relationship
US9112145B1 (en) 2013-01-31 2015-08-18 Crossbar, Inc. Rectified switching of two-terminal memory via real time filament formation
US9324942B1 (en) 2013-01-31 2016-04-26 Crossbar, Inc. Resistive memory cell with solid state diode
US8934280B1 (en) 2013-02-06 2015-01-13 Crossbar, Inc. Capacitive discharge programming for two-terminal memory cells
US9135970B2 (en) 2013-02-08 2015-09-15 Everspin Technologies, Inc. Tamper detection and response in a memory device
US9218509B2 (en) 2013-02-08 2015-12-22 Everspin Technologies, Inc. Response to tamper detection in a memory device
US8885400B2 (en) * 2013-02-21 2014-11-11 Sandisk 3D Llc Compensation scheme for non-volatile memory
US9093635B2 (en) 2013-03-14 2015-07-28 Crossbar, Inc. Controlling on-state current for two-terminal memory
KR102102175B1 (en) 2013-11-05 2020-04-21 삼성전자 주식회사 Testing method of nonvolatile memory device using variable resistive element
US10290801B2 (en) 2014-02-07 2019-05-14 Crossbar, Inc. Scalable silicon based resistive memory device
US9196373B2 (en) * 2014-02-26 2015-11-24 Sandisk 3D Llc Timed multiplex sensing
US9823860B2 (en) 2014-03-14 2017-11-21 Nxp B.V. One-time programming in reprogrammable memory
US20150279479A1 (en) * 2014-04-01 2015-10-01 Qualcomm Incorporated Anti-fuse one-time programmable resistive random access memories
US9923139B2 (en) * 2016-03-11 2018-03-20 Micron Technology, Inc. Conductive hard mask for memory device formation
US10622063B2 (en) 2018-06-27 2020-04-14 Sandisk Technologies Llc Phase change memory device with reduced read disturb and method of making the same
US10884954B2 (en) 2018-09-17 2021-01-05 Silicon Motion, Inc. Method for performing adaptive locking range management, associated data storage device and controller thereof
CN110908925B (en) * 2018-09-17 2022-01-25 慧荣科技股份有限公司 High-efficiency garbage collection method, data storage device and controller thereof

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2004055827A1 (en) * 2002-12-13 2004-07-01 Ovonyx, Inc. Method and system to store information
EP1450373A1 (en) * 2003-02-21 2004-08-25 STMicroelectronics S.r.l. Phase change memory device
US20040228159A1 (en) * 2003-05-13 2004-11-18 Kostylev Sergey A. Method of eliminating drift in phase-change memory
US20050098800A1 (en) * 2002-12-19 2005-05-12 Matrix Semiconductor, Inc. Nonvolatile memory cell comprising a reduced height vertical diode

Family Cites Families (127)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB8400959D0 (en) 1984-01-13 1984-02-15 British Petroleum Co Plc Semiconductor device
US4646266A (en) 1984-09-28 1987-02-24 Energy Conversion Devices, Inc. Programmable semiconductor structures and methods for using the same
US5166760A (en) 1990-02-28 1992-11-24 Hitachi, Ltd. Semiconductor Schottky barrier device with pn junctions
CN100370555C (en) * 1991-08-19 2008-02-20 能源变换设备有限公司 Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom
GB9122362D0 (en) * 1991-10-22 1991-12-04 British Telecomm Resistive memory element
EP0695494B1 (en) 1993-04-23 2001-02-14 Irvine Sensors Corporation Electronic module comprising a stack of ic chips
US5555204A (en) 1993-06-29 1996-09-10 Kabushiki Kaisha Toshiba Non-volatile semiconductor memory device
JP3501416B2 (en) * 1994-04-28 2004-03-02 忠弘 大見 Semiconductor device
US5535156A (en) 1994-05-05 1996-07-09 California Institute Of Technology Transistorless, multistable current-mode memory cells and memory arrays and methods of reading and writing to the same
JPH08139197A (en) * 1994-11-11 1996-05-31 Tadahiro Omi Semiconductor device utilizing silicide reaction
US5559732A (en) 1994-12-27 1996-09-24 Syracuse University Branched photocycle optical memory device
US5751012A (en) 1995-06-07 1998-05-12 Micron Technology, Inc. Polysilicon pillar diode for use in a non-volatile memory cell
US5693556A (en) 1995-12-29 1997-12-02 Cypress Semiconductor Corp. Method of making an antifuse metal post structure
EP0788113B1 (en) 1996-01-31 2005-08-24 STMicroelectronics S.r.l. Multilevel memory circuits and corresponding reading and writing methods
US5723358A (en) 1996-04-29 1998-03-03 Vlsi Technology, Inc. Method of manufacturing amorphous silicon antifuse structures
US5835396A (en) 1996-10-17 1998-11-10 Zhang; Guobiao Three-dimensional read-only memory
US5915167A (en) 1997-04-04 1999-06-22 Elm Technology Corporation Three dimensional structure memory
FR2762708B1 (en) * 1997-04-29 1999-06-04 Sgs Thomson Microelectronics METHOD FOR CONTROLLING A MEMORY CELL AND NON-VOLATILE PROGRAMMABLE MEMORY ONLY ON CMOS TECHNOLOGY
NO972803D0 (en) * 1997-06-17 1997-06-17 Opticom As Electrically addressable logic device, method of electrically addressing the same and use of device and method
NO973993L (en) 1997-09-01 1999-03-02 Opticom As Reading memory and reading memory devices
US6111784A (en) 1997-09-18 2000-08-29 Canon Kabushiki Kaisha Magnetic thin film memory element utilizing GMR effect, and recording/reproduction method using such memory element
US6130835A (en) * 1997-12-02 2000-10-10 International Business Machines Corporation Voltage biasing for magnetic RAM with magnetic tunnel memory cells
US5991193A (en) 1997-12-02 1999-11-23 International Business Machines Corporation Voltage biasing for magnetic ram with magnetic tunnel memory cells
US20040017721A1 (en) * 1998-10-30 2004-01-29 Schwabe Nikolai Franz Gregoe Magnetic storage device
US6483736B2 (en) 1998-11-16 2002-11-19 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6034882A (en) 1998-11-16 2000-03-07 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US6825489B2 (en) * 2001-04-06 2004-11-30 Axon Technologies Corporation Microelectronic device, structure, and system, including a memory structure having a variable programmable property and method of forming the same
US6072716A (en) * 1999-04-14 2000-06-06 Massachusetts Institute Of Technology Memory structures and methods of making same
US6377502B1 (en) 1999-05-10 2002-04-23 Kabushiki Kaisha Toshiba Semiconductor device that enables simultaneous read and write/erase operation
US6777254B1 (en) 1999-07-06 2004-08-17 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and fabrication method thereof
US6187617B1 (en) 1999-07-29 2001-02-13 International Business Machines Corporation Semiconductor structure having heterogeneous silicide regions and method for forming same
US6306718B1 (en) 2000-04-26 2001-10-23 Dallas Semiconductor Corporation Method of making polysilicon resistor having adjustable temperature coefficients
US8575719B2 (en) 2000-04-28 2013-11-05 Sandisk 3D Llc Silicon nitride antifuse for use in diode-antifuse memory arrays
US6420215B1 (en) 2000-04-28 2002-07-16 Matrix Semiconductor, Inc. Three-dimensional memory array and method of fabrication
US7247876B2 (en) * 2000-06-30 2007-07-24 Intel Corporation Three dimensional programmable device and method for fabricating the same
US6765813B2 (en) * 2000-08-14 2004-07-20 Matrix Semiconductor, Inc. Integrated systems using vertically-stacked three-dimensional memory cells
AU2001286432A1 (en) 2000-08-14 2002-02-25 Matrix Semiconductor, Inc. Dense arrays and charge storage devices, and methods for making same
US6545891B1 (en) * 2000-08-14 2003-04-08 Matrix Semiconductor, Inc. Modular memory device
US6711043B2 (en) * 2000-08-14 2004-03-23 Matrix Semiconductor, Inc. Three-dimensional memory cache system
US6777773B2 (en) 2000-08-14 2004-08-17 Matrix Semiconductor, Inc. Memory cell with antifuse layer formed at diode junction
US6584541B2 (en) * 2000-09-15 2003-06-24 Matrix Semiconductor, Inc. Method for storing digital information in write-once memory array
US20030120858A1 (en) * 2000-09-15 2003-06-26 Matrix Semiconductor, Inc. Memory devices and methods for use therewith
US7031182B2 (en) * 2000-11-28 2006-04-18 Beigel Michael L Rectifying charge storage memory circuit
US6541312B2 (en) 2000-12-22 2003-04-01 Matrix Semiconductor, Inc. Formation of antifuse structure in a three dimensional memory
US6486065B2 (en) 2000-12-22 2002-11-26 Matrix Semiconductor, Inc. Method of forming nonvolatile memory device utilizing a hard mask
US6407953B1 (en) * 2001-02-02 2002-06-18 Matrix Semiconductor, Inc. Memory array organization and related test method particularly well suited for integrated circuits having write-once memory arrays
JP4818519B2 (en) * 2001-02-06 2011-11-16 ルネサスエレクトロニクス株式会社 Magnetic storage
US6618295B2 (en) * 2001-03-21 2003-09-09 Matrix Semiconductor, Inc. Method and apparatus for biasing selected and unselected array lines when writing a memory array
US6473332B1 (en) * 2001-04-04 2002-10-29 The University Of Houston System Electrically variable multi-state resistance computing
US7003619B1 (en) * 2001-04-09 2006-02-21 Matrix Semiconductor, Inc. Memory device and method for storing and reading a file system structure in a write-once memory array
US6996660B1 (en) * 2001-04-09 2006-02-07 Matrix Semiconductor, Inc. Memory device and method for storing and reading data in a write-once memory array
US7062602B1 (en) * 2001-04-09 2006-06-13 Matrix Semiconductor, Inc. Method for reading data in a write-once memory device using a write-many file system
US6552409B2 (en) * 2001-06-05 2003-04-22 Hewlett-Packard Development Company, Lp Techniques for addressing cross-point diode memory arrays
US6646912B2 (en) * 2001-06-05 2003-11-11 Hewlett-Packard Development Company, Lp. Non-volatile memory
US6916740B2 (en) * 2001-06-25 2005-07-12 Hewlett-Packard Development Company, L.P. Method of forming smooth polycrystalline silicon electrodes for molecular electronic devices
US6478231B1 (en) * 2001-06-29 2002-11-12 Hewlett Packard Company Methods for reducing the number of interconnects to the PIRM memory module
US6584029B2 (en) 2001-08-09 2003-06-24 Hewlett-Packard Development Company, L.P. One-time programmable memory using fuse/anti-fuse and vertically oriented fuse unit memory cells
US6567301B2 (en) 2001-08-09 2003-05-20 Hewlett-Packard Development Company, L.P. One-time programmable unit memory cell based on vertically oriented fuse and diode and one-time programmable memory using the same
US6525953B1 (en) 2001-08-13 2003-02-25 Matrix Semiconductor, Inc. Vertically-stacked, field-programmable, nonvolatile memory and method of fabrication
US6881623B2 (en) * 2001-08-29 2005-04-19 Micron Technology, Inc. Method of forming chalcogenide comprising devices, method of forming a programmable memory cell of memory circuitry, and a chalcogenide comprising device
US20030047765A1 (en) * 2001-08-30 2003-03-13 Campbell Kristy A. Stoichiometry for chalcogenide glasses useful for memory devices and method of formation
US7000063B2 (en) * 2001-10-05 2006-02-14 Matrix Semiconductor, Inc. Write-many memory device and method for limiting a number of writes to the write-many memory device
US6791859B2 (en) * 2001-11-20 2004-09-14 Micron Technology, Inc. Complementary bit PCRAM sense amplifier and method of operation
US6483734B1 (en) * 2001-11-26 2002-11-19 Hewlett Packard Company Memory device having memory cells capable of four states
CN1311553C (en) 2001-12-12 2007-04-18 松下电器产业株式会社 Nonvolatile memory
US7219271B2 (en) * 2001-12-14 2007-05-15 Sandisk 3D Llc Memory device and method for redundancy/self-repair
US6693823B2 (en) 2002-01-02 2004-02-17 Intel Corporation Minimization of metal migration in magnetic random access memory
US6909656B2 (en) * 2002-01-04 2005-06-21 Micron Technology, Inc. PCRAM rewrite prevention
US6735111B2 (en) 2002-01-16 2004-05-11 Micron Technology, Inc. Magnetoresistive memory devices and assemblies
US6559516B1 (en) 2002-01-16 2003-05-06 Hewlett-Packard Development Company Antifuse structure and method of making
US6687168B2 (en) * 2002-01-18 2004-02-03 Hewlett-Packard Development Company, L.P. Method for writing data bits to a memory array
US7038248B2 (en) 2002-02-15 2006-05-02 Sandisk Corporation Diverse band gap energy level semiconductor device
US6791885B2 (en) * 2002-02-19 2004-09-14 Micron Technology, Inc. Programmable conductor random access memory and method for sensing same
US6778421B2 (en) 2002-03-14 2004-08-17 Hewlett-Packard Development Company, Lp. Memory device array having a pair of magnetic bits sharing a common conductor line
JP2003303942A (en) * 2002-04-12 2003-10-24 Mitsubishi Electric Corp Semiconductor memory device
US6731528B2 (en) * 2002-05-03 2004-05-04 Micron Technology, Inc. Dual write cycle programmable conductor memory system and method of operation
US6801450B2 (en) * 2002-05-22 2004-10-05 Hewlett-Packard Development Company, L.P. Memory cell isolation
US6917532B2 (en) * 2002-06-21 2005-07-12 Hewlett-Packard Development Company, L.P. Memory storage device with segmented column line array
US6952043B2 (en) 2002-06-27 2005-10-04 Matrix Semiconductor, Inc. Electrically isolated pillars in active devices
US6768661B2 (en) * 2002-06-27 2004-07-27 Matrix Semiconductor, Inc. Multiple-mode memory and method for forming same
JP3875153B2 (en) * 2002-07-04 2007-01-31 Necエレクトロニクス株式会社 Nonvolatile semiconductor memory device and its rewrite prohibition control method
US6965137B2 (en) * 2002-08-02 2005-11-15 Unity Semiconductor Corporation Multi-layer conductive memory device
US6834008B2 (en) 2002-08-02 2004-12-21 Unity Semiconductor Corporation Cross point memory array using multiple modes of operation
US7071008B2 (en) 2002-08-02 2006-07-04 Unity Semiconductor Corporation Multi-resistive state material that uses dopants
JP2004118921A (en) * 2002-09-25 2004-04-15 Toshiba Corp Magnetic random access memory
US20050226067A1 (en) * 2002-12-19 2005-10-13 Matrix Semiconductor, Inc. Nonvolatile memory cell operating by increasing order in polycrystalline semiconductor material
US6946719B2 (en) 2003-12-03 2005-09-20 Matrix Semiconductor, Inc Semiconductor device including junction diode contacting contact-antifuse unit comprising silicide
US8008700B2 (en) 2002-12-19 2011-08-30 Sandisk 3D Llc Non-volatile memory cell with embedded antifuse
US7176064B2 (en) 2003-12-03 2007-02-13 Sandisk 3D Llc Memory cell comprising a semiconductor junction diode crystallized adjacent to a silicide
US8637366B2 (en) 2002-12-19 2014-01-28 Sandisk 3D Llc Nonvolatile memory cell without a dielectric antifuse having high- and low-impedance states
AU2003296988A1 (en) 2002-12-19 2004-07-29 Matrix Semiconductor, Inc An improved method for making high-density nonvolatile memory
US7618850B2 (en) 2002-12-19 2009-11-17 Sandisk 3D Llc Method of making a diode read/write memory cell in a programmed state
US20050158950A1 (en) * 2002-12-19 2005-07-21 Matrix Semiconductor, Inc. Non-volatile memory cell comprising a dielectric layer and a phase change material in series
US7800932B2 (en) 2005-09-28 2010-09-21 Sandisk 3D Llc Memory cell comprising switchable semiconductor memory element with trimmable resistance
US7295564B2 (en) * 2003-01-06 2007-11-13 Intel Corporation Virtual output queue (VoQ) management method and apparatus
US7190611B2 (en) * 2003-01-07 2007-03-13 Grandis, Inc. Spin-transfer multilayer stack containing magnetic layers with resettable magnetization
US6839263B2 (en) * 2003-02-05 2005-01-04 Hewlett-Packard Development Company, L.P. Memory array with continuous current path through multiple lines
US6868022B2 (en) * 2003-03-28 2005-03-15 Matrix Semiconductor, Inc. Redundant memory structure using bad bit pointers
US7511352B2 (en) 2003-05-19 2009-03-31 Sandisk 3D Llc Rail Schottky device and method of making
US6873543B2 (en) * 2003-05-30 2005-03-29 Hewlett-Packard Development Company, L.P. Memory device
US6858883B2 (en) * 2003-06-03 2005-02-22 Hewlett-Packard Development Company, L.P. Partially processed tunnel junction control element
EP1634296A4 (en) * 2003-06-09 2007-02-14 Nantero Inc Non-volatile electromechanical field effect devices and circuits using same and methods of forming same
US6930909B2 (en) * 2003-06-25 2005-08-16 Micron Technology, Inc. Memory device and methods of controlling resistance variation and resistance profile drift
TWI225716B (en) 2003-06-27 2004-12-21 Taiwan Semiconductor Mfg Magnetoresistive random access memory structure and method for manufacturing the same
JP4321524B2 (en) * 2003-07-18 2009-08-26 日本電気株式会社 Switching element, switching element driving method, rewritable logic integrated circuit, and memory element
US7132350B2 (en) * 2003-07-21 2006-11-07 Macronix International Co., Ltd. Method for manufacturing a programmable eraseless memory
US7752380B2 (en) * 2003-07-31 2010-07-06 Sandisk Il Ltd SDRAM memory device with an embedded NAND flash controller
US6903361B2 (en) * 2003-09-17 2005-06-07 Micron Technology, Inc. Non-volatile memory structure
JP2005109659A (en) 2003-09-29 2005-04-21 Toshiba Corp Semiconductor integrated circuit device
US6847544B1 (en) * 2003-10-20 2005-01-25 Hewlett-Packard Development Company, L.P. Magnetic memory which detects changes between first and second resistive states of memory cell
JP2005150156A (en) * 2003-11-11 2005-06-09 Toshiba Corp Magnetic storage
US6999366B2 (en) * 2003-12-03 2006-02-14 Hewlett-Packard Development Company, Lp. Magnetic memory including a sense result category between logic states
US7172840B2 (en) * 2003-12-05 2007-02-06 Sandisk Corporation Photomask features with interior nonprinting window using alternating phase shifting
US6951780B1 (en) 2003-12-18 2005-10-04 Matrix Semiconductor, Inc. Selective oxidation of silicon in diode, TFT, and monolithic three dimensional memory arrays
CN1898749B (en) 2003-12-26 2012-01-18 松下电器产业株式会社 Memory device, memory circuit and semiconductor integrated circuit having variable resistance
US20050221200A1 (en) * 2004-04-01 2005-10-06 Matrix Semiconductor, Inc. Photomask features with chromeless nonprinting phase shifting window
JP4282529B2 (en) * 2004-04-07 2009-06-24 株式会社東芝 Semiconductor integrated circuit device and program method thereof
DE102004029939A1 (en) 2004-06-21 2006-01-12 Infineon Technologies Ag Memory cell component with non-volatile memory (NVM) cells with cells distributed in memory sections so configured that cells of a memory section
US7307013B2 (en) * 2004-06-30 2007-12-11 Sandisk 3D Llc Nonselective unpatterned etchback to expose buried patterned features
US6885604B1 (en) * 2004-08-10 2005-04-26 Intel Corporation Cascode fuse design
US7398348B2 (en) * 2004-08-24 2008-07-08 Sandisk 3D Llc Method and apparatus for using a one-time or few-time programmable memory with a host device designed for erasable/rewritable memory
US20060250836A1 (en) 2005-05-09 2006-11-09 Matrix Semiconductor, Inc. Rewriteable memory cell comprising a diode and a resistance-switching material
US7812404B2 (en) 2005-05-09 2010-10-12 Sandisk 3D Llc Nonvolatile memory cell comprising a diode and a resistance-switching material
US7453755B2 (en) 2005-07-01 2008-11-18 Sandisk 3D Llc Memory cell with high-K antifuse for reverse bias programming
US20070101131A1 (en) * 2005-11-01 2007-05-03 Microsoft Corporation Trusted store tamper detection
US7808810B2 (en) 2006-03-31 2010-10-05 Sandisk 3D Llc Multilevel nonvolatile memory cell comprising a resistivity-switching oxide or nitride and an antifuse
US20080023790A1 (en) * 2006-07-31 2008-01-31 Scheuerlein Roy E Mixed-use memory array

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2004055827A1 (en) * 2002-12-13 2004-07-01 Ovonyx, Inc. Method and system to store information
US20050098800A1 (en) * 2002-12-19 2005-05-12 Matrix Semiconductor, Inc. Nonvolatile memory cell comprising a reduced height vertical diode
EP1450373A1 (en) * 2003-02-21 2004-08-25 STMicroelectronics S.r.l. Phase change memory device
US20040228159A1 (en) * 2003-05-13 2004-11-18 Kostylev Sergey A. Method of eliminating drift in phase-change memory

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
BABCOCK J A ET AL: "PRECISION ELECTRICAL TRIMMING OF VERY LOW TCR POLY-SIGE RESISTORS", IEEE ELECTRON DEVICE LETTERS, IEEE SERVICE CENTER, NEW YORK, NY, US, vol. 21, no. 6, June 2000 (2000-06-01), pages 283 - 285, XP000951962, ISSN: 0741-3106 *

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008016844A2 (en) * 2006-07-31 2008-02-07 Sandisk 3D Llc Non-volatile memory capable of correcting overwritten cell
WO2008016844A3 (en) * 2006-07-31 2008-03-27 Sandisk 3D Llc Non-volatile memory capable of correcting overwritten cell
US7492630B2 (en) 2006-07-31 2009-02-17 Sandisk 3D Llc Systems for reverse bias trim operations in non-volatile memory
US7495947B2 (en) 2006-07-31 2009-02-24 Sandisk 3D Llc Reverse bias trim operations in non-volatile memory
US7499355B2 (en) 2006-07-31 2009-03-03 Sandisk 3D Llc High bandwidth one time field-programmable memory
US7499304B2 (en) 2006-07-31 2009-03-03 Sandisk 3D Llc Systems for high bandwidth one time field-programmable memory
US7522448B2 (en) 2006-07-31 2009-04-21 Sandisk 3D Llc Controlled pulse operations in non-volatile memory
US7719874B2 (en) 2006-07-31 2010-05-18 Sandisk 3D Llc Systems for controlled pulse operations in non-volatile memory
US7978507B2 (en) 2008-06-27 2011-07-12 Sandisk 3D, Llc Pulse reset for non-volatile storage
US8270210B2 (en) 2008-06-27 2012-09-18 Sandisk 3D, Llc Pulse reset for non-volatile storage
WO2018017269A1 (en) * 2016-07-22 2018-01-25 Intel Corporation Storage sled for a data center

Also Published As

Publication number Publication date
US20070090425A1 (en) 2007-04-26
US7800932B2 (en) 2010-09-21
TWI309083B (en) 2009-04-21
CN101288169A (en) 2008-10-15
US7447056B2 (en) 2008-11-04
TW200733358A (en) 2007-09-01
US20070069276A1 (en) 2007-03-29
CN101288169B (en) 2012-04-11
US20070070690A1 (en) 2007-03-29

Similar Documents

Publication Publication Date Title
US7800932B2 (en) Memory cell comprising switchable semiconductor memory element with trimmable resistance
EP1929525B1 (en) Method for using a memory cell comprising switchable semiconductor memory element with trimmable resistance
US7660181B2 (en) Method of making non-volatile memory cell with embedded antifuse
US7706177B2 (en) Method of programming cross-point diode memory array
US7618850B2 (en) Method of making a diode read/write memory cell in a programmed state
US7830697B2 (en) High forward current diodes for reverse write 3D cell
US7800934B2 (en) Programming methods to increase window for reverse write 3D cell
US8072791B2 (en) Method of making nonvolatile memory device containing carbon or nitrogen doped diode
US8008700B2 (en) Non-volatile memory cell with embedded antifuse
US7684226B2 (en) Method of making high forward current diodes for reverse write 3D cell
US8102694B2 (en) Nonvolatile memory device containing carbon or nitrogen doped diode
US20070164388A1 (en) Memory cell comprising a diode fabricated in a low resistivity, programmed state
US7800939B2 (en) Method of making 3D R/W cell with reduced reverse leakage
US7759666B2 (en) 3D R/W cell with reduced reverse leakage
WO2009002477A1 (en) High forward current diodes for reverse write 3d cell and method of making thereof
EP2165337A2 (en) 3d r/w cell with diode and resistive semiconductor element and method of making thereof
EP2168161B1 (en) Nonvolatile memory device containing carbon or nitrogen doped diode and method of making thereof

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application
NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 06815647

Country of ref document: EP

Kind code of ref document: A1